xref: /openbmc/linux/drivers/mmc/host/mvsdio.h (revision d2912cb1)
1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2236caa7cSMaen Suleiman /*
3236caa7cSMaen Suleiman  *  Copyright (C) 2008 Marvell Semiconductors, All Rights Reserved.
4236caa7cSMaen Suleiman  */
5236caa7cSMaen Suleiman 
6236caa7cSMaen Suleiman #ifndef __MVSDIO_H
7236caa7cSMaen Suleiman #define __MVSDIO_H
8236caa7cSMaen Suleiman 
9236caa7cSMaen Suleiman /*
10236caa7cSMaen Suleiman  * Clock rates
11236caa7cSMaen Suleiman  */
12236caa7cSMaen Suleiman 
13236caa7cSMaen Suleiman #define MVSD_CLOCKRATE_MAX			50000000
14236caa7cSMaen Suleiman #define MVSD_BASE_DIV_MAX			0x7ff
15236caa7cSMaen Suleiman 
16236caa7cSMaen Suleiman 
17236caa7cSMaen Suleiman /*
18236caa7cSMaen Suleiman  * Register offsets
19236caa7cSMaen Suleiman  */
20236caa7cSMaen Suleiman 
21236caa7cSMaen Suleiman #define MVSD_SYS_ADDR_LOW			0x000
22236caa7cSMaen Suleiman #define MVSD_SYS_ADDR_HI			0x004
23236caa7cSMaen Suleiman #define MVSD_BLK_SIZE				0x008
24236caa7cSMaen Suleiman #define MVSD_BLK_COUNT				0x00c
25236caa7cSMaen Suleiman #define MVSD_ARG_LOW				0x010
26236caa7cSMaen Suleiman #define MVSD_ARG_HI				0x014
27236caa7cSMaen Suleiman #define MVSD_XFER_MODE				0x018
28236caa7cSMaen Suleiman #define MVSD_CMD				0x01c
29236caa7cSMaen Suleiman #define MVSD_RSP(i)				(0x020 + ((i)<<2))
30236caa7cSMaen Suleiman #define MVSD_RSP0				0x020
31236caa7cSMaen Suleiman #define MVSD_RSP1				0x024
32236caa7cSMaen Suleiman #define MVSD_RSP2				0x028
33236caa7cSMaen Suleiman #define MVSD_RSP3				0x02c
34236caa7cSMaen Suleiman #define MVSD_RSP4				0x030
35236caa7cSMaen Suleiman #define MVSD_RSP5				0x034
36236caa7cSMaen Suleiman #define MVSD_RSP6				0x038
37236caa7cSMaen Suleiman #define MVSD_RSP7				0x03c
38236caa7cSMaen Suleiman #define MVSD_FIFO				0x040
39236caa7cSMaen Suleiman #define MVSD_RSP_CRC7				0x044
40236caa7cSMaen Suleiman #define MVSD_HW_STATE				0x048
41236caa7cSMaen Suleiman #define MVSD_HOST_CTRL				0x050
42236caa7cSMaen Suleiman #define MVSD_BLK_GAP_CTRL			0x054
43236caa7cSMaen Suleiman #define MVSD_CLK_CTRL				0x058
44236caa7cSMaen Suleiman #define MVSD_SW_RESET				0x05c
45236caa7cSMaen Suleiman #define MVSD_NOR_INTR_STATUS			0x060
46236caa7cSMaen Suleiman #define MVSD_ERR_INTR_STATUS			0x064
47236caa7cSMaen Suleiman #define MVSD_NOR_STATUS_EN			0x068
48236caa7cSMaen Suleiman #define MVSD_ERR_STATUS_EN			0x06c
49236caa7cSMaen Suleiman #define MVSD_NOR_INTR_EN			0x070
50236caa7cSMaen Suleiman #define MVSD_ERR_INTR_EN			0x074
51236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_STATUS		0x078
52236caa7cSMaen Suleiman #define MVSD_CURR_BYTE_LEFT			0x07c
53236caa7cSMaen Suleiman #define MVSD_CURR_BLK_LEFT			0x080
54236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ARG_LOW			0x084
55236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ARG_HI			0x088
56236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_CMD			0x08c
57236caa7cSMaen Suleiman #define MVSD_AUTO_RSP(i)			(0x090 + ((i)<<2))
58236caa7cSMaen Suleiman #define MVSD_AUTO_RSP0				0x090
59236caa7cSMaen Suleiman #define MVSD_AUTO_RSP1				0x094
60236caa7cSMaen Suleiman #define MVSD_AUTO_RSP2				0x098
61236caa7cSMaen Suleiman #define MVSD_CLK_DIV				0x128
62236caa7cSMaen Suleiman 
63236caa7cSMaen Suleiman #define MVSD_WINDOW_CTRL(i)			(0x108 + ((i) << 3))
64236caa7cSMaen Suleiman #define MVSD_WINDOW_BASE(i)			(0x10c + ((i) << 3))
65236caa7cSMaen Suleiman 
66236caa7cSMaen Suleiman 
67236caa7cSMaen Suleiman /*
68236caa7cSMaen Suleiman  * MVSD_CMD
69236caa7cSMaen Suleiman  */
70236caa7cSMaen Suleiman 
71236caa7cSMaen Suleiman #define MVSD_CMD_RSP_NONE			(0 << 0)
72236caa7cSMaen Suleiman #define MVSD_CMD_RSP_136			(1 << 0)
73236caa7cSMaen Suleiman #define MVSD_CMD_RSP_48				(2 << 0)
74236caa7cSMaen Suleiman #define MVSD_CMD_RSP_48BUSY			(3 << 0)
75236caa7cSMaen Suleiman 
76236caa7cSMaen Suleiman #define MVSD_CMD_CHECK_DATACRC16		(1 << 2)
77236caa7cSMaen Suleiman #define MVSD_CMD_CHECK_CMDCRC			(1 << 3)
78236caa7cSMaen Suleiman #define MVSD_CMD_INDX_CHECK			(1 << 4)
79236caa7cSMaen Suleiman #define MVSD_CMD_DATA_PRESENT			(1 << 5)
80236caa7cSMaen Suleiman #define MVSD_UNEXPECTED_RESP			(1 << 7)
81236caa7cSMaen Suleiman #define MVSD_CMD_INDEX(x)			((x) << 8)
82236caa7cSMaen Suleiman 
83236caa7cSMaen Suleiman 
84236caa7cSMaen Suleiman /*
85236caa7cSMaen Suleiman  * MVSD_AUTOCMD12_CMD
86236caa7cSMaen Suleiman  */
87236caa7cSMaen Suleiman 
88236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_BUSY			(1 << 0)
89236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_INDX_CHECK		(1 << 1)
90236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_INDEX(x)			((x) << 8)
91236caa7cSMaen Suleiman 
92236caa7cSMaen Suleiman /*
93236caa7cSMaen Suleiman  * MVSD_XFER_MODE
94236caa7cSMaen Suleiman  */
95236caa7cSMaen Suleiman 
96236caa7cSMaen Suleiman #define MVSD_XFER_MODE_WR_DATA_START		(1 << 0)
97236caa7cSMaen Suleiman #define MVSD_XFER_MODE_HW_WR_DATA_EN		(1 << 1)
98236caa7cSMaen Suleiman #define MVSD_XFER_MODE_AUTO_CMD12		(1 << 2)
99236caa7cSMaen Suleiman #define MVSD_XFER_MODE_INT_CHK_EN		(1 << 3)
100236caa7cSMaen Suleiman #define MVSD_XFER_MODE_TO_HOST			(1 << 4)
101236caa7cSMaen Suleiman #define MVSD_XFER_MODE_STOP_CLK			(1 << 5)
102236caa7cSMaen Suleiman #define MVSD_XFER_MODE_PIO			(1 << 6)
103236caa7cSMaen Suleiman 
104236caa7cSMaen Suleiman 
105236caa7cSMaen Suleiman /*
106236caa7cSMaen Suleiman  * MVSD_HOST_CTRL
107236caa7cSMaen Suleiman  */
108236caa7cSMaen Suleiman 
109236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_PUSH_PULL_EN 		(1 << 0)
110236caa7cSMaen Suleiman 
111236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_CARD_TYPE_MEM_ONLY 	(0 << 1)
112236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_CARD_TYPE_IO_ONLY 	(1 << 1)
113236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_CARD_TYPE_IO_MEM_COMBO 	(2 << 1)
114236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_CARD_TYPE_IO_MMC 	(3 << 1)
115236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_CARD_TYPE_MASK	 	(3 << 1)
116236caa7cSMaen Suleiman 
117236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_BIG_ENDIAN 		(1 << 3)
118236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_LSB_FIRST 		(1 << 4)
119236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_DATA_WIDTH_4_BITS 	(1 << 9)
120236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_HI_SPEED_EN 		(1 << 10)
121236caa7cSMaen Suleiman 
122236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_TMOUT_MAX 		0xf
123236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_TMOUT_MASK 		(0xf << 11)
124236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_TMOUT(x) 		((x) << 11)
125236caa7cSMaen Suleiman #define MVSD_HOST_CTRL_TMOUT_EN 		(1 << 15)
126236caa7cSMaen Suleiman 
127236caa7cSMaen Suleiman 
128236caa7cSMaen Suleiman /*
129236caa7cSMaen Suleiman  * MVSD_SW_RESET
130236caa7cSMaen Suleiman  */
131236caa7cSMaen Suleiman 
132236caa7cSMaen Suleiman #define MVSD_SW_RESET_NOW			(1 << 8)
133236caa7cSMaen Suleiman 
134236caa7cSMaen Suleiman 
135236caa7cSMaen Suleiman /*
136236caa7cSMaen Suleiman  * Normal interrupt status bits
137236caa7cSMaen Suleiman  */
138236caa7cSMaen Suleiman 
139236caa7cSMaen Suleiman #define MVSD_NOR_CMD_DONE			(1 << 0)
140236caa7cSMaen Suleiman #define MVSD_NOR_XFER_DONE			(1 << 1)
141236caa7cSMaen Suleiman #define MVSD_NOR_BLK_GAP_EVT			(1 << 2)
142236caa7cSMaen Suleiman #define MVSD_NOR_DMA_DONE			(1 << 3)
143236caa7cSMaen Suleiman #define MVSD_NOR_TX_AVAIL			(1 << 4)
144236caa7cSMaen Suleiman #define MVSD_NOR_RX_READY			(1 << 5)
145236caa7cSMaen Suleiman #define MVSD_NOR_CARD_INT			(1 << 8)
146236caa7cSMaen Suleiman #define MVSD_NOR_READ_WAIT_ON			(1 << 9)
147236caa7cSMaen Suleiman #define MVSD_NOR_RX_FIFO_8W			(1 << 10)
148236caa7cSMaen Suleiman #define MVSD_NOR_TX_FIFO_8W			(1 << 11)
149236caa7cSMaen Suleiman #define MVSD_NOR_SUSPEND_ON			(1 << 12)
150236caa7cSMaen Suleiman #define MVSD_NOR_AUTOCMD12_DONE			(1 << 13)
151236caa7cSMaen Suleiman #define MVSD_NOR_UNEXP_RSP			(1 << 14)
152236caa7cSMaen Suleiman #define MVSD_NOR_ERROR				(1 << 15)
153236caa7cSMaen Suleiman 
154236caa7cSMaen Suleiman 
155236caa7cSMaen Suleiman /*
156236caa7cSMaen Suleiman  * Error status bits
157236caa7cSMaen Suleiman  */
158236caa7cSMaen Suleiman 
159236caa7cSMaen Suleiman #define MVSD_ERR_CMD_TIMEOUT			(1 << 0)
160236caa7cSMaen Suleiman #define MVSD_ERR_CMD_CRC			(1 << 1)
161236caa7cSMaen Suleiman #define MVSD_ERR_CMD_ENDBIT			(1 << 2)
162236caa7cSMaen Suleiman #define MVSD_ERR_CMD_INDEX			(1 << 3)
163236caa7cSMaen Suleiman #define MVSD_ERR_DATA_TIMEOUT			(1 << 4)
164236caa7cSMaen Suleiman #define MVSD_ERR_DATA_CRC			(1 << 5)
165236caa7cSMaen Suleiman #define MVSD_ERR_DATA_ENDBIT			(1 << 6)
166236caa7cSMaen Suleiman #define MVSD_ERR_AUTOCMD12			(1 << 8)
167236caa7cSMaen Suleiman #define MVSD_ERR_CMD_STARTBIT			(1 << 9)
168236caa7cSMaen Suleiman #define MVSD_ERR_XFER_SIZE			(1 << 10)
169236caa7cSMaen Suleiman #define MVSD_ERR_RESP_T_BIT			(1 << 11)
170236caa7cSMaen Suleiman #define MVSD_ERR_CRC_ENDBIT			(1 << 12)
171236caa7cSMaen Suleiman #define MVSD_ERR_CRC_STARTBIT			(1 << 13)
172236caa7cSMaen Suleiman #define MVSD_ERR_CRC_STATUS			(1 << 14)
173236caa7cSMaen Suleiman 
174236caa7cSMaen Suleiman 
175236caa7cSMaen Suleiman /*
176236caa7cSMaen Suleiman  * CMD12 error status bits
177236caa7cSMaen Suleiman  */
178236caa7cSMaen Suleiman 
179236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_NOTEXE		(1 << 0)
180236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_TIMEOUT		(1 << 1)
181236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_CRC			(1 << 2)
182236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_ENDBIT		(1 << 3)
183236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_INDEX		(1 << 4)
184236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_RESP_T_BIT		(1 << 5)
185236caa7cSMaen Suleiman #define MVSD_AUTOCMD12_ERR_RESP_STARTBIT	(1 << 6)
186236caa7cSMaen Suleiman 
187236caa7cSMaen Suleiman #endif
188