xref: /openbmc/linux/drivers/mmc/host/mvsdio.c (revision 6cdbf734)
1236caa7cSMaen Suleiman /*
2236caa7cSMaen Suleiman  * Marvell MMC/SD/SDIO driver
3236caa7cSMaen Suleiman  *
4236caa7cSMaen Suleiman  * Authors: Maen Suleiman, Nicolas Pitre
5236caa7cSMaen Suleiman  * Copyright (C) 2008-2009 Marvell Ltd.
6236caa7cSMaen Suleiman  *
7236caa7cSMaen Suleiman  * This program is free software; you can redistribute it and/or modify
8236caa7cSMaen Suleiman  * it under the terms of the GNU General Public License version 2 as
9236caa7cSMaen Suleiman  * published by the Free Software Foundation.
10236caa7cSMaen Suleiman  */
11236caa7cSMaen Suleiman 
12236caa7cSMaen Suleiman #include <linux/module.h>
13236caa7cSMaen Suleiman #include <linux/init.h>
14236caa7cSMaen Suleiman #include <linux/io.h>
15236caa7cSMaen Suleiman #include <linux/platform_device.h>
16236caa7cSMaen Suleiman #include <linux/mbus.h>
17236caa7cSMaen Suleiman #include <linux/delay.h>
18236caa7cSMaen Suleiman #include <linux/interrupt.h>
19236caa7cSMaen Suleiman #include <linux/dma-mapping.h>
20236caa7cSMaen Suleiman #include <linux/scatterlist.h>
21236caa7cSMaen Suleiman #include <linux/irq.h>
22236caa7cSMaen Suleiman #include <linux/gpio.h>
23236caa7cSMaen Suleiman #include <linux/mmc/host.h>
24236caa7cSMaen Suleiman 
25236caa7cSMaen Suleiman #include <asm/sizes.h>
26236caa7cSMaen Suleiman #include <asm/unaligned.h>
27236caa7cSMaen Suleiman #include <plat/mvsdio.h>
28236caa7cSMaen Suleiman 
29236caa7cSMaen Suleiman #include "mvsdio.h"
30236caa7cSMaen Suleiman 
31236caa7cSMaen Suleiman #define DRIVER_NAME	"mvsdio"
32236caa7cSMaen Suleiman 
33236caa7cSMaen Suleiman static int maxfreq = MVSD_CLOCKRATE_MAX;
34236caa7cSMaen Suleiman static int nodma;
35236caa7cSMaen Suleiman 
36236caa7cSMaen Suleiman struct mvsd_host {
37236caa7cSMaen Suleiman 	void __iomem *base;
38236caa7cSMaen Suleiman 	struct mmc_request *mrq;
39236caa7cSMaen Suleiman 	spinlock_t lock;
40236caa7cSMaen Suleiman 	unsigned int xfer_mode;
41236caa7cSMaen Suleiman 	unsigned int intr_en;
42236caa7cSMaen Suleiman 	unsigned int ctrl;
43236caa7cSMaen Suleiman 	unsigned int pio_size;
44236caa7cSMaen Suleiman 	void *pio_ptr;
45236caa7cSMaen Suleiman 	unsigned int sg_frags;
46236caa7cSMaen Suleiman 	unsigned int ns_per_clk;
47236caa7cSMaen Suleiman 	unsigned int clock;
48236caa7cSMaen Suleiman 	unsigned int base_clock;
49236caa7cSMaen Suleiman 	struct timer_list timer;
50236caa7cSMaen Suleiman 	struct mmc_host *mmc;
51236caa7cSMaen Suleiman 	struct device *dev;
52236caa7cSMaen Suleiman 	struct resource *res;
53236caa7cSMaen Suleiman 	int irq;
54236caa7cSMaen Suleiman 	int gpio_card_detect;
55236caa7cSMaen Suleiman 	int gpio_write_protect;
56236caa7cSMaen Suleiman };
57236caa7cSMaen Suleiman 
58236caa7cSMaen Suleiman #define mvsd_write(offs, val)	writel(val, iobase + (offs))
59236caa7cSMaen Suleiman #define mvsd_read(offs)		readl(iobase + (offs))
60236caa7cSMaen Suleiman 
61236caa7cSMaen Suleiman static int mvsd_setup_data(struct mvsd_host *host, struct mmc_data *data)
62236caa7cSMaen Suleiman {
63236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
64236caa7cSMaen Suleiman 	unsigned int tmout;
65236caa7cSMaen Suleiman 	int tmout_index;
66236caa7cSMaen Suleiman 
67a6d297f0SNicolas Pitre 	/*
68a6d297f0SNicolas Pitre 	 * Hardware weirdness.  The FIFO_EMPTY bit of the HW_STATE
69a6d297f0SNicolas Pitre 	 * register is sometimes not set before a while when some
70a6d297f0SNicolas Pitre 	 * "unusual" data block sizes are used (such as with the SWITCH
71a6d297f0SNicolas Pitre 	 * command), even despite the fact that the XFER_DONE interrupt
72a6d297f0SNicolas Pitre 	 * was raised.  And if another data transfer starts before
73a6d297f0SNicolas Pitre 	 * this bit comes to good sense (which eventually happens by
74a6d297f0SNicolas Pitre 	 * itself) then the new transfer simply fails with a timeout.
75a6d297f0SNicolas Pitre 	 */
76a6d297f0SNicolas Pitre 	if (!(mvsd_read(MVSD_HW_STATE) & (1 << 13))) {
77a6d297f0SNicolas Pitre 		unsigned long t = jiffies + HZ;
78a6d297f0SNicolas Pitre 		unsigned int hw_state,  count = 0;
79a6d297f0SNicolas Pitre 		do {
80a6d297f0SNicolas Pitre 			if (time_after(jiffies, t)) {
81a6d297f0SNicolas Pitre 				dev_warn(host->dev, "FIFO_EMPTY bit missing\n");
82a6d297f0SNicolas Pitre 				break;
83a6d297f0SNicolas Pitre 			}
84a6d297f0SNicolas Pitre 			hw_state = mvsd_read(MVSD_HW_STATE);
85a6d297f0SNicolas Pitre 			count++;
86a6d297f0SNicolas Pitre 		} while (!(hw_state & (1 << 13)));
87a6d297f0SNicolas Pitre 		dev_dbg(host->dev, "*** wait for FIFO_EMPTY bit "
88a6d297f0SNicolas Pitre 				   "(hw=0x%04x, count=%d, jiffies=%ld)\n",
89a6d297f0SNicolas Pitre 				   hw_state, count, jiffies - (t - HZ));
90a6d297f0SNicolas Pitre 	}
91a6d297f0SNicolas Pitre 
92236caa7cSMaen Suleiman 	/* If timeout=0 then maximum timeout index is used. */
93236caa7cSMaen Suleiman 	tmout = DIV_ROUND_UP(data->timeout_ns, host->ns_per_clk);
94236caa7cSMaen Suleiman 	tmout += data->timeout_clks;
95236caa7cSMaen Suleiman 	tmout_index = fls(tmout - 1) - 12;
96236caa7cSMaen Suleiman 	if (tmout_index < 0)
97236caa7cSMaen Suleiman 		tmout_index = 0;
98236caa7cSMaen Suleiman 	if (tmout_index > MVSD_HOST_CTRL_TMOUT_MAX)
99236caa7cSMaen Suleiman 		tmout_index = MVSD_HOST_CTRL_TMOUT_MAX;
100236caa7cSMaen Suleiman 
101236caa7cSMaen Suleiman 	dev_dbg(host->dev, "data %s at 0x%08x: blocks=%d blksz=%d tmout=%u (%d)\n",
102236caa7cSMaen Suleiman 		(data->flags & MMC_DATA_READ) ? "read" : "write",
103236caa7cSMaen Suleiman 		(u32)sg_virt(data->sg), data->blocks, data->blksz,
104236caa7cSMaen Suleiman 		tmout, tmout_index);
105236caa7cSMaen Suleiman 
106236caa7cSMaen Suleiman 	host->ctrl &= ~MVSD_HOST_CTRL_TMOUT_MASK;
107236caa7cSMaen Suleiman 	host->ctrl |= MVSD_HOST_CTRL_TMOUT(tmout_index);
108236caa7cSMaen Suleiman 	mvsd_write(MVSD_HOST_CTRL, host->ctrl);
109236caa7cSMaen Suleiman 	mvsd_write(MVSD_BLK_COUNT, data->blocks);
110236caa7cSMaen Suleiman 	mvsd_write(MVSD_BLK_SIZE, data->blksz);
111236caa7cSMaen Suleiman 
112236caa7cSMaen Suleiman 	if (nodma || (data->blksz | data->sg->offset) & 3) {
113236caa7cSMaen Suleiman 		/*
114236caa7cSMaen Suleiman 		 * We cannot do DMA on a buffer which offset or size
115236caa7cSMaen Suleiman 		 * is not aligned on a 4-byte boundary.
116236caa7cSMaen Suleiman 		 */
117236caa7cSMaen Suleiman 		host->pio_size = data->blocks * data->blksz;
118236caa7cSMaen Suleiman 		host->pio_ptr = sg_virt(data->sg);
119236caa7cSMaen Suleiman 		if (!nodma)
120236caa7cSMaen Suleiman 			printk(KERN_DEBUG "%s: fallback to PIO for data "
121236caa7cSMaen Suleiman 					  "at 0x%p size %d\n",
122236caa7cSMaen Suleiman 					  mmc_hostname(host->mmc),
123236caa7cSMaen Suleiman 					  host->pio_ptr, host->pio_size);
124236caa7cSMaen Suleiman 		return 1;
125236caa7cSMaen Suleiman 	} else {
126236caa7cSMaen Suleiman 		dma_addr_t phys_addr;
127236caa7cSMaen Suleiman 		int dma_dir = (data->flags & MMC_DATA_READ) ?
128236caa7cSMaen Suleiman 			DMA_FROM_DEVICE : DMA_TO_DEVICE;
129236caa7cSMaen Suleiman 		host->sg_frags = dma_map_sg(mmc_dev(host->mmc), data->sg,
130236caa7cSMaen Suleiman 					    data->sg_len, dma_dir);
131236caa7cSMaen Suleiman 		phys_addr = sg_dma_address(data->sg);
132236caa7cSMaen Suleiman 		mvsd_write(MVSD_SYS_ADDR_LOW, (u32)phys_addr & 0xffff);
133236caa7cSMaen Suleiman 		mvsd_write(MVSD_SYS_ADDR_HI,  (u32)phys_addr >> 16);
134236caa7cSMaen Suleiman 		return 0;
135236caa7cSMaen Suleiman 	}
136236caa7cSMaen Suleiman }
137236caa7cSMaen Suleiman 
138236caa7cSMaen Suleiman static void mvsd_request(struct mmc_host *mmc, struct mmc_request *mrq)
139236caa7cSMaen Suleiman {
140236caa7cSMaen Suleiman 	struct mvsd_host *host = mmc_priv(mmc);
141236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
142236caa7cSMaen Suleiman 	struct mmc_command *cmd = mrq->cmd;
143236caa7cSMaen Suleiman 	u32 cmdreg = 0, xfer = 0, intr = 0;
144236caa7cSMaen Suleiman 	unsigned long flags;
145236caa7cSMaen Suleiman 
146236caa7cSMaen Suleiman 	BUG_ON(host->mrq != NULL);
147236caa7cSMaen Suleiman 	host->mrq = mrq;
148236caa7cSMaen Suleiman 
149236caa7cSMaen Suleiman 	dev_dbg(host->dev, "cmd %d (hw state 0x%04x)\n",
150236caa7cSMaen Suleiman 		cmd->opcode, mvsd_read(MVSD_HW_STATE));
151236caa7cSMaen Suleiman 
152236caa7cSMaen Suleiman 	cmdreg = MVSD_CMD_INDEX(cmd->opcode);
153236caa7cSMaen Suleiman 
154236caa7cSMaen Suleiman 	if (cmd->flags & MMC_RSP_BUSY)
155236caa7cSMaen Suleiman 		cmdreg |= MVSD_CMD_RSP_48BUSY;
156236caa7cSMaen Suleiman 	else if (cmd->flags & MMC_RSP_136)
157236caa7cSMaen Suleiman 		cmdreg |= MVSD_CMD_RSP_136;
158236caa7cSMaen Suleiman 	else if (cmd->flags & MMC_RSP_PRESENT)
159236caa7cSMaen Suleiman 		cmdreg |= MVSD_CMD_RSP_48;
160236caa7cSMaen Suleiman 	else
161236caa7cSMaen Suleiman 		cmdreg |= MVSD_CMD_RSP_NONE;
162236caa7cSMaen Suleiman 
163236caa7cSMaen Suleiman 	if (cmd->flags & MMC_RSP_CRC)
164236caa7cSMaen Suleiman 		cmdreg |= MVSD_CMD_CHECK_CMDCRC;
165236caa7cSMaen Suleiman 
166236caa7cSMaen Suleiman 	if (cmd->flags & MMC_RSP_OPCODE)
167236caa7cSMaen Suleiman 		cmdreg |= MVSD_CMD_INDX_CHECK;
168236caa7cSMaen Suleiman 
169236caa7cSMaen Suleiman 	if (cmd->flags & MMC_RSP_PRESENT) {
170236caa7cSMaen Suleiman 		cmdreg |= MVSD_UNEXPECTED_RESP;
171236caa7cSMaen Suleiman 		intr |= MVSD_NOR_UNEXP_RSP;
172236caa7cSMaen Suleiman 	}
173236caa7cSMaen Suleiman 
174236caa7cSMaen Suleiman 	if (mrq->data) {
175236caa7cSMaen Suleiman 		struct mmc_data *data = mrq->data;
176236caa7cSMaen Suleiman 		int pio;
177236caa7cSMaen Suleiman 
178236caa7cSMaen Suleiman 		cmdreg |= MVSD_CMD_DATA_PRESENT | MVSD_CMD_CHECK_DATACRC16;
179236caa7cSMaen Suleiman 		xfer |= MVSD_XFER_MODE_HW_WR_DATA_EN;
180236caa7cSMaen Suleiman 		if (data->flags & MMC_DATA_READ)
181236caa7cSMaen Suleiman 			xfer |= MVSD_XFER_MODE_TO_HOST;
182236caa7cSMaen Suleiman 
183236caa7cSMaen Suleiman 		pio = mvsd_setup_data(host, data);
184236caa7cSMaen Suleiman 		if (pio) {
185236caa7cSMaen Suleiman 			xfer |= MVSD_XFER_MODE_PIO;
186236caa7cSMaen Suleiman 			/* PIO section of mvsd_irq has comments on those bits */
187236caa7cSMaen Suleiman 			if (data->flags & MMC_DATA_WRITE)
188236caa7cSMaen Suleiman 				intr |= MVSD_NOR_TX_AVAIL;
189236caa7cSMaen Suleiman 			else if (host->pio_size > 32)
190236caa7cSMaen Suleiman 				intr |= MVSD_NOR_RX_FIFO_8W;
191236caa7cSMaen Suleiman 			else
192236caa7cSMaen Suleiman 				intr |= MVSD_NOR_RX_READY;
193236caa7cSMaen Suleiman 		}
194236caa7cSMaen Suleiman 
195236caa7cSMaen Suleiman 		if (data->stop) {
196236caa7cSMaen Suleiman 			struct mmc_command *stop = data->stop;
197236caa7cSMaen Suleiman 			u32 cmd12reg = 0;
198236caa7cSMaen Suleiman 
199236caa7cSMaen Suleiman 			mvsd_write(MVSD_AUTOCMD12_ARG_LOW, stop->arg & 0xffff);
200236caa7cSMaen Suleiman 			mvsd_write(MVSD_AUTOCMD12_ARG_HI,  stop->arg >> 16);
201236caa7cSMaen Suleiman 
202236caa7cSMaen Suleiman 			if (stop->flags & MMC_RSP_BUSY)
203236caa7cSMaen Suleiman 				cmd12reg |= MVSD_AUTOCMD12_BUSY;
204236caa7cSMaen Suleiman 			if (stop->flags & MMC_RSP_OPCODE)
205236caa7cSMaen Suleiman 				cmd12reg |= MVSD_AUTOCMD12_INDX_CHECK;
206236caa7cSMaen Suleiman 			cmd12reg |= MVSD_AUTOCMD12_INDEX(stop->opcode);
207236caa7cSMaen Suleiman 			mvsd_write(MVSD_AUTOCMD12_CMD, cmd12reg);
208236caa7cSMaen Suleiman 
209236caa7cSMaen Suleiman 			xfer |= MVSD_XFER_MODE_AUTO_CMD12;
210236caa7cSMaen Suleiman 			intr |= MVSD_NOR_AUTOCMD12_DONE;
211236caa7cSMaen Suleiman 		} else {
212236caa7cSMaen Suleiman 			intr |= MVSD_NOR_XFER_DONE;
213236caa7cSMaen Suleiman 		}
214236caa7cSMaen Suleiman 	} else {
215236caa7cSMaen Suleiman 		intr |= MVSD_NOR_CMD_DONE;
216236caa7cSMaen Suleiman 	}
217236caa7cSMaen Suleiman 
218236caa7cSMaen Suleiman 	mvsd_write(MVSD_ARG_LOW, cmd->arg & 0xffff);
219236caa7cSMaen Suleiman 	mvsd_write(MVSD_ARG_HI,  cmd->arg >> 16);
220236caa7cSMaen Suleiman 
221236caa7cSMaen Suleiman 	spin_lock_irqsave(&host->lock, flags);
222236caa7cSMaen Suleiman 
223236caa7cSMaen Suleiman 	host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
224236caa7cSMaen Suleiman 	host->xfer_mode |= xfer;
225236caa7cSMaen Suleiman 	mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
226236caa7cSMaen Suleiman 
227236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_STATUS, ~MVSD_NOR_CARD_INT);
228236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
229236caa7cSMaen Suleiman 	mvsd_write(MVSD_CMD, cmdreg);
230236caa7cSMaen Suleiman 
231236caa7cSMaen Suleiman 	host->intr_en &= MVSD_NOR_CARD_INT;
232236caa7cSMaen Suleiman 	host->intr_en |= intr | MVSD_NOR_ERROR;
233236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
234236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_INTR_EN, 0xffff);
235236caa7cSMaen Suleiman 
236236caa7cSMaen Suleiman 	mod_timer(&host->timer, jiffies + 5 * HZ);
237236caa7cSMaen Suleiman 
238236caa7cSMaen Suleiman 	spin_unlock_irqrestore(&host->lock, flags);
239236caa7cSMaen Suleiman }
240236caa7cSMaen Suleiman 
241236caa7cSMaen Suleiman static u32 mvsd_finish_cmd(struct mvsd_host *host, struct mmc_command *cmd,
242236caa7cSMaen Suleiman 			   u32 err_status)
243236caa7cSMaen Suleiman {
244236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
245236caa7cSMaen Suleiman 
246236caa7cSMaen Suleiman 	if (cmd->flags & MMC_RSP_136) {
247236caa7cSMaen Suleiman 		unsigned int response[8], i;
248236caa7cSMaen Suleiman 		for (i = 0; i < 8; i++)
249236caa7cSMaen Suleiman 			response[i] = mvsd_read(MVSD_RSP(i));
250236caa7cSMaen Suleiman 		cmd->resp[0] =		((response[0] & 0x03ff) << 22) |
251236caa7cSMaen Suleiman 					((response[1] & 0xffff) << 6) |
252236caa7cSMaen Suleiman 					((response[2] & 0xfc00) >> 10);
253236caa7cSMaen Suleiman 		cmd->resp[1] =		((response[2] & 0x03ff) << 22) |
254236caa7cSMaen Suleiman 					((response[3] & 0xffff) << 6) |
255236caa7cSMaen Suleiman 					((response[4] & 0xfc00) >> 10);
256236caa7cSMaen Suleiman 		cmd->resp[2] =		((response[4] & 0x03ff) << 22) |
257236caa7cSMaen Suleiman 					((response[5] & 0xffff) << 6) |
258236caa7cSMaen Suleiman 					((response[6] & 0xfc00) >> 10);
259236caa7cSMaen Suleiman 		cmd->resp[3] =		((response[6] & 0x03ff) << 22) |
260236caa7cSMaen Suleiman 					((response[7] & 0x3fff) << 8);
261236caa7cSMaen Suleiman 	} else if (cmd->flags & MMC_RSP_PRESENT) {
262236caa7cSMaen Suleiman 		unsigned int response[3], i;
263236caa7cSMaen Suleiman 		for (i = 0; i < 3; i++)
264236caa7cSMaen Suleiman 			response[i] = mvsd_read(MVSD_RSP(i));
265236caa7cSMaen Suleiman 		cmd->resp[0] =		((response[2] & 0x003f) << (8 - 8)) |
266236caa7cSMaen Suleiman 					((response[1] & 0xffff) << (14 - 8)) |
267236caa7cSMaen Suleiman 					((response[0] & 0x03ff) << (30 - 8));
268236caa7cSMaen Suleiman 		cmd->resp[1] =		((response[0] & 0xfc00) >> 10);
269236caa7cSMaen Suleiman 		cmd->resp[2] = 0;
270236caa7cSMaen Suleiman 		cmd->resp[3] = 0;
271236caa7cSMaen Suleiman 	}
272236caa7cSMaen Suleiman 
273236caa7cSMaen Suleiman 	if (err_status & MVSD_ERR_CMD_TIMEOUT) {
274236caa7cSMaen Suleiman 		cmd->error = -ETIMEDOUT;
275236caa7cSMaen Suleiman 	} else if (err_status & (MVSD_ERR_CMD_CRC | MVSD_ERR_CMD_ENDBIT |
276236caa7cSMaen Suleiman 				 MVSD_ERR_CMD_INDEX | MVSD_ERR_CMD_STARTBIT)) {
277236caa7cSMaen Suleiman 		cmd->error = -EILSEQ;
278236caa7cSMaen Suleiman 	}
279236caa7cSMaen Suleiman 	err_status &= ~(MVSD_ERR_CMD_TIMEOUT | MVSD_ERR_CMD_CRC |
280236caa7cSMaen Suleiman 			MVSD_ERR_CMD_ENDBIT | MVSD_ERR_CMD_INDEX |
281236caa7cSMaen Suleiman 			MVSD_ERR_CMD_STARTBIT);
282236caa7cSMaen Suleiman 
283236caa7cSMaen Suleiman 	return err_status;
284236caa7cSMaen Suleiman }
285236caa7cSMaen Suleiman 
286236caa7cSMaen Suleiman static u32 mvsd_finish_data(struct mvsd_host *host, struct mmc_data *data,
287236caa7cSMaen Suleiman 			    u32 err_status)
288236caa7cSMaen Suleiman {
289236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
290236caa7cSMaen Suleiman 
291236caa7cSMaen Suleiman 	if (host->pio_ptr) {
292236caa7cSMaen Suleiman 		host->pio_ptr = NULL;
293236caa7cSMaen Suleiman 		host->pio_size = 0;
294236caa7cSMaen Suleiman 	} else {
295236caa7cSMaen Suleiman 		dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_frags,
296236caa7cSMaen Suleiman 			     (data->flags & MMC_DATA_READ) ?
297236caa7cSMaen Suleiman 				DMA_FROM_DEVICE : DMA_TO_DEVICE);
298236caa7cSMaen Suleiman 	}
299236caa7cSMaen Suleiman 
300236caa7cSMaen Suleiman 	if (err_status & MVSD_ERR_DATA_TIMEOUT)
301236caa7cSMaen Suleiman 		data->error = -ETIMEDOUT;
302236caa7cSMaen Suleiman 	else if (err_status & (MVSD_ERR_DATA_CRC | MVSD_ERR_DATA_ENDBIT))
303236caa7cSMaen Suleiman 		data->error = -EILSEQ;
304236caa7cSMaen Suleiman 	else if (err_status & MVSD_ERR_XFER_SIZE)
305236caa7cSMaen Suleiman 		data->error = -EBADE;
306236caa7cSMaen Suleiman 	err_status &= ~(MVSD_ERR_DATA_TIMEOUT | MVSD_ERR_DATA_CRC |
307236caa7cSMaen Suleiman 			MVSD_ERR_DATA_ENDBIT | MVSD_ERR_XFER_SIZE);
308236caa7cSMaen Suleiman 
309236caa7cSMaen Suleiman 	dev_dbg(host->dev, "data done: blocks_left=%d, bytes_left=%d\n",
310236caa7cSMaen Suleiman 		mvsd_read(MVSD_CURR_BLK_LEFT), mvsd_read(MVSD_CURR_BYTE_LEFT));
311236caa7cSMaen Suleiman 	data->bytes_xfered =
312236caa7cSMaen Suleiman 		(data->blocks - mvsd_read(MVSD_CURR_BLK_LEFT)) * data->blksz;
313236caa7cSMaen Suleiman 	/* We can't be sure about the last block when errors are detected */
314236caa7cSMaen Suleiman 	if (data->bytes_xfered && data->error)
315236caa7cSMaen Suleiman 		data->bytes_xfered -= data->blksz;
316236caa7cSMaen Suleiman 
317236caa7cSMaen Suleiman 	/* Handle Auto cmd 12 response */
318236caa7cSMaen Suleiman 	if (data->stop) {
319236caa7cSMaen Suleiman 		unsigned int response[3], i;
320236caa7cSMaen Suleiman 		for (i = 0; i < 3; i++)
321236caa7cSMaen Suleiman 			response[i] = mvsd_read(MVSD_AUTO_RSP(i));
322236caa7cSMaen Suleiman 		data->stop->resp[0] =	((response[2] & 0x003f) << (8 - 8)) |
323236caa7cSMaen Suleiman 					((response[1] & 0xffff) << (14 - 8)) |
324236caa7cSMaen Suleiman 					((response[0] & 0x03ff) << (30 - 8));
325236caa7cSMaen Suleiman 		data->stop->resp[1] =	((response[0] & 0xfc00) >> 10);
326236caa7cSMaen Suleiman 		data->stop->resp[2] = 0;
327236caa7cSMaen Suleiman 		data->stop->resp[3] = 0;
328236caa7cSMaen Suleiman 
329236caa7cSMaen Suleiman 		if (err_status & MVSD_ERR_AUTOCMD12) {
330236caa7cSMaen Suleiman 			u32 err_cmd12 = mvsd_read(MVSD_AUTOCMD12_ERR_STATUS);
331236caa7cSMaen Suleiman 			dev_dbg(host->dev, "c12err 0x%04x\n", err_cmd12);
332236caa7cSMaen Suleiman 			if (err_cmd12 & MVSD_AUTOCMD12_ERR_NOTEXE)
333236caa7cSMaen Suleiman 				data->stop->error = -ENOEXEC;
334236caa7cSMaen Suleiman 			else if (err_cmd12 & MVSD_AUTOCMD12_ERR_TIMEOUT)
335236caa7cSMaen Suleiman 				data->stop->error = -ETIMEDOUT;
336236caa7cSMaen Suleiman 			else if (err_cmd12)
337236caa7cSMaen Suleiman 				data->stop->error = -EILSEQ;
338236caa7cSMaen Suleiman 			err_status &= ~MVSD_ERR_AUTOCMD12;
339236caa7cSMaen Suleiman 		}
340236caa7cSMaen Suleiman 	}
341236caa7cSMaen Suleiman 
342236caa7cSMaen Suleiman 	return err_status;
343236caa7cSMaen Suleiman }
344236caa7cSMaen Suleiman 
345236caa7cSMaen Suleiman static irqreturn_t mvsd_irq(int irq, void *dev)
346236caa7cSMaen Suleiman {
347236caa7cSMaen Suleiman 	struct mvsd_host *host = dev;
348236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
349236caa7cSMaen Suleiman 	u32 intr_status, intr_done_mask;
350236caa7cSMaen Suleiman 	int irq_handled = 0;
351236caa7cSMaen Suleiman 
352236caa7cSMaen Suleiman 	intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
353236caa7cSMaen Suleiman 	dev_dbg(host->dev, "intr 0x%04x intr_en 0x%04x hw_state 0x%04x\n",
354236caa7cSMaen Suleiman 		intr_status, mvsd_read(MVSD_NOR_INTR_EN),
355236caa7cSMaen Suleiman 		mvsd_read(MVSD_HW_STATE));
356236caa7cSMaen Suleiman 
357236caa7cSMaen Suleiman 	spin_lock(&host->lock);
358236caa7cSMaen Suleiman 
359236caa7cSMaen Suleiman 	/* PIO handling, if needed. Messy business... */
360236caa7cSMaen Suleiman 	if (host->pio_size &&
361236caa7cSMaen Suleiman 	    (intr_status & host->intr_en &
362236caa7cSMaen Suleiman 	     (MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W))) {
363236caa7cSMaen Suleiman 		u16 *p = host->pio_ptr;
364236caa7cSMaen Suleiman 		int s = host->pio_size;
365236caa7cSMaen Suleiman 		while (s >= 32 && (intr_status & MVSD_NOR_RX_FIFO_8W)) {
366236caa7cSMaen Suleiman 			readsw(iobase + MVSD_FIFO, p, 16);
367236caa7cSMaen Suleiman 			p += 16;
368236caa7cSMaen Suleiman 			s -= 32;
369236caa7cSMaen Suleiman 			intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
370236caa7cSMaen Suleiman 		}
371236caa7cSMaen Suleiman 		/*
372236caa7cSMaen Suleiman 		 * Normally we'd use < 32 here, but the RX_FIFO_8W bit
373236caa7cSMaen Suleiman 		 * doesn't appear to assert when there is exactly 32 bytes
374236caa7cSMaen Suleiman 		 * (8 words) left to fetch in a transfer.
375236caa7cSMaen Suleiman 		 */
376236caa7cSMaen Suleiman 		if (s <= 32) {
377236caa7cSMaen Suleiman 			while (s >= 4 && (intr_status & MVSD_NOR_RX_READY)) {
378236caa7cSMaen Suleiman 				put_unaligned(mvsd_read(MVSD_FIFO), p++);
379236caa7cSMaen Suleiman 				put_unaligned(mvsd_read(MVSD_FIFO), p++);
380236caa7cSMaen Suleiman 				s -= 4;
381236caa7cSMaen Suleiman 				intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
382236caa7cSMaen Suleiman 			}
383236caa7cSMaen Suleiman 			if (s && s < 4 && (intr_status & MVSD_NOR_RX_READY)) {
384236caa7cSMaen Suleiman 				u16 val[2] = {0, 0};
385236caa7cSMaen Suleiman 				val[0] = mvsd_read(MVSD_FIFO);
386236caa7cSMaen Suleiman 				val[1] = mvsd_read(MVSD_FIFO);
3876cdbf734SNicolas Pitre 				memcpy(p, ((void *)&val) + 4 - s, s);
388236caa7cSMaen Suleiman 				s = 0;
389236caa7cSMaen Suleiman 				intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
390236caa7cSMaen Suleiman 			}
391236caa7cSMaen Suleiman 			if (s == 0) {
392236caa7cSMaen Suleiman 				host->intr_en &=
393236caa7cSMaen Suleiman 				     ~(MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W);
394236caa7cSMaen Suleiman 				mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
395236caa7cSMaen Suleiman 			} else if (host->intr_en & MVSD_NOR_RX_FIFO_8W) {
396236caa7cSMaen Suleiman 				host->intr_en &= ~MVSD_NOR_RX_FIFO_8W;
397236caa7cSMaen Suleiman 				host->intr_en |= MVSD_NOR_RX_READY;
398236caa7cSMaen Suleiman 				mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
399236caa7cSMaen Suleiman 			}
400236caa7cSMaen Suleiman 		}
401236caa7cSMaen Suleiman 		dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
402236caa7cSMaen Suleiman 			s, intr_status, mvsd_read(MVSD_HW_STATE));
403236caa7cSMaen Suleiman 		host->pio_ptr = p;
404236caa7cSMaen Suleiman 		host->pio_size = s;
405236caa7cSMaen Suleiman 		irq_handled = 1;
406236caa7cSMaen Suleiman 	} else if (host->pio_size &&
407236caa7cSMaen Suleiman 		   (intr_status & host->intr_en &
408236caa7cSMaen Suleiman 		    (MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W))) {
409236caa7cSMaen Suleiman 		u16 *p = host->pio_ptr;
410236caa7cSMaen Suleiman 		int s = host->pio_size;
411236caa7cSMaen Suleiman 		/*
412236caa7cSMaen Suleiman 		 * The TX_FIFO_8W bit is unreliable. When set, bursting
413236caa7cSMaen Suleiman 		 * 16 halfwords all at once in the FIFO drops data. Actually
414236caa7cSMaen Suleiman 		 * TX_AVAIL does go off after only one word is pushed even if
415236caa7cSMaen Suleiman 		 * TX_FIFO_8W remains set.
416236caa7cSMaen Suleiman 		 */
417236caa7cSMaen Suleiman 		while (s >= 4 && (intr_status & MVSD_NOR_TX_AVAIL)) {
418236caa7cSMaen Suleiman 			mvsd_write(MVSD_FIFO, get_unaligned(p++));
419236caa7cSMaen Suleiman 			mvsd_write(MVSD_FIFO, get_unaligned(p++));
420236caa7cSMaen Suleiman 			s -= 4;
421236caa7cSMaen Suleiman 			intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
422236caa7cSMaen Suleiman 		}
423236caa7cSMaen Suleiman 		if (s < 4) {
424236caa7cSMaen Suleiman 			if (s && (intr_status & MVSD_NOR_TX_AVAIL)) {
425236caa7cSMaen Suleiman 				u16 val[2] = {0, 0};
4266cdbf734SNicolas Pitre 				memcpy(((void *)&val) + 4 - s, p, s);
427236caa7cSMaen Suleiman 				mvsd_write(MVSD_FIFO, val[0]);
428236caa7cSMaen Suleiman 				mvsd_write(MVSD_FIFO, val[1]);
429236caa7cSMaen Suleiman 				s = 0;
430236caa7cSMaen Suleiman 				intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
431236caa7cSMaen Suleiman 			}
432236caa7cSMaen Suleiman 			if (s == 0) {
433236caa7cSMaen Suleiman 				host->intr_en &=
434236caa7cSMaen Suleiman 				     ~(MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W);
435236caa7cSMaen Suleiman 				mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
436236caa7cSMaen Suleiman 			}
437236caa7cSMaen Suleiman 		}
438236caa7cSMaen Suleiman 		dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
439236caa7cSMaen Suleiman 			s, intr_status, mvsd_read(MVSD_HW_STATE));
440236caa7cSMaen Suleiman 		host->pio_ptr = p;
441236caa7cSMaen Suleiman 		host->pio_size = s;
442236caa7cSMaen Suleiman 		irq_handled = 1;
443236caa7cSMaen Suleiman 	}
444236caa7cSMaen Suleiman 
445236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_STATUS, intr_status);
446236caa7cSMaen Suleiman 
447236caa7cSMaen Suleiman 	intr_done_mask = MVSD_NOR_CARD_INT | MVSD_NOR_RX_READY |
448236caa7cSMaen Suleiman 			 MVSD_NOR_RX_FIFO_8W | MVSD_NOR_TX_FIFO_8W;
449236caa7cSMaen Suleiman 	if (intr_status & host->intr_en & ~intr_done_mask) {
450236caa7cSMaen Suleiman 		struct mmc_request *mrq = host->mrq;
451236caa7cSMaen Suleiman 		struct mmc_command *cmd = mrq->cmd;
452236caa7cSMaen Suleiman 		u32 err_status = 0;
453236caa7cSMaen Suleiman 
454236caa7cSMaen Suleiman 		del_timer(&host->timer);
455236caa7cSMaen Suleiman 		host->mrq = NULL;
456236caa7cSMaen Suleiman 
457236caa7cSMaen Suleiman 		host->intr_en &= MVSD_NOR_CARD_INT;
458236caa7cSMaen Suleiman 		mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
459236caa7cSMaen Suleiman 		mvsd_write(MVSD_ERR_INTR_EN, 0);
460236caa7cSMaen Suleiman 
461236caa7cSMaen Suleiman 		spin_unlock(&host->lock);
462236caa7cSMaen Suleiman 
463236caa7cSMaen Suleiman 		if (intr_status & MVSD_NOR_UNEXP_RSP) {
464236caa7cSMaen Suleiman 			cmd->error = -EPROTO;
465236caa7cSMaen Suleiman 		} else if (intr_status & MVSD_NOR_ERROR) {
466236caa7cSMaen Suleiman 			err_status = mvsd_read(MVSD_ERR_INTR_STATUS);
467236caa7cSMaen Suleiman 			dev_dbg(host->dev, "err 0x%04x\n", err_status);
468236caa7cSMaen Suleiman 		}
469236caa7cSMaen Suleiman 
470236caa7cSMaen Suleiman 		err_status = mvsd_finish_cmd(host, cmd, err_status);
471236caa7cSMaen Suleiman 		if (mrq->data)
472236caa7cSMaen Suleiman 			err_status = mvsd_finish_data(host, mrq->data, err_status);
473236caa7cSMaen Suleiman 		if (err_status) {
474236caa7cSMaen Suleiman 			printk(KERN_ERR "%s: unhandled error status %#04x\n",
475236caa7cSMaen Suleiman 					mmc_hostname(host->mmc), err_status);
476236caa7cSMaen Suleiman 			cmd->error = -ENOMSG;
477236caa7cSMaen Suleiman 		}
478236caa7cSMaen Suleiman 
479236caa7cSMaen Suleiman 		mmc_request_done(host->mmc, mrq);
480236caa7cSMaen Suleiman 		irq_handled = 1;
481236caa7cSMaen Suleiman 	} else
482236caa7cSMaen Suleiman 		spin_unlock(&host->lock);
483236caa7cSMaen Suleiman 
484236caa7cSMaen Suleiman 	if (intr_status & MVSD_NOR_CARD_INT) {
485236caa7cSMaen Suleiman 		mmc_signal_sdio_irq(host->mmc);
486236caa7cSMaen Suleiman 		irq_handled = 1;
487236caa7cSMaen Suleiman 	}
488236caa7cSMaen Suleiman 
489236caa7cSMaen Suleiman 	if (irq_handled)
490236caa7cSMaen Suleiman 		return IRQ_HANDLED;
491236caa7cSMaen Suleiman 
492236caa7cSMaen Suleiman 	printk(KERN_ERR "%s: unhandled interrupt status=0x%04x en=0x%04x "
493236caa7cSMaen Suleiman 			"pio=%d\n", mmc_hostname(host->mmc), intr_status,
494236caa7cSMaen Suleiman 			host->intr_en, host->pio_size);
495236caa7cSMaen Suleiman 	return IRQ_NONE;
496236caa7cSMaen Suleiman }
497236caa7cSMaen Suleiman 
498236caa7cSMaen Suleiman static void mvsd_timeout_timer(unsigned long data)
499236caa7cSMaen Suleiman {
500236caa7cSMaen Suleiman 	struct mvsd_host *host = (struct mvsd_host *)data;
501236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
502236caa7cSMaen Suleiman 	struct mmc_request *mrq;
503236caa7cSMaen Suleiman 	unsigned long flags;
504236caa7cSMaen Suleiman 
505236caa7cSMaen Suleiman 	spin_lock_irqsave(&host->lock, flags);
506236caa7cSMaen Suleiman 	mrq = host->mrq;
507236caa7cSMaen Suleiman 	if (mrq) {
508236caa7cSMaen Suleiman 		printk(KERN_ERR "%s: Timeout waiting for hardware interrupt.\n",
509236caa7cSMaen Suleiman 				mmc_hostname(host->mmc));
510236caa7cSMaen Suleiman 		printk(KERN_ERR "%s: hw_state=0x%04x, intr_status=0x%04x "
511236caa7cSMaen Suleiman 				"intr_en=0x%04x\n", mmc_hostname(host->mmc),
512236caa7cSMaen Suleiman 				mvsd_read(MVSD_HW_STATE),
513236caa7cSMaen Suleiman 				mvsd_read(MVSD_NOR_INTR_STATUS),
514236caa7cSMaen Suleiman 				mvsd_read(MVSD_NOR_INTR_EN));
515236caa7cSMaen Suleiman 
516236caa7cSMaen Suleiman 		host->mrq = NULL;
517236caa7cSMaen Suleiman 
518236caa7cSMaen Suleiman 		mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
519236caa7cSMaen Suleiman 
520236caa7cSMaen Suleiman 		host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
521236caa7cSMaen Suleiman 		mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
522236caa7cSMaen Suleiman 
523236caa7cSMaen Suleiman 		host->intr_en &= MVSD_NOR_CARD_INT;
524236caa7cSMaen Suleiman 		mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
525236caa7cSMaen Suleiman 		mvsd_write(MVSD_ERR_INTR_EN, 0);
526236caa7cSMaen Suleiman 		mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
527236caa7cSMaen Suleiman 
528236caa7cSMaen Suleiman 		mrq->cmd->error = -ETIMEDOUT;
529236caa7cSMaen Suleiman 		mvsd_finish_cmd(host, mrq->cmd, 0);
530236caa7cSMaen Suleiman 		if (mrq->data) {
531236caa7cSMaen Suleiman 			mrq->data->error = -ETIMEDOUT;
532236caa7cSMaen Suleiman 			mvsd_finish_data(host, mrq->data, 0);
533236caa7cSMaen Suleiman 		}
534236caa7cSMaen Suleiman 	}
535236caa7cSMaen Suleiman 	spin_unlock_irqrestore(&host->lock, flags);
536236caa7cSMaen Suleiman 
537236caa7cSMaen Suleiman 	if (mrq)
538236caa7cSMaen Suleiman 		mmc_request_done(host->mmc, mrq);
539236caa7cSMaen Suleiman }
540236caa7cSMaen Suleiman 
541236caa7cSMaen Suleiman static irqreturn_t mvsd_card_detect_irq(int irq, void *dev)
542236caa7cSMaen Suleiman {
543236caa7cSMaen Suleiman 	struct mvsd_host *host = dev;
544236caa7cSMaen Suleiman 	mmc_detect_change(host->mmc, msecs_to_jiffies(100));
545236caa7cSMaen Suleiman 	return IRQ_HANDLED;
546236caa7cSMaen Suleiman }
547236caa7cSMaen Suleiman 
548236caa7cSMaen Suleiman static void mvsd_enable_sdio_irq(struct mmc_host *mmc, int enable)
549236caa7cSMaen Suleiman {
550236caa7cSMaen Suleiman 	struct mvsd_host *host = mmc_priv(mmc);
551236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
552236caa7cSMaen Suleiman 	unsigned long flags;
553236caa7cSMaen Suleiman 
554236caa7cSMaen Suleiman 	spin_lock_irqsave(&host->lock, flags);
555236caa7cSMaen Suleiman 	if (enable) {
556236caa7cSMaen Suleiman 		host->xfer_mode |= MVSD_XFER_MODE_INT_CHK_EN;
557236caa7cSMaen Suleiman 		host->intr_en |= MVSD_NOR_CARD_INT;
558236caa7cSMaen Suleiman 	} else {
559236caa7cSMaen Suleiman 		host->xfer_mode &= ~MVSD_XFER_MODE_INT_CHK_EN;
560236caa7cSMaen Suleiman 		host->intr_en &= ~MVSD_NOR_CARD_INT;
561236caa7cSMaen Suleiman 	}
562236caa7cSMaen Suleiman 	mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
563236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
564236caa7cSMaen Suleiman 	spin_unlock_irqrestore(&host->lock, flags);
565236caa7cSMaen Suleiman }
566236caa7cSMaen Suleiman 
567236caa7cSMaen Suleiman static int mvsd_get_ro(struct mmc_host *mmc)
568236caa7cSMaen Suleiman {
569236caa7cSMaen Suleiman 	struct mvsd_host *host = mmc_priv(mmc);
570236caa7cSMaen Suleiman 
571236caa7cSMaen Suleiman 	if (host->gpio_write_protect)
572236caa7cSMaen Suleiman 		return gpio_get_value(host->gpio_write_protect);
573236caa7cSMaen Suleiman 
574236caa7cSMaen Suleiman 	/*
575236caa7cSMaen Suleiman 	 * Board doesn't support read only detection; let the mmc core
576236caa7cSMaen Suleiman 	 * decide what to do.
577236caa7cSMaen Suleiman 	 */
578236caa7cSMaen Suleiman 	return -ENOSYS;
579236caa7cSMaen Suleiman }
580236caa7cSMaen Suleiman 
581236caa7cSMaen Suleiman static void mvsd_power_up(struct mvsd_host *host)
582236caa7cSMaen Suleiman {
583236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
584236caa7cSMaen Suleiman 	dev_dbg(host->dev, "power up\n");
585236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_EN, 0);
586236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_INTR_EN, 0);
587236caa7cSMaen Suleiman 	mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
588236caa7cSMaen Suleiman 	mvsd_write(MVSD_XFER_MODE, 0);
589236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_STATUS_EN, 0xffff);
590236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_STATUS_EN, 0xffff);
591236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
592236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
593236caa7cSMaen Suleiman }
594236caa7cSMaen Suleiman 
595236caa7cSMaen Suleiman static void mvsd_power_down(struct mvsd_host *host)
596236caa7cSMaen Suleiman {
597236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
598236caa7cSMaen Suleiman 	dev_dbg(host->dev, "power down\n");
599236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_EN, 0);
600236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_INTR_EN, 0);
601236caa7cSMaen Suleiman 	mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
602236caa7cSMaen Suleiman 	mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
603236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_STATUS_EN, 0);
604236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_STATUS_EN, 0);
605236caa7cSMaen Suleiman 	mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
606236caa7cSMaen Suleiman 	mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
607236caa7cSMaen Suleiman }
608236caa7cSMaen Suleiman 
609236caa7cSMaen Suleiman static void mvsd_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
610236caa7cSMaen Suleiman {
611236caa7cSMaen Suleiman 	struct mvsd_host *host = mmc_priv(mmc);
612236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
613236caa7cSMaen Suleiman 	u32 ctrl_reg = 0;
614236caa7cSMaen Suleiman 
615236caa7cSMaen Suleiman 	if (ios->power_mode == MMC_POWER_UP)
616236caa7cSMaen Suleiman 		mvsd_power_up(host);
617236caa7cSMaen Suleiman 
618236caa7cSMaen Suleiman 	if (ios->clock == 0) {
619236caa7cSMaen Suleiman 		mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
620236caa7cSMaen Suleiman 		mvsd_write(MVSD_CLK_DIV, MVSD_BASE_DIV_MAX);
621236caa7cSMaen Suleiman 		host->clock = 0;
622236caa7cSMaen Suleiman 		dev_dbg(host->dev, "clock off\n");
623236caa7cSMaen Suleiman 	} else if (ios->clock != host->clock) {
624236caa7cSMaen Suleiman 		u32 m = DIV_ROUND_UP(host->base_clock, ios->clock) - 1;
625236caa7cSMaen Suleiman 		if (m > MVSD_BASE_DIV_MAX)
626236caa7cSMaen Suleiman 			m = MVSD_BASE_DIV_MAX;
627236caa7cSMaen Suleiman 		mvsd_write(MVSD_CLK_DIV, m);
628236caa7cSMaen Suleiman 		host->clock = ios->clock;
629236caa7cSMaen Suleiman 		host->ns_per_clk = 1000000000 / (host->base_clock / (m+1));
630236caa7cSMaen Suleiman 		dev_dbg(host->dev, "clock=%d (%d), div=0x%04x\n",
631236caa7cSMaen Suleiman 			ios->clock, host->base_clock / (m+1), m);
632236caa7cSMaen Suleiman 	}
633236caa7cSMaen Suleiman 
634236caa7cSMaen Suleiman 	/* default transfer mode */
635236caa7cSMaen Suleiman 	ctrl_reg |= MVSD_HOST_CTRL_BIG_ENDIAN;
636236caa7cSMaen Suleiman 	ctrl_reg &= ~MVSD_HOST_CTRL_LSB_FIRST;
637236caa7cSMaen Suleiman 
638236caa7cSMaen Suleiman 	/* default to maximum timeout */
639236caa7cSMaen Suleiman 	ctrl_reg |= MVSD_HOST_CTRL_TMOUT_MASK;
640236caa7cSMaen Suleiman 	ctrl_reg |= MVSD_HOST_CTRL_TMOUT_EN;
641236caa7cSMaen Suleiman 
642236caa7cSMaen Suleiman 	if (ios->bus_mode == MMC_BUSMODE_PUSHPULL)
643236caa7cSMaen Suleiman 		ctrl_reg |= MVSD_HOST_CTRL_PUSH_PULL_EN;
644236caa7cSMaen Suleiman 
645236caa7cSMaen Suleiman 	if (ios->bus_width == MMC_BUS_WIDTH_4)
646236caa7cSMaen Suleiman 		ctrl_reg |= MVSD_HOST_CTRL_DATA_WIDTH_4_BITS;
647236caa7cSMaen Suleiman 
6489ca6944cSNicolas Pitre 	/*
6499ca6944cSNicolas Pitre 	 * The HI_SPEED_EN bit is causing trouble with many (but not all)
6509ca6944cSNicolas Pitre 	 * high speed SD, SDHC and SDIO cards.  Not enabling that bit
6519ca6944cSNicolas Pitre 	 * makes all cards work.  So let's just ignore that bit for now
6529ca6944cSNicolas Pitre 	 * and revisit this issue if problems for not enabling this bit
6539ca6944cSNicolas Pitre 	 * are ever reported.
6549ca6944cSNicolas Pitre 	 */
6559ca6944cSNicolas Pitre #if 0
656236caa7cSMaen Suleiman 	if (ios->timing == MMC_TIMING_MMC_HS ||
657236caa7cSMaen Suleiman 	    ios->timing == MMC_TIMING_SD_HS)
658236caa7cSMaen Suleiman 		ctrl_reg |= MVSD_HOST_CTRL_HI_SPEED_EN;
6599ca6944cSNicolas Pitre #endif
660236caa7cSMaen Suleiman 
661236caa7cSMaen Suleiman 	host->ctrl = ctrl_reg;
662236caa7cSMaen Suleiman 	mvsd_write(MVSD_HOST_CTRL, ctrl_reg);
663236caa7cSMaen Suleiman 	dev_dbg(host->dev, "ctrl 0x%04x: %s %s %s\n", ctrl_reg,
664236caa7cSMaen Suleiman 		(ctrl_reg & MVSD_HOST_CTRL_PUSH_PULL_EN) ?
665236caa7cSMaen Suleiman 			"push-pull" : "open-drain",
666236caa7cSMaen Suleiman 		(ctrl_reg & MVSD_HOST_CTRL_DATA_WIDTH_4_BITS) ?
667236caa7cSMaen Suleiman 			"4bit-width" : "1bit-width",
668236caa7cSMaen Suleiman 		(ctrl_reg & MVSD_HOST_CTRL_HI_SPEED_EN) ?
669236caa7cSMaen Suleiman 			"high-speed" : "");
670236caa7cSMaen Suleiman 
671236caa7cSMaen Suleiman 	if (ios->power_mode == MMC_POWER_OFF)
672236caa7cSMaen Suleiman 		mvsd_power_down(host);
673236caa7cSMaen Suleiman }
674236caa7cSMaen Suleiman 
675236caa7cSMaen Suleiman static const struct mmc_host_ops mvsd_ops = {
676236caa7cSMaen Suleiman 	.request		= mvsd_request,
677236caa7cSMaen Suleiman 	.get_ro			= mvsd_get_ro,
678236caa7cSMaen Suleiman 	.set_ios		= mvsd_set_ios,
679236caa7cSMaen Suleiman 	.enable_sdio_irq	= mvsd_enable_sdio_irq,
680236caa7cSMaen Suleiman };
681236caa7cSMaen Suleiman 
682236caa7cSMaen Suleiman static void __init mv_conf_mbus_windows(struct mvsd_host *host,
683236caa7cSMaen Suleiman 					struct mbus_dram_target_info *dram)
684236caa7cSMaen Suleiman {
685236caa7cSMaen Suleiman 	void __iomem *iobase = host->base;
686236caa7cSMaen Suleiman 	int i;
687236caa7cSMaen Suleiman 
688236caa7cSMaen Suleiman 	for (i = 0; i < 4; i++) {
689236caa7cSMaen Suleiman 		writel(0, iobase + MVSD_WINDOW_CTRL(i));
690236caa7cSMaen Suleiman 		writel(0, iobase + MVSD_WINDOW_BASE(i));
691236caa7cSMaen Suleiman 	}
692236caa7cSMaen Suleiman 
693236caa7cSMaen Suleiman 	for (i = 0; i < dram->num_cs; i++) {
694236caa7cSMaen Suleiman 		struct mbus_dram_window *cs = dram->cs + i;
695236caa7cSMaen Suleiman 		writel(((cs->size - 1) & 0xffff0000) |
696236caa7cSMaen Suleiman 		       (cs->mbus_attr << 8) |
697236caa7cSMaen Suleiman 		       (dram->mbus_dram_target_id << 4) | 1,
698236caa7cSMaen Suleiman 		       iobase + MVSD_WINDOW_CTRL(i));
699236caa7cSMaen Suleiman 		writel(cs->base, iobase + MVSD_WINDOW_BASE(i));
700236caa7cSMaen Suleiman 	}
701236caa7cSMaen Suleiman }
702236caa7cSMaen Suleiman 
703236caa7cSMaen Suleiman static int __init mvsd_probe(struct platform_device *pdev)
704236caa7cSMaen Suleiman {
705236caa7cSMaen Suleiman 	struct mmc_host *mmc = NULL;
706236caa7cSMaen Suleiman 	struct mvsd_host *host = NULL;
707236caa7cSMaen Suleiman 	const struct mvsdio_platform_data *mvsd_data;
708236caa7cSMaen Suleiman 	struct resource *r;
709236caa7cSMaen Suleiman 	int ret, irq;
710236caa7cSMaen Suleiman 
711236caa7cSMaen Suleiman 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
712236caa7cSMaen Suleiman 	irq = platform_get_irq(pdev, 0);
713236caa7cSMaen Suleiman 	mvsd_data = pdev->dev.platform_data;
714236caa7cSMaen Suleiman 	if (!r || irq < 0 || !mvsd_data)
715236caa7cSMaen Suleiman 		return -ENXIO;
716236caa7cSMaen Suleiman 
717236caa7cSMaen Suleiman 	r = request_mem_region(r->start, SZ_1K, DRIVER_NAME);
718236caa7cSMaen Suleiman 	if (!r)
719236caa7cSMaen Suleiman 		return -EBUSY;
720236caa7cSMaen Suleiman 
721236caa7cSMaen Suleiman 	mmc = mmc_alloc_host(sizeof(struct mvsd_host), &pdev->dev);
722236caa7cSMaen Suleiman 	if (!mmc) {
723236caa7cSMaen Suleiman 		ret = -ENOMEM;
724236caa7cSMaen Suleiman 		goto out;
725236caa7cSMaen Suleiman 	}
726236caa7cSMaen Suleiman 
727236caa7cSMaen Suleiman 	host = mmc_priv(mmc);
728236caa7cSMaen Suleiman 	host->mmc = mmc;
729236caa7cSMaen Suleiman 	host->dev = &pdev->dev;
730236caa7cSMaen Suleiman 	host->res = r;
731236caa7cSMaen Suleiman 	host->base_clock = mvsd_data->clock / 2;
732236caa7cSMaen Suleiman 
733236caa7cSMaen Suleiman 	mmc->ops = &mvsd_ops;
734236caa7cSMaen Suleiman 
735236caa7cSMaen Suleiman 	mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
736236caa7cSMaen Suleiman 	mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ |
737236caa7cSMaen Suleiman 		    MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
738236caa7cSMaen Suleiman 
739236caa7cSMaen Suleiman 	mmc->f_min = DIV_ROUND_UP(host->base_clock, MVSD_BASE_DIV_MAX);
740236caa7cSMaen Suleiman 	mmc->f_max = maxfreq;
741236caa7cSMaen Suleiman 
742236caa7cSMaen Suleiman 	mmc->max_blk_size = 2048;
743236caa7cSMaen Suleiman 	mmc->max_blk_count = 65535;
744236caa7cSMaen Suleiman 
745236caa7cSMaen Suleiman 	mmc->max_hw_segs = 1;
746236caa7cSMaen Suleiman 	mmc->max_phys_segs = 1;
747236caa7cSMaen Suleiman 	mmc->max_seg_size = mmc->max_blk_size * mmc->max_blk_count;
748236caa7cSMaen Suleiman 	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
749236caa7cSMaen Suleiman 
750236caa7cSMaen Suleiman 	spin_lock_init(&host->lock);
751236caa7cSMaen Suleiman 
752236caa7cSMaen Suleiman 	host->base = ioremap(r->start, SZ_4K);
753236caa7cSMaen Suleiman 	if (!host->base) {
754236caa7cSMaen Suleiman 		ret = -ENOMEM;
755236caa7cSMaen Suleiman 		goto out;
756236caa7cSMaen Suleiman 	}
757236caa7cSMaen Suleiman 
758236caa7cSMaen Suleiman 	/* (Re-)program MBUS remapping windows if we are asked to. */
759236caa7cSMaen Suleiman 	if (mvsd_data->dram != NULL)
760236caa7cSMaen Suleiman 		mv_conf_mbus_windows(host, mvsd_data->dram);
761236caa7cSMaen Suleiman 
762236caa7cSMaen Suleiman 	mvsd_power_down(host);
763236caa7cSMaen Suleiman 
764236caa7cSMaen Suleiman 	ret = request_irq(irq, mvsd_irq, 0, DRIVER_NAME, host);
765236caa7cSMaen Suleiman 	if (ret) {
766236caa7cSMaen Suleiman 		printk(KERN_ERR "%s: cannot assign irq %d\n", DRIVER_NAME, irq);
767236caa7cSMaen Suleiman 		goto out;
768236caa7cSMaen Suleiman 	} else
769236caa7cSMaen Suleiman 		host->irq = irq;
770236caa7cSMaen Suleiman 
771236caa7cSMaen Suleiman 	if (mvsd_data->gpio_card_detect) {
772236caa7cSMaen Suleiman 		ret = gpio_request(mvsd_data->gpio_card_detect,
773236caa7cSMaen Suleiman 				   DRIVER_NAME " cd");
774236caa7cSMaen Suleiman 		if (ret == 0) {
775236caa7cSMaen Suleiman 			gpio_direction_input(mvsd_data->gpio_card_detect);
776236caa7cSMaen Suleiman 			irq = gpio_to_irq(mvsd_data->gpio_card_detect);
777236caa7cSMaen Suleiman 			ret = request_irq(irq, mvsd_card_detect_irq,
778236caa7cSMaen Suleiman 					  IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING,
779236caa7cSMaen Suleiman 					  DRIVER_NAME " cd", host);
780236caa7cSMaen Suleiman 			if (ret == 0)
781236caa7cSMaen Suleiman 				host->gpio_card_detect =
782236caa7cSMaen Suleiman 					mvsd_data->gpio_card_detect;
783236caa7cSMaen Suleiman 			else
784236caa7cSMaen Suleiman 				gpio_free(mvsd_data->gpio_card_detect);
785236caa7cSMaen Suleiman 		}
786236caa7cSMaen Suleiman 	}
787236caa7cSMaen Suleiman 	if (!host->gpio_card_detect)
788236caa7cSMaen Suleiman 		mmc->caps |= MMC_CAP_NEEDS_POLL;
789236caa7cSMaen Suleiman 
790236caa7cSMaen Suleiman 	if (mvsd_data->gpio_write_protect) {
791236caa7cSMaen Suleiman 		ret = gpio_request(mvsd_data->gpio_write_protect,
792236caa7cSMaen Suleiman 				   DRIVER_NAME " wp");
793236caa7cSMaen Suleiman 		if (ret == 0) {
794236caa7cSMaen Suleiman 			gpio_direction_input(mvsd_data->gpio_write_protect);
795236caa7cSMaen Suleiman 			host->gpio_write_protect =
796236caa7cSMaen Suleiman 				mvsd_data->gpio_write_protect;
797236caa7cSMaen Suleiman 		}
798236caa7cSMaen Suleiman 	}
799236caa7cSMaen Suleiman 
800236caa7cSMaen Suleiman 	setup_timer(&host->timer, mvsd_timeout_timer, (unsigned long)host);
801236caa7cSMaen Suleiman 	platform_set_drvdata(pdev, mmc);
802236caa7cSMaen Suleiman 	ret = mmc_add_host(mmc);
803236caa7cSMaen Suleiman 	if (ret)
804236caa7cSMaen Suleiman 		goto out;
805236caa7cSMaen Suleiman 
806236caa7cSMaen Suleiman 	printk(KERN_NOTICE "%s: %s driver initialized, ",
807236caa7cSMaen Suleiman 			   mmc_hostname(mmc), DRIVER_NAME);
808236caa7cSMaen Suleiman 	if (host->gpio_card_detect)
809236caa7cSMaen Suleiman 		printk("using GPIO %d for card detection\n",
810236caa7cSMaen Suleiman 		       host->gpio_card_detect);
811236caa7cSMaen Suleiman 	else
812236caa7cSMaen Suleiman 		printk("lacking card detect (fall back to polling)\n");
813236caa7cSMaen Suleiman 	return 0;
814236caa7cSMaen Suleiman 
815236caa7cSMaen Suleiman out:
816236caa7cSMaen Suleiman 	if (host) {
817236caa7cSMaen Suleiman 		if (host->irq)
818236caa7cSMaen Suleiman 			free_irq(host->irq, host);
819236caa7cSMaen Suleiman 		if (host->gpio_card_detect) {
820236caa7cSMaen Suleiman 			free_irq(gpio_to_irq(host->gpio_card_detect), host);
821236caa7cSMaen Suleiman 			gpio_free(host->gpio_card_detect);
822236caa7cSMaen Suleiman 		}
823236caa7cSMaen Suleiman 		if (host->gpio_write_protect)
824236caa7cSMaen Suleiman 			gpio_free(host->gpio_write_protect);
825236caa7cSMaen Suleiman 		if (host->base)
826236caa7cSMaen Suleiman 			iounmap(host->base);
827236caa7cSMaen Suleiman 	}
828236caa7cSMaen Suleiman 	if (r)
829236caa7cSMaen Suleiman 		release_resource(r);
830236caa7cSMaen Suleiman 	if (mmc)
831236caa7cSMaen Suleiman 		mmc_free_host(mmc);
832236caa7cSMaen Suleiman 
833236caa7cSMaen Suleiman 	return ret;
834236caa7cSMaen Suleiman }
835236caa7cSMaen Suleiman 
836236caa7cSMaen Suleiman static int __exit mvsd_remove(struct platform_device *pdev)
837236caa7cSMaen Suleiman {
838236caa7cSMaen Suleiman 	struct mmc_host *mmc = platform_get_drvdata(pdev);
839236caa7cSMaen Suleiman 
840236caa7cSMaen Suleiman 	if (mmc) {
841236caa7cSMaen Suleiman 		struct mvsd_host *host = mmc_priv(mmc);
842236caa7cSMaen Suleiman 
843236caa7cSMaen Suleiman 		if (host->gpio_card_detect) {
844236caa7cSMaen Suleiman 			free_irq(gpio_to_irq(host->gpio_card_detect), host);
845236caa7cSMaen Suleiman 			gpio_free(host->gpio_card_detect);
846236caa7cSMaen Suleiman 		}
847236caa7cSMaen Suleiman 		mmc_remove_host(mmc);
848236caa7cSMaen Suleiman 		free_irq(host->irq, host);
849236caa7cSMaen Suleiman 		if (host->gpio_write_protect)
850236caa7cSMaen Suleiman 			gpio_free(host->gpio_write_protect);
851236caa7cSMaen Suleiman 		del_timer_sync(&host->timer);
852236caa7cSMaen Suleiman 		mvsd_power_down(host);
853236caa7cSMaen Suleiman 		iounmap(host->base);
854236caa7cSMaen Suleiman 		release_resource(host->res);
855236caa7cSMaen Suleiman 		mmc_free_host(mmc);
856236caa7cSMaen Suleiman 	}
857236caa7cSMaen Suleiman 	platform_set_drvdata(pdev, NULL);
858236caa7cSMaen Suleiman 	return 0;
859236caa7cSMaen Suleiman }
860236caa7cSMaen Suleiman 
861236caa7cSMaen Suleiman #ifdef CONFIG_PM
8622e058a6fSRabin Vincent static int mvsd_suspend(struct platform_device *dev, pm_message_t state)
863236caa7cSMaen Suleiman {
864236caa7cSMaen Suleiman 	struct mmc_host *mmc = platform_get_drvdata(dev);
865236caa7cSMaen Suleiman 	int ret = 0;
866236caa7cSMaen Suleiman 
8672e058a6fSRabin Vincent 	if (mmc)
868236caa7cSMaen Suleiman 		ret = mmc_suspend_host(mmc, state);
869236caa7cSMaen Suleiman 
870236caa7cSMaen Suleiman 	return ret;
871236caa7cSMaen Suleiman }
872236caa7cSMaen Suleiman 
8732e058a6fSRabin Vincent static int mvsd_resume(struct platform_device *dev)
874236caa7cSMaen Suleiman {
8752e058a6fSRabin Vincent 	struct mmc_host *mmc = platform_get_drvdata(dev);
876236caa7cSMaen Suleiman 	int ret = 0;
877236caa7cSMaen Suleiman 
8782e058a6fSRabin Vincent 	if (mmc)
879236caa7cSMaen Suleiman 		ret = mmc_resume_host(mmc);
880236caa7cSMaen Suleiman 
881236caa7cSMaen Suleiman 	return ret;
882236caa7cSMaen Suleiman }
883236caa7cSMaen Suleiman #else
884236caa7cSMaen Suleiman #define mvsd_suspend	NULL
885236caa7cSMaen Suleiman #define mvsd_resume	NULL
886236caa7cSMaen Suleiman #endif
887236caa7cSMaen Suleiman 
888236caa7cSMaen Suleiman static struct platform_driver mvsd_driver = {
889236caa7cSMaen Suleiman 	.remove		= __exit_p(mvsd_remove),
890236caa7cSMaen Suleiman 	.suspend	= mvsd_suspend,
891236caa7cSMaen Suleiman 	.resume		= mvsd_resume,
892236caa7cSMaen Suleiman 	.driver		= {
893236caa7cSMaen Suleiman 		.name	= DRIVER_NAME,
894236caa7cSMaen Suleiman 	},
895236caa7cSMaen Suleiman };
896236caa7cSMaen Suleiman 
897236caa7cSMaen Suleiman static int __init mvsd_init(void)
898236caa7cSMaen Suleiman {
899236caa7cSMaen Suleiman 	return platform_driver_probe(&mvsd_driver, mvsd_probe);
900236caa7cSMaen Suleiman }
901236caa7cSMaen Suleiman 
902236caa7cSMaen Suleiman static void __exit mvsd_exit(void)
903236caa7cSMaen Suleiman {
904236caa7cSMaen Suleiman 	platform_driver_unregister(&mvsd_driver);
905236caa7cSMaen Suleiman }
906236caa7cSMaen Suleiman 
907236caa7cSMaen Suleiman module_init(mvsd_init);
908236caa7cSMaen Suleiman module_exit(mvsd_exit);
909236caa7cSMaen Suleiman 
910236caa7cSMaen Suleiman /* maximum card clock frequency (default 50MHz) */
911236caa7cSMaen Suleiman module_param(maxfreq, int, 0);
912236caa7cSMaen Suleiman 
913236caa7cSMaen Suleiman /* force PIO transfers all the time */
914236caa7cSMaen Suleiman module_param(nodma, int, 0);
915236caa7cSMaen Suleiman 
916236caa7cSMaen Suleiman MODULE_AUTHOR("Maen Suleiman, Nicolas Pitre");
917236caa7cSMaen Suleiman MODULE_DESCRIPTION("Marvell MMC,SD,SDIO Host Controller driver");
918236caa7cSMaen Suleiman MODULE_LICENSE("GPL");
919703aacedSNicolas Pitre MODULE_ALIAS("platform:mvsdio");
920