146b723ddSLudovic Barre // SPDX-License-Identifier: GPL-2.0
246b723ddSLudovic Barre /*
346b723ddSLudovic Barre  * Copyright (C) STMicroelectronics 2018 - All Rights Reserved
446b723ddSLudovic Barre  * Author: Ludovic.barre@st.com for STMicroelectronics.
546b723ddSLudovic Barre  */
61103f807SLudovic Barre #include <linux/bitfield.h>
746b723ddSLudovic Barre #include <linux/delay.h>
846b723ddSLudovic Barre #include <linux/dma-mapping.h>
91103f807SLudovic Barre #include <linux/iopoll.h>
1046b723ddSLudovic Barre #include <linux/mmc/host.h>
1146b723ddSLudovic Barre #include <linux/mmc/card.h>
121103f807SLudovic Barre #include <linux/of_address.h>
1346b723ddSLudovic Barre #include <linux/reset.h>
1446b723ddSLudovic Barre #include <linux/scatterlist.h>
1546b723ddSLudovic Barre #include "mmci.h"
1646b723ddSLudovic Barre 
1746b723ddSLudovic Barre #define SDMMC_LLI_BUF_LEN	PAGE_SIZE
1846b723ddSLudovic Barre 
191103f807SLudovic Barre #define DLYB_CR			0x0
201103f807SLudovic Barre #define DLYB_CR_DEN		BIT(0)
211103f807SLudovic Barre #define DLYB_CR_SEN		BIT(1)
221103f807SLudovic Barre 
231103f807SLudovic Barre #define DLYB_CFGR		0x4
241103f807SLudovic Barre #define DLYB_CFGR_SEL_MASK	GENMASK(3, 0)
251103f807SLudovic Barre #define DLYB_CFGR_UNIT_MASK	GENMASK(14, 8)
261103f807SLudovic Barre #define DLYB_CFGR_LNG_MASK	GENMASK(27, 16)
271103f807SLudovic Barre #define DLYB_CFGR_LNGF		BIT(31)
281103f807SLudovic Barre 
291103f807SLudovic Barre #define DLYB_NB_DELAY		11
301103f807SLudovic Barre #define DLYB_CFGR_SEL_MAX	(DLYB_NB_DELAY + 1)
311103f807SLudovic Barre #define DLYB_CFGR_UNIT_MAX	127
321103f807SLudovic Barre 
331103f807SLudovic Barre #define DLYB_LNG_TIMEOUT_US	1000
3494b94a93SLudovic Barre #define SDMMC_VSWEND_TIMEOUT_US 10000
351103f807SLudovic Barre 
36b5c3eb38SYann Gautier #define SYSCFG_DLYBSD_CR	0x0
37b5c3eb38SYann Gautier #define DLYBSD_CR_EN		BIT(0)
38b5c3eb38SYann Gautier #define DLYBSD_CR_RXTAPSEL_MASK	GENMASK(6, 1)
39b5c3eb38SYann Gautier #define DLYBSD_TAPSEL_NB	32
40b5c3eb38SYann Gautier #define DLYBSD_BYP_EN		BIT(16)
41b5c3eb38SYann Gautier #define DLYBSD_BYP_CMD		GENMASK(21, 17)
42b5c3eb38SYann Gautier #define DLYBSD_ANTIGLITCH_EN	BIT(22)
43b5c3eb38SYann Gautier 
44b5c3eb38SYann Gautier #define SYSCFG_DLYBSD_SR	0x4
45b5c3eb38SYann Gautier #define DLYBSD_SR_LOCK		BIT(0)
46b5c3eb38SYann Gautier #define DLYBSD_SR_RXTAPSEL_ACK	BIT(1)
47b5c3eb38SYann Gautier 
48b5c3eb38SYann Gautier #define DLYBSD_TIMEOUT_1S_IN_US	1000000
49b5c3eb38SYann Gautier 
5046b723ddSLudovic Barre struct sdmmc_lli_desc {
5146b723ddSLudovic Barre 	u32 idmalar;
5246b723ddSLudovic Barre 	u32 idmabase;
5346b723ddSLudovic Barre 	u32 idmasize;
5446b723ddSLudovic Barre };
5546b723ddSLudovic Barre 
56bdbf9fafSLudovic Barre struct sdmmc_idma {
5746b723ddSLudovic Barre 	dma_addr_t sg_dma;
5846b723ddSLudovic Barre 	void *sg_cpu;
59970dc9c1SYann Gautier 	dma_addr_t bounce_dma_addr;
60970dc9c1SYann Gautier 	void *bounce_buf;
61970dc9c1SYann Gautier 	bool use_bounce_buffer;
6246b723ddSLudovic Barre };
6346b723ddSLudovic Barre 
6483efc782SYann Gautier struct sdmmc_dlyb;
6583efc782SYann Gautier 
6683efc782SYann Gautier struct sdmmc_tuning_ops {
6783efc782SYann Gautier 	int (*dlyb_enable)(struct sdmmc_dlyb *dlyb);
6883efc782SYann Gautier 	void (*set_input_ck)(struct sdmmc_dlyb *dlyb);
6983efc782SYann Gautier 	int (*tuning_prepare)(struct mmci_host *host);
7083efc782SYann Gautier 	int (*set_cfg)(struct sdmmc_dlyb *dlyb, int unit __maybe_unused,
7183efc782SYann Gautier 		       int phase, bool sampler __maybe_unused);
7283efc782SYann Gautier };
7383efc782SYann Gautier 
741103f807SLudovic Barre struct sdmmc_dlyb {
751103f807SLudovic Barre 	void __iomem *base;
761103f807SLudovic Barre 	u32 unit;
771103f807SLudovic Barre 	u32 max;
7883efc782SYann Gautier 	struct sdmmc_tuning_ops *ops;
791103f807SLudovic Barre };
801103f807SLudovic Barre 
sdmmc_idma_validate_data(struct mmci_host * host,struct mmc_data * data)8161a14e52SBen Dooks static int sdmmc_idma_validate_data(struct mmci_host *host,
8246b723ddSLudovic Barre 				    struct mmc_data *data)
8346b723ddSLudovic Barre {
84970dc9c1SYann Gautier 	struct sdmmc_idma *idma = host->dma_priv;
85970dc9c1SYann Gautier 	struct device *dev = mmc_dev(host->mmc);
8646b723ddSLudovic Barre 	struct scatterlist *sg;
8746b723ddSLudovic Barre 	int i;
8846b723ddSLudovic Barre 
8946b723ddSLudovic Barre 	/*
9046b723ddSLudovic Barre 	 * idma has constraints on idmabase & idmasize for each element
9146b723ddSLudovic Barre 	 * excepted the last element which has no constraint on idmasize
9246b723ddSLudovic Barre 	 */
93970dc9c1SYann Gautier 	idma->use_bounce_buffer = false;
9446b723ddSLudovic Barre 	for_each_sg(data->sg, sg, data->sg_len - 1, i) {
950d319dd5SYann Gautier 		if (!IS_ALIGNED(sg->offset, sizeof(u32)) ||
9688167e6cSYann Gautier 		    !IS_ALIGNED(sg->length,
9788167e6cSYann Gautier 				host->variant->stm32_idmabsize_align)) {
98970dc9c1SYann Gautier 			dev_dbg(mmc_dev(host->mmc),
9946b723ddSLudovic Barre 				"unaligned scatterlist: ofst:%x length:%d\n",
10046b723ddSLudovic Barre 				data->sg->offset, data->sg->length);
101970dc9c1SYann Gautier 			goto use_bounce_buffer;
10246b723ddSLudovic Barre 		}
10346b723ddSLudovic Barre 	}
10446b723ddSLudovic Barre 
1050d319dd5SYann Gautier 	if (!IS_ALIGNED(sg->offset, sizeof(u32))) {
106970dc9c1SYann Gautier 		dev_dbg(mmc_dev(host->mmc),
10746b723ddSLudovic Barre 			"unaligned last scatterlist: ofst:%x length:%d\n",
10846b723ddSLudovic Barre 			data->sg->offset, data->sg->length);
109970dc9c1SYann Gautier 		goto use_bounce_buffer;
11046b723ddSLudovic Barre 	}
11146b723ddSLudovic Barre 
11246b723ddSLudovic Barre 	return 0;
113970dc9c1SYann Gautier 
114970dc9c1SYann Gautier use_bounce_buffer:
115970dc9c1SYann Gautier 	if (!idma->bounce_buf) {
116970dc9c1SYann Gautier 		idma->bounce_buf = dmam_alloc_coherent(dev,
117970dc9c1SYann Gautier 						       host->mmc->max_req_size,
118970dc9c1SYann Gautier 						       &idma->bounce_dma_addr,
119970dc9c1SYann Gautier 						       GFP_KERNEL);
120970dc9c1SYann Gautier 		if (!idma->bounce_buf) {
121970dc9c1SYann Gautier 			dev_err(dev, "Unable to map allocate DMA bounce buffer.\n");
122970dc9c1SYann Gautier 			return -ENOMEM;
123970dc9c1SYann Gautier 		}
124970dc9c1SYann Gautier 	}
125970dc9c1SYann Gautier 
126970dc9c1SYann Gautier 	idma->use_bounce_buffer = true;
127970dc9c1SYann Gautier 
128970dc9c1SYann Gautier 	return 0;
12946b723ddSLudovic Barre }
13046b723ddSLudovic Barre 
_sdmmc_idma_prep_data(struct mmci_host * host,struct mmc_data * data)13146b723ddSLudovic Barre static int _sdmmc_idma_prep_data(struct mmci_host *host,
13246b723ddSLudovic Barre 				 struct mmc_data *data)
13346b723ddSLudovic Barre {
134970dc9c1SYann Gautier 	struct sdmmc_idma *idma = host->dma_priv;
135970dc9c1SYann Gautier 
136970dc9c1SYann Gautier 	if (idma->use_bounce_buffer) {
137970dc9c1SYann Gautier 		if (data->flags & MMC_DATA_WRITE) {
138970dc9c1SYann Gautier 			unsigned int xfer_bytes = data->blksz * data->blocks;
139970dc9c1SYann Gautier 
140970dc9c1SYann Gautier 			sg_copy_to_buffer(data->sg, data->sg_len,
141970dc9c1SYann Gautier 					  idma->bounce_buf, xfer_bytes);
142970dc9c1SYann Gautier 			dma_wmb();
143970dc9c1SYann Gautier 		}
144970dc9c1SYann Gautier 	} else {
14546b723ddSLudovic Barre 		int n_elem;
14646b723ddSLudovic Barre 
14746b723ddSLudovic Barre 		n_elem = dma_map_sg(mmc_dev(host->mmc),
14846b723ddSLudovic Barre 				    data->sg,
14946b723ddSLudovic Barre 				    data->sg_len,
15046b723ddSLudovic Barre 				    mmc_get_dma_dir(data));
15146b723ddSLudovic Barre 
15246b723ddSLudovic Barre 		if (!n_elem) {
15346b723ddSLudovic Barre 			dev_err(mmc_dev(host->mmc), "dma_map_sg failed\n");
15446b723ddSLudovic Barre 			return -EINVAL;
15546b723ddSLudovic Barre 		}
156970dc9c1SYann Gautier 	}
15746b723ddSLudovic Barre 	return 0;
15846b723ddSLudovic Barre }
15946b723ddSLudovic Barre 
sdmmc_idma_prep_data(struct mmci_host * host,struct mmc_data * data,bool next)16046b723ddSLudovic Barre static int sdmmc_idma_prep_data(struct mmci_host *host,
16146b723ddSLudovic Barre 				struct mmc_data *data, bool next)
16246b723ddSLudovic Barre {
16346b723ddSLudovic Barre 	/* Check if job is already prepared. */
16446b723ddSLudovic Barre 	if (!next && data->host_cookie == host->next_cookie)
16546b723ddSLudovic Barre 		return 0;
16646b723ddSLudovic Barre 
16746b723ddSLudovic Barre 	return _sdmmc_idma_prep_data(host, data);
16846b723ddSLudovic Barre }
16946b723ddSLudovic Barre 
sdmmc_idma_unprep_data(struct mmci_host * host,struct mmc_data * data,int err)17046b723ddSLudovic Barre static void sdmmc_idma_unprep_data(struct mmci_host *host,
17146b723ddSLudovic Barre 				   struct mmc_data *data, int err)
17246b723ddSLudovic Barre {
173970dc9c1SYann Gautier 	struct sdmmc_idma *idma = host->dma_priv;
174970dc9c1SYann Gautier 
175970dc9c1SYann Gautier 	if (idma->use_bounce_buffer) {
176970dc9c1SYann Gautier 		if (data->flags & MMC_DATA_READ) {
177970dc9c1SYann Gautier 			unsigned int xfer_bytes = data->blksz * data->blocks;
178970dc9c1SYann Gautier 
179970dc9c1SYann Gautier 			sg_copy_from_buffer(data->sg, data->sg_len,
180970dc9c1SYann Gautier 					    idma->bounce_buf, xfer_bytes);
181970dc9c1SYann Gautier 		}
182970dc9c1SYann Gautier 	} else {
18346b723ddSLudovic Barre 		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
18446b723ddSLudovic Barre 			     mmc_get_dma_dir(data));
18546b723ddSLudovic Barre 	}
186970dc9c1SYann Gautier }
18746b723ddSLudovic Barre 
sdmmc_idma_setup(struct mmci_host * host)18846b723ddSLudovic Barre static int sdmmc_idma_setup(struct mmci_host *host)
18946b723ddSLudovic Barre {
190bdbf9fafSLudovic Barre 	struct sdmmc_idma *idma;
191942d5e7bSLudovic Barre 	struct device *dev = mmc_dev(host->mmc);
19246b723ddSLudovic Barre 
193942d5e7bSLudovic Barre 	idma = devm_kzalloc(dev, sizeof(*idma), GFP_KERNEL);
19446b723ddSLudovic Barre 	if (!idma)
19546b723ddSLudovic Barre 		return -ENOMEM;
19646b723ddSLudovic Barre 
19746b723ddSLudovic Barre 	host->dma_priv = idma;
19846b723ddSLudovic Barre 
19946b723ddSLudovic Barre 	if (host->variant->dma_lli) {
200942d5e7bSLudovic Barre 		idma->sg_cpu = dmam_alloc_coherent(dev, SDMMC_LLI_BUF_LEN,
20146b723ddSLudovic Barre 						   &idma->sg_dma, GFP_KERNEL);
20246b723ddSLudovic Barre 		if (!idma->sg_cpu) {
203942d5e7bSLudovic Barre 			dev_err(dev, "Failed to alloc IDMA descriptor\n");
20446b723ddSLudovic Barre 			return -ENOMEM;
20546b723ddSLudovic Barre 		}
20646b723ddSLudovic Barre 		host->mmc->max_segs = SDMMC_LLI_BUF_LEN /
20746b723ddSLudovic Barre 			sizeof(struct sdmmc_lli_desc);
20846b723ddSLudovic Barre 		host->mmc->max_seg_size = host->variant->stm32_idmabsize_mask;
209970dc9c1SYann Gautier 
210970dc9c1SYann Gautier 		host->mmc->max_req_size = SZ_1M;
21146b723ddSLudovic Barre 	} else {
21246b723ddSLudovic Barre 		host->mmc->max_segs = 1;
21346b723ddSLudovic Barre 		host->mmc->max_seg_size = host->mmc->max_req_size;
21446b723ddSLudovic Barre 	}
21546b723ddSLudovic Barre 
216942d5e7bSLudovic Barre 	return dma_set_max_seg_size(dev, host->mmc->max_seg_size);
21746b723ddSLudovic Barre }
21846b723ddSLudovic Barre 
sdmmc_idma_start(struct mmci_host * host,unsigned int * datactrl)21946b723ddSLudovic Barre static int sdmmc_idma_start(struct mmci_host *host, unsigned int *datactrl)
22046b723ddSLudovic Barre 
22146b723ddSLudovic Barre {
222bdbf9fafSLudovic Barre 	struct sdmmc_idma *idma = host->dma_priv;
22346b723ddSLudovic Barre 	struct sdmmc_lli_desc *desc = (struct sdmmc_lli_desc *)idma->sg_cpu;
22446b723ddSLudovic Barre 	struct mmc_data *data = host->data;
22546b723ddSLudovic Barre 	struct scatterlist *sg;
22646b723ddSLudovic Barre 	int i;
22746b723ddSLudovic Barre 
228*176e6626SChristophe Kerello 	host->dma_in_progress = true;
229*176e6626SChristophe Kerello 
230970dc9c1SYann Gautier 	if (!host->variant->dma_lli || data->sg_len == 1 ||
231970dc9c1SYann Gautier 	    idma->use_bounce_buffer) {
232970dc9c1SYann Gautier 		u32 dma_addr;
233970dc9c1SYann Gautier 
234970dc9c1SYann Gautier 		if (idma->use_bounce_buffer)
235970dc9c1SYann Gautier 			dma_addr = idma->bounce_dma_addr;
236970dc9c1SYann Gautier 		else
237970dc9c1SYann Gautier 			dma_addr = sg_dma_address(data->sg);
238970dc9c1SYann Gautier 
239970dc9c1SYann Gautier 		writel_relaxed(dma_addr,
24046b723ddSLudovic Barre 			       host->base + MMCI_STM32_IDMABASE0R);
24146b723ddSLudovic Barre 		writel_relaxed(MMCI_STM32_IDMAEN,
24246b723ddSLudovic Barre 			       host->base + MMCI_STM32_IDMACTRLR);
24346b723ddSLudovic Barre 		return 0;
24446b723ddSLudovic Barre 	}
24546b723ddSLudovic Barre 
24646b723ddSLudovic Barre 	for_each_sg(data->sg, sg, data->sg_len, i) {
24746b723ddSLudovic Barre 		desc[i].idmalar = (i + 1) * sizeof(struct sdmmc_lli_desc);
24846b723ddSLudovic Barre 		desc[i].idmalar |= MMCI_STM32_ULA | MMCI_STM32_ULS
24946b723ddSLudovic Barre 			| MMCI_STM32_ABR;
25046b723ddSLudovic Barre 		desc[i].idmabase = sg_dma_address(sg);
25146b723ddSLudovic Barre 		desc[i].idmasize = sg_dma_len(sg);
25246b723ddSLudovic Barre 	}
25346b723ddSLudovic Barre 
25446b723ddSLudovic Barre 	/* notice the end of link list */
25546b723ddSLudovic Barre 	desc[data->sg_len - 1].idmalar &= ~MMCI_STM32_ULA;
25646b723ddSLudovic Barre 
25746b723ddSLudovic Barre 	dma_wmb();
25846b723ddSLudovic Barre 	writel_relaxed(idma->sg_dma, host->base + MMCI_STM32_IDMABAR);
25946b723ddSLudovic Barre 	writel_relaxed(desc[0].idmalar, host->base + MMCI_STM32_IDMALAR);
26046b723ddSLudovic Barre 	writel_relaxed(desc[0].idmabase, host->base + MMCI_STM32_IDMABASE0R);
26146b723ddSLudovic Barre 	writel_relaxed(desc[0].idmasize, host->base + MMCI_STM32_IDMABSIZER);
26246b723ddSLudovic Barre 	writel_relaxed(MMCI_STM32_IDMAEN | MMCI_STM32_IDMALLIEN,
26346b723ddSLudovic Barre 		       host->base + MMCI_STM32_IDMACTRLR);
26446b723ddSLudovic Barre 
26546b723ddSLudovic Barre 	return 0;
26646b723ddSLudovic Barre }
26746b723ddSLudovic Barre 
sdmmc_idma_error(struct mmci_host * host)268*176e6626SChristophe Kerello static void sdmmc_idma_error(struct mmci_host *host)
269*176e6626SChristophe Kerello {
270*176e6626SChristophe Kerello 	struct mmc_data *data = host->data;
271*176e6626SChristophe Kerello 	struct sdmmc_idma *idma = host->dma_priv;
272*176e6626SChristophe Kerello 
273*176e6626SChristophe Kerello 	if (!dma_inprogress(host))
274*176e6626SChristophe Kerello 		return;
275*176e6626SChristophe Kerello 
276*176e6626SChristophe Kerello 	writel_relaxed(0, host->base + MMCI_STM32_IDMACTRLR);
277*176e6626SChristophe Kerello 	host->dma_in_progress = false;
278*176e6626SChristophe Kerello 	data->host_cookie = 0;
279*176e6626SChristophe Kerello 
280*176e6626SChristophe Kerello 	if (!idma->use_bounce_buffer)
281*176e6626SChristophe Kerello 		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
282*176e6626SChristophe Kerello 			     mmc_get_dma_dir(data));
283*176e6626SChristophe Kerello }
284*176e6626SChristophe Kerello 
sdmmc_idma_finalize(struct mmci_host * host,struct mmc_data * data)28546b723ddSLudovic Barre static void sdmmc_idma_finalize(struct mmci_host *host, struct mmc_data *data)
28646b723ddSLudovic Barre {
287*176e6626SChristophe Kerello 	if (!dma_inprogress(host))
288*176e6626SChristophe Kerello 		return;
289*176e6626SChristophe Kerello 
29046b723ddSLudovic Barre 	writel_relaxed(0, host->base + MMCI_STM32_IDMACTRLR);
291*176e6626SChristophe Kerello 	host->dma_in_progress = false;
292fe8d33bdSLudovic Barre 
293fe8d33bdSLudovic Barre 	if (!data->host_cookie)
294fe8d33bdSLudovic Barre 		sdmmc_idma_unprep_data(host, data, 0);
29546b723ddSLudovic Barre }
29646b723ddSLudovic Barre 
mmci_sdmmc_set_clkreg(struct mmci_host * host,unsigned int desired)29746b723ddSLudovic Barre static void mmci_sdmmc_set_clkreg(struct mmci_host *host, unsigned int desired)
29846b723ddSLudovic Barre {
29946b723ddSLudovic Barre 	unsigned int clk = 0, ddr = 0;
30046b723ddSLudovic Barre 
30146b723ddSLudovic Barre 	if (host->mmc->ios.timing == MMC_TIMING_MMC_DDR52 ||
30246b723ddSLudovic Barre 	    host->mmc->ios.timing == MMC_TIMING_UHS_DDR50)
30346b723ddSLudovic Barre 		ddr = MCI_STM32_CLK_DDR;
30446b723ddSLudovic Barre 
30546b723ddSLudovic Barre 	/*
30646b723ddSLudovic Barre 	 * cclk = mclk / (2 * clkdiv)
30746b723ddSLudovic Barre 	 * clkdiv 0 => bypass
30846b723ddSLudovic Barre 	 * in ddr mode bypass is not possible
30946b723ddSLudovic Barre 	 */
31046b723ddSLudovic Barre 	if (desired) {
31146b723ddSLudovic Barre 		if (desired >= host->mclk && !ddr) {
31246b723ddSLudovic Barre 			host->cclk = host->mclk;
31346b723ddSLudovic Barre 		} else {
31446b723ddSLudovic Barre 			clk = DIV_ROUND_UP(host->mclk, 2 * desired);
31546b723ddSLudovic Barre 			if (clk > MCI_STM32_CLK_CLKDIV_MSK)
31646b723ddSLudovic Barre 				clk = MCI_STM32_CLK_CLKDIV_MSK;
31746b723ddSLudovic Barre 			host->cclk = host->mclk / (2 * clk);
31846b723ddSLudovic Barre 		}
31946b723ddSLudovic Barre 	} else {
32046b723ddSLudovic Barre 		/*
32146b723ddSLudovic Barre 		 * while power-on phase the clock can't be define to 0,
32246b723ddSLudovic Barre 		 * Only power-off and power-cyc deactivate the clock.
32346b723ddSLudovic Barre 		 * if desired clock is 0, set max divider
32446b723ddSLudovic Barre 		 */
32546b723ddSLudovic Barre 		clk = MCI_STM32_CLK_CLKDIV_MSK;
32646b723ddSLudovic Barre 		host->cclk = host->mclk / (2 * clk);
32746b723ddSLudovic Barre 	}
32846b723ddSLudovic Barre 
32946b723ddSLudovic Barre 	/* Set actual clock for debug */
33046b723ddSLudovic Barre 	if (host->mmc->ios.power_mode == MMC_POWER_ON)
33146b723ddSLudovic Barre 		host->mmc->actual_clock = host->cclk;
33246b723ddSLudovic Barre 	else
33346b723ddSLudovic Barre 		host->mmc->actual_clock = 0;
33446b723ddSLudovic Barre 
33546b723ddSLudovic Barre 	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
33646b723ddSLudovic Barre 		clk |= MCI_STM32_CLK_WIDEBUS_4;
33746b723ddSLudovic Barre 	if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
33846b723ddSLudovic Barre 		clk |= MCI_STM32_CLK_WIDEBUS_8;
33946b723ddSLudovic Barre 
34046b723ddSLudovic Barre 	clk |= MCI_STM32_CLK_HWFCEN;
34146b723ddSLudovic Barre 	clk |= host->clk_reg_add;
34246b723ddSLudovic Barre 	clk |= ddr;
34346b723ddSLudovic Barre 
34416f2e6c0SYann Gautier 	if (host->mmc->ios.timing >= MMC_TIMING_UHS_SDR50)
34546b723ddSLudovic Barre 		clk |= MCI_STM32_CLK_BUSSPEED;
34646b723ddSLudovic Barre 
34746b723ddSLudovic Barre 	mmci_write_clkreg(host, clk);
34846b723ddSLudovic Barre }
34946b723ddSLudovic Barre 
sdmmc_dlyb_mp15_input_ck(struct sdmmc_dlyb * dlyb)35083efc782SYann Gautier static void sdmmc_dlyb_mp15_input_ck(struct sdmmc_dlyb *dlyb)
3511103f807SLudovic Barre {
3521103f807SLudovic Barre 	if (!dlyb || !dlyb->base)
3531103f807SLudovic Barre 		return;
3541103f807SLudovic Barre 
3551103f807SLudovic Barre 	/* Output clock = Input clock */
3561103f807SLudovic Barre 	writel_relaxed(0, dlyb->base + DLYB_CR);
3571103f807SLudovic Barre }
3581103f807SLudovic Barre 
mmci_sdmmc_set_pwrreg(struct mmci_host * host,unsigned int pwr)35946b723ddSLudovic Barre static void mmci_sdmmc_set_pwrreg(struct mmci_host *host, unsigned int pwr)
36046b723ddSLudovic Barre {
36146b723ddSLudovic Barre 	struct mmc_ios ios = host->mmc->ios;
3621103f807SLudovic Barre 	struct sdmmc_dlyb *dlyb = host->variant_priv;
36346b723ddSLudovic Barre 
36494b94a93SLudovic Barre 	/* adds OF options */
36546b723ddSLudovic Barre 	pwr = host->pwr_reg_add;
36646b723ddSLudovic Barre 
36783efc782SYann Gautier 	if (dlyb && dlyb->ops->set_input_ck)
36883efc782SYann Gautier 		dlyb->ops->set_input_ck(dlyb);
3691103f807SLudovic Barre 
37046b723ddSLudovic Barre 	if (ios.power_mode == MMC_POWER_OFF) {
37146b723ddSLudovic Barre 		/* Only a reset could power-off sdmmc */
37246b723ddSLudovic Barre 		reset_control_assert(host->rst);
37346b723ddSLudovic Barre 		udelay(2);
37446b723ddSLudovic Barre 		reset_control_deassert(host->rst);
37546b723ddSLudovic Barre 
37646b723ddSLudovic Barre 		/*
37746b723ddSLudovic Barre 		 * Set the SDMMC in Power-cycle state.
37846b723ddSLudovic Barre 		 * This will make that the SDMMC_D[7:0], SDMMC_CMD and SDMMC_CK
37946b723ddSLudovic Barre 		 * are driven low, to prevent the Card from being supplied
38046b723ddSLudovic Barre 		 * through the signal lines.
38146b723ddSLudovic Barre 		 */
38246b723ddSLudovic Barre 		mmci_write_pwrreg(host, MCI_STM32_PWR_CYC | pwr);
38346b723ddSLudovic Barre 	} else if (ios.power_mode == MMC_POWER_ON) {
38446b723ddSLudovic Barre 		/*
38546b723ddSLudovic Barre 		 * After power-off (reset): the irq mask defined in probe
38646b723ddSLudovic Barre 		 * functionis lost
38746b723ddSLudovic Barre 		 * ault irq mask (probe) must be activated
38846b723ddSLudovic Barre 		 */
38946b723ddSLudovic Barre 		writel(MCI_IRQENABLE | host->variant->start_err,
39046b723ddSLudovic Barre 		       host->base + MMCIMASK0);
39146b723ddSLudovic Barre 
39294b94a93SLudovic Barre 		/* preserves voltage switch bits */
39394b94a93SLudovic Barre 		pwr |= host->pwr_reg & (MCI_STM32_VSWITCHEN |
39494b94a93SLudovic Barre 					MCI_STM32_VSWITCH);
39594b94a93SLudovic Barre 
39646b723ddSLudovic Barre 		/*
39746b723ddSLudovic Barre 		 * After a power-cycle state, we must set the SDMMC in
39846b723ddSLudovic Barre 		 * Power-off. The SDMMC_D[7:0], SDMMC_CMD and SDMMC_CK are
39946b723ddSLudovic Barre 		 * driven high. Then we can set the SDMMC to Power-on state
40046b723ddSLudovic Barre 		 */
40146b723ddSLudovic Barre 		mmci_write_pwrreg(host, MCI_PWR_OFF | pwr);
40246b723ddSLudovic Barre 		mdelay(1);
40346b723ddSLudovic Barre 		mmci_write_pwrreg(host, MCI_PWR_ON | pwr);
40446b723ddSLudovic Barre 	}
40546b723ddSLudovic Barre }
40646b723ddSLudovic Barre 
sdmmc_get_dctrl_cfg(struct mmci_host * host)4078372f9d0SLudovic Barre static u32 sdmmc_get_dctrl_cfg(struct mmci_host *host)
4088372f9d0SLudovic Barre {
4098372f9d0SLudovic Barre 	u32 datactrl;
4108372f9d0SLudovic Barre 
4118372f9d0SLudovic Barre 	datactrl = mmci_dctrl_blksz(host);
4128372f9d0SLudovic Barre 
41327bdc37cSYann Gautier 	if (host->hw_revision >= 3) {
41427bdc37cSYann Gautier 		u32 thr = 0;
41527bdc37cSYann Gautier 
41627bdc37cSYann Gautier 		if (host->mmc->ios.timing == MMC_TIMING_UHS_SDR104 ||
41727bdc37cSYann Gautier 		    host->mmc->ios.timing == MMC_TIMING_MMC_HS200) {
41827bdc37cSYann Gautier 			thr = ffs(min_t(unsigned int, host->data->blksz,
41927bdc37cSYann Gautier 					host->variant->fifosize));
42027bdc37cSYann Gautier 			thr = min_t(u32, thr, MMCI_STM32_THR_MASK);
42127bdc37cSYann Gautier 		}
42227bdc37cSYann Gautier 
42327bdc37cSYann Gautier 		writel_relaxed(thr, host->base + MMCI_STM32_FIFOTHRR);
42427bdc37cSYann Gautier 	}
42527bdc37cSYann Gautier 
4268372f9d0SLudovic Barre 	if (host->mmc->card && mmc_card_sdio(host->mmc->card) &&
4278372f9d0SLudovic Barre 	    host->data->blocks == 1)
4288372f9d0SLudovic Barre 		datactrl |= MCI_DPSM_STM32_MODE_SDIO;
4298372f9d0SLudovic Barre 	else if (host->data->stop && !host->mrq->sbc)
4308372f9d0SLudovic Barre 		datactrl |= MCI_DPSM_STM32_MODE_BLOCK_STOP;
4318372f9d0SLudovic Barre 	else
4328372f9d0SLudovic Barre 		datactrl |= MCI_DPSM_STM32_MODE_BLOCK;
4338372f9d0SLudovic Barre 
4348372f9d0SLudovic Barre 	return datactrl;
4358372f9d0SLudovic Barre }
4368372f9d0SLudovic Barre 
sdmmc_busy_complete(struct mmci_host * host,struct mmc_command * cmd,u32 status,u32 err_msk)437b1a66593SUlf Hansson static bool sdmmc_busy_complete(struct mmci_host *host, struct mmc_command *cmd,
438b1a66593SUlf Hansson 				u32 status, u32 err_msk)
4390e68de6aSLudovic Barre {
4400e68de6aSLudovic Barre 	void __iomem *base = host->base;
4410e68de6aSLudovic Barre 	u32 busy_d0, busy_d0end, mask, sdmmc_status;
4420e68de6aSLudovic Barre 
4430e68de6aSLudovic Barre 	mask = readl_relaxed(base + MMCIMASK0);
4440e68de6aSLudovic Barre 	sdmmc_status = readl_relaxed(base + MMCISTATUS);
4450e68de6aSLudovic Barre 	busy_d0end = sdmmc_status & MCI_STM32_BUSYD0END;
4460e68de6aSLudovic Barre 	busy_d0 = sdmmc_status & MCI_STM32_BUSYD0;
4470e68de6aSLudovic Barre 
4480e68de6aSLudovic Barre 	/* complete if there is an error or busy_d0end */
4490e68de6aSLudovic Barre 	if ((status & err_msk) || busy_d0end)
4500e68de6aSLudovic Barre 		goto complete;
4510e68de6aSLudovic Barre 
4520e68de6aSLudovic Barre 	/*
4530e68de6aSLudovic Barre 	 * On response the busy signaling is reflected in the BUSYD0 flag.
4540e68de6aSLudovic Barre 	 * if busy_d0 is in-progress we must activate busyd0end interrupt
4550e68de6aSLudovic Barre 	 * to wait this completion. Else this request has no busy step.
4560e68de6aSLudovic Barre 	 */
4570e68de6aSLudovic Barre 	if (busy_d0) {
4580e68de6aSLudovic Barre 		if (!host->busy_status) {
4590e68de6aSLudovic Barre 			writel_relaxed(mask | host->variant->busy_detect_mask,
4600e68de6aSLudovic Barre 				       base + MMCIMASK0);
4610e68de6aSLudovic Barre 			host->busy_status = status &
4620e68de6aSLudovic Barre 				(MCI_CMDSENT | MCI_CMDRESPEND);
4630e68de6aSLudovic Barre 		}
4640e68de6aSLudovic Barre 		return false;
4650e68de6aSLudovic Barre 	}
4660e68de6aSLudovic Barre 
4670e68de6aSLudovic Barre complete:
4680e68de6aSLudovic Barre 	if (host->busy_status) {
4690e68de6aSLudovic Barre 		writel_relaxed(mask & ~host->variant->busy_detect_mask,
4700e68de6aSLudovic Barre 			       base + MMCIMASK0);
4710e68de6aSLudovic Barre 		host->busy_status = 0;
4720e68de6aSLudovic Barre 	}
4730e68de6aSLudovic Barre 
474d4a384cbSLudovic Barre 	writel_relaxed(host->variant->busy_detect_mask, base + MMCICLEAR);
475d4a384cbSLudovic Barre 
4760e68de6aSLudovic Barre 	return true;
4770e68de6aSLudovic Barre }
4780e68de6aSLudovic Barre 
sdmmc_dlyb_mp15_enable(struct sdmmc_dlyb * dlyb)47983efc782SYann Gautier static int sdmmc_dlyb_mp15_enable(struct sdmmc_dlyb *dlyb)
48083efc782SYann Gautier {
48183efc782SYann Gautier 	writel_relaxed(DLYB_CR_DEN, dlyb->base + DLYB_CR);
48283efc782SYann Gautier 
48383efc782SYann Gautier 	return 0;
48483efc782SYann Gautier }
48583efc782SYann Gautier 
sdmmc_dlyb_mp15_set_cfg(struct sdmmc_dlyb * dlyb,int unit,int phase,bool sampler)48683efc782SYann Gautier static int sdmmc_dlyb_mp15_set_cfg(struct sdmmc_dlyb *dlyb,
4871103f807SLudovic Barre 				   int unit, int phase, bool sampler)
4881103f807SLudovic Barre {
4891103f807SLudovic Barre 	u32 cfgr;
4901103f807SLudovic Barre 
4911103f807SLudovic Barre 	writel_relaxed(DLYB_CR_SEN | DLYB_CR_DEN, dlyb->base + DLYB_CR);
4921103f807SLudovic Barre 
4931103f807SLudovic Barre 	cfgr = FIELD_PREP(DLYB_CFGR_UNIT_MASK, unit) |
4941103f807SLudovic Barre 	       FIELD_PREP(DLYB_CFGR_SEL_MASK, phase);
4951103f807SLudovic Barre 	writel_relaxed(cfgr, dlyb->base + DLYB_CFGR);
4961103f807SLudovic Barre 
4971103f807SLudovic Barre 	if (!sampler)
4981103f807SLudovic Barre 		writel_relaxed(DLYB_CR_DEN, dlyb->base + DLYB_CR);
49983efc782SYann Gautier 
50083efc782SYann Gautier 	return 0;
5011103f807SLudovic Barre }
5021103f807SLudovic Barre 
sdmmc_dlyb_mp15_prepare(struct mmci_host * host)50383efc782SYann Gautier static int sdmmc_dlyb_mp15_prepare(struct mmci_host *host)
5041103f807SLudovic Barre {
5051103f807SLudovic Barre 	struct sdmmc_dlyb *dlyb = host->variant_priv;
5061103f807SLudovic Barre 	u32 cfgr;
5071103f807SLudovic Barre 	int i, lng, ret;
5081103f807SLudovic Barre 
5091103f807SLudovic Barre 	for (i = 0; i <= DLYB_CFGR_UNIT_MAX; i++) {
51083efc782SYann Gautier 		dlyb->ops->set_cfg(dlyb, i, DLYB_CFGR_SEL_MAX, true);
5111103f807SLudovic Barre 
5121103f807SLudovic Barre 		ret = readl_relaxed_poll_timeout(dlyb->base + DLYB_CFGR, cfgr,
5131103f807SLudovic Barre 						 (cfgr & DLYB_CFGR_LNGF),
5141103f807SLudovic Barre 						 1, DLYB_LNG_TIMEOUT_US);
5151103f807SLudovic Barre 		if (ret) {
5161103f807SLudovic Barre 			dev_warn(mmc_dev(host->mmc),
5171103f807SLudovic Barre 				 "delay line cfg timeout unit:%d cfgr:%d\n",
5181103f807SLudovic Barre 				 i, cfgr);
5191103f807SLudovic Barre 			continue;
5201103f807SLudovic Barre 		}
5211103f807SLudovic Barre 
5221103f807SLudovic Barre 		lng = FIELD_GET(DLYB_CFGR_LNG_MASK, cfgr);
5231103f807SLudovic Barre 		if (lng < BIT(DLYB_NB_DELAY) && lng > 0)
5241103f807SLudovic Barre 			break;
5251103f807SLudovic Barre 	}
5261103f807SLudovic Barre 
5271103f807SLudovic Barre 	if (i > DLYB_CFGR_UNIT_MAX)
5281103f807SLudovic Barre 		return -EINVAL;
5291103f807SLudovic Barre 
5301103f807SLudovic Barre 	dlyb->unit = i;
5311103f807SLudovic Barre 	dlyb->max = __fls(lng);
5321103f807SLudovic Barre 
5331103f807SLudovic Barre 	return 0;
5341103f807SLudovic Barre }
5351103f807SLudovic Barre 
sdmmc_dlyb_mp25_enable(struct sdmmc_dlyb * dlyb)536b5c3eb38SYann Gautier static int sdmmc_dlyb_mp25_enable(struct sdmmc_dlyb *dlyb)
537b5c3eb38SYann Gautier {
538b5c3eb38SYann Gautier 	u32 cr, sr;
539b5c3eb38SYann Gautier 
540b5c3eb38SYann Gautier 	cr = readl_relaxed(dlyb->base + SYSCFG_DLYBSD_CR);
541b5c3eb38SYann Gautier 	cr |= DLYBSD_CR_EN;
542b5c3eb38SYann Gautier 
543b5c3eb38SYann Gautier 	writel_relaxed(cr, dlyb->base + SYSCFG_DLYBSD_CR);
544b5c3eb38SYann Gautier 
545b5c3eb38SYann Gautier 	return readl_relaxed_poll_timeout(dlyb->base + SYSCFG_DLYBSD_SR,
546b5c3eb38SYann Gautier 					   sr, sr & DLYBSD_SR_LOCK, 1,
547b5c3eb38SYann Gautier 					   DLYBSD_TIMEOUT_1S_IN_US);
548b5c3eb38SYann Gautier }
549b5c3eb38SYann Gautier 
sdmmc_dlyb_mp25_set_cfg(struct sdmmc_dlyb * dlyb,int unit __maybe_unused,int phase,bool sampler __maybe_unused)550b5c3eb38SYann Gautier static int sdmmc_dlyb_mp25_set_cfg(struct sdmmc_dlyb *dlyb,
551b5c3eb38SYann Gautier 				   int unit __maybe_unused, int phase,
552b5c3eb38SYann Gautier 				   bool sampler __maybe_unused)
553b5c3eb38SYann Gautier {
554b5c3eb38SYann Gautier 	u32 cr, sr;
555b5c3eb38SYann Gautier 
556b5c3eb38SYann Gautier 	cr = readl_relaxed(dlyb->base + SYSCFG_DLYBSD_CR);
557b5c3eb38SYann Gautier 	cr &= ~DLYBSD_CR_RXTAPSEL_MASK;
558b5c3eb38SYann Gautier 	cr |= FIELD_PREP(DLYBSD_CR_RXTAPSEL_MASK, phase);
559b5c3eb38SYann Gautier 
560b5c3eb38SYann Gautier 	writel_relaxed(cr, dlyb->base + SYSCFG_DLYBSD_CR);
561b5c3eb38SYann Gautier 
562b5c3eb38SYann Gautier 	return readl_relaxed_poll_timeout(dlyb->base + SYSCFG_DLYBSD_SR,
563b5c3eb38SYann Gautier 					  sr, sr & DLYBSD_SR_RXTAPSEL_ACK, 1,
564b5c3eb38SYann Gautier 					  DLYBSD_TIMEOUT_1S_IN_US);
565b5c3eb38SYann Gautier }
566b5c3eb38SYann Gautier 
sdmmc_dlyb_mp25_prepare(struct mmci_host * host)567b5c3eb38SYann Gautier static int sdmmc_dlyb_mp25_prepare(struct mmci_host *host)
568b5c3eb38SYann Gautier {
569b5c3eb38SYann Gautier 	struct sdmmc_dlyb *dlyb = host->variant_priv;
570b5c3eb38SYann Gautier 
571b5c3eb38SYann Gautier 	dlyb->max = DLYBSD_TAPSEL_NB;
572b5c3eb38SYann Gautier 
573b5c3eb38SYann Gautier 	return 0;
574b5c3eb38SYann Gautier }
575b5c3eb38SYann Gautier 
sdmmc_dlyb_phase_tuning(struct mmci_host * host,u32 opcode)5761103f807SLudovic Barre static int sdmmc_dlyb_phase_tuning(struct mmci_host *host, u32 opcode)
5771103f807SLudovic Barre {
5781103f807SLudovic Barre 	struct sdmmc_dlyb *dlyb = host->variant_priv;
5791103f807SLudovic Barre 	int cur_len = 0, max_len = 0, end_of_len = 0;
58083efc782SYann Gautier 	int phase, ret;
5811103f807SLudovic Barre 
5821103f807SLudovic Barre 	for (phase = 0; phase <= dlyb->max; phase++) {
58383efc782SYann Gautier 		ret = dlyb->ops->set_cfg(dlyb, dlyb->unit, phase, false);
58483efc782SYann Gautier 		if (ret) {
58583efc782SYann Gautier 			dev_err(mmc_dev(host->mmc), "tuning config failed\n");
58683efc782SYann Gautier 			return ret;
58783efc782SYann Gautier 		}
5881103f807SLudovic Barre 
5891103f807SLudovic Barre 		if (mmc_send_tuning(host->mmc, opcode, NULL)) {
5901103f807SLudovic Barre 			cur_len = 0;
5911103f807SLudovic Barre 		} else {
5921103f807SLudovic Barre 			cur_len++;
5931103f807SLudovic Barre 			if (cur_len > max_len) {
5941103f807SLudovic Barre 				max_len = cur_len;
5951103f807SLudovic Barre 				end_of_len = phase;
5961103f807SLudovic Barre 			}
5971103f807SLudovic Barre 		}
5981103f807SLudovic Barre 	}
5991103f807SLudovic Barre 
6001103f807SLudovic Barre 	if (!max_len) {
6011103f807SLudovic Barre 		dev_err(mmc_dev(host->mmc), "no tuning point found\n");
6021103f807SLudovic Barre 		return -EINVAL;
6031103f807SLudovic Barre 	}
6041103f807SLudovic Barre 
60583efc782SYann Gautier 	if (dlyb->ops->set_input_ck)
60683efc782SYann Gautier 		dlyb->ops->set_input_ck(dlyb);
607ff31ee0aSYann Gautier 
6081103f807SLudovic Barre 	phase = end_of_len - max_len / 2;
60983efc782SYann Gautier 	ret = dlyb->ops->set_cfg(dlyb, dlyb->unit, phase, false);
61083efc782SYann Gautier 	if (ret) {
61183efc782SYann Gautier 		dev_err(mmc_dev(host->mmc), "tuning reconfig failed\n");
61283efc782SYann Gautier 		return ret;
61383efc782SYann Gautier 	}
6141103f807SLudovic Barre 
6151103f807SLudovic Barre 	dev_dbg(mmc_dev(host->mmc), "unit:%d max_dly:%d phase:%d\n",
6161103f807SLudovic Barre 		dlyb->unit, dlyb->max, phase);
6171103f807SLudovic Barre 
6181103f807SLudovic Barre 	return 0;
6191103f807SLudovic Barre }
6201103f807SLudovic Barre 
sdmmc_execute_tuning(struct mmc_host * mmc,u32 opcode)6211103f807SLudovic Barre static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
6221103f807SLudovic Barre {
6231103f807SLudovic Barre 	struct mmci_host *host = mmc_priv(mmc);
6241103f807SLudovic Barre 	struct sdmmc_dlyb *dlyb = host->variant_priv;
62516f2e6c0SYann Gautier 	u32 clk;
62683efc782SYann Gautier 	int ret;
62716f2e6c0SYann Gautier 
62816f2e6c0SYann Gautier 	if ((host->mmc->ios.timing != MMC_TIMING_UHS_SDR104 &&
62916f2e6c0SYann Gautier 	     host->mmc->ios.timing != MMC_TIMING_MMC_HS200) ||
63016f2e6c0SYann Gautier 	    host->mmc->actual_clock <= 50000000)
63116f2e6c0SYann Gautier 		return 0;
6321103f807SLudovic Barre 
6331103f807SLudovic Barre 	if (!dlyb || !dlyb->base)
6341103f807SLudovic Barre 		return -EINVAL;
6351103f807SLudovic Barre 
63683efc782SYann Gautier 	ret = dlyb->ops->dlyb_enable(dlyb);
63783efc782SYann Gautier 	if (ret)
63883efc782SYann Gautier 		return ret;
63916f2e6c0SYann Gautier 
64016f2e6c0SYann Gautier 	/*
64116f2e6c0SYann Gautier 	 * SDMMC_FBCK is selected when an external Delay Block is needed
64216f2e6c0SYann Gautier 	 * with SDR104 or HS200.
64316f2e6c0SYann Gautier 	 */
64416f2e6c0SYann Gautier 	clk = host->clk_reg;
64516f2e6c0SYann Gautier 	clk &= ~MCI_STM32_CLK_SEL_MSK;
64616f2e6c0SYann Gautier 	clk |= MCI_STM32_CLK_SELFBCK;
64716f2e6c0SYann Gautier 	mmci_write_clkreg(host, clk);
64816f2e6c0SYann Gautier 
64983efc782SYann Gautier 	ret = dlyb->ops->tuning_prepare(host);
65083efc782SYann Gautier 	if (ret)
65183efc782SYann Gautier 		return ret;
6521103f807SLudovic Barre 
6531103f807SLudovic Barre 	return sdmmc_dlyb_phase_tuning(host, opcode);
6541103f807SLudovic Barre }
6551103f807SLudovic Barre 
sdmmc_pre_sig_volt_vswitch(struct mmci_host * host)65694b94a93SLudovic Barre static void sdmmc_pre_sig_volt_vswitch(struct mmci_host *host)
65794b94a93SLudovic Barre {
65894b94a93SLudovic Barre 	/* clear the voltage switch completion flag */
65994b94a93SLudovic Barre 	writel_relaxed(MCI_STM32_VSWENDC, host->base + MMCICLEAR);
66094b94a93SLudovic Barre 	/* enable Voltage switch procedure */
66194b94a93SLudovic Barre 	mmci_write_pwrreg(host, host->pwr_reg | MCI_STM32_VSWITCHEN);
66294b94a93SLudovic Barre }
66394b94a93SLudovic Barre 
sdmmc_post_sig_volt_switch(struct mmci_host * host,struct mmc_ios * ios)66494b94a93SLudovic Barre static int sdmmc_post_sig_volt_switch(struct mmci_host *host,
66594b94a93SLudovic Barre 				      struct mmc_ios *ios)
66694b94a93SLudovic Barre {
66794b94a93SLudovic Barre 	unsigned long flags;
66894b94a93SLudovic Barre 	u32 status;
66994b94a93SLudovic Barre 	int ret = 0;
67094b94a93SLudovic Barre 
67194b94a93SLudovic Barre 	spin_lock_irqsave(&host->lock, flags);
672d8e193f1SChristophe Kerello 	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180 &&
673d8e193f1SChristophe Kerello 	    host->pwr_reg & MCI_STM32_VSWITCHEN) {
67494b94a93SLudovic Barre 		mmci_write_pwrreg(host, host->pwr_reg | MCI_STM32_VSWITCH);
67594b94a93SLudovic Barre 		spin_unlock_irqrestore(&host->lock, flags);
67694b94a93SLudovic Barre 
67794b94a93SLudovic Barre 		/* wait voltage switch completion while 10ms */
67894b94a93SLudovic Barre 		ret = readl_relaxed_poll_timeout(host->base + MMCISTATUS,
67994b94a93SLudovic Barre 						 status,
68094b94a93SLudovic Barre 						 (status & MCI_STM32_VSWEND),
68194b94a93SLudovic Barre 						 10, SDMMC_VSWEND_TIMEOUT_US);
68294b94a93SLudovic Barre 
68394b94a93SLudovic Barre 		writel_relaxed(MCI_STM32_VSWENDC | MCI_STM32_CKSTOPC,
68494b94a93SLudovic Barre 			       host->base + MMCICLEAR);
685d8e193f1SChristophe Kerello 		spin_lock_irqsave(&host->lock, flags);
68694b94a93SLudovic Barre 		mmci_write_pwrreg(host, host->pwr_reg &
68794b94a93SLudovic Barre 				  ~(MCI_STM32_VSWITCHEN | MCI_STM32_VSWITCH));
68894b94a93SLudovic Barre 	}
689d8e193f1SChristophe Kerello 	spin_unlock_irqrestore(&host->lock, flags);
69094b94a93SLudovic Barre 
69194b94a93SLudovic Barre 	return ret;
69294b94a93SLudovic Barre }
69394b94a93SLudovic Barre 
69446b723ddSLudovic Barre static struct mmci_host_ops sdmmc_variant_ops = {
69546b723ddSLudovic Barre 	.validate_data = sdmmc_idma_validate_data,
69646b723ddSLudovic Barre 	.prep_data = sdmmc_idma_prep_data,
69746b723ddSLudovic Barre 	.unprep_data = sdmmc_idma_unprep_data,
6988372f9d0SLudovic Barre 	.get_datactrl_cfg = sdmmc_get_dctrl_cfg,
69946b723ddSLudovic Barre 	.dma_setup = sdmmc_idma_setup,
70046b723ddSLudovic Barre 	.dma_start = sdmmc_idma_start,
70146b723ddSLudovic Barre 	.dma_finalize = sdmmc_idma_finalize,
702*176e6626SChristophe Kerello 	.dma_error = sdmmc_idma_error,
70346b723ddSLudovic Barre 	.set_clkreg = mmci_sdmmc_set_clkreg,
70446b723ddSLudovic Barre 	.set_pwrreg = mmci_sdmmc_set_pwrreg,
7050e68de6aSLudovic Barre 	.busy_complete = sdmmc_busy_complete,
70694b94a93SLudovic Barre 	.pre_sig_volt_switch = sdmmc_pre_sig_volt_vswitch,
70794b94a93SLudovic Barre 	.post_sig_volt_switch = sdmmc_post_sig_volt_switch,
70846b723ddSLudovic Barre };
70946b723ddSLudovic Barre 
71083efc782SYann Gautier static struct sdmmc_tuning_ops dlyb_tuning_mp15_ops = {
71183efc782SYann Gautier 	.dlyb_enable = sdmmc_dlyb_mp15_enable,
71283efc782SYann Gautier 	.set_input_ck = sdmmc_dlyb_mp15_input_ck,
71383efc782SYann Gautier 	.tuning_prepare = sdmmc_dlyb_mp15_prepare,
71483efc782SYann Gautier 	.set_cfg = sdmmc_dlyb_mp15_set_cfg,
71583efc782SYann Gautier };
71683efc782SYann Gautier 
717b5c3eb38SYann Gautier static struct sdmmc_tuning_ops dlyb_tuning_mp25_ops = {
718b5c3eb38SYann Gautier 	.dlyb_enable = sdmmc_dlyb_mp25_enable,
719b5c3eb38SYann Gautier 	.tuning_prepare = sdmmc_dlyb_mp25_prepare,
720b5c3eb38SYann Gautier 	.set_cfg = sdmmc_dlyb_mp25_set_cfg,
721b5c3eb38SYann Gautier };
722b5c3eb38SYann Gautier 
sdmmc_variant_init(struct mmci_host * host)72346b723ddSLudovic Barre void sdmmc_variant_init(struct mmci_host *host)
72446b723ddSLudovic Barre {
7251103f807SLudovic Barre 	struct device_node *np = host->mmc->parent->of_node;
7261103f807SLudovic Barre 	void __iomem *base_dlyb;
7271103f807SLudovic Barre 	struct sdmmc_dlyb *dlyb;
7281103f807SLudovic Barre 
72946b723ddSLudovic Barre 	host->ops = &sdmmc_variant_ops;
73033ba6fecSLudovic Barre 	host->pwr_reg = readl_relaxed(host->base + MMCIPOWER);
7311103f807SLudovic Barre 
7321103f807SLudovic Barre 	base_dlyb = devm_of_iomap(mmc_dev(host->mmc), np, 1, NULL);
7331103f807SLudovic Barre 	if (IS_ERR(base_dlyb))
7341103f807SLudovic Barre 		return;
7351103f807SLudovic Barre 
7361103f807SLudovic Barre 	dlyb = devm_kzalloc(mmc_dev(host->mmc), sizeof(*dlyb), GFP_KERNEL);
7371103f807SLudovic Barre 	if (!dlyb)
7381103f807SLudovic Barre 		return;
7391103f807SLudovic Barre 
7401103f807SLudovic Barre 	dlyb->base = base_dlyb;
741b5c3eb38SYann Gautier 	if (of_device_is_compatible(np, "st,stm32mp25-sdmmc2"))
742b5c3eb38SYann Gautier 		dlyb->ops = &dlyb_tuning_mp25_ops;
743b5c3eb38SYann Gautier 	else
74483efc782SYann Gautier 		dlyb->ops = &dlyb_tuning_mp15_ops;
745b5c3eb38SYann Gautier 
7461103f807SLudovic Barre 	host->variant_priv = dlyb;
7471103f807SLudovic Barre 	host->mmc_ops->execute_tuning = sdmmc_execute_tuning;
74846b723ddSLudovic Barre }
749