xref: /openbmc/linux/drivers/mmc/host/mmci.h (revision 15878e58)
11c6a0718SPierre Ossman /*
270f10482SPierre Ossman  *  linux/drivers/mmc/host/mmci.h - ARM PrimeCell MMCI PL180/1 driver
31c6a0718SPierre Ossman  *
41c6a0718SPierre Ossman  *  Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
51c6a0718SPierre Ossman  *
61c6a0718SPierre Ossman  * This program is free software; you can redistribute it and/or modify
71c6a0718SPierre Ossman  * it under the terms of the GNU General Public License version 2 as
81c6a0718SPierre Ossman  * published by the Free Software Foundation.
91c6a0718SPierre Ossman  */
101c6a0718SPierre Ossman #define MMCIPOWER		0x000
111c6a0718SPierre Ossman #define MCI_PWR_OFF		0x00
121c6a0718SPierre Ossman #define MCI_PWR_UP		0x02
131c6a0718SPierre Ossman #define MCI_PWR_ON		0x03
141c6a0718SPierre Ossman #define MCI_OD			(1 << 6)
151c6a0718SPierre Ossman #define MCI_ROD			(1 << 7)
164593df29SUlf Hansson /*
174593df29SUlf Hansson  * The ST Micro version does not have ROD and reuse the voltage registers for
184593df29SUlf Hansson  * direction settings.
194593df29SUlf Hansson  */
204593df29SUlf Hansson #define MCI_ST_DATA2DIREN	(1 << 2)
214593df29SUlf Hansson #define MCI_ST_CMDDIREN		(1 << 3)
224593df29SUlf Hansson #define MCI_ST_DATA0DIREN	(1 << 4)
234593df29SUlf Hansson #define MCI_ST_DATA31DIREN	(1 << 5)
244593df29SUlf Hansson #define MCI_ST_FBCLKEN		(1 << 7)
254593df29SUlf Hansson #define MCI_ST_DATA74DIREN	(1 << 8)
261c6a0718SPierre Ossman 
271c6a0718SPierre Ossman #define MMCICLOCK		0x004
281c6a0718SPierre Ossman #define MCI_CLK_ENABLE		(1 << 8)
291c6a0718SPierre Ossman #define MCI_CLK_PWRSAVE		(1 << 9)
301c6a0718SPierre Ossman #define MCI_CLK_BYPASS		(1 << 10)
31771dc157SLinus Walleij #define MCI_4BIT_BUS		(1 << 11)
3249ac215eSLinus Walleij /*
3349ac215eSLinus Walleij  * 8bit wide buses, hardware flow contronl, negative edges and clock inversion
3449ac215eSLinus Walleij  * supported in ST Micro U300 and Ux500 versions
3549ac215eSLinus Walleij  */
36771dc157SLinus Walleij #define MCI_ST_8BIT_BUS		(1 << 12)
3749ac215eSLinus Walleij #define MCI_ST_U300_HWFCEN	(1 << 13)
3849ac215eSLinus Walleij #define MCI_ST_UX500_NEG_EDGE	(1 << 13)
3949ac215eSLinus Walleij #define MCI_ST_UX500_HWFCEN	(1 << 14)
4049ac215eSLinus Walleij #define MCI_ST_UX500_CLK_INV	(1 << 15)
413a37298aSPawel Moll /* Modified PL180 on Versatile Express platform */
423a37298aSPawel Moll #define MCI_ARM_HWFCEN		(1 << 12)
431c6a0718SPierre Ossman 
449681a4e8SSrinivas Kandagatla /* Modified on Qualcomm Integrations */
459681a4e8SSrinivas Kandagatla #define MCI_QCOM_CLK_WIDEBUS_8	(BIT(10) | BIT(11))
469681a4e8SSrinivas Kandagatla #define MCI_QCOM_CLK_FLOWENA	BIT(12)
479681a4e8SSrinivas Kandagatla #define MCI_QCOM_CLK_INVERTOUT	BIT(13)
489681a4e8SSrinivas Kandagatla 
499681a4e8SSrinivas Kandagatla /* select in latch data and command in */
509681a4e8SSrinivas Kandagatla #define MCI_QCOM_CLK_SELECT_IN_FBCLK	BIT(15)
519681a4e8SSrinivas Kandagatla #define MCI_QCOM_CLK_SELECT_IN_DDR_MODE	(BIT(14) | BIT(15))
529681a4e8SSrinivas Kandagatla 
531c6a0718SPierre Ossman #define MMCIARGUMENT		0x008
541c6a0718SPierre Ossman 
555db3eee7SLinus Walleij /* The command register controls the Command Path State Machine (CPSM) */
565db3eee7SLinus Walleij #define MMCICOMMAND		0x00c
575db3eee7SLinus Walleij #define MCI_CPSM_RESPONSE	BIT(6)
585db3eee7SLinus Walleij #define MCI_CPSM_LONGRSP	BIT(7)
595db3eee7SLinus Walleij #define MCI_CPSM_INTERRUPT	BIT(8)
605db3eee7SLinus Walleij #define MCI_CPSM_PENDING	BIT(9)
615db3eee7SLinus Walleij #define MCI_CPSM_ENABLE		BIT(10)
625db3eee7SLinus Walleij /* Command register flag extenstions in the ST Micro versions */
635db3eee7SLinus Walleij #define MCI_CPSM_ST_SDIO_SUSP		BIT(11)
645db3eee7SLinus Walleij #define MCI_CPSM_ST_ENCMD_COMPL		BIT(12)
655db3eee7SLinus Walleij #define MCI_CPSM_ST_NIEN		BIT(13)
665db3eee7SLinus Walleij #define MCI_CPSM_ST_CE_ATACMD		BIT(14)
675db3eee7SLinus Walleij /* Command register flag extensions in the Qualcomm versions */
685db3eee7SLinus Walleij #define MCI_CPSM_QCOM_PROGENA		BIT(11)
695db3eee7SLinus Walleij #define MCI_CPSM_QCOM_DATCMD		BIT(12)
705db3eee7SLinus Walleij #define MCI_CPSM_QCOM_MCIABORT		BIT(13)
715db3eee7SLinus Walleij #define MCI_CPSM_QCOM_CCSENABLE		BIT(14)
725db3eee7SLinus Walleij #define MCI_CPSM_QCOM_CCSDISABLE	BIT(15)
735db3eee7SLinus Walleij #define MCI_CPSM_QCOM_AUTO_CMD19	BIT(16)
745db3eee7SLinus Walleij #define MCI_CPSM_QCOM_AUTO_CMD21	BIT(21)
759681a4e8SSrinivas Kandagatla 
761c6a0718SPierre Ossman #define MMCIRESPCMD		0x010
771c6a0718SPierre Ossman #define MMCIRESPONSE0		0x014
781c6a0718SPierre Ossman #define MMCIRESPONSE1		0x018
791c6a0718SPierre Ossman #define MMCIRESPONSE2		0x01c
801c6a0718SPierre Ossman #define MMCIRESPONSE3		0x020
811c6a0718SPierre Ossman #define MMCIDATATIMER		0x024
821c6a0718SPierre Ossman #define MMCIDATALENGTH		0x028
835db3eee7SLinus Walleij 
845db3eee7SLinus Walleij /* The data control register controls the Data Path State Machine (DPSM) */
851c6a0718SPierre Ossman #define MMCIDATACTRL		0x02c
865db3eee7SLinus Walleij #define MCI_DPSM_ENABLE		BIT(0)
875db3eee7SLinus Walleij #define MCI_DPSM_DIRECTION	BIT(1)
885db3eee7SLinus Walleij #define MCI_DPSM_MODE		BIT(2)
895db3eee7SLinus Walleij #define MCI_DPSM_DMAENABLE	BIT(3)
905db3eee7SLinus Walleij #define MCI_DPSM_BLOCKSIZE	BIT(4)
91725343faSLinus Walleij /* Control register extensions in the ST Micro U300 and Ux500 versions */
925db3eee7SLinus Walleij #define MCI_DPSM_ST_RWSTART	BIT(8)
935db3eee7SLinus Walleij #define MCI_DPSM_ST_RWSTOP	BIT(9)
945db3eee7SLinus Walleij #define MCI_DPSM_ST_RWMOD	BIT(10)
955db3eee7SLinus Walleij #define MCI_DPSM_ST_SDIOEN	BIT(11)
96725343faSLinus Walleij /* Control register extensions in the ST Micro Ux500 versions */
975db3eee7SLinus Walleij #define MCI_DPSM_ST_DMAREQCTL	BIT(12)
985db3eee7SLinus Walleij #define MCI_DPSM_ST_DBOOTMODEEN	BIT(13)
995db3eee7SLinus Walleij #define MCI_DPSM_ST_BUSYMODE	BIT(14)
1005db3eee7SLinus Walleij #define MCI_DPSM_ST_DDRMODE	BIT(15)
1015db3eee7SLinus Walleij /* Control register extensions in the Qualcomm versions */
1025db3eee7SLinus Walleij #define MCI_DPSM_QCOM_DATA_PEND	BIT(17)
1035db3eee7SLinus Walleij #define MCI_DPSM_QCOM_RX_DATA_PEND BIT(20)
1041c6a0718SPierre Ossman 
1051c6a0718SPierre Ossman #define MMCIDATACNT		0x030
1061c6a0718SPierre Ossman #define MMCISTATUS		0x034
1071c6a0718SPierre Ossman #define MCI_CMDCRCFAIL		(1 << 0)
1081c6a0718SPierre Ossman #define MCI_DATACRCFAIL		(1 << 1)
1091c6a0718SPierre Ossman #define MCI_CMDTIMEOUT		(1 << 2)
1101c6a0718SPierre Ossman #define MCI_DATATIMEOUT		(1 << 3)
1111c6a0718SPierre Ossman #define MCI_TXUNDERRUN		(1 << 4)
1121c6a0718SPierre Ossman #define MCI_RXOVERRUN		(1 << 5)
1131c6a0718SPierre Ossman #define MCI_CMDRESPEND		(1 << 6)
1141c6a0718SPierre Ossman #define MCI_CMDSENT		(1 << 7)
1151c6a0718SPierre Ossman #define MCI_DATAEND		(1 << 8)
116757df746SLinus Walleij #define MCI_STARTBITERR		(1 << 9)
1171c6a0718SPierre Ossman #define MCI_DATABLOCKEND	(1 << 10)
1181c6a0718SPierre Ossman #define MCI_CMDACTIVE		(1 << 11)
1191c6a0718SPierre Ossman #define MCI_TXACTIVE		(1 << 12)
1201c6a0718SPierre Ossman #define MCI_RXACTIVE		(1 << 13)
1211c6a0718SPierre Ossman #define MCI_TXFIFOHALFEMPTY	(1 << 14)
1221c6a0718SPierre Ossman #define MCI_RXFIFOHALFFULL	(1 << 15)
1231c6a0718SPierre Ossman #define MCI_TXFIFOFULL		(1 << 16)
1241c6a0718SPierre Ossman #define MCI_RXFIFOFULL		(1 << 17)
1251c6a0718SPierre Ossman #define MCI_TXFIFOEMPTY		(1 << 18)
1261c6a0718SPierre Ossman #define MCI_RXFIFOEMPTY		(1 << 19)
1271c6a0718SPierre Ossman #define MCI_TXDATAAVLBL		(1 << 20)
1281c6a0718SPierre Ossman #define MCI_RXDATAAVLBL		(1 << 21)
12949ac215eSLinus Walleij /* Extended status bits for the ST Micro variants */
13049ac215eSLinus Walleij #define MCI_ST_SDIOIT		(1 << 22)
13149ac215eSLinus Walleij #define MCI_ST_CEATAEND		(1 << 23)
13201259620SUlf Hansson #define MCI_ST_CARDBUSY		(1 << 24)
1331c6a0718SPierre Ossman 
1341c6a0718SPierre Ossman #define MMCICLEAR		0x038
1351c6a0718SPierre Ossman #define MCI_CMDCRCFAILCLR	(1 << 0)
1361c6a0718SPierre Ossman #define MCI_DATACRCFAILCLR	(1 << 1)
1371c6a0718SPierre Ossman #define MCI_CMDTIMEOUTCLR	(1 << 2)
1381c6a0718SPierre Ossman #define MCI_DATATIMEOUTCLR	(1 << 3)
1391c6a0718SPierre Ossman #define MCI_TXUNDERRUNCLR	(1 << 4)
1401c6a0718SPierre Ossman #define MCI_RXOVERRUNCLR	(1 << 5)
1411c6a0718SPierre Ossman #define MCI_CMDRESPENDCLR	(1 << 6)
1421c6a0718SPierre Ossman #define MCI_CMDSENTCLR		(1 << 7)
1431c6a0718SPierre Ossman #define MCI_DATAENDCLR		(1 << 8)
144757df746SLinus Walleij #define MCI_STARTBITERRCLR	(1 << 9)
1451c6a0718SPierre Ossman #define MCI_DATABLOCKENDCLR	(1 << 10)
14649ac215eSLinus Walleij /* Extended status bits for the ST Micro variants */
14749ac215eSLinus Walleij #define MCI_ST_SDIOITC		(1 << 22)
14849ac215eSLinus Walleij #define MCI_ST_CEATAENDC	(1 << 23)
14901259620SUlf Hansson #define MCI_ST_BUSYENDC		(1 << 24)
1501c6a0718SPierre Ossman 
1511c6a0718SPierre Ossman #define MMCIMASK0		0x03c
1521c6a0718SPierre Ossman #define MCI_CMDCRCFAILMASK	(1 << 0)
1531c6a0718SPierre Ossman #define MCI_DATACRCFAILMASK	(1 << 1)
1541c6a0718SPierre Ossman #define MCI_CMDTIMEOUTMASK	(1 << 2)
1551c6a0718SPierre Ossman #define MCI_DATATIMEOUTMASK	(1 << 3)
1561c6a0718SPierre Ossman #define MCI_TXUNDERRUNMASK	(1 << 4)
1571c6a0718SPierre Ossman #define MCI_RXOVERRUNMASK	(1 << 5)
1581c6a0718SPierre Ossman #define MCI_CMDRESPENDMASK	(1 << 6)
1591c6a0718SPierre Ossman #define MCI_CMDSENTMASK		(1 << 7)
1601c6a0718SPierre Ossman #define MCI_DATAENDMASK		(1 << 8)
161757df746SLinus Walleij #define MCI_STARTBITERRMASK	(1 << 9)
1621c6a0718SPierre Ossman #define MCI_DATABLOCKENDMASK	(1 << 10)
1631c6a0718SPierre Ossman #define MCI_CMDACTIVEMASK	(1 << 11)
1641c6a0718SPierre Ossman #define MCI_TXACTIVEMASK	(1 << 12)
1651c6a0718SPierre Ossman #define MCI_RXACTIVEMASK	(1 << 13)
1661c6a0718SPierre Ossman #define MCI_TXFIFOHALFEMPTYMASK	(1 << 14)
1671c6a0718SPierre Ossman #define MCI_RXFIFOHALFFULLMASK	(1 << 15)
1681c6a0718SPierre Ossman #define MCI_TXFIFOFULLMASK	(1 << 16)
1691c6a0718SPierre Ossman #define MCI_RXFIFOFULLMASK	(1 << 17)
1701c6a0718SPierre Ossman #define MCI_TXFIFOEMPTYMASK	(1 << 18)
1711c6a0718SPierre Ossman #define MCI_RXFIFOEMPTYMASK	(1 << 19)
1721c6a0718SPierre Ossman #define MCI_TXDATAAVLBLMASK	(1 << 20)
1731c6a0718SPierre Ossman #define MCI_RXDATAAVLBLMASK	(1 << 21)
17449ac215eSLinus Walleij /* Extended status bits for the ST Micro variants */
17549ac215eSLinus Walleij #define MCI_ST_SDIOITMASK	(1 << 22)
17649ac215eSLinus Walleij #define MCI_ST_CEATAENDMASK	(1 << 23)
17749adc0caSLinus Walleij #define MCI_ST_BUSYENDMASK	(1 << 24)
1781c6a0718SPierre Ossman 
1791c6a0718SPierre Ossman #define MMCIMASK1		0x040
1801c6a0718SPierre Ossman #define MMCIFIFOCNT		0x048
1811c6a0718SPierre Ossman #define MMCIFIFO		0x080 /* to 0x0bc */
1821c6a0718SPierre Ossman 
1831c6a0718SPierre Ossman #define MCI_IRQENABLE	\
1841c6a0718SPierre Ossman 	(MCI_CMDCRCFAILMASK | MCI_DATACRCFAILMASK | MCI_CMDTIMEOUTMASK | \
1851c6a0718SPierre Ossman 	MCI_DATATIMEOUTMASK | MCI_TXUNDERRUNMASK | MCI_RXOVERRUNMASK |	\
186daf9713cSLudovic Barre 	MCI_CMDRESPENDMASK | MCI_CMDSENTMASK)
1871c6a0718SPierre Ossman 
1882686b4b4SLinus Walleij /* These interrupts are directed to IRQ1 when two IRQ lines are available */
18959db5e2dSLudovic Barre #define MCI_IRQ_PIO_MASK \
1902686b4b4SLinus Walleij 	(MCI_RXFIFOHALFFULLMASK | MCI_RXDATAAVLBLMASK | \
1912686b4b4SLinus Walleij 	 MCI_TXFIFOHALFEMPTYMASK)
1922686b4b4SLinus Walleij 
193859dd55dSUlf Hansson #define NR_SG		128
1941c6a0718SPierre Ossman 
195f9bb304cSPatrice Chotard #define MMCI_PINCTRL_STATE_OPENDRAIN "opendrain"
196f9bb304cSPatrice Chotard 
1971c6a0718SPierre Ossman struct clk;
198c8ebae37SRussell King struct dma_chan;
199ed9067fdSUlf Hansson struct mmci_host;
200ed9067fdSUlf Hansson 
201ed9067fdSUlf Hansson /**
202ed9067fdSUlf Hansson  * struct variant_data - MMCI variant-specific quirks
203ed9067fdSUlf Hansson  * @clkreg: default value for MCICLOCK register
204ed9067fdSUlf Hansson  * @clkreg_enable: enable value for MMCICLOCK register
205ed9067fdSUlf Hansson  * @clkreg_8bit_bus_enable: enable value for 8 bit bus
206ed9067fdSUlf Hansson  * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
2070f244804SLudovic Barre  * @cmdreg_cpsm_enable: enable value for CPSM
2080f244804SLudovic Barre  * @cmdreg_lrsp_crc: enable value for long response with crc
2090f244804SLudovic Barre  * @cmdreg_srsp_crc: enable value for short response with crc
2100f244804SLudovic Barre  * @cmdreg_srsp: enable value for short response without crc
211ed9067fdSUlf Hansson  * @datalength_bits: number of bits in the MMCIDATALENGTH register
212ed9067fdSUlf Hansson  * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
213ed9067fdSUlf Hansson  *	      is asserted (likewise for RX)
214ed9067fdSUlf Hansson  * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
215ed9067fdSUlf Hansson  *		  is asserted (likewise for RX)
216ed9067fdSUlf Hansson  * @data_cmd_enable: enable value for data commands.
217ed9067fdSUlf Hansson  * @st_sdio: enable ST specific SDIO logic
218ed9067fdSUlf Hansson  * @st_clkdiv: true if using a ST-specific clock divider algorithm
219ed9067fdSUlf Hansson  * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
220ed9067fdSUlf Hansson  * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
221ed9067fdSUlf Hansson  * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
222ed9067fdSUlf Hansson  *		     register
223ed9067fdSUlf Hansson  * @datactrl_mask_sdio: SDIO enable mask in datactrl register
224c931d495SLudovic Barre  * @datactrl_blksz: block size in power of two
2259b279941SLudovic Barre  * @datactrl_dpsm_enable: enable value for DPSM
226d2141547SLudovic Barre  * @datactrl_first: true if data must be setup before send command
227b79220b3SLudovic Barre  * @datacnt_useless: true if you could not use datacnt register to read
228b79220b3SLudovic Barre  *		     remaining data
229ed9067fdSUlf Hansson  * @pwrreg_powerup: power up value for MMCIPOWER register
230ed9067fdSUlf Hansson  * @f_max: maximum clk frequency supported by the controller.
231ed9067fdSUlf Hansson  * @signal_direction: input/out direction of bus signals can be indicated
232ed9067fdSUlf Hansson  * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
233ed9067fdSUlf Hansson  * @busy_detect: true if the variant supports busy detection on DAT0.
234ed9067fdSUlf Hansson  * @busy_dpsm_flag: bitmask enabling busy detection in the DPSM
235ed9067fdSUlf Hansson  * @busy_detect_flag: bitmask identifying the bit in the MMCISTATUS register
236ed9067fdSUlf Hansson  *		      indicating that the card is busy
237ed9067fdSUlf Hansson  * @busy_detect_mask: bitmask identifying the bit in the MMCIMASK0 to mask for
238ed9067fdSUlf Hansson  *		      getting busy end detection interrupts
239ed9067fdSUlf Hansson  * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
240ed9067fdSUlf Hansson  * @explicit_mclk_control: enable explicit mclk control in driver.
241ed9067fdSUlf Hansson  * @qcom_fifo: enables qcom specific fifo pio read logic.
242ed9067fdSUlf Hansson  * @qcom_dml: enables qcom specific dma glue for dma transfers.
243ed9067fdSUlf Hansson  * @reversed_irq_handling: handle data irq before cmd irq.
244ed9067fdSUlf Hansson  * @mmcimask1: true if variant have a MMCIMASK1 register.
24559db5e2dSLudovic Barre  * @irq_pio_mask: bitmask used to manage interrupt pio transfert in mmcimask
24659db5e2dSLudovic Barre  *		  register
247ed9067fdSUlf Hansson  * @start_err: bitmask identifying the STARTBITERR bit inside MMCISTATUS
248ed9067fdSUlf Hansson  *	       register.
249ed9067fdSUlf Hansson  * @opendrain: bitmask identifying the OPENDRAIN bit inside MMCIPOWER register
250ed9067fdSUlf Hansson  */
251ed9067fdSUlf Hansson struct variant_data {
252ed9067fdSUlf Hansson 	unsigned int		clkreg;
253ed9067fdSUlf Hansson 	unsigned int		clkreg_enable;
254ed9067fdSUlf Hansson 	unsigned int		clkreg_8bit_bus_enable;
255ed9067fdSUlf Hansson 	unsigned int		clkreg_neg_edge_enable;
2560f244804SLudovic Barre 	unsigned int		cmdreg_cpsm_enable;
2570f244804SLudovic Barre 	unsigned int		cmdreg_lrsp_crc;
2580f244804SLudovic Barre 	unsigned int		cmdreg_srsp_crc;
2590f244804SLudovic Barre 	unsigned int		cmdreg_srsp;
260ed9067fdSUlf Hansson 	unsigned int		datalength_bits;
261ed9067fdSUlf Hansson 	unsigned int		fifosize;
262ed9067fdSUlf Hansson 	unsigned int		fifohalfsize;
263ed9067fdSUlf Hansson 	unsigned int		data_cmd_enable;
264ed9067fdSUlf Hansson 	unsigned int		datactrl_mask_ddrmode;
265ed9067fdSUlf Hansson 	unsigned int		datactrl_mask_sdio;
266c931d495SLudovic Barre 	unsigned int		datactrl_blocksz;
2679b279941SLudovic Barre 	unsigned int		datactrl_dpsm_enable;
268d2141547SLudovic Barre 	u8			datactrl_first:1;
269b79220b3SLudovic Barre 	u8			datacnt_useless:1;
27019a25d57SLudovic Barre 	u8			st_sdio:1;
27119a25d57SLudovic Barre 	u8			st_clkdiv:1;
27219a25d57SLudovic Barre 	u8			blksz_datactrl16:1;
27319a25d57SLudovic Barre 	u8			blksz_datactrl4:1;
274ed9067fdSUlf Hansson 	u32			pwrreg_powerup;
275ed9067fdSUlf Hansson 	u32			f_max;
27619a25d57SLudovic Barre 	u8			signal_direction:1;
27719a25d57SLudovic Barre 	u8			pwrreg_clkgate:1;
27819a25d57SLudovic Barre 	u8			busy_detect:1;
279ed9067fdSUlf Hansson 	u32			busy_dpsm_flag;
280ed9067fdSUlf Hansson 	u32			busy_detect_flag;
281ed9067fdSUlf Hansson 	u32			busy_detect_mask;
28219a25d57SLudovic Barre 	u8			pwrreg_nopower:1;
28319a25d57SLudovic Barre 	u8			explicit_mclk_control:1;
28419a25d57SLudovic Barre 	u8			qcom_fifo:1;
28519a25d57SLudovic Barre 	u8			qcom_dml:1;
28619a25d57SLudovic Barre 	u8			reversed_irq_handling:1;
28719a25d57SLudovic Barre 	u8			mmcimask1:1;
28859db5e2dSLudovic Barre 	unsigned int		irq_pio_mask;
289ed9067fdSUlf Hansson 	u32			start_err;
290ed9067fdSUlf Hansson 	u32			opendrain;
291ed9067fdSUlf Hansson 	void (*init)(struct mmci_host *host);
292ed9067fdSUlf Hansson };
293ed9067fdSUlf Hansson 
294ed9067fdSUlf Hansson /* mmci variant callbacks */
295ed9067fdSUlf Hansson struct mmci_host_ops {
296e0da1721SLudovic Barre 	int (*validate_data)(struct mmci_host *host, struct mmc_data *data);
29747983510SLudovic Barre 	int (*prep_data)(struct mmci_host *host, struct mmc_data *data,
29847983510SLudovic Barre 			 bool next);
29947983510SLudovic Barre 	void (*unprep_data)(struct mmci_host *host, struct mmc_data *data,
30047983510SLudovic Barre 			    int err);
30102769968SLudovic Barre 	void (*get_next_data)(struct mmci_host *host, struct mmc_data *data);
302c3647fdcSLudovic Barre 	int (*dma_setup)(struct mmci_host *host);
303c3647fdcSLudovic Barre 	void (*dma_release)(struct mmci_host *host);
304135ea30eSLudovic Barre 	int (*dma_start)(struct mmci_host *host, unsigned int *datactrl);
3055a9f10c3SLudovic Barre 	void (*dma_finalize)(struct mmci_host *host, struct mmc_data *data);
306cfccc6acSLudovic Barre 	void (*dma_error)(struct mmci_host *host);
307cd3ee8c5SLudovic Barre 	void (*set_clkreg)(struct mmci_host *host, unsigned int desired);
308cd3ee8c5SLudovic Barre 	void (*set_pwrreg)(struct mmci_host *host, unsigned int pwr);
309ed9067fdSUlf Hansson };
3101c6a0718SPierre Ossman 
3111c6a0718SPierre Ossman struct mmci_host {
312c8ebae37SRussell King 	phys_addr_t		phybase;
3131c6a0718SPierre Ossman 	void __iomem		*base;
3141c6a0718SPierre Ossman 	struct mmc_request	*mrq;
3151c6a0718SPierre Ossman 	struct mmc_command	*cmd;
3161c6a0718SPierre Ossman 	struct mmc_data		*data;
3171c6a0718SPierre Ossman 	struct mmc_host		*mmc;
3181c6a0718SPierre Ossman 	struct clk		*clk;
31919a25d57SLudovic Barre 	u8			singleirq:1;
3201c6a0718SPierre Ossman 
32115878e58SLudovic Barre 	struct reset_control	*rst;
32215878e58SLudovic Barre 
3231c6a0718SPierre Ossman 	spinlock_t		lock;
3241c6a0718SPierre Ossman 
3251c6a0718SPierre Ossman 	unsigned int		mclk;
3263f4e6f7bSSrinivas Kandagatla 	/* cached value of requested clk in set_ios */
3273f4e6f7bSSrinivas Kandagatla 	unsigned int		clock_cache;
3281c6a0718SPierre Ossman 	unsigned int		cclk;
3297437cfa5SUlf Hansson 	u32			pwr_reg;
3304593df29SUlf Hansson 	u32			pwr_reg_add;
3317437cfa5SUlf Hansson 	u32			clk_reg;
3329cc639a2SUlf Hansson 	u32			datactrl_reg;
3338d94b54dSUlf Hansson 	u32			busy_status;
3346ea9cdf3SPatrice Chotard 	u32			mask1_reg;
33519a25d57SLudovic Barre 	u8			vqmmc_enabled:1;
3366ef297f8SLinus Walleij 	struct mmci_platform_data *plat;
337ed9067fdSUlf Hansson 	struct mmci_host_ops	*ops;
3384956e109SRabin Vincent 	struct variant_data	*variant;
339f9bb304cSPatrice Chotard 	struct pinctrl		*pinctrl;
340f9bb304cSPatrice Chotard 	struct pinctrl_state	*pins_default;
341f9bb304cSPatrice Chotard 	struct pinctrl_state	*pins_opendrain;
3421c6a0718SPierre Ossman 
343cc30d60eSLinus Walleij 	u8			hw_designer;
344cc30d60eSLinus Walleij 	u8			hw_revision:4;
345cc30d60eSLinus Walleij 
3461c6a0718SPierre Ossman 	struct timer_list	timer;
3471c6a0718SPierre Ossman 	unsigned int		oldstat;
3481c6a0718SPierre Ossman 
3491c6a0718SPierre Ossman 	/* pio stuff */
3504ce1d6cbSRabin Vincent 	struct sg_mapping_iter	sg_miter;
3511c6a0718SPierre Ossman 	unsigned int		size;
3529c34b73dSSrinivas Kandagatla 	int (*get_rx_fifocnt)(struct mmci_host *h, u32 status, int remain);
353c8ebae37SRussell King 
354c3647fdcSLudovic Barre 	u8			use_dma:1;
35519a25d57SLudovic Barre 	u8			dma_in_progress:1;
356a813f2a2SLudovic Barre 	void			*dma_priv;
357a813f2a2SLudovic Barre 
358a813f2a2SLudovic Barre 	s32			next_cookie;
359a813f2a2SLudovic Barre };
360c8ebae37SRussell King 
361e13934bdSLinus Walleij #define dma_inprogress(host)	((host)->dma_in_progress)
3621c6a0718SPierre Ossman 
363cd3ee8c5SLudovic Barre void mmci_write_clkreg(struct mmci_host *host, u32 clk);
364cd3ee8c5SLudovic Barre void mmci_write_pwrreg(struct mmci_host *host, u32 pwr);
365cd3ee8c5SLudovic Barre 
36647983510SLudovic Barre int mmci_dmae_prep_data(struct mmci_host *host, struct mmc_data *data,
36747983510SLudovic Barre 			bool next);
36847983510SLudovic Barre void mmci_dmae_unprep_data(struct mmci_host *host, struct mmc_data *data,
36947983510SLudovic Barre 			   int err);
37002769968SLudovic Barre void mmci_dmae_get_next_data(struct mmci_host *host, struct mmc_data *data);
371c3647fdcSLudovic Barre int mmci_dmae_setup(struct mmci_host *host);
372c3647fdcSLudovic Barre void mmci_dmae_release(struct mmci_host *host);
373135ea30eSLudovic Barre int mmci_dmae_start(struct mmci_host *host, unsigned int *datactrl);
3745a9f10c3SLudovic Barre void mmci_dmae_finalize(struct mmci_host *host, struct mmc_data *data);
375cfccc6acSLudovic Barre void mmci_dmae_error(struct mmci_host *host);
376