xref: /openbmc/linux/drivers/mmc/host/meson-gx-mmc.c (revision 4136fcb5)
151c5d844SKevin Hilman /*
251c5d844SKevin Hilman  * Amlogic SD/eMMC driver for the GX/S905 family SoCs
351c5d844SKevin Hilman  *
451c5d844SKevin Hilman  * Copyright (c) 2016 BayLibre, SAS.
551c5d844SKevin Hilman  * Author: Kevin Hilman <khilman@baylibre.com>
651c5d844SKevin Hilman  *
751c5d844SKevin Hilman  * This program is free software; you can redistribute it and/or modify
851c5d844SKevin Hilman  * it under the terms of version 2 of the GNU General Public License as
951c5d844SKevin Hilman  * published by the Free Software Foundation.
1051c5d844SKevin Hilman  *
1151c5d844SKevin Hilman  * This program is distributed in the hope that it will be useful, but
1251c5d844SKevin Hilman  * WITHOUT ANY WARRANTY; without even the implied warranty of
1351c5d844SKevin Hilman  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1451c5d844SKevin Hilman  * General Public License for more details.
1551c5d844SKevin Hilman  *
1651c5d844SKevin Hilman  * You should have received a copy of the GNU General Public License
1751c5d844SKevin Hilman  * along with this program; if not, see <http://www.gnu.org/licenses/>.
1851c5d844SKevin Hilman  * The full GNU General Public License is included in this distribution
1951c5d844SKevin Hilman  * in the file called COPYING.
2051c5d844SKevin Hilman  */
2151c5d844SKevin Hilman #include <linux/kernel.h>
2251c5d844SKevin Hilman #include <linux/module.h>
2351c5d844SKevin Hilman #include <linux/init.h>
2451c5d844SKevin Hilman #include <linux/device.h>
2551c5d844SKevin Hilman #include <linux/of_device.h>
2651c5d844SKevin Hilman #include <linux/platform_device.h>
2751c5d844SKevin Hilman #include <linux/ioport.h>
2851c5d844SKevin Hilman #include <linux/spinlock.h>
2951c5d844SKevin Hilman #include <linux/dma-mapping.h>
3051c5d844SKevin Hilman #include <linux/mmc/host.h>
3151c5d844SKevin Hilman #include <linux/mmc/mmc.h>
3251c5d844SKevin Hilman #include <linux/mmc/sdio.h>
3351c5d844SKevin Hilman #include <linux/mmc/slot-gpio.h>
3451c5d844SKevin Hilman #include <linux/io.h>
3551c5d844SKevin Hilman #include <linux/clk.h>
3651c5d844SKevin Hilman #include <linux/clk-provider.h>
3751c5d844SKevin Hilman #include <linux/regulator/consumer.h>
38b8789ec4SUlf Hansson #include <linux/interrupt.h>
3951c5d844SKevin Hilman 
4051c5d844SKevin Hilman #define DRIVER_NAME "meson-gx-mmc"
4151c5d844SKevin Hilman 
4251c5d844SKevin Hilman #define SD_EMMC_CLOCK 0x0
4351c5d844SKevin Hilman #define   CLK_DIV_SHIFT 0
4451c5d844SKevin Hilman #define   CLK_DIV_WIDTH 6
4551c5d844SKevin Hilman #define   CLK_DIV_MASK 0x3f
4651c5d844SKevin Hilman #define   CLK_DIV_MAX 63
4751c5d844SKevin Hilman #define   CLK_SRC_SHIFT 6
4851c5d844SKevin Hilman #define   CLK_SRC_WIDTH 2
4951c5d844SKevin Hilman #define   CLK_SRC_MASK 0x3
5051c5d844SKevin Hilman #define   CLK_SRC_XTAL 0   /* external crystal */
5151c5d844SKevin Hilman #define   CLK_SRC_XTAL_RATE 24000000
5251c5d844SKevin Hilman #define   CLK_SRC_PLL 1    /* FCLK_DIV2 */
5351c5d844SKevin Hilman #define   CLK_SRC_PLL_RATE 1000000000
5451c5d844SKevin Hilman #define   CLK_PHASE_SHIFT 8
5551c5d844SKevin Hilman #define   CLK_PHASE_MASK 0x3
5651c5d844SKevin Hilman #define   CLK_PHASE_0 0
5751c5d844SKevin Hilman #define   CLK_PHASE_90 1
5851c5d844SKevin Hilman #define   CLK_PHASE_180 2
5951c5d844SKevin Hilman #define   CLK_PHASE_270 3
6051c5d844SKevin Hilman #define   CLK_ALWAYS_ON BIT(24)
6151c5d844SKevin Hilman 
6251c5d844SKevin Hilman #define SD_EMMC_DElAY 0x4
6351c5d844SKevin Hilman #define SD_EMMC_ADJUST 0x8
6451c5d844SKevin Hilman #define SD_EMMC_CALOUT 0x10
6551c5d844SKevin Hilman #define SD_EMMC_START 0x40
6651c5d844SKevin Hilman #define   START_DESC_INIT BIT(0)
6751c5d844SKevin Hilman #define   START_DESC_BUSY BIT(1)
6851c5d844SKevin Hilman #define   START_DESC_ADDR_SHIFT 2
6951c5d844SKevin Hilman #define   START_DESC_ADDR_MASK (~0x3)
7051c5d844SKevin Hilman 
7151c5d844SKevin Hilman #define SD_EMMC_CFG 0x44
7251c5d844SKevin Hilman #define   CFG_BUS_WIDTH_SHIFT 0
7351c5d844SKevin Hilman #define   CFG_BUS_WIDTH_MASK 0x3
7451c5d844SKevin Hilman #define   CFG_BUS_WIDTH_1 0x0
7551c5d844SKevin Hilman #define   CFG_BUS_WIDTH_4 0x1
7651c5d844SKevin Hilman #define   CFG_BUS_WIDTH_8 0x2
7751c5d844SKevin Hilman #define   CFG_DDR BIT(2)
7851c5d844SKevin Hilman #define   CFG_BLK_LEN_SHIFT 4
7951c5d844SKevin Hilman #define   CFG_BLK_LEN_MASK 0xf
8051c5d844SKevin Hilman #define   CFG_RESP_TIMEOUT_SHIFT 8
8151c5d844SKevin Hilman #define   CFG_RESP_TIMEOUT_MASK 0xf
8251c5d844SKevin Hilman #define   CFG_RC_CC_SHIFT 12
8351c5d844SKevin Hilman #define   CFG_RC_CC_MASK 0xf
8451c5d844SKevin Hilman #define   CFG_STOP_CLOCK BIT(22)
8551c5d844SKevin Hilman #define   CFG_CLK_ALWAYS_ON BIT(18)
8651c5d844SKevin Hilman #define   CFG_AUTO_CLK BIT(23)
8751c5d844SKevin Hilman 
8851c5d844SKevin Hilman #define SD_EMMC_STATUS 0x48
8951c5d844SKevin Hilman #define   STATUS_BUSY BIT(31)
9051c5d844SKevin Hilman 
9151c5d844SKevin Hilman #define SD_EMMC_IRQ_EN 0x4c
9251c5d844SKevin Hilman #define   IRQ_EN_MASK 0x3fff
9351c5d844SKevin Hilman #define   IRQ_RXD_ERR_SHIFT 0
9451c5d844SKevin Hilman #define   IRQ_RXD_ERR_MASK 0xff
9551c5d844SKevin Hilman #define   IRQ_TXD_ERR BIT(8)
9651c5d844SKevin Hilman #define   IRQ_DESC_ERR BIT(9)
9751c5d844SKevin Hilman #define   IRQ_RESP_ERR BIT(10)
9851c5d844SKevin Hilman #define   IRQ_RESP_TIMEOUT BIT(11)
9951c5d844SKevin Hilman #define   IRQ_DESC_TIMEOUT BIT(12)
10051c5d844SKevin Hilman #define   IRQ_END_OF_CHAIN BIT(13)
10151c5d844SKevin Hilman #define   IRQ_RESP_STATUS BIT(14)
10251c5d844SKevin Hilman #define   IRQ_SDIO BIT(15)
10351c5d844SKevin Hilman 
10451c5d844SKevin Hilman #define SD_EMMC_CMD_CFG 0x50
10551c5d844SKevin Hilman #define SD_EMMC_CMD_ARG 0x54
10651c5d844SKevin Hilman #define SD_EMMC_CMD_DAT 0x58
10751c5d844SKevin Hilman #define SD_EMMC_CMD_RSP 0x5c
10851c5d844SKevin Hilman #define SD_EMMC_CMD_RSP1 0x60
10951c5d844SKevin Hilman #define SD_EMMC_CMD_RSP2 0x64
11051c5d844SKevin Hilman #define SD_EMMC_CMD_RSP3 0x68
11151c5d844SKevin Hilman 
11251c5d844SKevin Hilman #define SD_EMMC_RXD 0x94
11351c5d844SKevin Hilman #define SD_EMMC_TXD 0x94
11451c5d844SKevin Hilman #define SD_EMMC_LAST_REG SD_EMMC_TXD
11551c5d844SKevin Hilman 
11651c5d844SKevin Hilman #define SD_EMMC_CFG_BLK_SIZE 512 /* internal buffer max: 512 bytes */
11751c5d844SKevin Hilman #define SD_EMMC_CFG_RESP_TIMEOUT 256 /* in clock cycles */
11851c5d844SKevin Hilman #define SD_EMMC_CFG_CMD_GAP 16 /* in clock cycles */
11951c5d844SKevin Hilman #define MUX_CLK_NUM_PARENTS 2
12051c5d844SKevin Hilman 
12151c5d844SKevin Hilman struct meson_host {
12251c5d844SKevin Hilman 	struct	device		*dev;
12351c5d844SKevin Hilman 	struct	mmc_host	*mmc;
12451c5d844SKevin Hilman 	struct	mmc_request	*mrq;
12551c5d844SKevin Hilman 	struct	mmc_command	*cmd;
12651c5d844SKevin Hilman 
12751c5d844SKevin Hilman 	spinlock_t lock;
12851c5d844SKevin Hilman 	void __iomem *regs;
12951c5d844SKevin Hilman 	int irq;
13051c5d844SKevin Hilman 	u32 ocr_mask;
13151c5d844SKevin Hilman 	struct clk *core_clk;
13251c5d844SKevin Hilman 	struct clk_mux mux;
13351c5d844SKevin Hilman 	struct clk *mux_clk;
13451c5d844SKevin Hilman 	struct clk *mux_parent[MUX_CLK_NUM_PARENTS];
1355da86887SHeiner Kallweit 	unsigned long current_clock;
13651c5d844SKevin Hilman 
13751c5d844SKevin Hilman 	struct clk_divider cfg_div;
13851c5d844SKevin Hilman 	struct clk *cfg_div_clk;
13951c5d844SKevin Hilman 
14051c5d844SKevin Hilman 	unsigned int bounce_buf_size;
14151c5d844SKevin Hilman 	void *bounce_buf;
14251c5d844SKevin Hilman 	dma_addr_t bounce_dma_addr;
14351c5d844SKevin Hilman 
14451c5d844SKevin Hilman 	bool vqmmc_enabled;
14551c5d844SKevin Hilman };
14651c5d844SKevin Hilman 
14751c5d844SKevin Hilman struct sd_emmc_desc {
14851c5d844SKevin Hilman 	u32 cmd_cfg;
14951c5d844SKevin Hilman 	u32 cmd_arg;
15051c5d844SKevin Hilman 	u32 cmd_data;
15151c5d844SKevin Hilman 	u32 cmd_resp;
15251c5d844SKevin Hilman };
15351c5d844SKevin Hilman #define CMD_CFG_LENGTH_SHIFT 0
15451c5d844SKevin Hilman #define CMD_CFG_LENGTH_MASK 0x1ff
15551c5d844SKevin Hilman #define CMD_CFG_BLOCK_MODE BIT(9)
15651c5d844SKevin Hilman #define CMD_CFG_R1B BIT(10)
15751c5d844SKevin Hilman #define CMD_CFG_END_OF_CHAIN BIT(11)
15851c5d844SKevin Hilman #define CMD_CFG_TIMEOUT_SHIFT 12
15951c5d844SKevin Hilman #define CMD_CFG_TIMEOUT_MASK 0xf
16051c5d844SKevin Hilman #define CMD_CFG_NO_RESP BIT(16)
16151c5d844SKevin Hilman #define CMD_CFG_NO_CMD BIT(17)
16251c5d844SKevin Hilman #define CMD_CFG_DATA_IO BIT(18)
16351c5d844SKevin Hilman #define CMD_CFG_DATA_WR BIT(19)
16451c5d844SKevin Hilman #define CMD_CFG_RESP_NOCRC BIT(20)
16551c5d844SKevin Hilman #define CMD_CFG_RESP_128 BIT(21)
16651c5d844SKevin Hilman #define CMD_CFG_RESP_NUM BIT(22)
16751c5d844SKevin Hilman #define CMD_CFG_DATA_NUM BIT(23)
16851c5d844SKevin Hilman #define CMD_CFG_CMD_INDEX_SHIFT 24
16951c5d844SKevin Hilman #define CMD_CFG_CMD_INDEX_MASK 0x3f
17051c5d844SKevin Hilman #define CMD_CFG_ERROR BIT(30)
17151c5d844SKevin Hilman #define CMD_CFG_OWNER BIT(31)
17251c5d844SKevin Hilman 
17351c5d844SKevin Hilman #define CMD_DATA_MASK (~0x3)
17451c5d844SKevin Hilman #define CMD_DATA_BIG_ENDIAN BIT(1)
17551c5d844SKevin Hilman #define CMD_DATA_SRAM BIT(0)
17651c5d844SKevin Hilman #define CMD_RESP_MASK (~0x1)
17751c5d844SKevin Hilman #define CMD_RESP_SRAM BIT(0)
17851c5d844SKevin Hilman 
17951c5d844SKevin Hilman static int meson_mmc_clk_set(struct meson_host *host, unsigned long clk_rate)
18051c5d844SKevin Hilman {
18151c5d844SKevin Hilman 	struct mmc_host *mmc = host->mmc;
1825da86887SHeiner Kallweit 	int ret;
18351c5d844SKevin Hilman 	u32 cfg;
18451c5d844SKevin Hilman 
18551c5d844SKevin Hilman 	if (clk_rate) {
18651c5d844SKevin Hilman 		if (WARN_ON(clk_rate > mmc->f_max))
18751c5d844SKevin Hilman 			clk_rate = mmc->f_max;
18851c5d844SKevin Hilman 		else if (WARN_ON(clk_rate < mmc->f_min))
18951c5d844SKevin Hilman 			clk_rate = mmc->f_min;
19051c5d844SKevin Hilman 	}
19151c5d844SKevin Hilman 
1925da86887SHeiner Kallweit 	if (clk_rate == host->current_clock)
19351c5d844SKevin Hilman 		return 0;
19451c5d844SKevin Hilman 
19551c5d844SKevin Hilman 	/* stop clock */
19651c5d844SKevin Hilman 	cfg = readl(host->regs + SD_EMMC_CFG);
19751c5d844SKevin Hilman 	if (!(cfg & CFG_STOP_CLOCK)) {
19851c5d844SKevin Hilman 		cfg |= CFG_STOP_CLOCK;
19951c5d844SKevin Hilman 		writel(cfg, host->regs + SD_EMMC_CFG);
20051c5d844SKevin Hilman 	}
20151c5d844SKevin Hilman 
20251c5d844SKevin Hilman 	dev_dbg(host->dev, "change clock rate %u -> %lu\n",
20351c5d844SKevin Hilman 		mmc->actual_clock, clk_rate);
20451c5d844SKevin Hilman 
2055da86887SHeiner Kallweit 	if (!clk_rate) {
20651c5d844SKevin Hilman 		mmc->actual_clock = 0;
2075da86887SHeiner Kallweit 		host->current_clock = 0;
2085da86887SHeiner Kallweit 		/* return with clock being stopped */
20951c5d844SKevin Hilman 		return 0;
21051c5d844SKevin Hilman 	}
21151c5d844SKevin Hilman 
21251c5d844SKevin Hilman 	ret = clk_set_rate(host->cfg_div_clk, clk_rate);
2135da86887SHeiner Kallweit 	if (ret) {
2145da86887SHeiner Kallweit 		dev_err(host->dev, "Unable to set cfg_div_clk to %lu. ret=%d\n",
21551c5d844SKevin Hilman 			clk_rate, ret);
2165da86887SHeiner Kallweit 		return ret;
2175da86887SHeiner Kallweit 	}
21851c5d844SKevin Hilman 
2195da86887SHeiner Kallweit 	mmc->actual_clock = clk_get_rate(host->cfg_div_clk);
2205da86887SHeiner Kallweit 	host->current_clock = clk_rate;
2215da86887SHeiner Kallweit 
2225da86887SHeiner Kallweit 	if (clk_rate != mmc->actual_clock)
2235da86887SHeiner Kallweit 		dev_dbg(host->dev,
2245da86887SHeiner Kallweit 			"divider requested rate %lu != actual rate %u\n",
2255da86887SHeiner Kallweit 			clk_rate, mmc->actual_clock);
2265da86887SHeiner Kallweit 
2275da86887SHeiner Kallweit 	/* (re)start clock */
22851c5d844SKevin Hilman 	cfg = readl(host->regs + SD_EMMC_CFG);
22951c5d844SKevin Hilman 	cfg &= ~CFG_STOP_CLOCK;
23051c5d844SKevin Hilman 	writel(cfg, host->regs + SD_EMMC_CFG);
23151c5d844SKevin Hilman 
2325da86887SHeiner Kallweit 	return 0;
23351c5d844SKevin Hilman }
23451c5d844SKevin Hilman 
23551c5d844SKevin Hilman /*
23651c5d844SKevin Hilman  * The SD/eMMC IP block has an internal mux and divider used for
23751c5d844SKevin Hilman  * generating the MMC clock.  Use the clock framework to create and
23851c5d844SKevin Hilman  * manage these clocks.
23951c5d844SKevin Hilman  */
24051c5d844SKevin Hilman static int meson_mmc_clk_init(struct meson_host *host)
24151c5d844SKevin Hilman {
24251c5d844SKevin Hilman 	struct clk_init_data init;
24351c5d844SKevin Hilman 	char clk_name[32];
24451c5d844SKevin Hilman 	int i, ret = 0;
24551c5d844SKevin Hilman 	const char *mux_parent_names[MUX_CLK_NUM_PARENTS];
24651c5d844SKevin Hilman 	unsigned int mux_parent_count = 0;
24751c5d844SKevin Hilman 	const char *clk_div_parents[1];
24851c5d844SKevin Hilman 	u32 clk_reg, cfg;
24951c5d844SKevin Hilman 
25051c5d844SKevin Hilman 	/* get the mux parents */
25151c5d844SKevin Hilman 	for (i = 0; i < MUX_CLK_NUM_PARENTS; i++) {
25251c5d844SKevin Hilman 		char name[16];
25351c5d844SKevin Hilman 
25451c5d844SKevin Hilman 		snprintf(name, sizeof(name), "clkin%d", i);
25551c5d844SKevin Hilman 		host->mux_parent[i] = devm_clk_get(host->dev, name);
25651c5d844SKevin Hilman 		if (IS_ERR(host->mux_parent[i])) {
25751c5d844SKevin Hilman 			ret = PTR_ERR(host->mux_parent[i]);
25851c5d844SKevin Hilman 			if (PTR_ERR(host->mux_parent[i]) != -EPROBE_DEFER)
25951c5d844SKevin Hilman 				dev_err(host->dev, "Missing clock %s\n", name);
26051c5d844SKevin Hilman 			host->mux_parent[i] = NULL;
26151c5d844SKevin Hilman 			return ret;
26251c5d844SKevin Hilman 		}
26351c5d844SKevin Hilman 
26451c5d844SKevin Hilman 		mux_parent_names[i] = __clk_get_name(host->mux_parent[i]);
26551c5d844SKevin Hilman 		mux_parent_count++;
26651c5d844SKevin Hilman 	}
26751c5d844SKevin Hilman 
26851c5d844SKevin Hilman 	/* create the mux */
26951c5d844SKevin Hilman 	snprintf(clk_name, sizeof(clk_name), "%s#mux", dev_name(host->dev));
27051c5d844SKevin Hilman 	init.name = clk_name;
27151c5d844SKevin Hilman 	init.ops = &clk_mux_ops;
27251c5d844SKevin Hilman 	init.flags = 0;
27351c5d844SKevin Hilman 	init.parent_names = mux_parent_names;
27451c5d844SKevin Hilman 	init.num_parents = mux_parent_count;
27551c5d844SKevin Hilman 
27651c5d844SKevin Hilman 	host->mux.reg = host->regs + SD_EMMC_CLOCK;
27751c5d844SKevin Hilman 	host->mux.shift = CLK_SRC_SHIFT;
27851c5d844SKevin Hilman 	host->mux.mask = CLK_SRC_MASK;
27951c5d844SKevin Hilman 	host->mux.flags = 0;
28051c5d844SKevin Hilman 	host->mux.table = NULL;
28151c5d844SKevin Hilman 	host->mux.hw.init = &init;
28251c5d844SKevin Hilman 
28351c5d844SKevin Hilman 	host->mux_clk = devm_clk_register(host->dev, &host->mux.hw);
28451c5d844SKevin Hilman 	if (WARN_ON(IS_ERR(host->mux_clk)))
28551c5d844SKevin Hilman 		return PTR_ERR(host->mux_clk);
28651c5d844SKevin Hilman 
28751c5d844SKevin Hilman 	/* create the divider */
28851c5d844SKevin Hilman 	snprintf(clk_name, sizeof(clk_name), "%s#div", dev_name(host->dev));
28951c5d844SKevin Hilman 	init.name = devm_kstrdup(host->dev, clk_name, GFP_KERNEL);
29051c5d844SKevin Hilman 	init.ops = &clk_divider_ops;
29151c5d844SKevin Hilman 	init.flags = CLK_SET_RATE_PARENT;
29251c5d844SKevin Hilman 	clk_div_parents[0] = __clk_get_name(host->mux_clk);
29351c5d844SKevin Hilman 	init.parent_names = clk_div_parents;
29451c5d844SKevin Hilman 	init.num_parents = ARRAY_SIZE(clk_div_parents);
29551c5d844SKevin Hilman 
29651c5d844SKevin Hilman 	host->cfg_div.reg = host->regs + SD_EMMC_CLOCK;
29751c5d844SKevin Hilman 	host->cfg_div.shift = CLK_DIV_SHIFT;
29851c5d844SKevin Hilman 	host->cfg_div.width = CLK_DIV_WIDTH;
29951c5d844SKevin Hilman 	host->cfg_div.hw.init = &init;
30051c5d844SKevin Hilman 	host->cfg_div.flags = CLK_DIVIDER_ONE_BASED |
30151c5d844SKevin Hilman 		CLK_DIVIDER_ROUND_CLOSEST | CLK_DIVIDER_ALLOW_ZERO;
30251c5d844SKevin Hilman 
30351c5d844SKevin Hilman 	host->cfg_div_clk = devm_clk_register(host->dev, &host->cfg_div.hw);
30451c5d844SKevin Hilman 	if (WARN_ON(PTR_ERR_OR_ZERO(host->cfg_div_clk)))
30551c5d844SKevin Hilman 		return PTR_ERR(host->cfg_div_clk);
30651c5d844SKevin Hilman 
30751c5d844SKevin Hilman 	/* init SD_EMMC_CLOCK to sane defaults w/min clock rate */
30851c5d844SKevin Hilman 	clk_reg = 0;
30951c5d844SKevin Hilman 	clk_reg |= CLK_PHASE_180 << CLK_PHASE_SHIFT;
31051c5d844SKevin Hilman 	clk_reg |= CLK_SRC_XTAL << CLK_SRC_SHIFT;
31151c5d844SKevin Hilman 	clk_reg |= CLK_DIV_MAX << CLK_DIV_SHIFT;
31251c5d844SKevin Hilman 	clk_reg &= ~CLK_ALWAYS_ON;
31351c5d844SKevin Hilman 	writel(clk_reg, host->regs + SD_EMMC_CLOCK);
31451c5d844SKevin Hilman 
31551c5d844SKevin Hilman 	/* Ensure clock starts in "auto" mode, not "always on" */
31651c5d844SKevin Hilman 	cfg = readl(host->regs + SD_EMMC_CFG);
31751c5d844SKevin Hilman 	cfg &= ~CFG_CLK_ALWAYS_ON;
31851c5d844SKevin Hilman 	cfg |= CFG_AUTO_CLK;
31951c5d844SKevin Hilman 	writel(cfg, host->regs + SD_EMMC_CFG);
32051c5d844SKevin Hilman 
32151c5d844SKevin Hilman 	ret = clk_prepare_enable(host->cfg_div_clk);
322a4c38c8dSUlf Hansson 	if (ret)
323a4c38c8dSUlf Hansson 		return ret;
32451c5d844SKevin Hilman 
325a4c38c8dSUlf Hansson 	/* Get the nearest minimum clock to 400KHz */
326a4c38c8dSUlf Hansson 	host->mmc->f_min = clk_round_rate(host->cfg_div_clk, 400000);
327a4c38c8dSUlf Hansson 
328a4c38c8dSUlf Hansson 	ret = meson_mmc_clk_set(host, host->mmc->f_min);
32951c5d844SKevin Hilman 	if (!ret)
33051c5d844SKevin Hilman 		clk_disable_unprepare(host->cfg_div_clk);
33151c5d844SKevin Hilman 
33251c5d844SKevin Hilman 	return ret;
33351c5d844SKevin Hilman }
33451c5d844SKevin Hilman 
33551c5d844SKevin Hilman static void meson_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
33651c5d844SKevin Hilman {
33751c5d844SKevin Hilman 	struct meson_host *host = mmc_priv(mmc);
33851c5d844SKevin Hilman 	u32 bus_width;
33951c5d844SKevin Hilman 	u32 val, orig;
34051c5d844SKevin Hilman 
34151c5d844SKevin Hilman 	/*
34251c5d844SKevin Hilman 	 * GPIO regulator, only controls switching between 1v8 and
34351c5d844SKevin Hilman 	 * 3v3, doesn't support MMC_POWER_OFF, MMC_POWER_ON.
34451c5d844SKevin Hilman 	 */
34551c5d844SKevin Hilman 	switch (ios->power_mode) {
34651c5d844SKevin Hilman 	case MMC_POWER_OFF:
34751c5d844SKevin Hilman 		if (!IS_ERR(mmc->supply.vmmc))
34851c5d844SKevin Hilman 			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
34951c5d844SKevin Hilman 
35051c5d844SKevin Hilman 		if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
35151c5d844SKevin Hilman 			regulator_disable(mmc->supply.vqmmc);
35251c5d844SKevin Hilman 			host->vqmmc_enabled = false;
35351c5d844SKevin Hilman 		}
35451c5d844SKevin Hilman 
35551c5d844SKevin Hilman 		break;
35651c5d844SKevin Hilman 
35751c5d844SKevin Hilman 	case MMC_POWER_UP:
35851c5d844SKevin Hilman 		if (!IS_ERR(mmc->supply.vmmc))
35951c5d844SKevin Hilman 			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
36051c5d844SKevin Hilman 		break;
36151c5d844SKevin Hilman 
36251c5d844SKevin Hilman 	case MMC_POWER_ON:
36351c5d844SKevin Hilman 		if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
36451c5d844SKevin Hilman 			int ret = regulator_enable(mmc->supply.vqmmc);
36551c5d844SKevin Hilman 
36651c5d844SKevin Hilman 			if (ret < 0)
36751c5d844SKevin Hilman 				dev_err(mmc_dev(mmc),
36851c5d844SKevin Hilman 					"failed to enable vqmmc regulator\n");
36951c5d844SKevin Hilman 			else
37051c5d844SKevin Hilman 				host->vqmmc_enabled = true;
37151c5d844SKevin Hilman 		}
37251c5d844SKevin Hilman 
37351c5d844SKevin Hilman 		break;
37451c5d844SKevin Hilman 	}
37551c5d844SKevin Hilman 
37651c5d844SKevin Hilman 
37751c5d844SKevin Hilman 	meson_mmc_clk_set(host, ios->clock);
37851c5d844SKevin Hilman 
37951c5d844SKevin Hilman 	/* Bus width */
38051c5d844SKevin Hilman 	switch (ios->bus_width) {
38151c5d844SKevin Hilman 	case MMC_BUS_WIDTH_1:
38251c5d844SKevin Hilman 		bus_width = CFG_BUS_WIDTH_1;
38351c5d844SKevin Hilman 		break;
38451c5d844SKevin Hilman 	case MMC_BUS_WIDTH_4:
38551c5d844SKevin Hilman 		bus_width = CFG_BUS_WIDTH_4;
38651c5d844SKevin Hilman 		break;
38751c5d844SKevin Hilman 	case MMC_BUS_WIDTH_8:
38851c5d844SKevin Hilman 		bus_width = CFG_BUS_WIDTH_8;
38951c5d844SKevin Hilman 		break;
39051c5d844SKevin Hilman 	default:
39151c5d844SKevin Hilman 		dev_err(host->dev, "Invalid ios->bus_width: %u.  Setting to 4.\n",
39251c5d844SKevin Hilman 			ios->bus_width);
39351c5d844SKevin Hilman 		bus_width = CFG_BUS_WIDTH_4;
39451c5d844SKevin Hilman 	}
39551c5d844SKevin Hilman 
39651c5d844SKevin Hilman 	val = readl(host->regs + SD_EMMC_CFG);
39751c5d844SKevin Hilman 	orig = val;
39851c5d844SKevin Hilman 
39951c5d844SKevin Hilman 	val &= ~(CFG_BUS_WIDTH_MASK << CFG_BUS_WIDTH_SHIFT);
40051c5d844SKevin Hilman 	val |= bus_width << CFG_BUS_WIDTH_SHIFT;
40151c5d844SKevin Hilman 
40251c5d844SKevin Hilman 	val &= ~(CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
40351c5d844SKevin Hilman 	val |= ilog2(SD_EMMC_CFG_BLK_SIZE) << CFG_BLK_LEN_SHIFT;
40451c5d844SKevin Hilman 
40551c5d844SKevin Hilman 	val &= ~(CFG_RESP_TIMEOUT_MASK << CFG_RESP_TIMEOUT_SHIFT);
40651c5d844SKevin Hilman 	val |= ilog2(SD_EMMC_CFG_RESP_TIMEOUT) << CFG_RESP_TIMEOUT_SHIFT;
40751c5d844SKevin Hilman 
40851c5d844SKevin Hilman 	val &= ~(CFG_RC_CC_MASK << CFG_RC_CC_SHIFT);
40951c5d844SKevin Hilman 	val |= ilog2(SD_EMMC_CFG_CMD_GAP) << CFG_RC_CC_SHIFT;
41051c5d844SKevin Hilman 
41151c5d844SKevin Hilman 	writel(val, host->regs + SD_EMMC_CFG);
41251c5d844SKevin Hilman 
41351c5d844SKevin Hilman 	if (val != orig)
41451c5d844SKevin Hilman 		dev_dbg(host->dev, "%s: SD_EMMC_CFG: 0x%08x -> 0x%08x\n",
41551c5d844SKevin Hilman 			__func__, orig, val);
41651c5d844SKevin Hilman }
41751c5d844SKevin Hilman 
41851c5d844SKevin Hilman static int meson_mmc_request_done(struct mmc_host *mmc, struct mmc_request *mrq)
41951c5d844SKevin Hilman {
42051c5d844SKevin Hilman 	struct meson_host *host = mmc_priv(mmc);
42151c5d844SKevin Hilman 
42251c5d844SKevin Hilman 	WARN_ON(host->mrq != mrq);
42351c5d844SKevin Hilman 
42451c5d844SKevin Hilman 	host->mrq = NULL;
42551c5d844SKevin Hilman 	host->cmd = NULL;
42651c5d844SKevin Hilman 	mmc_request_done(host->mmc, mrq);
42751c5d844SKevin Hilman 
42851c5d844SKevin Hilman 	return 0;
42951c5d844SKevin Hilman }
43051c5d844SKevin Hilman 
43151c5d844SKevin Hilman static void meson_mmc_start_cmd(struct mmc_host *mmc, struct mmc_command *cmd)
43251c5d844SKevin Hilman {
43351c5d844SKevin Hilman 	struct meson_host *host = mmc_priv(mmc);
43451c5d844SKevin Hilman 	struct sd_emmc_desc *desc, desc_tmp;
43551c5d844SKevin Hilman 	u32 cfg;
43651c5d844SKevin Hilman 	u8 blk_len, cmd_cfg_timeout;
43751c5d844SKevin Hilman 	unsigned int xfer_bytes = 0;
43851c5d844SKevin Hilman 
43951c5d844SKevin Hilman 	/* Setup descriptors */
44051c5d844SKevin Hilman 	dma_rmb();
44151c5d844SKevin Hilman 	desc = &desc_tmp;
44251c5d844SKevin Hilman 	memset(desc, 0, sizeof(struct sd_emmc_desc));
44351c5d844SKevin Hilman 
44451c5d844SKevin Hilman 	desc->cmd_cfg |= (cmd->opcode & CMD_CFG_CMD_INDEX_MASK)	<<
44551c5d844SKevin Hilman 		CMD_CFG_CMD_INDEX_SHIFT;
44651c5d844SKevin Hilman 	desc->cmd_cfg |= CMD_CFG_OWNER;  /* owned by CPU */
44751c5d844SKevin Hilman 	desc->cmd_arg = cmd->arg;
44851c5d844SKevin Hilman 
44951c5d844SKevin Hilman 	/* Response */
45051c5d844SKevin Hilman 	if (cmd->flags & MMC_RSP_PRESENT) {
45151c5d844SKevin Hilman 		desc->cmd_cfg &= ~CMD_CFG_NO_RESP;
45251c5d844SKevin Hilman 		if (cmd->flags & MMC_RSP_136)
45351c5d844SKevin Hilman 			desc->cmd_cfg |= CMD_CFG_RESP_128;
45451c5d844SKevin Hilman 		desc->cmd_cfg |= CMD_CFG_RESP_NUM;
45551c5d844SKevin Hilman 		desc->cmd_resp = 0;
45651c5d844SKevin Hilman 
45751c5d844SKevin Hilman 		if (!(cmd->flags & MMC_RSP_CRC))
45851c5d844SKevin Hilman 			desc->cmd_cfg |= CMD_CFG_RESP_NOCRC;
45951c5d844SKevin Hilman 
46051c5d844SKevin Hilman 		if (cmd->flags & MMC_RSP_BUSY)
46151c5d844SKevin Hilman 			desc->cmd_cfg |= CMD_CFG_R1B;
46251c5d844SKevin Hilman 	} else {
46351c5d844SKevin Hilman 		desc->cmd_cfg |= CMD_CFG_NO_RESP;
46451c5d844SKevin Hilman 	}
46551c5d844SKevin Hilman 
46651c5d844SKevin Hilman 	/* data? */
46751c5d844SKevin Hilman 	if (cmd->data) {
46851c5d844SKevin Hilman 		desc->cmd_cfg |= CMD_CFG_DATA_IO;
46951c5d844SKevin Hilman 		if (cmd->data->blocks > 1) {
47051c5d844SKevin Hilman 			desc->cmd_cfg |= CMD_CFG_BLOCK_MODE;
47151c5d844SKevin Hilman 			desc->cmd_cfg |=
47251c5d844SKevin Hilman 				(cmd->data->blocks & CMD_CFG_LENGTH_MASK) <<
47351c5d844SKevin Hilman 				CMD_CFG_LENGTH_SHIFT;
47451c5d844SKevin Hilman 
47551c5d844SKevin Hilman 			/* check if block-size matches, if not update */
47651c5d844SKevin Hilman 			cfg = readl(host->regs + SD_EMMC_CFG);
47751c5d844SKevin Hilman 			blk_len = cfg & (CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
47851c5d844SKevin Hilman 			blk_len >>= CFG_BLK_LEN_SHIFT;
47951c5d844SKevin Hilman 			if (blk_len != ilog2(cmd->data->blksz)) {
480dc012058SKevin Hilman 				dev_dbg(host->dev, "%s: update blk_len %d -> %d\n",
48151c5d844SKevin Hilman 					__func__, blk_len,
48251c5d844SKevin Hilman 					ilog2(cmd->data->blksz));
48351c5d844SKevin Hilman 				blk_len = ilog2(cmd->data->blksz);
48451c5d844SKevin Hilman 				cfg &= ~(CFG_BLK_LEN_MASK << CFG_BLK_LEN_SHIFT);
48551c5d844SKevin Hilman 				cfg |= blk_len << CFG_BLK_LEN_SHIFT;
48651c5d844SKevin Hilman 				writel(cfg, host->regs + SD_EMMC_CFG);
48751c5d844SKevin Hilman 			}
48851c5d844SKevin Hilman 		} else {
48951c5d844SKevin Hilman 			desc->cmd_cfg &= ~CMD_CFG_BLOCK_MODE;
49051c5d844SKevin Hilman 			desc->cmd_cfg |=
49151c5d844SKevin Hilman 				(cmd->data->blksz & CMD_CFG_LENGTH_MASK) <<
49251c5d844SKevin Hilman 				CMD_CFG_LENGTH_SHIFT;
49351c5d844SKevin Hilman 		}
49451c5d844SKevin Hilman 
49551c5d844SKevin Hilman 		cmd->data->bytes_xfered = 0;
49651c5d844SKevin Hilman 		xfer_bytes = cmd->data->blksz * cmd->data->blocks;
49751c5d844SKevin Hilman 		if (cmd->data->flags & MMC_DATA_WRITE) {
49851c5d844SKevin Hilman 			desc->cmd_cfg |= CMD_CFG_DATA_WR;
49951c5d844SKevin Hilman 			WARN_ON(xfer_bytes > host->bounce_buf_size);
50051c5d844SKevin Hilman 			sg_copy_to_buffer(cmd->data->sg, cmd->data->sg_len,
50151c5d844SKevin Hilman 					  host->bounce_buf, xfer_bytes);
50251c5d844SKevin Hilman 			cmd->data->bytes_xfered = xfer_bytes;
50351c5d844SKevin Hilman 			dma_wmb();
50451c5d844SKevin Hilman 		} else {
50551c5d844SKevin Hilman 			desc->cmd_cfg &= ~CMD_CFG_DATA_WR;
50651c5d844SKevin Hilman 		}
50751c5d844SKevin Hilman 
50851c5d844SKevin Hilman 		if (xfer_bytes > 0) {
50951c5d844SKevin Hilman 			desc->cmd_cfg &= ~CMD_CFG_DATA_NUM;
51051c5d844SKevin Hilman 			desc->cmd_data = host->bounce_dma_addr & CMD_DATA_MASK;
51151c5d844SKevin Hilman 		} else {
51251c5d844SKevin Hilman 			/* write data to data_addr */
51351c5d844SKevin Hilman 			desc->cmd_cfg |= CMD_CFG_DATA_NUM;
51451c5d844SKevin Hilman 			desc->cmd_data = 0;
51551c5d844SKevin Hilman 		}
51651c5d844SKevin Hilman 
51751c5d844SKevin Hilman 		cmd_cfg_timeout = 12;
51851c5d844SKevin Hilman 	} else {
51951c5d844SKevin Hilman 		desc->cmd_cfg &= ~CMD_CFG_DATA_IO;
52051c5d844SKevin Hilman 		cmd_cfg_timeout = 10;
52151c5d844SKevin Hilman 	}
52251c5d844SKevin Hilman 	desc->cmd_cfg |= (cmd_cfg_timeout & CMD_CFG_TIMEOUT_MASK) <<
52351c5d844SKevin Hilman 		CMD_CFG_TIMEOUT_SHIFT;
52451c5d844SKevin Hilman 
52551c5d844SKevin Hilman 	host->cmd = cmd;
52651c5d844SKevin Hilman 
52751c5d844SKevin Hilman 	/* Last descriptor */
52851c5d844SKevin Hilman 	desc->cmd_cfg |= CMD_CFG_END_OF_CHAIN;
52951c5d844SKevin Hilman 	writel(desc->cmd_cfg, host->regs + SD_EMMC_CMD_CFG);
53051c5d844SKevin Hilman 	writel(desc->cmd_data, host->regs + SD_EMMC_CMD_DAT);
53151c5d844SKevin Hilman 	writel(desc->cmd_resp, host->regs + SD_EMMC_CMD_RSP);
53251c5d844SKevin Hilman 	wmb(); /* ensure descriptor is written before kicked */
53351c5d844SKevin Hilman 	writel(desc->cmd_arg, host->regs + SD_EMMC_CMD_ARG);
53451c5d844SKevin Hilman }
53551c5d844SKevin Hilman 
53651c5d844SKevin Hilman static void meson_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
53751c5d844SKevin Hilman {
53851c5d844SKevin Hilman 	struct meson_host *host = mmc_priv(mmc);
53951c5d844SKevin Hilman 
54051c5d844SKevin Hilman 	WARN_ON(host->mrq != NULL);
54151c5d844SKevin Hilman 
54251c5d844SKevin Hilman 	/* Stop execution */
54351c5d844SKevin Hilman 	writel(0, host->regs + SD_EMMC_START);
54451c5d844SKevin Hilman 
54551c5d844SKevin Hilman 	host->mrq = mrq;
54651c5d844SKevin Hilman 
54751c5d844SKevin Hilman 	if (mrq->sbc)
54851c5d844SKevin Hilman 		meson_mmc_start_cmd(mmc, mrq->sbc);
54951c5d844SKevin Hilman 	else
55051c5d844SKevin Hilman 		meson_mmc_start_cmd(mmc, mrq->cmd);
55151c5d844SKevin Hilman }
55251c5d844SKevin Hilman 
55351c5d844SKevin Hilman static int meson_mmc_read_resp(struct mmc_host *mmc, struct mmc_command *cmd)
55451c5d844SKevin Hilman {
55551c5d844SKevin Hilman 	struct meson_host *host = mmc_priv(mmc);
55651c5d844SKevin Hilman 
55751c5d844SKevin Hilman 	if (cmd->flags & MMC_RSP_136) {
55851c5d844SKevin Hilman 		cmd->resp[0] = readl(host->regs + SD_EMMC_CMD_RSP3);
55951c5d844SKevin Hilman 		cmd->resp[1] = readl(host->regs + SD_EMMC_CMD_RSP2);
56051c5d844SKevin Hilman 		cmd->resp[2] = readl(host->regs + SD_EMMC_CMD_RSP1);
56151c5d844SKevin Hilman 		cmd->resp[3] = readl(host->regs + SD_EMMC_CMD_RSP);
56251c5d844SKevin Hilman 	} else if (cmd->flags & MMC_RSP_PRESENT) {
56351c5d844SKevin Hilman 		cmd->resp[0] = readl(host->regs + SD_EMMC_CMD_RSP);
56451c5d844SKevin Hilman 	}
56551c5d844SKevin Hilman 
56651c5d844SKevin Hilman 	return 0;
56751c5d844SKevin Hilman }
56851c5d844SKevin Hilman 
56951c5d844SKevin Hilman static irqreturn_t meson_mmc_irq(int irq, void *dev_id)
57051c5d844SKevin Hilman {
57151c5d844SKevin Hilman 	struct meson_host *host = dev_id;
57251c5d844SKevin Hilman 	struct mmc_request *mrq;
57319a91dd4SHeinrich Schuchardt 	struct mmc_command *cmd;
57451c5d844SKevin Hilman 	u32 irq_en, status, raw_status;
57551c5d844SKevin Hilman 	irqreturn_t ret = IRQ_HANDLED;
57651c5d844SKevin Hilman 
57751c5d844SKevin Hilman 	if (WARN_ON(!host))
57851c5d844SKevin Hilman 		return IRQ_NONE;
57951c5d844SKevin Hilman 
58019a91dd4SHeinrich Schuchardt 	cmd = host->cmd;
58119a91dd4SHeinrich Schuchardt 
58251c5d844SKevin Hilman 	mrq = host->mrq;
58351c5d844SKevin Hilman 
58451c5d844SKevin Hilman 	if (WARN_ON(!mrq))
58551c5d844SKevin Hilman 		return IRQ_NONE;
58651c5d844SKevin Hilman 
58751c5d844SKevin Hilman 	if (WARN_ON(!cmd))
58851c5d844SKevin Hilman 		return IRQ_NONE;
58951c5d844SKevin Hilman 
59051c5d844SKevin Hilman 	spin_lock(&host->lock);
59151c5d844SKevin Hilman 	irq_en = readl(host->regs + SD_EMMC_IRQ_EN);
59251c5d844SKevin Hilman 	raw_status = readl(host->regs + SD_EMMC_STATUS);
59351c5d844SKevin Hilman 	status = raw_status & irq_en;
59451c5d844SKevin Hilman 
59551c5d844SKevin Hilman 	if (!status) {
59651c5d844SKevin Hilman 		dev_warn(host->dev, "Spurious IRQ! status=0x%08x, irq_en=0x%08x\n",
59751c5d844SKevin Hilman 			 raw_status, irq_en);
59851c5d844SKevin Hilman 		ret = IRQ_NONE;
59951c5d844SKevin Hilman 		goto out;
60051c5d844SKevin Hilman 	}
60151c5d844SKevin Hilman 
60251c5d844SKevin Hilman 	cmd->error = 0;
60351c5d844SKevin Hilman 	if (status & IRQ_RXD_ERR_MASK) {
60451c5d844SKevin Hilman 		dev_dbg(host->dev, "Unhandled IRQ: RXD error\n");
60551c5d844SKevin Hilman 		cmd->error = -EILSEQ;
60651c5d844SKevin Hilman 	}
60751c5d844SKevin Hilman 	if (status & IRQ_TXD_ERR) {
60851c5d844SKevin Hilman 		dev_dbg(host->dev, "Unhandled IRQ: TXD error\n");
60951c5d844SKevin Hilman 		cmd->error = -EILSEQ;
61051c5d844SKevin Hilman 	}
61151c5d844SKevin Hilman 	if (status & IRQ_DESC_ERR)
61251c5d844SKevin Hilman 		dev_dbg(host->dev, "Unhandled IRQ: Descriptor error\n");
61351c5d844SKevin Hilman 	if (status & IRQ_RESP_ERR) {
61451c5d844SKevin Hilman 		dev_dbg(host->dev, "Unhandled IRQ: Response error\n");
61551c5d844SKevin Hilman 		cmd->error = -EILSEQ;
61651c5d844SKevin Hilman 	}
61751c5d844SKevin Hilman 	if (status & IRQ_RESP_TIMEOUT) {
61851c5d844SKevin Hilman 		dev_dbg(host->dev, "Unhandled IRQ: Response timeout\n");
61951c5d844SKevin Hilman 		cmd->error = -ETIMEDOUT;
62051c5d844SKevin Hilman 	}
62151c5d844SKevin Hilman 	if (status & IRQ_DESC_TIMEOUT) {
62251c5d844SKevin Hilman 		dev_dbg(host->dev, "Unhandled IRQ: Descriptor timeout\n");
62351c5d844SKevin Hilman 		cmd->error = -ETIMEDOUT;
62451c5d844SKevin Hilman 	}
62551c5d844SKevin Hilman 	if (status & IRQ_SDIO)
62651c5d844SKevin Hilman 		dev_dbg(host->dev, "Unhandled IRQ: SDIO.\n");
62751c5d844SKevin Hilman 
62851c5d844SKevin Hilman 	if (status & (IRQ_END_OF_CHAIN | IRQ_RESP_STATUS))
62951c5d844SKevin Hilman 		ret = IRQ_WAKE_THREAD;
63051c5d844SKevin Hilman 	else  {
63151c5d844SKevin Hilman 		dev_warn(host->dev, "Unknown IRQ! status=0x%04x: MMC CMD%u arg=0x%08x flags=0x%08x stop=%d\n",
63251c5d844SKevin Hilman 			 status, cmd->opcode, cmd->arg,
63351c5d844SKevin Hilman 			 cmd->flags, mrq->stop ? 1 : 0);
63451c5d844SKevin Hilman 		if (cmd->data) {
63551c5d844SKevin Hilman 			struct mmc_data *data = cmd->data;
63651c5d844SKevin Hilman 
63751c5d844SKevin Hilman 			dev_warn(host->dev, "\tblksz %u blocks %u flags 0x%08x (%s%s)",
63851c5d844SKevin Hilman 				 data->blksz, data->blocks, data->flags,
63951c5d844SKevin Hilman 				 data->flags & MMC_DATA_WRITE ? "write" : "",
64051c5d844SKevin Hilman 				 data->flags & MMC_DATA_READ ? "read" : "");
64151c5d844SKevin Hilman 		}
64251c5d844SKevin Hilman 	}
64351c5d844SKevin Hilman 
64451c5d844SKevin Hilman out:
64551c5d844SKevin Hilman 	/* ack all (enabled) interrupts */
64651c5d844SKevin Hilman 	writel(status, host->regs + SD_EMMC_STATUS);
64751c5d844SKevin Hilman 
64851c5d844SKevin Hilman 	if (ret == IRQ_HANDLED) {
64951c5d844SKevin Hilman 		meson_mmc_read_resp(host->mmc, cmd);
65051c5d844SKevin Hilman 		meson_mmc_request_done(host->mmc, cmd->mrq);
65151c5d844SKevin Hilman 	}
65251c5d844SKevin Hilman 
65351c5d844SKevin Hilman 	spin_unlock(&host->lock);
65451c5d844SKevin Hilman 	return ret;
65551c5d844SKevin Hilman }
65651c5d844SKevin Hilman 
65751c5d844SKevin Hilman static irqreturn_t meson_mmc_irq_thread(int irq, void *dev_id)
65851c5d844SKevin Hilman {
65951c5d844SKevin Hilman 	struct meson_host *host = dev_id;
66051c5d844SKevin Hilman 	struct mmc_request *mrq = host->mrq;
66151c5d844SKevin Hilman 	struct mmc_command *cmd = host->cmd;
66251c5d844SKevin Hilman 	struct mmc_data *data;
66351c5d844SKevin Hilman 	unsigned int xfer_bytes;
66451c5d844SKevin Hilman 
66551c5d844SKevin Hilman 	if (WARN_ON(!mrq))
66619a91dd4SHeinrich Schuchardt 		return IRQ_NONE;
66751c5d844SKevin Hilman 
66851c5d844SKevin Hilman 	if (WARN_ON(!cmd))
66919a91dd4SHeinrich Schuchardt 		return IRQ_NONE;
67051c5d844SKevin Hilman 
67151c5d844SKevin Hilman 	data = cmd->data;
672690f90b6SHeiner Kallweit 	if (data && data->flags & MMC_DATA_READ) {
67351c5d844SKevin Hilman 		xfer_bytes = data->blksz * data->blocks;
67451c5d844SKevin Hilman 		WARN_ON(xfer_bytes > host->bounce_buf_size);
67551c5d844SKevin Hilman 		sg_copy_from_buffer(data->sg, data->sg_len,
67651c5d844SKevin Hilman 				    host->bounce_buf, xfer_bytes);
67751c5d844SKevin Hilman 		data->bytes_xfered = xfer_bytes;
67851c5d844SKevin Hilman 	}
67951c5d844SKevin Hilman 
68051c5d844SKevin Hilman 	meson_mmc_read_resp(host->mmc, cmd);
68151c5d844SKevin Hilman 	if (!data || !data->stop || mrq->sbc)
68251c5d844SKevin Hilman 		meson_mmc_request_done(host->mmc, mrq);
68351c5d844SKevin Hilman 	else
68451c5d844SKevin Hilman 		meson_mmc_start_cmd(host->mmc, data->stop);
68551c5d844SKevin Hilman 
686690f90b6SHeiner Kallweit 	return IRQ_HANDLED;
68751c5d844SKevin Hilman }
68851c5d844SKevin Hilman 
68951c5d844SKevin Hilman /*
69051c5d844SKevin Hilman  * NOTE: we only need this until the GPIO/pinctrl driver can handle
69151c5d844SKevin Hilman  * interrupts.  For now, the MMC core will use this for polling.
69251c5d844SKevin Hilman  */
69351c5d844SKevin Hilman static int meson_mmc_get_cd(struct mmc_host *mmc)
69451c5d844SKevin Hilman {
69551c5d844SKevin Hilman 	int status = mmc_gpio_get_cd(mmc);
69651c5d844SKevin Hilman 
69751c5d844SKevin Hilman 	if (status == -ENOSYS)
69851c5d844SKevin Hilman 		return 1; /* assume present */
69951c5d844SKevin Hilman 
70051c5d844SKevin Hilman 	return status;
70151c5d844SKevin Hilman }
70251c5d844SKevin Hilman 
70351c5d844SKevin Hilman static const struct mmc_host_ops meson_mmc_ops = {
70451c5d844SKevin Hilman 	.request	= meson_mmc_request,
70551c5d844SKevin Hilman 	.set_ios	= meson_mmc_set_ios,
70651c5d844SKevin Hilman 	.get_cd         = meson_mmc_get_cd,
70751c5d844SKevin Hilman };
70851c5d844SKevin Hilman 
70951c5d844SKevin Hilman static int meson_mmc_probe(struct platform_device *pdev)
71051c5d844SKevin Hilman {
71151c5d844SKevin Hilman 	struct resource *res;
71251c5d844SKevin Hilman 	struct meson_host *host;
71351c5d844SKevin Hilman 	struct mmc_host *mmc;
71451c5d844SKevin Hilman 	int ret;
71551c5d844SKevin Hilman 
71651c5d844SKevin Hilman 	mmc = mmc_alloc_host(sizeof(struct meson_host), &pdev->dev);
71751c5d844SKevin Hilman 	if (!mmc)
71851c5d844SKevin Hilman 		return -ENOMEM;
71951c5d844SKevin Hilman 	host = mmc_priv(mmc);
72051c5d844SKevin Hilman 	host->mmc = mmc;
72151c5d844SKevin Hilman 	host->dev = &pdev->dev;
72251c5d844SKevin Hilman 	dev_set_drvdata(&pdev->dev, host);
72351c5d844SKevin Hilman 
72451c5d844SKevin Hilman 	spin_lock_init(&host->lock);
72551c5d844SKevin Hilman 
72651c5d844SKevin Hilman 	/* Get regulators and the supported OCR mask */
72751c5d844SKevin Hilman 	host->vqmmc_enabled = false;
72851c5d844SKevin Hilman 	ret = mmc_regulator_get_supply(mmc);
72951c5d844SKevin Hilman 	if (ret == -EPROBE_DEFER)
73051c5d844SKevin Hilman 		goto free_host;
73151c5d844SKevin Hilman 
73251c5d844SKevin Hilman 	ret = mmc_of_parse(mmc);
73351c5d844SKevin Hilman 	if (ret) {
734dc012058SKevin Hilman 		if (ret != -EPROBE_DEFER)
73551c5d844SKevin Hilman 			dev_warn(&pdev->dev, "error parsing DT: %d\n", ret);
73651c5d844SKevin Hilman 		goto free_host;
73751c5d844SKevin Hilman 	}
73851c5d844SKevin Hilman 
73951c5d844SKevin Hilman 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
74051c5d844SKevin Hilman 	host->regs = devm_ioremap_resource(&pdev->dev, res);
74151c5d844SKevin Hilman 	if (IS_ERR(host->regs)) {
74251c5d844SKevin Hilman 		ret = PTR_ERR(host->regs);
74351c5d844SKevin Hilman 		goto free_host;
74451c5d844SKevin Hilman 	}
74551c5d844SKevin Hilman 
74651c5d844SKevin Hilman 	host->irq = platform_get_irq(pdev, 0);
74751c5d844SKevin Hilman 	if (host->irq == 0) {
74851c5d844SKevin Hilman 		dev_err(&pdev->dev, "failed to get interrupt resource.\n");
74951c5d844SKevin Hilman 		ret = -EINVAL;
75051c5d844SKevin Hilman 		goto free_host;
75151c5d844SKevin Hilman 	}
75251c5d844SKevin Hilman 
75351c5d844SKevin Hilman 	host->core_clk = devm_clk_get(&pdev->dev, "core");
75451c5d844SKevin Hilman 	if (IS_ERR(host->core_clk)) {
75551c5d844SKevin Hilman 		ret = PTR_ERR(host->core_clk);
75651c5d844SKevin Hilman 		goto free_host;
75751c5d844SKevin Hilman 	}
75851c5d844SKevin Hilman 
75951c5d844SKevin Hilman 	ret = clk_prepare_enable(host->core_clk);
76051c5d844SKevin Hilman 	if (ret)
76151c5d844SKevin Hilman 		goto free_host;
76251c5d844SKevin Hilman 
76351c5d844SKevin Hilman 	ret = meson_mmc_clk_init(host);
76451c5d844SKevin Hilman 	if (ret)
76551c5d844SKevin Hilman 		goto free_host;
76651c5d844SKevin Hilman 
76751c5d844SKevin Hilman 	/* Stop execution */
76851c5d844SKevin Hilman 	writel(0, host->regs + SD_EMMC_START);
76951c5d844SKevin Hilman 
77051c5d844SKevin Hilman 	/* clear, ack, enable all interrupts */
77151c5d844SKevin Hilman 	writel(0, host->regs + SD_EMMC_IRQ_EN);
77251c5d844SKevin Hilman 	writel(IRQ_EN_MASK, host->regs + SD_EMMC_STATUS);
77392763b99SHeiner Kallweit 	writel(IRQ_EN_MASK, host->regs + SD_EMMC_IRQ_EN);
77451c5d844SKevin Hilman 
77551c5d844SKevin Hilman 	ret = devm_request_threaded_irq(&pdev->dev, host->irq,
77651c5d844SKevin Hilman 					meson_mmc_irq, meson_mmc_irq_thread,
77751c5d844SKevin Hilman 					IRQF_SHARED, DRIVER_NAME, host);
77851c5d844SKevin Hilman 	if (ret)
77951c5d844SKevin Hilman 		goto free_host;
78051c5d844SKevin Hilman 
781efe0b669SHeiner Kallweit 	mmc->max_blk_count = CMD_CFG_LENGTH_MASK;
782efe0b669SHeiner Kallweit 	mmc->max_req_size = mmc->max_blk_count * mmc->max_blk_size;
783efe0b669SHeiner Kallweit 
78451c5d844SKevin Hilman 	/* data bounce buffer */
7854136fcb5SHeiner Kallweit 	host->bounce_buf_size = mmc->max_req_size;
78651c5d844SKevin Hilman 	host->bounce_buf =
78751c5d844SKevin Hilman 		dma_alloc_coherent(host->dev, host->bounce_buf_size,
78851c5d844SKevin Hilman 				   &host->bounce_dma_addr, GFP_KERNEL);
78951c5d844SKevin Hilman 	if (host->bounce_buf == NULL) {
79051c5d844SKevin Hilman 		dev_err(host->dev, "Unable to map allocate DMA bounce buffer.\n");
79151c5d844SKevin Hilman 		ret = -ENOMEM;
79251c5d844SKevin Hilman 		goto free_host;
79351c5d844SKevin Hilman 	}
79451c5d844SKevin Hilman 
79551c5d844SKevin Hilman 	mmc->ops = &meson_mmc_ops;
79651c5d844SKevin Hilman 	mmc_add_host(mmc);
79751c5d844SKevin Hilman 
79851c5d844SKevin Hilman 	return 0;
79951c5d844SKevin Hilman 
80051c5d844SKevin Hilman free_host:
80151c5d844SKevin Hilman 	clk_disable_unprepare(host->cfg_div_clk);
80251c5d844SKevin Hilman 	clk_disable_unprepare(host->core_clk);
80351c5d844SKevin Hilman 	mmc_free_host(mmc);
80451c5d844SKevin Hilman 	return ret;
80551c5d844SKevin Hilman }
80651c5d844SKevin Hilman 
80751c5d844SKevin Hilman static int meson_mmc_remove(struct platform_device *pdev)
80851c5d844SKevin Hilman {
80951c5d844SKevin Hilman 	struct meson_host *host = dev_get_drvdata(&pdev->dev);
81051c5d844SKevin Hilman 
81151c5d844SKevin Hilman 	if (WARN_ON(!host))
81251c5d844SKevin Hilman 		return 0;
81351c5d844SKevin Hilman 
81492763b99SHeiner Kallweit 	/* disable interrupts */
81592763b99SHeiner Kallweit 	writel(0, host->regs + SD_EMMC_IRQ_EN);
81692763b99SHeiner Kallweit 
81751c5d844SKevin Hilman 	if (host->bounce_buf)
81851c5d844SKevin Hilman 		dma_free_coherent(host->dev, host->bounce_buf_size,
81951c5d844SKevin Hilman 				  host->bounce_buf, host->bounce_dma_addr);
82051c5d844SKevin Hilman 
82151c5d844SKevin Hilman 	clk_disable_unprepare(host->cfg_div_clk);
82251c5d844SKevin Hilman 	clk_disable_unprepare(host->core_clk);
82351c5d844SKevin Hilman 
82451c5d844SKevin Hilman 	mmc_free_host(host->mmc);
82551c5d844SKevin Hilman 	return 0;
82651c5d844SKevin Hilman }
82751c5d844SKevin Hilman 
82851c5d844SKevin Hilman static const struct of_device_id meson_mmc_of_match[] = {
82951c5d844SKevin Hilman 	{ .compatible = "amlogic,meson-gx-mmc", },
83051c5d844SKevin Hilman 	{ .compatible = "amlogic,meson-gxbb-mmc", },
83151c5d844SKevin Hilman 	{ .compatible = "amlogic,meson-gxl-mmc", },
83251c5d844SKevin Hilman 	{ .compatible = "amlogic,meson-gxm-mmc", },
83351c5d844SKevin Hilman 	{}
83451c5d844SKevin Hilman };
83551c5d844SKevin Hilman MODULE_DEVICE_TABLE(of, meson_mmc_of_match);
83651c5d844SKevin Hilman 
83751c5d844SKevin Hilman static struct platform_driver meson_mmc_driver = {
83851c5d844SKevin Hilman 	.probe		= meson_mmc_probe,
83951c5d844SKevin Hilman 	.remove		= meson_mmc_remove,
84051c5d844SKevin Hilman 	.driver		= {
84151c5d844SKevin Hilman 		.name = DRIVER_NAME,
84251c5d844SKevin Hilman 		.of_match_table = of_match_ptr(meson_mmc_of_match),
84351c5d844SKevin Hilman 	},
84451c5d844SKevin Hilman };
84551c5d844SKevin Hilman 
84651c5d844SKevin Hilman module_platform_driver(meson_mmc_driver);
84751c5d844SKevin Hilman 
84851c5d844SKevin Hilman MODULE_DESCRIPTION("Amlogic S905*/GX* SD/eMMC driver");
84951c5d844SKevin Hilman MODULE_AUTHOR("Kevin Hilman <khilman@baylibre.com>");
85051c5d844SKevin Hilman MODULE_LICENSE("GPL v2");
851