xref: /openbmc/linux/drivers/misc/mei/hw-me.h (revision 82df5b73)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * Copyright (c) 2012-2019, Intel Corporation. All rights reserved.
4  * Intel Management Engine Interface (Intel MEI) Linux driver
5  */
6 
7 #ifndef _MEI_INTERFACE_H_
8 #define _MEI_INTERFACE_H_
9 
10 #include <linux/irqreturn.h>
11 #include <linux/pci.h>
12 #include <linux/mei.h>
13 
14 #include "mei_dev.h"
15 #include "client.h"
16 
17 /*
18  * mei_cfg - mei device configuration
19  *
20  * @fw_status: FW status
21  * @quirk_probe: device exclusion quirk
22  * @dma_size: device DMA buffers size
23  * @fw_ver_supported: is fw version retrievable from FW
24  * @hw_trc_supported: does the hw support trc register
25  */
26 struct mei_cfg {
27 	const struct mei_fw_status fw_status;
28 	bool (*quirk_probe)(struct pci_dev *pdev);
29 	size_t dma_size[DMA_DSCR_NUM];
30 	u32 fw_ver_supported:1;
31 	u32 hw_trc_supported:1;
32 };
33 
34 
35 #define MEI_PCI_DEVICE(dev, cfg) \
36 	.vendor = PCI_VENDOR_ID_INTEL, .device = (dev), \
37 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
38 	.driver_data = (kernel_ulong_t)(cfg),
39 
40 #define MEI_ME_RPM_TIMEOUT    500 /* ms */
41 
42 /**
43  * struct mei_me_hw - me hw specific data
44  *
45  * @cfg: per device generation config and ops
46  * @mem_addr: io memory address
47  * @irq: irq number
48  * @pg_state: power gating state
49  * @d0i3_supported: di03 support
50  * @hbuf_depth: depth of hardware host/write buffer in slots
51  * @read_fws: read FW status register handler
52  */
53 struct mei_me_hw {
54 	const struct mei_cfg *cfg;
55 	void __iomem *mem_addr;
56 	int irq;
57 	enum mei_pg_state pg_state;
58 	bool d0i3_supported;
59 	u8 hbuf_depth;
60 	int (*read_fws)(const struct mei_device *dev, int where, u32 *val);
61 };
62 
63 #define to_me_hw(dev) (struct mei_me_hw *)((dev)->hw)
64 
65 /**
66  * enum mei_cfg_idx - indices to platform specific configurations.
67  *
68  * Note: has to be synchronized with mei_cfg_list[]
69  *
70  * @MEI_ME_UNDEF_CFG:      Lower sentinel.
71  * @MEI_ME_ICH_CFG:        I/O Controller Hub legacy devices.
72  * @MEI_ME_ICH10_CFG:      I/O Controller Hub platforms Gen10
73  * @MEI_ME_PCH6_CFG:       Platform Controller Hub platforms (Gen6).
74  * @MEI_ME_PCH7_CFG:       Platform Controller Hub platforms (Gen7).
75  * @MEI_ME_PCH_CPT_PBG_CFG:Platform Controller Hub workstations
76  *                         with quirk for Node Manager exclusion.
77  * @MEI_ME_PCH8_CFG:       Platform Controller Hub Gen8 and newer
78  *                         client platforms.
79  * @MEI_ME_PCH8_SPS_CFG:   Platform Controller Hub Gen8 and newer
80  *                         servers platforms with quirk for
81  *                         SPS firmware exclusion.
82  * @MEI_ME_PCH12_CFG:      Platform Controller Hub Gen12 and newer
83  * @MEI_ME_PCH12_SPS_CFG:  Platform Controller Hub Gen12 and newer
84  *                         servers platforms with quirk for
85  *                         SPS firmware exclusion.
86  * @MEI_ME_PCH15_CFG:      Platform Controller Hub Gen15 and newer
87  * @MEI_ME_NUM_CFG:        Upper Sentinel.
88  */
89 enum mei_cfg_idx {
90 	MEI_ME_UNDEF_CFG,
91 	MEI_ME_ICH_CFG,
92 	MEI_ME_ICH10_CFG,
93 	MEI_ME_PCH6_CFG,
94 	MEI_ME_PCH7_CFG,
95 	MEI_ME_PCH_CPT_PBG_CFG,
96 	MEI_ME_PCH8_CFG,
97 	MEI_ME_PCH8_SPS_CFG,
98 	MEI_ME_PCH12_CFG,
99 	MEI_ME_PCH12_SPS_CFG,
100 	MEI_ME_PCH15_CFG,
101 	MEI_ME_NUM_CFG,
102 };
103 
104 const struct mei_cfg *mei_me_get_cfg(kernel_ulong_t idx);
105 
106 struct mei_device *mei_me_dev_init(struct device *parent,
107 				   const struct mei_cfg *cfg);
108 
109 int mei_me_pg_enter_sync(struct mei_device *dev);
110 int mei_me_pg_exit_sync(struct mei_device *dev);
111 
112 irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id);
113 irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id);
114 
115 #endif /* _MEI_INTERFACE_H_ */
116