xref: /openbmc/linux/drivers/mfd/twl-core.c (revision 9816d859)
11a59d1b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2b07682b6SSantosh Shilimkar /*
3fc7b92fcSBalaji T K  * twl_core.c - driver for TWL4030/TWL5030/TWL60X0/TPS659x0 PM
4fc7b92fcSBalaji T K  * and audio CODEC devices
5b07682b6SSantosh Shilimkar  *
6b07682b6SSantosh Shilimkar  * Copyright (C) 2005-2006 Texas Instruments, Inc.
7b07682b6SSantosh Shilimkar  *
8b07682b6SSantosh Shilimkar  * Modifications to defer interrupt handling to a kernel thread:
9b07682b6SSantosh Shilimkar  * Copyright (C) 2006 MontaVista Software, Inc.
10b07682b6SSantosh Shilimkar  *
11b07682b6SSantosh Shilimkar  * Based on tlv320aic23.c:
12b07682b6SSantosh Shilimkar  * Copyright (c) by Kai Svahn <kai.svahn@nokia.com>
13b07682b6SSantosh Shilimkar  *
14b07682b6SSantosh Shilimkar  * Code cleanup and modifications to IRQ handler.
15b07682b6SSantosh Shilimkar  * by syed khasim <x0khasim@ti.com>
16b07682b6SSantosh Shilimkar  */
17b07682b6SSantosh Shilimkar 
18b07682b6SSantosh Shilimkar #include <linux/init.h>
19b07682b6SSantosh Shilimkar #include <linux/mutex.h>
20b07682b6SSantosh Shilimkar #include <linux/platform_device.h>
212473d25aSPeter Ujfalusi #include <linux/regmap.h>
22b07682b6SSantosh Shilimkar #include <linux/clk.h>
23b07682b6SSantosh Shilimkar #include <linux/err.h>
24aeb5032bSBenoit Cousson #include <linux/device.h>
25aeb5032bSBenoit Cousson #include <linux/of.h>
26aeb5032bSBenoit Cousson #include <linux/of_irq.h>
27aeb5032bSBenoit Cousson #include <linux/of_platform.h>
28e7cc3acaSGrant Likely #include <linux/irq.h>
29aeb5032bSBenoit Cousson #include <linux/irqdomain.h>
30b07682b6SSantosh Shilimkar 
31b07682b6SSantosh Shilimkar #include <linux/regulator/machine.h>
32b07682b6SSantosh Shilimkar 
33b07682b6SSantosh Shilimkar #include <linux/i2c.h>
34a2054256SWolfram Sang #include <linux/mfd/twl.h>
35b07682b6SSantosh Shilimkar 
3691460700SPeter Ujfalusi /* Register descriptions for audio */
3791460700SPeter Ujfalusi #include <linux/mfd/twl4030-audio.h>
3891460700SPeter Ujfalusi 
391b8f333fSBenoit Cousson #include "twl-core.h"
40b07682b6SSantosh Shilimkar 
41b07682b6SSantosh Shilimkar /*
42b07682b6SSantosh Shilimkar  * The TWL4030 "Triton 2" is one of a family of a multi-function "Power
43b07682b6SSantosh Shilimkar  * Management and System Companion Device" chips originally designed for
44b07682b6SSantosh Shilimkar  * use in OMAP2 and OMAP 3 based systems.  Its control interfaces use I2C,
45b07682b6SSantosh Shilimkar  * often at around 3 Mbit/sec, including for interrupt handling.
46b07682b6SSantosh Shilimkar  *
47b07682b6SSantosh Shilimkar  * This driver core provides genirq support for the interrupts emitted,
48b07682b6SSantosh Shilimkar  * by the various modules, and exports register access primitives.
49b07682b6SSantosh Shilimkar  *
50b07682b6SSantosh Shilimkar  * FIXME this driver currently requires use of the first interrupt line
51b07682b6SSantosh Shilimkar  * (and associated registers).
52b07682b6SSantosh Shilimkar  */
53b07682b6SSantosh Shilimkar 
54fc7b92fcSBalaji T K #define DRIVER_NAME			"twl"
55b07682b6SSantosh Shilimkar 
56b07682b6SSantosh Shilimkar /* Triton Core internal information (BEGIN) */
57b07682b6SSantosh Shilimkar 
58b07682b6SSantosh Shilimkar /* Base Address defns for twl4030_map[] */
59b07682b6SSantosh Shilimkar 
60b07682b6SSantosh Shilimkar /* subchip/slave 0 - USB ID */
61b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_USB		0x0000
62b07682b6SSantosh Shilimkar 
63b07682b6SSantosh Shilimkar /* subchip/slave 1 - AUD ID */
64b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_AUDIO_VOICE	0x0000
65b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_GPIO		0x0098
66b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_INTBR		0x0085
67b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_PIH		0x0080
68b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_TEST		0x004C
69b07682b6SSantosh Shilimkar 
70b07682b6SSantosh Shilimkar /* subchip/slave 2 - AUX ID */
71b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_INTERRUPTS	0x00B9
72b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_LED		0x00EE
73b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_MADC		0x0000
74b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_MAIN_CHARGE	0x0074
75b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_PRECHARGE	0x00AA
765d4e9bd7SPeter Ujfalusi #define TWL4030_BASEADD_PWM		0x00F8
77b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_KEYPAD		0x00D2
78b07682b6SSantosh Shilimkar 
79b07682b6SSantosh Shilimkar #define TWL5031_BASEADD_ACCESSORY	0x0074 /* Replaces Main Charge */
80b07682b6SSantosh Shilimkar #define TWL5031_BASEADD_INTERRUPTS	0x00B9 /* Different than TWL4030's
81b07682b6SSantosh Shilimkar 						  one */
82b07682b6SSantosh Shilimkar 
83b07682b6SSantosh Shilimkar /* subchip/slave 3 - POWER ID */
84b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_BACKUP		0x0014
85b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_INT		0x002E
86b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_PM_MASTER	0x0036
87a613b739STony Lindgren 
88b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_PM_RECEIVER	0x005B
89a613b739STony Lindgren #define TWL4030_DCDC_GLOBAL_CFG		0x06
90a613b739STony Lindgren #define SMARTREFLEX_ENABLE		BIT(3)
91a613b739STony Lindgren 
92b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_RTC		0x001C
93b07682b6SSantosh Shilimkar #define TWL4030_BASEADD_SECURED_REG	0x0000
94b07682b6SSantosh Shilimkar 
95b07682b6SSantosh Shilimkar /* Triton Core internal information (END) */
96b07682b6SSantosh Shilimkar 
97b07682b6SSantosh Shilimkar 
98e8deb28cSBalaji T K /* subchip/slave 0 0x48 - POWER */
99e8deb28cSBalaji T K #define TWL6030_BASEADD_RTC		0x0000
1005d4e9bd7SPeter Ujfalusi #define TWL6030_BASEADD_SECURED_REG	0x0017
101e8deb28cSBalaji T K #define TWL6030_BASEADD_PM_MASTER	0x001F
102e8deb28cSBalaji T K #define TWL6030_BASEADD_PM_SLAVE_MISC	0x0030 /* PM_RECEIVER */
103e8deb28cSBalaji T K #define TWL6030_BASEADD_PM_MISC		0x00E2
104e8deb28cSBalaji T K #define TWL6030_BASEADD_PM_PUPD		0x00F0
105e8deb28cSBalaji T K 
106e8deb28cSBalaji T K /* subchip/slave 1 0x49 - FEATURE */
107e8deb28cSBalaji T K #define TWL6030_BASEADD_USB		0x0000
108e8deb28cSBalaji T K #define TWL6030_BASEADD_GPADC_CTRL	0x002E
109e8deb28cSBalaji T K #define TWL6030_BASEADD_AUX		0x0090
110e8deb28cSBalaji T K #define TWL6030_BASEADD_PWM		0x00BA
111e8deb28cSBalaji T K #define TWL6030_BASEADD_GASGAUGE	0x00C0
112e8deb28cSBalaji T K #define TWL6030_BASEADD_PIH		0x00D0
11389ce43fbSGraeme Gregory #define TWL6032_BASEADD_CHARGER		0x00DA
114ccc91b3eSAndreas Kemnade #define TWL6030_BASEADD_CHARGER		0x00E0
1155d4e9bd7SPeter Ujfalusi #define TWL6030_BASEADD_LED		0x00F4
116e8deb28cSBalaji T K 
117e8deb28cSBalaji T K /* subchip/slave 2 0x4A - DFT */
118e8deb28cSBalaji T K #define TWL6030_BASEADD_DIEID		0x00C0
119e8deb28cSBalaji T K 
120e8deb28cSBalaji T K /* subchip/slave 3 0x4B - AUDIO */
121e8deb28cSBalaji T K #define TWL6030_BASEADD_AUDIO		0x0000
122e8deb28cSBalaji T K #define TWL6030_BASEADD_RSV		0x0000
123fa0d9762SBalaji T K #define TWL6030_BASEADD_ZERO		0x0000
124e8deb28cSBalaji T K 
125b07682b6SSantosh Shilimkar /* Few power values */
126b07682b6SSantosh Shilimkar #define R_CFG_BOOT			0x05
127b07682b6SSantosh Shilimkar 
128b07682b6SSantosh Shilimkar /* some fields in R_CFG_BOOT */
129b07682b6SSantosh Shilimkar #define HFCLK_FREQ_19p2_MHZ		(1 << 0)
130b07682b6SSantosh Shilimkar #define HFCLK_FREQ_26_MHZ		(2 << 0)
131b07682b6SSantosh Shilimkar #define HFCLK_FREQ_38p4_MHZ		(3 << 0)
132b07682b6SSantosh Shilimkar #define HIGH_PERF_SQ			(1 << 3)
133b07682b6SSantosh Shilimkar #define CK32K_LOWPWR_EN			(1 << 7)
134b07682b6SSantosh Shilimkar 
135b07682b6SSantosh Shilimkar /*----------------------------------------------------------------------*/
136b07682b6SSantosh Shilimkar 
137e8deb28cSBalaji T K /* Structure for each TWL4030/TWL6030 Slave */
138fc7b92fcSBalaji T K struct twl_client {
139b07682b6SSantosh Shilimkar 	struct i2c_client *client;
1402473d25aSPeter Ujfalusi 	struct regmap *regmap;
141b07682b6SSantosh Shilimkar };
142b07682b6SSantosh Shilimkar 
143b07682b6SSantosh Shilimkar /* mapping the module id to slave id and base address */
144fc7b92fcSBalaji T K struct twl_mapping {
145b07682b6SSantosh Shilimkar 	unsigned char sid;	/* Slave ID */
146b07682b6SSantosh Shilimkar 	unsigned char base;	/* base address */
147b07682b6SSantosh Shilimkar };
14880a97ccdSPeter Ujfalusi 
14980a97ccdSPeter Ujfalusi struct twl_private {
15080a97ccdSPeter Ujfalusi 	bool ready; /* The core driver is ready to be used */
15180a97ccdSPeter Ujfalusi 	u32 twl_idcode; /* TWL IDCODE Register value */
15280a97ccdSPeter Ujfalusi 	unsigned int twl_id;
15380a97ccdSPeter Ujfalusi 
15480a97ccdSPeter Ujfalusi 	struct twl_mapping *twl_map;
15580a97ccdSPeter Ujfalusi 	struct twl_client *twl_modules;
15680a97ccdSPeter Ujfalusi };
15780a97ccdSPeter Ujfalusi 
15880a97ccdSPeter Ujfalusi static struct twl_private *twl_priv;
159b07682b6SSantosh Shilimkar 
160da059ecfSPeter Ujfalusi static struct twl_mapping twl4030_map[] = {
161b07682b6SSantosh Shilimkar 	/*
162b07682b6SSantosh Shilimkar 	 * NOTE:  don't change this table without updating the
163a2054256SWolfram Sang 	 * <linux/mfd/twl.h> defines for TWL4030_MODULE_*
164b07682b6SSantosh Shilimkar 	 * so they continue to match the order in this table.
165b07682b6SSantosh Shilimkar 	 */
166b07682b6SSantosh Shilimkar 
1675d4e9bd7SPeter Ujfalusi 	/* Common IPs */
168b07682b6SSantosh Shilimkar 	{ 0, TWL4030_BASEADD_USB },
1695d4e9bd7SPeter Ujfalusi 	{ 1, TWL4030_BASEADD_PIH },
1705d4e9bd7SPeter Ujfalusi 	{ 2, TWL4030_BASEADD_MAIN_CHARGE },
1715d4e9bd7SPeter Ujfalusi 	{ 3, TWL4030_BASEADD_PM_MASTER },
1725d4e9bd7SPeter Ujfalusi 	{ 3, TWL4030_BASEADD_PM_RECEIVER },
1735d4e9bd7SPeter Ujfalusi 
1745d4e9bd7SPeter Ujfalusi 	{ 3, TWL4030_BASEADD_RTC },
1755d4e9bd7SPeter Ujfalusi 	{ 2, TWL4030_BASEADD_PWM },
1765d4e9bd7SPeter Ujfalusi 	{ 2, TWL4030_BASEADD_LED },
1775d4e9bd7SPeter Ujfalusi 	{ 3, TWL4030_BASEADD_SECURED_REG },
1785d4e9bd7SPeter Ujfalusi 
1795d4e9bd7SPeter Ujfalusi 	/* TWL4030 specific IPs */
180b07682b6SSantosh Shilimkar 	{ 1, TWL4030_BASEADD_AUDIO_VOICE },
181b07682b6SSantosh Shilimkar 	{ 1, TWL4030_BASEADD_GPIO },
182b07682b6SSantosh Shilimkar 	{ 1, TWL4030_BASEADD_INTBR },
1836691ccd0SPeter Ujfalusi 	{ 1, TWL4030_BASEADD_TEST },
184b07682b6SSantosh Shilimkar 	{ 2, TWL4030_BASEADD_KEYPAD },
1855d4e9bd7SPeter Ujfalusi 
186b07682b6SSantosh Shilimkar 	{ 2, TWL4030_BASEADD_MADC },
187b07682b6SSantosh Shilimkar 	{ 2, TWL4030_BASEADD_INTERRUPTS },
188b07682b6SSantosh Shilimkar 	{ 2, TWL4030_BASEADD_PRECHARGE },
189b07682b6SSantosh Shilimkar 	{ 3, TWL4030_BASEADD_BACKUP },
190b07682b6SSantosh Shilimkar 	{ 3, TWL4030_BASEADD_INT },
1916691ccd0SPeter Ujfalusi 
1925d4e9bd7SPeter Ujfalusi 	{ 2, TWL5031_BASEADD_ACCESSORY },
1935d4e9bd7SPeter Ujfalusi 	{ 2, TWL5031_BASEADD_INTERRUPTS },
194b07682b6SSantosh Shilimkar };
195b07682b6SSantosh Shilimkar 
196d842b61bSKrzysztof Kozlowski static const struct reg_default twl4030_49_defaults[] = {
19791460700SPeter Ujfalusi 	/* Audio Registers */
19891460700SPeter Ujfalusi 	{ 0x01, 0x00}, /* CODEC_MODE	*/
19991460700SPeter Ujfalusi 	{ 0x02, 0x00}, /* OPTION	*/
20091460700SPeter Ujfalusi 	/* 0x03  Unused	*/
20191460700SPeter Ujfalusi 	{ 0x04, 0x00}, /* MICBIAS_CTL	*/
20291460700SPeter Ujfalusi 	{ 0x05, 0x00}, /* ANAMICL	*/
20391460700SPeter Ujfalusi 	{ 0x06, 0x00}, /* ANAMICR	*/
20491460700SPeter Ujfalusi 	{ 0x07, 0x00}, /* AVADC_CTL	*/
20591460700SPeter Ujfalusi 	{ 0x08, 0x00}, /* ADCMICSEL	*/
20691460700SPeter Ujfalusi 	{ 0x09, 0x00}, /* DIGMIXING	*/
20791460700SPeter Ujfalusi 	{ 0x0a, 0x0f}, /* ATXL1PGA	*/
20891460700SPeter Ujfalusi 	{ 0x0b, 0x0f}, /* ATXR1PGA	*/
20991460700SPeter Ujfalusi 	{ 0x0c, 0x0f}, /* AVTXL2PGA	*/
21091460700SPeter Ujfalusi 	{ 0x0d, 0x0f}, /* AVTXR2PGA	*/
21191460700SPeter Ujfalusi 	{ 0x0e, 0x00}, /* AUDIO_IF	*/
21291460700SPeter Ujfalusi 	{ 0x0f, 0x00}, /* VOICE_IF	*/
21391460700SPeter Ujfalusi 	{ 0x10, 0x3f}, /* ARXR1PGA	*/
21491460700SPeter Ujfalusi 	{ 0x11, 0x3f}, /* ARXL1PGA	*/
21591460700SPeter Ujfalusi 	{ 0x12, 0x3f}, /* ARXR2PGA	*/
21691460700SPeter Ujfalusi 	{ 0x13, 0x3f}, /* ARXL2PGA	*/
21791460700SPeter Ujfalusi 	{ 0x14, 0x25}, /* VRXPGA	*/
21891460700SPeter Ujfalusi 	{ 0x15, 0x00}, /* VSTPGA	*/
21991460700SPeter Ujfalusi 	{ 0x16, 0x00}, /* VRX2ARXPGA	*/
22091460700SPeter Ujfalusi 	{ 0x17, 0x00}, /* AVDAC_CTL	*/
22191460700SPeter Ujfalusi 	{ 0x18, 0x00}, /* ARX2VTXPGA	*/
22291460700SPeter Ujfalusi 	{ 0x19, 0x32}, /* ARXL1_APGA_CTL*/
22391460700SPeter Ujfalusi 	{ 0x1a, 0x32}, /* ARXR1_APGA_CTL*/
22491460700SPeter Ujfalusi 	{ 0x1b, 0x32}, /* ARXL2_APGA_CTL*/
22591460700SPeter Ujfalusi 	{ 0x1c, 0x32}, /* ARXR2_APGA_CTL*/
22691460700SPeter Ujfalusi 	{ 0x1d, 0x00}, /* ATX2ARXPGA	*/
22791460700SPeter Ujfalusi 	{ 0x1e, 0x00}, /* BT_IF		*/
22891460700SPeter Ujfalusi 	{ 0x1f, 0x55}, /* BTPGA		*/
22991460700SPeter Ujfalusi 	{ 0x20, 0x00}, /* BTSTPGA	*/
23091460700SPeter Ujfalusi 	{ 0x21, 0x00}, /* EAR_CTL	*/
23191460700SPeter Ujfalusi 	{ 0x22, 0x00}, /* HS_SEL	*/
23291460700SPeter Ujfalusi 	{ 0x23, 0x00}, /* HS_GAIN_SET	*/
23391460700SPeter Ujfalusi 	{ 0x24, 0x00}, /* HS_POPN_SET	*/
23491460700SPeter Ujfalusi 	{ 0x25, 0x00}, /* PREDL_CTL	*/
23591460700SPeter Ujfalusi 	{ 0x26, 0x00}, /* PREDR_CTL	*/
23691460700SPeter Ujfalusi 	{ 0x27, 0x00}, /* PRECKL_CTL	*/
23791460700SPeter Ujfalusi 	{ 0x28, 0x00}, /* PRECKR_CTL	*/
23891460700SPeter Ujfalusi 	{ 0x29, 0x00}, /* HFL_CTL	*/
23991460700SPeter Ujfalusi 	{ 0x2a, 0x00}, /* HFR_CTL	*/
24091460700SPeter Ujfalusi 	{ 0x2b, 0x05}, /* ALC_CTL	*/
24191460700SPeter Ujfalusi 	{ 0x2c, 0x00}, /* ALC_SET1	*/
24291460700SPeter Ujfalusi 	{ 0x2d, 0x00}, /* ALC_SET2	*/
24391460700SPeter Ujfalusi 	{ 0x2e, 0x00}, /* BOOST_CTL	*/
24491460700SPeter Ujfalusi 	{ 0x2f, 0x00}, /* SOFTVOL_CTL	*/
24591460700SPeter Ujfalusi 	{ 0x30, 0x13}, /* DTMF_FREQSEL	*/
24691460700SPeter Ujfalusi 	{ 0x31, 0x00}, /* DTMF_TONEXT1H	*/
24791460700SPeter Ujfalusi 	{ 0x32, 0x00}, /* DTMF_TONEXT1L	*/
24891460700SPeter Ujfalusi 	{ 0x33, 0x00}, /* DTMF_TONEXT2H	*/
24991460700SPeter Ujfalusi 	{ 0x34, 0x00}, /* DTMF_TONEXT2L	*/
25091460700SPeter Ujfalusi 	{ 0x35, 0x79}, /* DTMF_TONOFF	*/
25191460700SPeter Ujfalusi 	{ 0x36, 0x11}, /* DTMF_WANONOFF	*/
25291460700SPeter Ujfalusi 	{ 0x37, 0x00}, /* I2S_RX_SCRAMBLE_H */
25391460700SPeter Ujfalusi 	{ 0x38, 0x00}, /* I2S_RX_SCRAMBLE_M */
25491460700SPeter Ujfalusi 	{ 0x39, 0x00}, /* I2S_RX_SCRAMBLE_L */
25591460700SPeter Ujfalusi 	{ 0x3a, 0x06}, /* APLL_CTL */
25691460700SPeter Ujfalusi 	{ 0x3b, 0x00}, /* DTMF_CTL */
25791460700SPeter Ujfalusi 	{ 0x3c, 0x44}, /* DTMF_PGA_CTL2	(0x3C) */
25891460700SPeter Ujfalusi 	{ 0x3d, 0x69}, /* DTMF_PGA_CTL1	(0x3D) */
25991460700SPeter Ujfalusi 	{ 0x3e, 0x00}, /* MISC_SET_1 */
26091460700SPeter Ujfalusi 	{ 0x3f, 0x00}, /* PCMBTMUX */
26191460700SPeter Ujfalusi 	/* 0x40 - 0x42  Unused */
26291460700SPeter Ujfalusi 	{ 0x43, 0x00}, /* RX_PATH_SEL */
26391460700SPeter Ujfalusi 	{ 0x44, 0x32}, /* VDL_APGA_CTL */
26491460700SPeter Ujfalusi 	{ 0x45, 0x00}, /* VIBRA_CTL */
26591460700SPeter Ujfalusi 	{ 0x46, 0x00}, /* VIBRA_SET */
26691460700SPeter Ujfalusi 	{ 0x47, 0x00}, /* VIBRA_PWM_SET	*/
26791460700SPeter Ujfalusi 	{ 0x48, 0x00}, /* ANAMIC_GAIN	*/
26891460700SPeter Ujfalusi 	{ 0x49, 0x00}, /* MISC_SET_2	*/
26991460700SPeter Ujfalusi 	/* End of Audio Registers */
27091460700SPeter Ujfalusi };
27191460700SPeter Ujfalusi 
twl4030_49_nop_reg(struct device * dev,unsigned int reg)27291460700SPeter Ujfalusi static bool twl4030_49_nop_reg(struct device *dev, unsigned int reg)
27391460700SPeter Ujfalusi {
27491460700SPeter Ujfalusi 	switch (reg) {
27556816b70STomas Novotny 	case 0x00:
27656816b70STomas Novotny 	case 0x03:
27756816b70STomas Novotny 	case 0x40:
27856816b70STomas Novotny 	case 0x41:
27956816b70STomas Novotny 	case 0x42:
28091460700SPeter Ujfalusi 		return false;
28191460700SPeter Ujfalusi 	default:
28291460700SPeter Ujfalusi 		return true;
28391460700SPeter Ujfalusi 	}
28491460700SPeter Ujfalusi }
28591460700SPeter Ujfalusi 
28691460700SPeter Ujfalusi static const struct regmap_range twl4030_49_volatile_ranges[] = {
28791460700SPeter Ujfalusi 	regmap_reg_range(TWL4030_BASEADD_TEST, 0xff),
28891460700SPeter Ujfalusi };
28991460700SPeter Ujfalusi 
29091460700SPeter Ujfalusi static const struct regmap_access_table twl4030_49_volatile_table = {
29191460700SPeter Ujfalusi 	.yes_ranges = twl4030_49_volatile_ranges,
29291460700SPeter Ujfalusi 	.n_yes_ranges = ARRAY_SIZE(twl4030_49_volatile_ranges),
29391460700SPeter Ujfalusi };
29491460700SPeter Ujfalusi 
295d842b61bSKrzysztof Kozlowski static const struct regmap_config twl4030_regmap_config[4] = {
2962473d25aSPeter Ujfalusi 	{
2972473d25aSPeter Ujfalusi 		/* Address 0x48 */
2982473d25aSPeter Ujfalusi 		.reg_bits = 8,
2992473d25aSPeter Ujfalusi 		.val_bits = 8,
3002473d25aSPeter Ujfalusi 		.max_register = 0xff,
3012473d25aSPeter Ujfalusi 	},
3022473d25aSPeter Ujfalusi 	{
3032473d25aSPeter Ujfalusi 		/* Address 0x49 */
3042473d25aSPeter Ujfalusi 		.reg_bits = 8,
3052473d25aSPeter Ujfalusi 		.val_bits = 8,
3062473d25aSPeter Ujfalusi 		.max_register = 0xff,
30791460700SPeter Ujfalusi 
30891460700SPeter Ujfalusi 		.readable_reg = twl4030_49_nop_reg,
30991460700SPeter Ujfalusi 		.writeable_reg = twl4030_49_nop_reg,
31091460700SPeter Ujfalusi 
31191460700SPeter Ujfalusi 		.volatile_table = &twl4030_49_volatile_table,
31291460700SPeter Ujfalusi 
31391460700SPeter Ujfalusi 		.reg_defaults = twl4030_49_defaults,
31491460700SPeter Ujfalusi 		.num_reg_defaults = ARRAY_SIZE(twl4030_49_defaults),
31591460700SPeter Ujfalusi 		.cache_type = REGCACHE_RBTREE,
3162473d25aSPeter Ujfalusi 	},
3172473d25aSPeter Ujfalusi 	{
3182473d25aSPeter Ujfalusi 		/* Address 0x4a */
3192473d25aSPeter Ujfalusi 		.reg_bits = 8,
3202473d25aSPeter Ujfalusi 		.val_bits = 8,
3212473d25aSPeter Ujfalusi 		.max_register = 0xff,
3222473d25aSPeter Ujfalusi 	},
3232473d25aSPeter Ujfalusi 	{
3242473d25aSPeter Ujfalusi 		/* Address 0x4b */
3252473d25aSPeter Ujfalusi 		.reg_bits = 8,
3262473d25aSPeter Ujfalusi 		.val_bits = 8,
3272473d25aSPeter Ujfalusi 		.max_register = 0xff,
3282473d25aSPeter Ujfalusi 	},
3292473d25aSPeter Ujfalusi };
3302473d25aSPeter Ujfalusi 
331e8deb28cSBalaji T K static struct twl_mapping twl6030_map[] = {
332e8deb28cSBalaji T K 	/*
333e8deb28cSBalaji T K 	 * NOTE:  don't change this table without updating the
334a2054256SWolfram Sang 	 * <linux/mfd/twl.h> defines for TWL4030_MODULE_*
335e8deb28cSBalaji T K 	 * so they continue to match the order in this table.
336e8deb28cSBalaji T K 	 */
337e8deb28cSBalaji T K 
3385d4e9bd7SPeter Ujfalusi 	/* Common IPs */
3395d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_USB },
3405d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_PIH },
3415d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_CHARGER },
3425d4e9bd7SPeter Ujfalusi 	{ 0, TWL6030_BASEADD_PM_MASTER },
3435d4e9bd7SPeter Ujfalusi 	{ 0, TWL6030_BASEADD_PM_SLAVE_MISC },
344e8deb28cSBalaji T K 
3455d4e9bd7SPeter Ujfalusi 	{ 0, TWL6030_BASEADD_RTC },
3465d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_PWM },
3475d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_LED },
3485d4e9bd7SPeter Ujfalusi 	{ 0, TWL6030_BASEADD_SECURED_REG },
349e8deb28cSBalaji T K 
3505d4e9bd7SPeter Ujfalusi 	/* TWL6030 specific IPs */
3515d4e9bd7SPeter Ujfalusi 	{ 0, TWL6030_BASEADD_ZERO },
3525d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_ZERO },
3535d4e9bd7SPeter Ujfalusi 	{ 2, TWL6030_BASEADD_ZERO },
3545d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_GPADC_CTRL },
3555d4e9bd7SPeter Ujfalusi 	{ 1, TWL6030_BASEADD_GASGAUGE },
356ccc91b3eSAndreas Kemnade 
357ccc91b3eSAndreas Kemnade 	/* TWL6032 specific charger registers */
358ccc91b3eSAndreas Kemnade 	{ 1, TWL6032_BASEADD_CHARGER },
359e8deb28cSBalaji T K };
360e8deb28cSBalaji T K 
361d842b61bSKrzysztof Kozlowski static const struct regmap_config twl6030_regmap_config[3] = {
3622473d25aSPeter Ujfalusi 	{
3632473d25aSPeter Ujfalusi 		/* Address 0x48 */
3642473d25aSPeter Ujfalusi 		.reg_bits = 8,
3652473d25aSPeter Ujfalusi 		.val_bits = 8,
3662473d25aSPeter Ujfalusi 		.max_register = 0xff,
3672473d25aSPeter Ujfalusi 	},
3682473d25aSPeter Ujfalusi 	{
3692473d25aSPeter Ujfalusi 		/* Address 0x49 */
3702473d25aSPeter Ujfalusi 		.reg_bits = 8,
3712473d25aSPeter Ujfalusi 		.val_bits = 8,
3722473d25aSPeter Ujfalusi 		.max_register = 0xff,
3732473d25aSPeter Ujfalusi 	},
3742473d25aSPeter Ujfalusi 	{
3752473d25aSPeter Ujfalusi 		/* Address 0x4a */
3762473d25aSPeter Ujfalusi 		.reg_bits = 8,
3772473d25aSPeter Ujfalusi 		.val_bits = 8,
3782473d25aSPeter Ujfalusi 		.max_register = 0xff,
3792473d25aSPeter Ujfalusi 	},
3802473d25aSPeter Ujfalusi };
3812473d25aSPeter Ujfalusi 
382b07682b6SSantosh Shilimkar /*----------------------------------------------------------------------*/
383b07682b6SSantosh Shilimkar 
twl_get_num_slaves(void)3846dd810b5SPeter Ujfalusi static inline int twl_get_num_slaves(void)
3856dd810b5SPeter Ujfalusi {
3866dd810b5SPeter Ujfalusi 	if (twl_class_is_4030())
3876dd810b5SPeter Ujfalusi 		return 4; /* TWL4030 class have four slave address */
3886dd810b5SPeter Ujfalusi 	else
3896dd810b5SPeter Ujfalusi 		return 3; /* TWL6030 class have three slave address */
3906dd810b5SPeter Ujfalusi }
3916dd810b5SPeter Ujfalusi 
twl_get_last_module(void)3925d4e9bd7SPeter Ujfalusi static inline int twl_get_last_module(void)
3935d4e9bd7SPeter Ujfalusi {
3945d4e9bd7SPeter Ujfalusi 	if (twl_class_is_4030())
3955d4e9bd7SPeter Ujfalusi 		return TWL4030_MODULE_LAST;
3965d4e9bd7SPeter Ujfalusi 	else
3975d4e9bd7SPeter Ujfalusi 		return TWL6030_MODULE_LAST;
3985d4e9bd7SPeter Ujfalusi }
3995d4e9bd7SPeter Ujfalusi 
400b07682b6SSantosh Shilimkar /* Exported Functions */
401b07682b6SSantosh Shilimkar 
twl_rev(void)40280a97ccdSPeter Ujfalusi unsigned int twl_rev(void)
40380a97ccdSPeter Ujfalusi {
40480a97ccdSPeter Ujfalusi 	return twl_priv ? twl_priv->twl_id : 0;
40580a97ccdSPeter Ujfalusi }
40680a97ccdSPeter Ujfalusi EXPORT_SYMBOL(twl_rev);
40780a97ccdSPeter Ujfalusi 
408b07682b6SSantosh Shilimkar /**
4098daf3540SPeter Ujfalusi  * twl_get_regmap - Get the regmap associated with the given module
4108daf3540SPeter Ujfalusi  * @mod_no: module number
4118daf3540SPeter Ujfalusi  *
4128daf3540SPeter Ujfalusi  * Returns the regmap pointer or NULL in case of failure.
4138daf3540SPeter Ujfalusi  */
twl_get_regmap(u8 mod_no)4148daf3540SPeter Ujfalusi static struct regmap *twl_get_regmap(u8 mod_no)
4158daf3540SPeter Ujfalusi {
4168daf3540SPeter Ujfalusi 	int sid;
4178daf3540SPeter Ujfalusi 	struct twl_client *twl;
4188daf3540SPeter Ujfalusi 
4198daf3540SPeter Ujfalusi 	if (unlikely(!twl_priv || !twl_priv->ready)) {
4208daf3540SPeter Ujfalusi 		pr_err("%s: not initialized\n", DRIVER_NAME);
4218daf3540SPeter Ujfalusi 		return NULL;
4228daf3540SPeter Ujfalusi 	}
4238daf3540SPeter Ujfalusi 	if (unlikely(mod_no >= twl_get_last_module())) {
4248daf3540SPeter Ujfalusi 		pr_err("%s: invalid module number %d\n", DRIVER_NAME, mod_no);
4258daf3540SPeter Ujfalusi 		return NULL;
4268daf3540SPeter Ujfalusi 	}
4278daf3540SPeter Ujfalusi 
4288daf3540SPeter Ujfalusi 	sid = twl_priv->twl_map[mod_no].sid;
4298daf3540SPeter Ujfalusi 	twl = &twl_priv->twl_modules[sid];
4308daf3540SPeter Ujfalusi 
4318daf3540SPeter Ujfalusi 	return twl->regmap;
4328daf3540SPeter Ujfalusi }
4338daf3540SPeter Ujfalusi 
4348daf3540SPeter Ujfalusi /**
435fc7b92fcSBalaji T K  * twl_i2c_write - Writes a n bit register in TWL4030/TWL5030/TWL60X0
436b07682b6SSantosh Shilimkar  * @mod_no: module number
437b07682b6SSantosh Shilimkar  * @value: an array of num_bytes+1 containing data to write
438b07682b6SSantosh Shilimkar  * @reg: register address (just offset will do)
439b07682b6SSantosh Shilimkar  * @num_bytes: number of bytes to transfer
440b07682b6SSantosh Shilimkar  *
441ff827cf5SDan Carpenter  * Returns 0 on success or else a negative error code.
442b07682b6SSantosh Shilimkar  */
twl_i2c_write(u8 mod_no,u8 * value,u8 reg,unsigned num_bytes)443fc7b92fcSBalaji T K int twl_i2c_write(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes)
444b07682b6SSantosh Shilimkar {
4458daf3540SPeter Ujfalusi 	struct regmap *regmap = twl_get_regmap(mod_no);
446b07682b6SSantosh Shilimkar 	int ret;
447b07682b6SSantosh Shilimkar 
4488daf3540SPeter Ujfalusi 	if (!regmap)
449b07682b6SSantosh Shilimkar 		return -EPERM;
450050cde13SPeter Ujfalusi 
4518daf3540SPeter Ujfalusi 	ret = regmap_bulk_write(regmap, twl_priv->twl_map[mod_no].base + reg,
4528daf3540SPeter Ujfalusi 				value, num_bytes);
453b07682b6SSantosh Shilimkar 
4542473d25aSPeter Ujfalusi 	if (ret)
4552473d25aSPeter Ujfalusi 		pr_err("%s: Write failed (mod %d, reg 0x%02x count %d)\n",
4562473d25aSPeter Ujfalusi 		       DRIVER_NAME, mod_no, reg, num_bytes);
4572473d25aSPeter Ujfalusi 
458b07682b6SSantosh Shilimkar 	return ret;
459b07682b6SSantosh Shilimkar }
460fc7b92fcSBalaji T K EXPORT_SYMBOL(twl_i2c_write);
461b07682b6SSantosh Shilimkar 
462b07682b6SSantosh Shilimkar /**
463fc7b92fcSBalaji T K  * twl_i2c_read - Reads a n bit register in TWL4030/TWL5030/TWL60X0
464b07682b6SSantosh Shilimkar  * @mod_no: module number
465b07682b6SSantosh Shilimkar  * @value: an array of num_bytes containing data to be read
466b07682b6SSantosh Shilimkar  * @reg: register address (just offset will do)
467b07682b6SSantosh Shilimkar  * @num_bytes: number of bytes to transfer
468b07682b6SSantosh Shilimkar  *
469ff827cf5SDan Carpenter  * Returns 0 on success or else a negative error code.
470b07682b6SSantosh Shilimkar  */
twl_i2c_read(u8 mod_no,u8 * value,u8 reg,unsigned num_bytes)471fc7b92fcSBalaji T K int twl_i2c_read(u8 mod_no, u8 *value, u8 reg, unsigned num_bytes)
472b07682b6SSantosh Shilimkar {
4738daf3540SPeter Ujfalusi 	struct regmap *regmap = twl_get_regmap(mod_no);
474b07682b6SSantosh Shilimkar 	int ret;
475b07682b6SSantosh Shilimkar 
4768daf3540SPeter Ujfalusi 	if (!regmap)
477b07682b6SSantosh Shilimkar 		return -EPERM;
478050cde13SPeter Ujfalusi 
4798daf3540SPeter Ujfalusi 	ret = regmap_bulk_read(regmap, twl_priv->twl_map[mod_no].base + reg,
4808daf3540SPeter Ujfalusi 			       value, num_bytes);
481b07682b6SSantosh Shilimkar 
4822473d25aSPeter Ujfalusi 	if (ret)
4832473d25aSPeter Ujfalusi 		pr_err("%s: Read failed (mod %d, reg 0x%02x count %d)\n",
4842473d25aSPeter Ujfalusi 		       DRIVER_NAME, mod_no, reg, num_bytes);
4852473d25aSPeter Ujfalusi 
486b07682b6SSantosh Shilimkar 	return ret;
487b07682b6SSantosh Shilimkar }
488fc7b92fcSBalaji T K EXPORT_SYMBOL(twl_i2c_read);
489b07682b6SSantosh Shilimkar 
4903def927eSPeter Ujfalusi /**
4919b31ec3dSLee Jones  * twl_set_regcache_bypass - Configure the regcache bypass for the regmap associated
4923def927eSPeter Ujfalusi  *			 with the module
4933def927eSPeter Ujfalusi  * @mod_no: module number
4943def927eSPeter Ujfalusi  * @enable: Regcache bypass state
4953def927eSPeter Ujfalusi  *
4963def927eSPeter Ujfalusi  * Returns 0 else failure.
4973def927eSPeter Ujfalusi  */
twl_set_regcache_bypass(u8 mod_no,bool enable)4983def927eSPeter Ujfalusi int twl_set_regcache_bypass(u8 mod_no, bool enable)
4993def927eSPeter Ujfalusi {
5003def927eSPeter Ujfalusi 	struct regmap *regmap = twl_get_regmap(mod_no);
5013def927eSPeter Ujfalusi 
5023def927eSPeter Ujfalusi 	if (!regmap)
5033def927eSPeter Ujfalusi 		return -EPERM;
5043def927eSPeter Ujfalusi 
5053def927eSPeter Ujfalusi 	regcache_cache_bypass(regmap, enable);
5063def927eSPeter Ujfalusi 
5073def927eSPeter Ujfalusi 	return 0;
5083def927eSPeter Ujfalusi }
5093def927eSPeter Ujfalusi EXPORT_SYMBOL(twl_set_regcache_bypass);
5103def927eSPeter Ujfalusi 
511b07682b6SSantosh Shilimkar /*----------------------------------------------------------------------*/
512b07682b6SSantosh Shilimkar 
513ca972d13SLesly A M /**
514ca972d13SLesly A M  * twl_read_idcode_register - API to read the IDCODE register.
515ca972d13SLesly A M  *
516ca972d13SLesly A M  * Unlocks the IDCODE register and read the 32 bit value.
517ca972d13SLesly A M  */
twl_read_idcode_register(void)518ca972d13SLesly A M static int twl_read_idcode_register(void)
519ca972d13SLesly A M {
520ca972d13SLesly A M 	int err;
521ca972d13SLesly A M 
522ca972d13SLesly A M 	err = twl_i2c_write_u8(TWL4030_MODULE_INTBR, TWL_EEPROM_R_UNLOCK,
523ca972d13SLesly A M 						REG_UNLOCK_TEST_REG);
524ca972d13SLesly A M 	if (err) {
525ca972d13SLesly A M 		pr_err("TWL4030 Unable to unlock IDCODE registers -%d\n", err);
526ca972d13SLesly A M 		goto fail;
527ca972d13SLesly A M 	}
528ca972d13SLesly A M 
52980a97ccdSPeter Ujfalusi 	err = twl_i2c_read(TWL4030_MODULE_INTBR, (u8 *)(&twl_priv->twl_idcode),
530ca972d13SLesly A M 						REG_IDCODE_7_0, 4);
531ca972d13SLesly A M 	if (err) {
532ca972d13SLesly A M 		pr_err("TWL4030: unable to read IDCODE -%d\n", err);
533ca972d13SLesly A M 		goto fail;
534ca972d13SLesly A M 	}
535ca972d13SLesly A M 
536ca972d13SLesly A M 	err = twl_i2c_write_u8(TWL4030_MODULE_INTBR, 0x0, REG_UNLOCK_TEST_REG);
537ca972d13SLesly A M 	if (err)
538ca972d13SLesly A M 		pr_err("TWL4030 Unable to relock IDCODE registers -%d\n", err);
539ca972d13SLesly A M fail:
540ca972d13SLesly A M 	return err;
541ca972d13SLesly A M }
542ca972d13SLesly A M 
543ca972d13SLesly A M /**
544ca972d13SLesly A M  * twl_get_type - API to get TWL Si type.
545ca972d13SLesly A M  *
546ca972d13SLesly A M  * Api to get the TWL Si type from IDCODE value.
547ca972d13SLesly A M  */
twl_get_type(void)548ca972d13SLesly A M int twl_get_type(void)
549ca972d13SLesly A M {
55080a97ccdSPeter Ujfalusi 	return TWL_SIL_TYPE(twl_priv->twl_idcode);
551ca972d13SLesly A M }
552ca972d13SLesly A M EXPORT_SYMBOL_GPL(twl_get_type);
553ca972d13SLesly A M 
554ca972d13SLesly A M /**
555ca972d13SLesly A M  * twl_get_version - API to get TWL Si version.
556ca972d13SLesly A M  *
557ca972d13SLesly A M  * Api to get the TWL Si version from IDCODE value.
558ca972d13SLesly A M  */
twl_get_version(void)559ca972d13SLesly A M int twl_get_version(void)
560ca972d13SLesly A M {
56180a97ccdSPeter Ujfalusi 	return TWL_SIL_REV(twl_priv->twl_idcode);
562ca972d13SLesly A M }
563ca972d13SLesly A M EXPORT_SYMBOL_GPL(twl_get_version);
564ca972d13SLesly A M 
5652275c544SPeter Ujfalusi /**
5662275c544SPeter Ujfalusi  * twl_get_hfclk_rate - API to get TWL external HFCLK clock rate.
5672275c544SPeter Ujfalusi  *
5682275c544SPeter Ujfalusi  * Api to get the TWL HFCLK rate based on BOOT_CFG register.
5692275c544SPeter Ujfalusi  */
twl_get_hfclk_rate(void)5702275c544SPeter Ujfalusi int twl_get_hfclk_rate(void)
5712275c544SPeter Ujfalusi {
5722275c544SPeter Ujfalusi 	u8 ctrl;
5732275c544SPeter Ujfalusi 	int rate;
5742275c544SPeter Ujfalusi 
5752275c544SPeter Ujfalusi 	twl_i2c_read_u8(TWL_MODULE_PM_MASTER, &ctrl, R_CFG_BOOT);
5762275c544SPeter Ujfalusi 
5772275c544SPeter Ujfalusi 	switch (ctrl & 0x3) {
5782275c544SPeter Ujfalusi 	case HFCLK_FREQ_19p2_MHZ:
5792275c544SPeter Ujfalusi 		rate = 19200000;
5802275c544SPeter Ujfalusi 		break;
5812275c544SPeter Ujfalusi 	case HFCLK_FREQ_26_MHZ:
5822275c544SPeter Ujfalusi 		rate = 26000000;
5832275c544SPeter Ujfalusi 		break;
5842275c544SPeter Ujfalusi 	case HFCLK_FREQ_38p4_MHZ:
5852275c544SPeter Ujfalusi 		rate = 38400000;
5862275c544SPeter Ujfalusi 		break;
5872275c544SPeter Ujfalusi 	default:
5882275c544SPeter Ujfalusi 		pr_err("TWL4030: HFCLK is not configured\n");
5892275c544SPeter Ujfalusi 		rate = -EINVAL;
5902275c544SPeter Ujfalusi 		break;
5912275c544SPeter Ujfalusi 	}
5922275c544SPeter Ujfalusi 
5932275c544SPeter Ujfalusi 	return rate;
5942275c544SPeter Ujfalusi }
5952275c544SPeter Ujfalusi EXPORT_SYMBOL_GPL(twl_get_hfclk_rate);
5962275c544SPeter Ujfalusi 
597b07682b6SSantosh Shilimkar /*----------------------------------------------------------------------*/
598b07682b6SSantosh Shilimkar 
599b07682b6SSantosh Shilimkar /*
600b07682b6SSantosh Shilimkar  * These three functions initialize the on-chip clock framework,
601b07682b6SSantosh Shilimkar  * letting it generate the right frequencies for USB, MADC, and
602b07682b6SSantosh Shilimkar  * other purposes.
603b07682b6SSantosh Shilimkar  */
protect_pm_master(void)60488385550SNathan Chancellor static inline int protect_pm_master(void)
605b07682b6SSantosh Shilimkar {
606b07682b6SSantosh Shilimkar 	int e = 0;
607b07682b6SSantosh Shilimkar 
608d640e757SPeter Ujfalusi 	e = twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
60949e6f87eSFelipe Balbi 			     TWL4030_PM_MASTER_PROTECT_KEY);
610b07682b6SSantosh Shilimkar 	return e;
611b07682b6SSantosh Shilimkar }
612b07682b6SSantosh Shilimkar 
unprotect_pm_master(void)61388385550SNathan Chancellor static inline int unprotect_pm_master(void)
614b07682b6SSantosh Shilimkar {
615b07682b6SSantosh Shilimkar 	int e = 0;
616b07682b6SSantosh Shilimkar 
617d640e757SPeter Ujfalusi 	e |= twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
61849e6f87eSFelipe Balbi 			      TWL4030_PM_MASTER_PROTECT_KEY);
619d640e757SPeter Ujfalusi 	e |= twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
62049e6f87eSFelipe Balbi 			      TWL4030_PM_MASTER_PROTECT_KEY);
62149e6f87eSFelipe Balbi 
622b07682b6SSantosh Shilimkar 	return e;
623b07682b6SSantosh Shilimkar }
624b07682b6SSantosh Shilimkar 
clocks_init(struct device * dev)6254a346a03SUwe Kleine-König static void clocks_init(struct device *dev)
626b07682b6SSantosh Shilimkar {
627b07682b6SSantosh Shilimkar 	int e = 0;
628b07682b6SSantosh Shilimkar 	struct clk *osc;
629b07682b6SSantosh Shilimkar 	u32 rate;
630b07682b6SSantosh Shilimkar 	u8 ctrl = HFCLK_FREQ_26_MHZ;
631b07682b6SSantosh Shilimkar 
632defa6be1STony Lindgren 	osc = clk_get(dev, "fck");
633b07682b6SSantosh Shilimkar 	if (IS_ERR(osc)) {
634fc7b92fcSBalaji T K 		printk(KERN_WARNING "Skipping twl internal clock init and "
635b07682b6SSantosh Shilimkar 				"using bootloader value (unknown osc rate)\n");
636b07682b6SSantosh Shilimkar 		return;
637b07682b6SSantosh Shilimkar 	}
638b07682b6SSantosh Shilimkar 
639b07682b6SSantosh Shilimkar 	rate = clk_get_rate(osc);
640b07682b6SSantosh Shilimkar 	clk_put(osc);
641b07682b6SSantosh Shilimkar 
642b07682b6SSantosh Shilimkar 	switch (rate) {
643b07682b6SSantosh Shilimkar 	case 19200000:
644b07682b6SSantosh Shilimkar 		ctrl = HFCLK_FREQ_19p2_MHZ;
645b07682b6SSantosh Shilimkar 		break;
646b07682b6SSantosh Shilimkar 	case 26000000:
647b07682b6SSantosh Shilimkar 		ctrl = HFCLK_FREQ_26_MHZ;
648b07682b6SSantosh Shilimkar 		break;
649b07682b6SSantosh Shilimkar 	case 38400000:
650b07682b6SSantosh Shilimkar 		ctrl = HFCLK_FREQ_38p4_MHZ;
651b07682b6SSantosh Shilimkar 		break;
652b07682b6SSantosh Shilimkar 	}
653b07682b6SSantosh Shilimkar 
654b07682b6SSantosh Shilimkar 	ctrl |= HIGH_PERF_SQ;
655b07682b6SSantosh Shilimkar 
656b07682b6SSantosh Shilimkar 	e |= unprotect_pm_master();
657b07682b6SSantosh Shilimkar 	/* effect->MADC+USB ck en */
658fc7b92fcSBalaji T K 	e |= twl_i2c_write_u8(TWL_MODULE_PM_MASTER, ctrl, R_CFG_BOOT);
659b07682b6SSantosh Shilimkar 	e |= protect_pm_master();
660b07682b6SSantosh Shilimkar 
661b07682b6SSantosh Shilimkar 	if (e < 0)
662b07682b6SSantosh Shilimkar 		pr_err("%s: clock init err [%d]\n", DRIVER_NAME, e);
663b07682b6SSantosh Shilimkar }
664b07682b6SSantosh Shilimkar 
665b07682b6SSantosh Shilimkar /*----------------------------------------------------------------------*/
666b07682b6SSantosh Shilimkar 
667b07682b6SSantosh Shilimkar 
twl_remove(struct i2c_client * client)668ed5c2f5fSUwe Kleine-König static void twl_remove(struct i2c_client *client)
669b07682b6SSantosh Shilimkar {
670364cedb2SPeter Ujfalusi 	unsigned i, num_slaves;
671b07682b6SSantosh Shilimkar 
6726dd810b5SPeter Ujfalusi 	if (twl_class_is_4030())
673724c3be3SUwe Kleine-König 		twl4030_exit_irq();
6746dd810b5SPeter Ujfalusi 	else
675b6f29431SUwe Kleine-König 		twl6030_exit_irq();
676e8deb28cSBalaji T K 
6776dd810b5SPeter Ujfalusi 	num_slaves = twl_get_num_slaves();
678364cedb2SPeter Ujfalusi 	for (i = 0; i < num_slaves; i++) {
67980a97ccdSPeter Ujfalusi 		struct twl_client	*twl = &twl_priv->twl_modules[i];
680b07682b6SSantosh Shilimkar 
681b07682b6SSantosh Shilimkar 		if (twl->client && twl->client != client)
682b07682b6SSantosh Shilimkar 			i2c_unregister_device(twl->client);
68380a97ccdSPeter Ujfalusi 		twl->client = NULL;
684b07682b6SSantosh Shilimkar 	}
68580a97ccdSPeter Ujfalusi 	twl_priv->ready = false;
686b07682b6SSantosh Shilimkar }
687b07682b6SSantosh Shilimkar 
68880ec831eSTony Lindgren static struct of_dev_auxdata twl_auxdata_lookup[] = {
68980ec831eSTony Lindgren 	OF_DEV_AUXDATA("ti,twl4030-gpio", 0, "twl4030-gpio", NULL),
69080ec831eSTony Lindgren 	{ /* sentinel */ },
69180ec831eSTony Lindgren };
69280ec831eSTony Lindgren 
693ec1a07b3SBenoit Cousson /* NOTE: This driver only handles a single twl4030/tps659x0 chip */
694f791be49SBill Pemberton static int
twl_probe(struct i2c_client * client)695c291d0e3SUwe Kleine-König twl_probe(struct i2c_client *client)
696b07682b6SSantosh Shilimkar {
697c291d0e3SUwe Kleine-König 	const struct i2c_device_id *id = i2c_client_get_device_id(client);
698aeb5032bSBenoit Cousson 	struct device_node		*node = client->dev.of_node;
699defa6be1STony Lindgren 	struct platform_device		*pdev;
700d842b61bSKrzysztof Kozlowski 	const struct regmap_config	*twl_regmap_config;
701ec1a07b3SBenoit Cousson 	int				irq_base = 0;
702ec1a07b3SBenoit Cousson 	int				status;
703364cedb2SPeter Ujfalusi 	unsigned			i, num_slaves;
704aeb5032bSBenoit Cousson 
7054a346a03SUwe Kleine-König 	if (!node) {
7067e2e6c57SPeter Ujfalusi 		dev_err(&client->dev, "no platform data\n");
7077e2e6c57SPeter Ujfalusi 		return -EINVAL;
7087e2e6c57SPeter Ujfalusi 	}
7097e2e6c57SPeter Ujfalusi 
71080a97ccdSPeter Ujfalusi 	if (twl_priv) {
7116382a061SPeter Ujfalusi 		dev_dbg(&client->dev, "only one instance of %s allowed\n",
7126382a061SPeter Ujfalusi 			DRIVER_NAME);
7136382a061SPeter Ujfalusi 		return -EBUSY;
7146382a061SPeter Ujfalusi 	}
7156382a061SPeter Ujfalusi 
716defa6be1STony Lindgren 	pdev = platform_device_alloc(DRIVER_NAME, -1);
717defa6be1STony Lindgren 	if (!pdev) {
718defa6be1STony Lindgren 		dev_err(&client->dev, "can't alloc pdev\n");
719defa6be1STony Lindgren 		return -ENOMEM;
720defa6be1STony Lindgren 	}
721defa6be1STony Lindgren 
722defa6be1STony Lindgren 	status = platform_device_add(pdev);
723defa6be1STony Lindgren 	if (status) {
724defa6be1STony Lindgren 		platform_device_put(pdev);
725defa6be1STony Lindgren 		return status;
726defa6be1STony Lindgren 	}
727defa6be1STony Lindgren 
728b07682b6SSantosh Shilimkar 	if (i2c_check_functionality(client->adapter, I2C_FUNC_I2C) == 0) {
729b07682b6SSantosh Shilimkar 		dev_dbg(&client->dev, "can't talk I2C?\n");
730defa6be1STony Lindgren 		status = -EIO;
731defa6be1STony Lindgren 		goto free;
732b07682b6SSantosh Shilimkar 	}
733b07682b6SSantosh Shilimkar 
73480a97ccdSPeter Ujfalusi 	twl_priv = devm_kzalloc(&client->dev, sizeof(struct twl_private),
73580a97ccdSPeter Ujfalusi 				GFP_KERNEL);
73680a97ccdSPeter Ujfalusi 	if (!twl_priv) {
73780a97ccdSPeter Ujfalusi 		status = -ENOMEM;
73880a97ccdSPeter Ujfalusi 		goto free;
73980a97ccdSPeter Ujfalusi 	}
74080a97ccdSPeter Ujfalusi 
741364cedb2SPeter Ujfalusi 	if ((id->driver_data) & TWL6030_CLASS) {
74280a97ccdSPeter Ujfalusi 		twl_priv->twl_id = TWL6030_CLASS_ID;
74380a97ccdSPeter Ujfalusi 		twl_priv->twl_map = &twl6030_map[0];
7442473d25aSPeter Ujfalusi 		twl_regmap_config = twl6030_regmap_config;
745364cedb2SPeter Ujfalusi 	} else {
74680a97ccdSPeter Ujfalusi 		twl_priv->twl_id = TWL4030_CLASS_ID;
74780a97ccdSPeter Ujfalusi 		twl_priv->twl_map = &twl4030_map[0];
7482473d25aSPeter Ujfalusi 		twl_regmap_config = twl4030_regmap_config;
7496dd810b5SPeter Ujfalusi 	}
7506dd810b5SPeter Ujfalusi 
7516dd810b5SPeter Ujfalusi 	num_slaves = twl_get_num_slaves();
752a86854d0SKees Cook 	twl_priv->twl_modules = devm_kcalloc(&client->dev,
753a86854d0SKees Cook 					 num_slaves,
754a86854d0SKees Cook 					 sizeof(struct twl_client),
7556dd810b5SPeter Ujfalusi 					 GFP_KERNEL);
75680a97ccdSPeter Ujfalusi 	if (!twl_priv->twl_modules) {
7576dd810b5SPeter Ujfalusi 		status = -ENOMEM;
7586dd810b5SPeter Ujfalusi 		goto free;
759364cedb2SPeter Ujfalusi 	}
760364cedb2SPeter Ujfalusi 
761364cedb2SPeter Ujfalusi 	for (i = 0; i < num_slaves; i++) {
76280a97ccdSPeter Ujfalusi 		struct twl_client *twl = &twl_priv->twl_modules[i];
763b07682b6SSantosh Shilimkar 
764ec1a07b3SBenoit Cousson 		if (i == 0) {
765b07682b6SSantosh Shilimkar 			twl->client = client;
766ec1a07b3SBenoit Cousson 		} else {
767ba972dacSWolfram Sang 			twl->client = i2c_new_dummy_device(client->adapter,
7682473d25aSPeter Ujfalusi 						    client->addr + i);
769ba972dacSWolfram Sang 			if (IS_ERR(twl->client)) {
770b07682b6SSantosh Shilimkar 				dev_err(&client->dev,
771b07682b6SSantosh Shilimkar 					"can't attach client %d\n", i);
772ba972dacSWolfram Sang 				status = PTR_ERR(twl->client);
773b07682b6SSantosh Shilimkar 				goto fail;
774b07682b6SSantosh Shilimkar 			}
775b07682b6SSantosh Shilimkar 		}
7762473d25aSPeter Ujfalusi 
7772473d25aSPeter Ujfalusi 		twl->regmap = devm_regmap_init_i2c(twl->client,
7782473d25aSPeter Ujfalusi 						   &twl_regmap_config[i]);
7792473d25aSPeter Ujfalusi 		if (IS_ERR(twl->regmap)) {
7802473d25aSPeter Ujfalusi 			status = PTR_ERR(twl->regmap);
7812473d25aSPeter Ujfalusi 			dev_err(&client->dev,
7822473d25aSPeter Ujfalusi 				"Failed to allocate regmap %d, err: %d\n", i,
7832473d25aSPeter Ujfalusi 				status);
7842473d25aSPeter Ujfalusi 			goto fail;
7852473d25aSPeter Ujfalusi 		}
786b07682b6SSantosh Shilimkar 	}
787ec1a07b3SBenoit Cousson 
78880a97ccdSPeter Ujfalusi 	twl_priv->ready = true;
789b07682b6SSantosh Shilimkar 
790b07682b6SSantosh Shilimkar 	/* setup clock framework */
7914a346a03SUwe Kleine-König 	clocks_init(&client->dev);
792b07682b6SSantosh Shilimkar 
793ca972d13SLesly A M 	/* read TWL IDCODE Register */
79480a97ccdSPeter Ujfalusi 	if (twl_class_is_4030()) {
795ec1a07b3SBenoit Cousson 		status = twl_read_idcode_register();
796ec1a07b3SBenoit Cousson 		WARN(status < 0, "Error: reading twl_idcode register value\n");
797ca972d13SLesly A M 	}
798ca972d13SLesly A M 
799b07682b6SSantosh Shilimkar 	/* Maybe init the T2 Interrupt subsystem */
8009e178620SFelipe Balbi 	if (client->irq) {
801e8deb28cSBalaji T K 		if (twl_class_is_4030()) {
802e8deb28cSBalaji T K 			twl4030_init_chip_irq(id->name);
80378518ffaSBenoit Cousson 			irq_base = twl4030_init_irq(&client->dev, client->irq);
804e8deb28cSBalaji T K 		} else {
80578518ffaSBenoit Cousson 			irq_base = twl6030_init_irq(&client->dev, client->irq);
806e8deb28cSBalaji T K 		}
807e8deb28cSBalaji T K 
80878518ffaSBenoit Cousson 		if (irq_base < 0) {
80978518ffaSBenoit Cousson 			status = irq_base;
810b07682b6SSantosh Shilimkar 			goto fail;
811b07682b6SSantosh Shilimkar 		}
81278518ffaSBenoit Cousson 	}
813b07682b6SSantosh Shilimkar 
814ec1a07b3SBenoit Cousson 	/*
815ec1a07b3SBenoit Cousson 	 * Disable TWL4030/TWL5030 I2C Pull-up on I2C1 and I2C4(SR) interface.
816a29aaf55SMoiz Sonasath 	 * Program I2C_SCL_CTRL_PU(bit 0)=0, I2C_SDA_CTRL_PU (bit 2)=0,
817a29aaf55SMoiz Sonasath 	 * SR_I2C_SCL_CTRL_PU(bit 4)=0 and SR_I2C_SDA_CTRL_PU(bit 6)=0.
818a613b739STony Lindgren 	 *
819a613b739STony Lindgren 	 * Also, always enable SmartReflex bit as that's needed for omaps to
82031961dc5SJason Wang 	 * do anything over I2C4 for voltage scaling even if SmartReflex
821a613b739STony Lindgren 	 * is disabled. Without the SmartReflex bit omap sys_clkreq idle
822a613b739STony Lindgren 	 * signal will never trigger for retention idle.
823a29aaf55SMoiz Sonasath 	 */
824a29aaf55SMoiz Sonasath 	if (twl_class_is_4030()) {
825ec1a07b3SBenoit Cousson 		u8 temp;
826ec1a07b3SBenoit Cousson 
827a29aaf55SMoiz Sonasath 		twl_i2c_read_u8(TWL4030_MODULE_INTBR, &temp, REG_GPPUPDCTR1);
828a29aaf55SMoiz Sonasath 		temp &= ~(SR_I2C_SDA_CTRL_PU | SR_I2C_SCL_CTRL_PU | \
829a29aaf55SMoiz Sonasath 			I2C_SDA_CTRL_PU | I2C_SCL_CTRL_PU);
830a29aaf55SMoiz Sonasath 		twl_i2c_write_u8(TWL4030_MODULE_INTBR, temp, REG_GPPUPDCTR1);
831a613b739STony Lindgren 
832a613b739STony Lindgren 		twl_i2c_read_u8(TWL_MODULE_PM_RECEIVER, &temp,
833a613b739STony Lindgren 				TWL4030_DCDC_GLOBAL_CFG);
834a613b739STony Lindgren 		temp |= SMARTREFLEX_ENABLE;
835a613b739STony Lindgren 		twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, temp,
836a613b739STony Lindgren 				 TWL4030_DCDC_GLOBAL_CFG);
837a29aaf55SMoiz Sonasath 	}
838a29aaf55SMoiz Sonasath 
83980ec831eSTony Lindgren 	status = of_platform_populate(node, NULL, twl_auxdata_lookup,
84080ec831eSTony Lindgren 				      &client->dev);
841aeb5032bSBenoit Cousson 
842b07682b6SSantosh Shilimkar fail:
843b07682b6SSantosh Shilimkar 	if (status < 0)
844fc7b92fcSBalaji T K 		twl_remove(client);
845defa6be1STony Lindgren free:
846defa6be1STony Lindgren 	if (status < 0)
847defa6be1STony Lindgren 		platform_device_unregister(pdev);
848ec1a07b3SBenoit Cousson 
849b07682b6SSantosh Shilimkar 	return status;
850b07682b6SSantosh Shilimkar }
851b07682b6SSantosh Shilimkar 
twl_suspend(struct device * dev)85220bb907fSAndreas Kemnade static int __maybe_unused twl_suspend(struct device *dev)
85320bb907fSAndreas Kemnade {
85420bb907fSAndreas Kemnade 	struct i2c_client *client = to_i2c_client(dev);
85520bb907fSAndreas Kemnade 
85620bb907fSAndreas Kemnade 	if (client->irq)
85720bb907fSAndreas Kemnade 		disable_irq(client->irq);
85820bb907fSAndreas Kemnade 
85920bb907fSAndreas Kemnade 	return 0;
86020bb907fSAndreas Kemnade }
86120bb907fSAndreas Kemnade 
twl_resume(struct device * dev)86220bb907fSAndreas Kemnade static int __maybe_unused twl_resume(struct device *dev)
86320bb907fSAndreas Kemnade {
86420bb907fSAndreas Kemnade 	struct i2c_client *client = to_i2c_client(dev);
86520bb907fSAndreas Kemnade 
86620bb907fSAndreas Kemnade 	if (client->irq)
86720bb907fSAndreas Kemnade 		enable_irq(client->irq);
86820bb907fSAndreas Kemnade 
86920bb907fSAndreas Kemnade 	return 0;
87020bb907fSAndreas Kemnade }
87120bb907fSAndreas Kemnade 
87220bb907fSAndreas Kemnade static SIMPLE_DEV_PM_OPS(twl_dev_pm_ops, twl_suspend, twl_resume);
87320bb907fSAndreas Kemnade 
874fc7b92fcSBalaji T K static const struct i2c_device_id twl_ids[] = {
875b07682b6SSantosh Shilimkar 	{ "twl4030", TWL4030_VAUX2 },	/* "Triton 2" */
876b07682b6SSantosh Shilimkar 	{ "twl5030", 0 },		/* T2 updated */
877b07682b6SSantosh Shilimkar 	{ "twl5031", TWL5031 },		/* TWL5030 updated */
878b07682b6SSantosh Shilimkar 	{ "tps65950", 0 },		/* catalog version of twl5030 */
879b07682b6SSantosh Shilimkar 	{ "tps65930", TPS_SUBSET },	/* fewer LDOs and DACs; no charger */
880b07682b6SSantosh Shilimkar 	{ "tps65920", TPS_SUBSET },	/* fewer LDOs; no codec or charger */
88159dead5aSOleg Drokin 	{ "tps65921", TPS_SUBSET },	/* fewer LDOs; no codec, no LED
88259dead5aSOleg Drokin 					   and vibrator. Charger in USB module*/
883e8deb28cSBalaji T K 	{ "twl6030", TWL6030_CLASS },	/* "Phoenix power chip" */
88489ce43fbSGraeme Gregory 	{ "twl6032", TWL6030_CLASS | TWL6032_SUBCLASS }, /* "Phoenix lite" */
885b07682b6SSantosh Shilimkar 	{ /* end of list */ },
886b07682b6SSantosh Shilimkar };
887b07682b6SSantosh Shilimkar 
888b07682b6SSantosh Shilimkar /* One Client Driver , 4 Clients */
889fc7b92fcSBalaji T K static struct i2c_driver twl_driver = {
890b07682b6SSantosh Shilimkar 	.driver.name	= DRIVER_NAME,
89120bb907fSAndreas Kemnade 	.driver.pm	= &twl_dev_pm_ops,
892fc7b92fcSBalaji T K 	.id_table	= twl_ids,
893*9816d859SUwe Kleine-König 	.probe		= twl_probe,
894fc7b92fcSBalaji T K 	.remove		= twl_remove,
895b07682b6SSantosh Shilimkar };
8967a243b63SPaul Gortmaker builtin_i2c_driver(twl_driver);
897