xref: /openbmc/linux/drivers/mfd/tps6594-core.c (revision f53d8c6c)
1325bec71SJulien Panis // SPDX-License-Identifier: GPL-2.0
2325bec71SJulien Panis /*
3325bec71SJulien Panis  * Core functions for TI TPS6594/TPS6593/LP8764 PMICs
4325bec71SJulien Panis  *
5325bec71SJulien Panis  * Copyright (C) 2023 BayLibre Incorporated - https://www.baylibre.com/
6325bec71SJulien Panis  */
7325bec71SJulien Panis 
8325bec71SJulien Panis #include <linux/completion.h>
9325bec71SJulien Panis #include <linux/delay.h>
10325bec71SJulien Panis #include <linux/interrupt.h>
11325bec71SJulien Panis #include <linux/module.h>
12dc0c386eSRob Herring #include <linux/of.h>
13325bec71SJulien Panis 
14325bec71SJulien Panis #include <linux/mfd/core.h>
15325bec71SJulien Panis #include <linux/mfd/tps6594.h>
16325bec71SJulien Panis 
17325bec71SJulien Panis #define TPS6594_CRC_SYNC_TIMEOUT_MS 150
18325bec71SJulien Panis 
19325bec71SJulien Panis /* Completion to synchronize CRC feature enabling on all PMICs */
20325bec71SJulien Panis static DECLARE_COMPLETION(tps6594_crc_comp);
21325bec71SJulien Panis 
22325bec71SJulien Panis static const struct resource tps6594_regulator_resources[] = {
23325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK1_OV, TPS6594_IRQ_NAME_BUCK1_OV),
24325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK1_UV, TPS6594_IRQ_NAME_BUCK1_UV),
25325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK1_SC, TPS6594_IRQ_NAME_BUCK1_SC),
26325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK1_ILIM, TPS6594_IRQ_NAME_BUCK1_ILIM),
27325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK2_OV, TPS6594_IRQ_NAME_BUCK2_OV),
28325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK2_UV, TPS6594_IRQ_NAME_BUCK2_UV),
29325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK2_SC, TPS6594_IRQ_NAME_BUCK2_SC),
30325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK2_ILIM, TPS6594_IRQ_NAME_BUCK2_ILIM),
31325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK3_OV, TPS6594_IRQ_NAME_BUCK3_OV),
32325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK3_UV, TPS6594_IRQ_NAME_BUCK3_UV),
33325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK3_SC, TPS6594_IRQ_NAME_BUCK3_SC),
34325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK3_ILIM, TPS6594_IRQ_NAME_BUCK3_ILIM),
35325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK4_OV, TPS6594_IRQ_NAME_BUCK4_OV),
36325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK4_UV, TPS6594_IRQ_NAME_BUCK4_UV),
37325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK4_SC, TPS6594_IRQ_NAME_BUCK4_SC),
38325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK4_ILIM, TPS6594_IRQ_NAME_BUCK4_ILIM),
39325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK5_OV, TPS6594_IRQ_NAME_BUCK5_OV),
40325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK5_UV, TPS6594_IRQ_NAME_BUCK5_UV),
41325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK5_SC, TPS6594_IRQ_NAME_BUCK5_SC),
42325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BUCK5_ILIM, TPS6594_IRQ_NAME_BUCK5_ILIM),
43325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO1_OV, TPS6594_IRQ_NAME_LDO1_OV),
44325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO1_UV, TPS6594_IRQ_NAME_LDO1_UV),
45325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO1_SC, TPS6594_IRQ_NAME_LDO1_SC),
46325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO1_ILIM, TPS6594_IRQ_NAME_LDO1_ILIM),
47325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO2_OV, TPS6594_IRQ_NAME_LDO2_OV),
48325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO2_UV, TPS6594_IRQ_NAME_LDO2_UV),
49325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO2_SC, TPS6594_IRQ_NAME_LDO2_SC),
50325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO2_ILIM, TPS6594_IRQ_NAME_LDO2_ILIM),
51325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO3_OV, TPS6594_IRQ_NAME_LDO3_OV),
52325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO3_UV, TPS6594_IRQ_NAME_LDO3_UV),
53325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO3_SC, TPS6594_IRQ_NAME_LDO3_SC),
54325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO3_ILIM, TPS6594_IRQ_NAME_LDO3_ILIM),
55325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO4_OV, TPS6594_IRQ_NAME_LDO4_OV),
56325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO4_UV, TPS6594_IRQ_NAME_LDO4_UV),
57325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO4_SC, TPS6594_IRQ_NAME_LDO4_SC),
58325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_LDO4_ILIM, TPS6594_IRQ_NAME_LDO4_ILIM),
59325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VCCA_OV, TPS6594_IRQ_NAME_VCCA_OV),
60325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VCCA_UV, TPS6594_IRQ_NAME_VCCA_UV),
61325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VMON1_OV, TPS6594_IRQ_NAME_VMON1_OV),
62325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VMON1_UV, TPS6594_IRQ_NAME_VMON1_UV),
63325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VMON1_RV, TPS6594_IRQ_NAME_VMON1_RV),
64325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VMON2_OV, TPS6594_IRQ_NAME_VMON2_OV),
65325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VMON2_UV, TPS6594_IRQ_NAME_VMON2_UV),
66325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VMON2_RV, TPS6594_IRQ_NAME_VMON2_RV),
67325bec71SJulien Panis };
68325bec71SJulien Panis 
69325bec71SJulien Panis static const struct resource tps6594_pinctrl_resources[] = {
70325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO9, TPS6594_IRQ_NAME_GPIO9),
71325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO10, TPS6594_IRQ_NAME_GPIO10),
72325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO11, TPS6594_IRQ_NAME_GPIO11),
73325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO1, TPS6594_IRQ_NAME_GPIO1),
74325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO2, TPS6594_IRQ_NAME_GPIO2),
75325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO3, TPS6594_IRQ_NAME_GPIO3),
76325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO4, TPS6594_IRQ_NAME_GPIO4),
77325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO5, TPS6594_IRQ_NAME_GPIO5),
78325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO6, TPS6594_IRQ_NAME_GPIO6),
79325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO7, TPS6594_IRQ_NAME_GPIO7),
80325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_GPIO8, TPS6594_IRQ_NAME_GPIO8),
81325bec71SJulien Panis };
82325bec71SJulien Panis 
83325bec71SJulien Panis static const struct resource tps6594_pfsm_resources[] = {
84325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_NPWRON_START, TPS6594_IRQ_NAME_NPWRON_START),
85325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_ENABLE, TPS6594_IRQ_NAME_ENABLE),
86325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_FSD, TPS6594_IRQ_NAME_FSD),
87325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_SOFT_REBOOT, TPS6594_IRQ_NAME_SOFT_REBOOT),
88325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BIST_PASS, TPS6594_IRQ_NAME_BIST_PASS),
89325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_EXT_CLK, TPS6594_IRQ_NAME_EXT_CLK),
90325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_TWARN, TPS6594_IRQ_NAME_TWARN),
91325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_TSD_ORD, TPS6594_IRQ_NAME_TSD_ORD),
92325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_BIST_FAIL, TPS6594_IRQ_NAME_BIST_FAIL),
93325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_REG_CRC_ERR, TPS6594_IRQ_NAME_REG_CRC_ERR),
94325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_RECOV_CNT, TPS6594_IRQ_NAME_RECOV_CNT),
95325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_SPMI_ERR, TPS6594_IRQ_NAME_SPMI_ERR),
96325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_NPWRON_LONG, TPS6594_IRQ_NAME_NPWRON_LONG),
97325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_NINT_READBACK, TPS6594_IRQ_NAME_NINT_READBACK),
98325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_NRSTOUT_READBACK, TPS6594_IRQ_NAME_NRSTOUT_READBACK),
99325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_TSD_IMM, TPS6594_IRQ_NAME_TSD_IMM),
100325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_VCCA_OVP, TPS6594_IRQ_NAME_VCCA_OVP),
101325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_PFSM_ERR, TPS6594_IRQ_NAME_PFSM_ERR),
102325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_IMM_SHUTDOWN, TPS6594_IRQ_NAME_IMM_SHUTDOWN),
103325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_ORD_SHUTDOWN, TPS6594_IRQ_NAME_ORD_SHUTDOWN),
104325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_MCU_PWR_ERR, TPS6594_IRQ_NAME_MCU_PWR_ERR),
105325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_SOC_PWR_ERR, TPS6594_IRQ_NAME_SOC_PWR_ERR),
106325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_COMM_FRM_ERR, TPS6594_IRQ_NAME_COMM_FRM_ERR),
107325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_COMM_CRC_ERR, TPS6594_IRQ_NAME_COMM_CRC_ERR),
108325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_COMM_ADR_ERR, TPS6594_IRQ_NAME_COMM_ADR_ERR),
109325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_EN_DRV_READBACK, TPS6594_IRQ_NAME_EN_DRV_READBACK),
110325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_NRSTOUT_SOC_READBACK,
111325bec71SJulien Panis 			     TPS6594_IRQ_NAME_NRSTOUT_SOC_READBACK),
112325bec71SJulien Panis };
113325bec71SJulien Panis 
114325bec71SJulien Panis static const struct resource tps6594_esm_resources[] = {
115325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_ESM_SOC_PIN, TPS6594_IRQ_NAME_ESM_SOC_PIN),
116325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_ESM_SOC_FAIL, TPS6594_IRQ_NAME_ESM_SOC_FAIL),
117325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_ESM_SOC_RST, TPS6594_IRQ_NAME_ESM_SOC_RST),
118325bec71SJulien Panis };
119325bec71SJulien Panis 
120325bec71SJulien Panis static const struct resource tps6594_rtc_resources[] = {
121325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_TIMER, TPS6594_IRQ_NAME_TIMER),
122325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_ALARM, TPS6594_IRQ_NAME_ALARM),
123325bec71SJulien Panis 	DEFINE_RES_IRQ_NAMED(TPS6594_IRQ_POWER_UP, TPS6594_IRQ_NAME_POWERUP),
124325bec71SJulien Panis };
125325bec71SJulien Panis 
126325bec71SJulien Panis static const struct mfd_cell tps6594_common_cells[] = {
127325bec71SJulien Panis 	MFD_CELL_RES("tps6594-regulator", tps6594_regulator_resources),
128325bec71SJulien Panis 	MFD_CELL_RES("tps6594-pinctrl", tps6594_pinctrl_resources),
129325bec71SJulien Panis 	MFD_CELL_RES("tps6594-pfsm", tps6594_pfsm_resources),
130325bec71SJulien Panis 	MFD_CELL_RES("tps6594-esm", tps6594_esm_resources),
131325bec71SJulien Panis };
132325bec71SJulien Panis 
133325bec71SJulien Panis static const struct mfd_cell tps6594_rtc_cells[] = {
134325bec71SJulien Panis 	MFD_CELL_RES("tps6594-rtc", tps6594_rtc_resources),
135325bec71SJulien Panis };
136325bec71SJulien Panis 
137325bec71SJulien Panis static const struct regmap_irq tps6594_irqs[] = {
138325bec71SJulien Panis 	/* INT_BUCK1_2 register */
139325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK1_OV, 0, TPS6594_BIT_BUCKX_OV_INT(0)),
140325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK1_UV, 0, TPS6594_BIT_BUCKX_UV_INT(0)),
141325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK1_SC, 0, TPS6594_BIT_BUCKX_SC_INT(0)),
142325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK1_ILIM, 0, TPS6594_BIT_BUCKX_ILIM_INT(0)),
143325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK2_OV, 0, TPS6594_BIT_BUCKX_OV_INT(1)),
144325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK2_UV, 0, TPS6594_BIT_BUCKX_UV_INT(1)),
145325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK2_SC, 0, TPS6594_BIT_BUCKX_SC_INT(1)),
146325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK2_ILIM, 0, TPS6594_BIT_BUCKX_ILIM_INT(1)),
147325bec71SJulien Panis 
148325bec71SJulien Panis 	/* INT_BUCK3_4 register */
149325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK3_OV, 1, TPS6594_BIT_BUCKX_OV_INT(2)),
150325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK3_UV, 1, TPS6594_BIT_BUCKX_UV_INT(2)),
151325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK3_SC, 1, TPS6594_BIT_BUCKX_SC_INT(2)),
152325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK3_ILIM, 1, TPS6594_BIT_BUCKX_ILIM_INT(2)),
153325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK4_OV, 1, TPS6594_BIT_BUCKX_OV_INT(3)),
154325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK4_UV, 1, TPS6594_BIT_BUCKX_UV_INT(3)),
155325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK4_SC, 1, TPS6594_BIT_BUCKX_SC_INT(3)),
156325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK4_ILIM, 1, TPS6594_BIT_BUCKX_ILIM_INT(3)),
157325bec71SJulien Panis 
158325bec71SJulien Panis 	/* INT_BUCK5 register */
159325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK5_OV, 2, TPS6594_BIT_BUCKX_OV_INT(4)),
160325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK5_UV, 2, TPS6594_BIT_BUCKX_UV_INT(4)),
161325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK5_SC, 2, TPS6594_BIT_BUCKX_SC_INT(4)),
162325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BUCK5_ILIM, 2, TPS6594_BIT_BUCKX_ILIM_INT(4)),
163325bec71SJulien Panis 
164325bec71SJulien Panis 	/* INT_LDO1_2 register */
165325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO1_OV, 3, TPS6594_BIT_LDOX_OV_INT(0)),
166325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO1_UV, 3, TPS6594_BIT_LDOX_UV_INT(0)),
167325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO1_SC, 3, TPS6594_BIT_LDOX_SC_INT(0)),
168325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO1_ILIM, 3, TPS6594_BIT_LDOX_ILIM_INT(0)),
169325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO2_OV, 3, TPS6594_BIT_LDOX_OV_INT(1)),
170325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO2_UV, 3, TPS6594_BIT_LDOX_UV_INT(1)),
171325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO2_SC, 3, TPS6594_BIT_LDOX_SC_INT(1)),
172325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO2_ILIM, 3, TPS6594_BIT_LDOX_ILIM_INT(1)),
173325bec71SJulien Panis 
174325bec71SJulien Panis 	/* INT_LDO3_4 register */
175325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO3_OV, 4, TPS6594_BIT_LDOX_OV_INT(2)),
176325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO3_UV, 4, TPS6594_BIT_LDOX_UV_INT(2)),
177325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO3_SC, 4, TPS6594_BIT_LDOX_SC_INT(2)),
178325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO3_ILIM, 4, TPS6594_BIT_LDOX_ILIM_INT(2)),
179325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO4_OV, 4, TPS6594_BIT_LDOX_OV_INT(3)),
180325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO4_UV, 4, TPS6594_BIT_LDOX_UV_INT(3)),
181325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO4_SC, 4, TPS6594_BIT_LDOX_SC_INT(3)),
182325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_LDO4_ILIM, 4, TPS6594_BIT_LDOX_ILIM_INT(3)),
183325bec71SJulien Panis 
184325bec71SJulien Panis 	/* INT_VMON register */
185325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VCCA_OV, 5, TPS6594_BIT_VCCA_OV_INT),
186325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VCCA_UV, 5, TPS6594_BIT_VCCA_UV_INT),
187325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VMON1_OV, 5, TPS6594_BIT_VMON1_OV_INT),
188325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VMON1_UV, 5, TPS6594_BIT_VMON1_UV_INT),
189325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VMON1_RV, 5, TPS6594_BIT_VMON1_RV_INT),
190325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VMON2_OV, 5, TPS6594_BIT_VMON2_OV_INT),
191325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VMON2_UV, 5, TPS6594_BIT_VMON2_UV_INT),
192325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VMON2_RV, 5, TPS6594_BIT_VMON2_RV_INT),
193325bec71SJulien Panis 
194325bec71SJulien Panis 	/* INT_GPIO register */
195325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO9, 6, TPS6594_BIT_GPIO9_INT),
196325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO10, 6, TPS6594_BIT_GPIO10_INT),
197325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO11, 6, TPS6594_BIT_GPIO11_INT),
198325bec71SJulien Panis 
199325bec71SJulien Panis 	/* INT_GPIO1_8 register */
200325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO1, 7, TPS6594_BIT_GPIOX_INT(0)),
201325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO2, 7, TPS6594_BIT_GPIOX_INT(1)),
202325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO3, 7, TPS6594_BIT_GPIOX_INT(2)),
203325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO4, 7, TPS6594_BIT_GPIOX_INT(3)),
204325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO5, 7, TPS6594_BIT_GPIOX_INT(4)),
205325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO6, 7, TPS6594_BIT_GPIOX_INT(5)),
206325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO7, 7, TPS6594_BIT_GPIOX_INT(6)),
207325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_GPIO8, 7, TPS6594_BIT_GPIOX_INT(7)),
208325bec71SJulien Panis 
209325bec71SJulien Panis 	/* INT_STARTUP register */
210325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_NPWRON_START, 8, TPS6594_BIT_NPWRON_START_INT),
211325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_ENABLE, 8, TPS6594_BIT_ENABLE_INT),
212325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_FSD, 8, TPS6594_BIT_FSD_INT),
213325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_SOFT_REBOOT, 8, TPS6594_BIT_SOFT_REBOOT_INT),
214325bec71SJulien Panis 
215325bec71SJulien Panis 	/* INT_MISC register */
216325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BIST_PASS, 9, TPS6594_BIT_BIST_PASS_INT),
217325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_EXT_CLK, 9, TPS6594_BIT_EXT_CLK_INT),
218325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_TWARN, 9, TPS6594_BIT_TWARN_INT),
219325bec71SJulien Panis 
220325bec71SJulien Panis 	/* INT_MODERATE_ERR register */
221325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_TSD_ORD, 10, TPS6594_BIT_TSD_ORD_INT),
222325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_BIST_FAIL, 10, TPS6594_BIT_BIST_FAIL_INT),
223325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_REG_CRC_ERR, 10, TPS6594_BIT_REG_CRC_ERR_INT),
224325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_RECOV_CNT, 10, TPS6594_BIT_RECOV_CNT_INT),
225325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_SPMI_ERR, 10, TPS6594_BIT_SPMI_ERR_INT),
226325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_NPWRON_LONG, 10, TPS6594_BIT_NPWRON_LONG_INT),
227325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_NINT_READBACK, 10, TPS6594_BIT_NINT_READBACK_INT),
228325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_NRSTOUT_READBACK, 10, TPS6594_BIT_NRSTOUT_READBACK_INT),
229325bec71SJulien Panis 
230325bec71SJulien Panis 	/* INT_SEVERE_ERR register */
231325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_TSD_IMM, 11, TPS6594_BIT_TSD_IMM_INT),
232325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_VCCA_OVP, 11, TPS6594_BIT_VCCA_OVP_INT),
233325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_PFSM_ERR, 11, TPS6594_BIT_PFSM_ERR_INT),
234325bec71SJulien Panis 
235325bec71SJulien Panis 	/* INT_FSM_ERR register */
236325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_IMM_SHUTDOWN, 12, TPS6594_BIT_IMM_SHUTDOWN_INT),
237325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_ORD_SHUTDOWN, 12, TPS6594_BIT_ORD_SHUTDOWN_INT),
238325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_MCU_PWR_ERR, 12, TPS6594_BIT_MCU_PWR_ERR_INT),
239325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_SOC_PWR_ERR, 12, TPS6594_BIT_SOC_PWR_ERR_INT),
240325bec71SJulien Panis 
241325bec71SJulien Panis 	/* INT_COMM_ERR register */
242325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_COMM_FRM_ERR, 13, TPS6594_BIT_COMM_FRM_ERR_INT),
243325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_COMM_CRC_ERR, 13, TPS6594_BIT_COMM_CRC_ERR_INT),
244325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_COMM_ADR_ERR, 13, TPS6594_BIT_COMM_ADR_ERR_INT),
245325bec71SJulien Panis 
246325bec71SJulien Panis 	/* INT_READBACK_ERR register */
247325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_EN_DRV_READBACK, 14, TPS6594_BIT_EN_DRV_READBACK_INT),
248325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_NRSTOUT_SOC_READBACK, 14, TPS6594_BIT_NRSTOUT_SOC_READBACK_INT),
249325bec71SJulien Panis 
250325bec71SJulien Panis 	/* INT_ESM register */
251325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_ESM_SOC_PIN, 15, TPS6594_BIT_ESM_SOC_PIN_INT),
252325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_ESM_SOC_FAIL, 15, TPS6594_BIT_ESM_SOC_FAIL_INT),
253325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_ESM_SOC_RST, 15, TPS6594_BIT_ESM_SOC_RST_INT),
254325bec71SJulien Panis 
255325bec71SJulien Panis 	/* RTC_STATUS register */
256325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_TIMER, 16, TPS6594_BIT_TIMER),
257325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_ALARM, 16, TPS6594_BIT_ALARM),
258325bec71SJulien Panis 	REGMAP_IRQ_REG(TPS6594_IRQ_POWER_UP, 16, TPS6594_BIT_POWER_UP),
259325bec71SJulien Panis };
260325bec71SJulien Panis 
261325bec71SJulien Panis static const unsigned int tps6594_irq_reg[] = {
262325bec71SJulien Panis 	TPS6594_REG_INT_BUCK1_2,
263325bec71SJulien Panis 	TPS6594_REG_INT_BUCK3_4,
264325bec71SJulien Panis 	TPS6594_REG_INT_BUCK5,
265325bec71SJulien Panis 	TPS6594_REG_INT_LDO1_2,
266325bec71SJulien Panis 	TPS6594_REG_INT_LDO3_4,
267325bec71SJulien Panis 	TPS6594_REG_INT_VMON,
268325bec71SJulien Panis 	TPS6594_REG_INT_GPIO,
269325bec71SJulien Panis 	TPS6594_REG_INT_GPIO1_8,
270325bec71SJulien Panis 	TPS6594_REG_INT_STARTUP,
271325bec71SJulien Panis 	TPS6594_REG_INT_MISC,
272325bec71SJulien Panis 	TPS6594_REG_INT_MODERATE_ERR,
273325bec71SJulien Panis 	TPS6594_REG_INT_SEVERE_ERR,
274325bec71SJulien Panis 	TPS6594_REG_INT_FSM_ERR,
275325bec71SJulien Panis 	TPS6594_REG_INT_COMM_ERR,
276325bec71SJulien Panis 	TPS6594_REG_INT_READBACK_ERR,
277325bec71SJulien Panis 	TPS6594_REG_INT_ESM,
278325bec71SJulien Panis 	TPS6594_REG_RTC_STATUS,
279325bec71SJulien Panis };
280325bec71SJulien Panis 
tps6594_get_irq_reg(struct regmap_irq_chip_data * data,unsigned int base,int index)281325bec71SJulien Panis static inline unsigned int tps6594_get_irq_reg(struct regmap_irq_chip_data *data,
282325bec71SJulien Panis 					       unsigned int base, int index)
283325bec71SJulien Panis {
284325bec71SJulien Panis 	return tps6594_irq_reg[index];
285325bec71SJulien Panis };
286325bec71SJulien Panis 
tps6594_handle_post_irq(void * irq_drv_data)287325bec71SJulien Panis static int tps6594_handle_post_irq(void *irq_drv_data)
288325bec71SJulien Panis {
289325bec71SJulien Panis 	struct tps6594 *tps = irq_drv_data;
290325bec71SJulien Panis 	int ret = 0;
291325bec71SJulien Panis 
292325bec71SJulien Panis 	/*
293325bec71SJulien Panis 	 * When CRC is enabled, writing to a read-only bit triggers an error,
294325bec71SJulien Panis 	 * and COMM_ADR_ERR_INT bit is set. Besides, bits indicating interrupts
295325bec71SJulien Panis 	 * (that must be cleared) and read-only bits are sometimes grouped in
296325bec71SJulien Panis 	 * the same register.
297325bec71SJulien Panis 	 * Since regmap clears interrupts by doing a write per register, clearing
298325bec71SJulien Panis 	 * an interrupt bit in a register containing also a read-only bit makes
299325bec71SJulien Panis 	 * COMM_ADR_ERR_INT bit set. Clear immediately this bit to avoid raising
300325bec71SJulien Panis 	 * a new interrupt.
301325bec71SJulien Panis 	 */
302325bec71SJulien Panis 	if (tps->use_crc)
303325bec71SJulien Panis 		ret = regmap_write_bits(tps->regmap, TPS6594_REG_INT_COMM_ERR,
304325bec71SJulien Panis 					TPS6594_BIT_COMM_ADR_ERR_INT,
305325bec71SJulien Panis 					TPS6594_BIT_COMM_ADR_ERR_INT);
306325bec71SJulien Panis 
307325bec71SJulien Panis 	return ret;
308325bec71SJulien Panis };
309325bec71SJulien Panis 
310325bec71SJulien Panis static struct regmap_irq_chip tps6594_irq_chip = {
311325bec71SJulien Panis 	.ack_base = TPS6594_REG_INT_BUCK1_2,
312325bec71SJulien Panis 	.ack_invert = 1,
313325bec71SJulien Panis 	.clear_ack = 1,
314325bec71SJulien Panis 	.init_ack_masked = 1,
315325bec71SJulien Panis 	.num_regs = ARRAY_SIZE(tps6594_irq_reg),
316325bec71SJulien Panis 	.irqs = tps6594_irqs,
317325bec71SJulien Panis 	.num_irqs = ARRAY_SIZE(tps6594_irqs),
318325bec71SJulien Panis 	.get_irq_reg = tps6594_get_irq_reg,
319325bec71SJulien Panis 	.handle_post_irq = tps6594_handle_post_irq,
320325bec71SJulien Panis };
321325bec71SJulien Panis 
tps6594_is_volatile_reg(struct device * dev,unsigned int reg)322325bec71SJulien Panis bool tps6594_is_volatile_reg(struct device *dev, unsigned int reg)
323325bec71SJulien Panis {
324325bec71SJulien Panis 	return (reg >= TPS6594_REG_INT_TOP && reg <= TPS6594_REG_STAT_READBACK_ERR) ||
325325bec71SJulien Panis 	       reg == TPS6594_REG_RTC_STATUS;
326325bec71SJulien Panis }
327325bec71SJulien Panis EXPORT_SYMBOL_GPL(tps6594_is_volatile_reg);
328325bec71SJulien Panis 
tps6594_check_crc_mode(struct tps6594 * tps,bool primary_pmic)329325bec71SJulien Panis static int tps6594_check_crc_mode(struct tps6594 *tps, bool primary_pmic)
330325bec71SJulien Panis {
331325bec71SJulien Panis 	int ret;
332325bec71SJulien Panis 
333325bec71SJulien Panis 	/*
334325bec71SJulien Panis 	 * Check if CRC is enabled.
335325bec71SJulien Panis 	 * Once CRC is enabled, it can't be disabled until next power cycle.
336325bec71SJulien Panis 	 */
337325bec71SJulien Panis 	tps->use_crc = true;
338325bec71SJulien Panis 	ret = regmap_test_bits(tps->regmap, TPS6594_REG_SERIAL_IF_CONFIG,
339325bec71SJulien Panis 			       TPS6594_BIT_I2C1_SPI_CRC_EN);
340325bec71SJulien Panis 	if (ret == 0) {
341325bec71SJulien Panis 		ret = -EIO;
342325bec71SJulien Panis 	} else if (ret > 0) {
343325bec71SJulien Panis 		dev_info(tps->dev, "CRC feature enabled on %s PMIC",
344325bec71SJulien Panis 			 primary_pmic ? "primary" : "secondary");
345325bec71SJulien Panis 		ret = 0;
346325bec71SJulien Panis 	}
347325bec71SJulien Panis 
348325bec71SJulien Panis 	return ret;
349325bec71SJulien Panis }
350325bec71SJulien Panis 
tps6594_set_crc_feature(struct tps6594 * tps)351325bec71SJulien Panis static int tps6594_set_crc_feature(struct tps6594 *tps)
352325bec71SJulien Panis {
353325bec71SJulien Panis 	int ret;
354325bec71SJulien Panis 
355325bec71SJulien Panis 	ret = tps6594_check_crc_mode(tps, true);
356325bec71SJulien Panis 	if (ret) {
357325bec71SJulien Panis 		/*
358325bec71SJulien Panis 		 * If CRC is not already enabled, force PFSM I2C_2 trigger to enable it
359325bec71SJulien Panis 		 * on primary PMIC.
360325bec71SJulien Panis 		 */
361325bec71SJulien Panis 		tps->use_crc = false;
362325bec71SJulien Panis 		ret = regmap_write_bits(tps->regmap, TPS6594_REG_FSM_I2C_TRIGGERS,
363325bec71SJulien Panis 					TPS6594_BIT_TRIGGER_I2C(2), TPS6594_BIT_TRIGGER_I2C(2));
364325bec71SJulien Panis 		if (ret)
365325bec71SJulien Panis 			return ret;
366325bec71SJulien Panis 
367325bec71SJulien Panis 		/*
368325bec71SJulien Panis 		 * Wait for PFSM to process trigger.
369325bec71SJulien Panis 		 * The datasheet indicates 2 ms, and clock specification is +/-5%.
370325bec71SJulien Panis 		 * 4 ms should provide sufficient margin.
371325bec71SJulien Panis 		 */
372325bec71SJulien Panis 		usleep_range(4000, 5000);
373325bec71SJulien Panis 
374325bec71SJulien Panis 		ret = tps6594_check_crc_mode(tps, true);
375325bec71SJulien Panis 	}
376325bec71SJulien Panis 
377325bec71SJulien Panis 	return ret;
378325bec71SJulien Panis }
379325bec71SJulien Panis 
tps6594_enable_crc(struct tps6594 * tps)380325bec71SJulien Panis static int tps6594_enable_crc(struct tps6594 *tps)
381325bec71SJulien Panis {
382325bec71SJulien Panis 	struct device *dev = tps->dev;
383325bec71SJulien Panis 	unsigned int is_primary;
384325bec71SJulien Panis 	unsigned long timeout = msecs_to_jiffies(TPS6594_CRC_SYNC_TIMEOUT_MS);
385325bec71SJulien Panis 	int ret;
386325bec71SJulien Panis 
387325bec71SJulien Panis 	/*
388325bec71SJulien Panis 	 * CRC mode can be used with I2C or SPI protocols.
389325bec71SJulien Panis 	 * If this mode is specified for primary PMIC, it will also be applied to secondary PMICs
390325bec71SJulien Panis 	 * through SPMI serial interface.
391325bec71SJulien Panis 	 * In this multi-PMIC synchronization scheme, the primary PMIC is the controller device
392325bec71SJulien Panis 	 * on the SPMI bus, and the secondary PMICs are the target devices on the SPMI bus.
393325bec71SJulien Panis 	 */
394325bec71SJulien Panis 	is_primary = of_property_read_bool(dev->of_node, "ti,primary-pmic");
395325bec71SJulien Panis 	if (is_primary) {
396325bec71SJulien Panis 		/* Enable CRC feature on primary PMIC */
397325bec71SJulien Panis 		ret = tps6594_set_crc_feature(tps);
398325bec71SJulien Panis 		if (ret)
399325bec71SJulien Panis 			return ret;
400325bec71SJulien Panis 
401325bec71SJulien Panis 		/* Notify secondary PMICs that CRC feature is enabled */
402325bec71SJulien Panis 		complete_all(&tps6594_crc_comp);
403325bec71SJulien Panis 	} else {
404325bec71SJulien Panis 		/* Wait for CRC feature enabling event from primary PMIC */
405325bec71SJulien Panis 		ret = wait_for_completion_interruptible_timeout(&tps6594_crc_comp, timeout);
406325bec71SJulien Panis 		if (ret == 0)
407325bec71SJulien Panis 			ret = -ETIMEDOUT;
408325bec71SJulien Panis 		else if (ret > 0)
409325bec71SJulien Panis 			ret = tps6594_check_crc_mode(tps, false);
410325bec71SJulien Panis 	}
411325bec71SJulien Panis 
412325bec71SJulien Panis 	return ret;
413325bec71SJulien Panis }
414325bec71SJulien Panis 
tps6594_device_init(struct tps6594 * tps,bool enable_crc)415325bec71SJulien Panis int tps6594_device_init(struct tps6594 *tps, bool enable_crc)
416325bec71SJulien Panis {
417325bec71SJulien Panis 	struct device *dev = tps->dev;
418325bec71SJulien Panis 	int ret;
419325bec71SJulien Panis 
420325bec71SJulien Panis 	if (enable_crc) {
421325bec71SJulien Panis 		ret = tps6594_enable_crc(tps);
422325bec71SJulien Panis 		if (ret)
423325bec71SJulien Panis 			return dev_err_probe(dev, ret, "Failed to enable CRC\n");
424325bec71SJulien Panis 	}
425325bec71SJulien Panis 
426325bec71SJulien Panis 	/* Keep PMIC in ACTIVE state */
427325bec71SJulien Panis 	ret = regmap_set_bits(tps->regmap, TPS6594_REG_FSM_NSLEEP_TRIGGERS,
428325bec71SJulien Panis 			      TPS6594_BIT_NSLEEP1B | TPS6594_BIT_NSLEEP2B);
429325bec71SJulien Panis 	if (ret)
430325bec71SJulien Panis 		return dev_err_probe(dev, ret, "Failed to set PMIC state\n");
431325bec71SJulien Panis 
432325bec71SJulien Panis 	tps6594_irq_chip.irq_drv_data = tps;
433325bec71SJulien Panis 	tps6594_irq_chip.name = devm_kasprintf(dev, GFP_KERNEL, "%s-%ld-0x%02x",
434325bec71SJulien Panis 					       dev->driver->name, tps->chip_id, tps->reg);
435325bec71SJulien Panis 
436*f53d8c6cSKunwu Chan 	if (!tps6594_irq_chip.name)
437*f53d8c6cSKunwu Chan 		return -ENOMEM;
438*f53d8c6cSKunwu Chan 
439325bec71SJulien Panis 	ret = devm_regmap_add_irq_chip(dev, tps->regmap, tps->irq, IRQF_SHARED | IRQF_ONESHOT,
440325bec71SJulien Panis 				       0, &tps6594_irq_chip, &tps->irq_data);
441325bec71SJulien Panis 	if (ret)
442325bec71SJulien Panis 		return dev_err_probe(dev, ret, "Failed to add regmap IRQ\n");
443325bec71SJulien Panis 
444325bec71SJulien Panis 	ret = devm_mfd_add_devices(dev, PLATFORM_DEVID_AUTO, tps6594_common_cells,
445325bec71SJulien Panis 				   ARRAY_SIZE(tps6594_common_cells), NULL, 0,
446325bec71SJulien Panis 				   regmap_irq_get_domain(tps->irq_data));
447325bec71SJulien Panis 	if (ret)
448325bec71SJulien Panis 		return dev_err_probe(dev, ret, "Failed to add common child devices\n");
449325bec71SJulien Panis 
450325bec71SJulien Panis 	/* No RTC for LP8764 */
451325bec71SJulien Panis 	if (tps->chip_id != LP8764) {
452325bec71SJulien Panis 		ret = devm_mfd_add_devices(dev, PLATFORM_DEVID_AUTO, tps6594_rtc_cells,
453325bec71SJulien Panis 					   ARRAY_SIZE(tps6594_rtc_cells), NULL, 0,
454325bec71SJulien Panis 					   regmap_irq_get_domain(tps->irq_data));
455325bec71SJulien Panis 		if (ret)
456325bec71SJulien Panis 			return dev_err_probe(dev, ret, "Failed to add RTC child device\n");
457325bec71SJulien Panis 	}
458325bec71SJulien Panis 
459325bec71SJulien Panis 	return 0;
460325bec71SJulien Panis }
461325bec71SJulien Panis EXPORT_SYMBOL_GPL(tps6594_device_init);
462325bec71SJulien Panis 
463325bec71SJulien Panis MODULE_AUTHOR("Julien Panis <jpanis@baylibre.com>");
464325bec71SJulien Panis MODULE_DESCRIPTION("TPS6594 Driver");
465325bec71SJulien Panis MODULE_LICENSE("GPL");
466