xref: /openbmc/linux/drivers/mfd/sm501.c (revision a5300dcb)
1b6d6454fSBen Dooks /* linux/drivers/mfd/sm501.c
2b6d6454fSBen Dooks  *
3b6d6454fSBen Dooks  * Copyright (C) 2006 Simtec Electronics
4b6d6454fSBen Dooks  *	Ben Dooks <ben@simtec.co.uk>
5b6d6454fSBen Dooks  *	Vincent Sanders <vince@simtec.co.uk>
6b6d6454fSBen Dooks  *
7b6d6454fSBen Dooks  * This program is free software; you can redistribute it and/or modify
8b6d6454fSBen Dooks  * it under the terms of the GNU General Public License version 2 as
9b6d6454fSBen Dooks  * published by the Free Software Foundation.
10b6d6454fSBen Dooks  *
11b6d6454fSBen Dooks  * SM501 MFD driver
12b6d6454fSBen Dooks */
13b6d6454fSBen Dooks 
14b6d6454fSBen Dooks #include <linux/kernel.h>
15b6d6454fSBen Dooks #include <linux/module.h>
16b6d6454fSBen Dooks #include <linux/delay.h>
17b6d6454fSBen Dooks #include <linux/init.h>
18b6d6454fSBen Dooks #include <linux/list.h>
19b6d6454fSBen Dooks #include <linux/device.h>
20b6d6454fSBen Dooks #include <linux/platform_device.h>
21b6d6454fSBen Dooks #include <linux/pci.h>
2242cd2366SBen Dooks #include <linux/i2c-gpio.h>
23b6d6454fSBen Dooks 
24b6d6454fSBen Dooks #include <linux/sm501.h>
25b6d6454fSBen Dooks #include <linux/sm501-regs.h>
2661711f8fSMagnus Damm #include <linux/serial_8250.h>
27b6d6454fSBen Dooks 
28b6d6454fSBen Dooks #include <asm/io.h>
29b6d6454fSBen Dooks 
30b6d6454fSBen Dooks struct sm501_device {
31b6d6454fSBen Dooks 	struct list_head		list;
32b6d6454fSBen Dooks 	struct platform_device		pdev;
33b6d6454fSBen Dooks };
34b6d6454fSBen Dooks 
35f61be273SBen Dooks struct sm501_gpio;
36f61be273SBen Dooks 
37f2999209SBen Dooks #ifdef CONFIG_MFD_SM501_GPIO
38f2999209SBen Dooks #include <linux/gpio.h>
39f2999209SBen Dooks 
40f61be273SBen Dooks struct sm501_gpio_chip {
41f61be273SBen Dooks 	struct gpio_chip	gpio;
42f61be273SBen Dooks 	struct sm501_gpio	*ourgpio;	/* to get back to parent. */
43f61be273SBen Dooks 	void __iomem		*regbase;
4498325f8fSBen Dooks 	void __iomem		*control;	/* address of control reg. */
45f61be273SBen Dooks };
46f61be273SBen Dooks 
47f61be273SBen Dooks struct sm501_gpio {
48f61be273SBen Dooks 	struct sm501_gpio_chip	low;
49f61be273SBen Dooks 	struct sm501_gpio_chip	high;
50f61be273SBen Dooks 	spinlock_t		lock;
51f61be273SBen Dooks 
52f61be273SBen Dooks 	unsigned int		 registered : 1;
53f61be273SBen Dooks 	void __iomem		*regs;
54f61be273SBen Dooks 	struct resource		*regs_res;
55f61be273SBen Dooks };
56f2999209SBen Dooks #else
57f2999209SBen Dooks struct sm501_gpio {
58f2999209SBen Dooks 	/* no gpio support, empty definition for sm501_devdata. */
59f2999209SBen Dooks };
60f2999209SBen Dooks #endif
61f61be273SBen Dooks 
62b6d6454fSBen Dooks struct sm501_devdata {
63b6d6454fSBen Dooks 	spinlock_t			 reg_lock;
64b6d6454fSBen Dooks 	struct mutex			 clock_lock;
65b6d6454fSBen Dooks 	struct list_head		 devices;
66f61be273SBen Dooks 	struct sm501_gpio		 gpio;
67b6d6454fSBen Dooks 
68b6d6454fSBen Dooks 	struct device			*dev;
69b6d6454fSBen Dooks 	struct resource			*io_res;
70b6d6454fSBen Dooks 	struct resource			*mem_res;
71b6d6454fSBen Dooks 	struct resource			*regs_claim;
72b6d6454fSBen Dooks 	struct sm501_platdata		*platdata;
73b6d6454fSBen Dooks 
74f61be273SBen Dooks 
75331d7475SBen Dooks 	unsigned int			 in_suspend;
76331d7475SBen Dooks 	unsigned long			 pm_misc;
77331d7475SBen Dooks 
78b6d6454fSBen Dooks 	int				 unit_power[20];
79b6d6454fSBen Dooks 	unsigned int			 pdev_id;
80b6d6454fSBen Dooks 	unsigned int			 irq;
81b6d6454fSBen Dooks 	void __iomem			*regs;
823149be50SVille Syrjala 	unsigned int			 rev;
83b6d6454fSBen Dooks };
84b6d6454fSBen Dooks 
85f61be273SBen Dooks 
86b6d6454fSBen Dooks #define MHZ (1000 * 1000)
87b6d6454fSBen Dooks 
88b6d6454fSBen Dooks #ifdef DEBUG
89245904a4SVille Syrjala static const unsigned int div_tab[] = {
90b6d6454fSBen Dooks 	[0]		= 1,
91b6d6454fSBen Dooks 	[1]		= 2,
92b6d6454fSBen Dooks 	[2]		= 4,
93b6d6454fSBen Dooks 	[3]		= 8,
94b6d6454fSBen Dooks 	[4]		= 16,
95b6d6454fSBen Dooks 	[5]		= 32,
96b6d6454fSBen Dooks 	[6]		= 64,
97b6d6454fSBen Dooks 	[7]		= 128,
98b6d6454fSBen Dooks 	[8]		= 3,
99b6d6454fSBen Dooks 	[9]		= 6,
100b6d6454fSBen Dooks 	[10]	        = 12,
101b6d6454fSBen Dooks 	[11]		= 24,
102b6d6454fSBen Dooks 	[12]		= 48,
103b6d6454fSBen Dooks 	[13]		= 96,
104b6d6454fSBen Dooks 	[14]		= 192,
105b6d6454fSBen Dooks 	[15]		= 384,
106b6d6454fSBen Dooks 	[16]		= 5,
107b6d6454fSBen Dooks 	[17]		= 10,
108b6d6454fSBen Dooks 	[18]		= 20,
109b6d6454fSBen Dooks 	[19]		= 40,
110b6d6454fSBen Dooks 	[20]		= 80,
111b6d6454fSBen Dooks 	[21]		= 160,
112b6d6454fSBen Dooks 	[22]		= 320,
113b6d6454fSBen Dooks 	[23]		= 604,
114b6d6454fSBen Dooks };
115b6d6454fSBen Dooks 
116b6d6454fSBen Dooks static unsigned long decode_div(unsigned long pll2, unsigned long val,
117b6d6454fSBen Dooks 				unsigned int lshft, unsigned int selbit,
118245904a4SVille Syrjala 				unsigned long mask)
119b6d6454fSBen Dooks {
120b6d6454fSBen Dooks 	if (val & selbit)
121b6d6454fSBen Dooks 		pll2 = 288 * MHZ;
122b6d6454fSBen Dooks 
123245904a4SVille Syrjala 	return pll2 / div_tab[(val >> lshft) & mask];
124b6d6454fSBen Dooks }
125b6d6454fSBen Dooks 
126b6d6454fSBen Dooks #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
127b6d6454fSBen Dooks 
128b6d6454fSBen Dooks /* sm501_dump_clk
129b6d6454fSBen Dooks  *
130b6d6454fSBen Dooks  * Print out the current clock configuration for the device
131b6d6454fSBen Dooks */
132b6d6454fSBen Dooks 
133b6d6454fSBen Dooks static void sm501_dump_clk(struct sm501_devdata *sm)
134b6d6454fSBen Dooks {
135b6d6454fSBen Dooks 	unsigned long misct = readl(sm->regs + SM501_MISC_TIMING);
136b6d6454fSBen Dooks 	unsigned long pm0 = readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
137b6d6454fSBen Dooks 	unsigned long pm1 = readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
138b6d6454fSBen Dooks 	unsigned long pmc = readl(sm->regs + SM501_POWER_MODE_CONTROL);
139b6d6454fSBen Dooks 	unsigned long sdclk0, sdclk1;
140b6d6454fSBen Dooks 	unsigned long pll2 = 0;
141b6d6454fSBen Dooks 
142b6d6454fSBen Dooks 	switch (misct & 0x30) {
143b6d6454fSBen Dooks 	case 0x00:
144b6d6454fSBen Dooks 		pll2 = 336 * MHZ;
145b6d6454fSBen Dooks 		break;
146b6d6454fSBen Dooks 	case 0x10:
147b6d6454fSBen Dooks 		pll2 = 288 * MHZ;
148b6d6454fSBen Dooks 		break;
149b6d6454fSBen Dooks 	case 0x20:
150b6d6454fSBen Dooks 		pll2 = 240 * MHZ;
151b6d6454fSBen Dooks 		break;
152b6d6454fSBen Dooks 	case 0x30:
153b6d6454fSBen Dooks 		pll2 = 192 * MHZ;
154b6d6454fSBen Dooks 		break;
155b6d6454fSBen Dooks 	}
156b6d6454fSBen Dooks 
157b6d6454fSBen Dooks 	sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
158245904a4SVille Syrjala 	sdclk0 /= div_tab[((misct >> 8) & 0xf)];
159b6d6454fSBen Dooks 
160b6d6454fSBen Dooks 	sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
161245904a4SVille Syrjala 	sdclk1 /= div_tab[((misct >> 16) & 0xf)];
162b6d6454fSBen Dooks 
163b6d6454fSBen Dooks 	dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
164b6d6454fSBen Dooks 		misct, pm0, pm1);
165b6d6454fSBen Dooks 
166b6d6454fSBen Dooks 	dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
167b6d6454fSBen Dooks 		fmt_freq(pll2), sdclk0, sdclk1);
168b6d6454fSBen Dooks 
169b6d6454fSBen Dooks 	dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
170b6d6454fSBen Dooks 
171b6d6454fSBen Dooks 	dev_dbg(sm->dev, "PM0[%c]: "
172b6d6454fSBen Dooks 		 "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
17348986f06SBen Dooks 		 "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
174b6d6454fSBen Dooks 		 (pmc & 3 ) == 0 ? '*' : '-',
175245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
176245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
177245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 8,  1<<12, 15)),
178245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 0,  1<<4,  15)));
179b6d6454fSBen Dooks 
180b6d6454fSBen Dooks 	dev_dbg(sm->dev, "PM1[%c]: "
181b6d6454fSBen Dooks 		"P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
182b6d6454fSBen Dooks 		"M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
183b6d6454fSBen Dooks 		(pmc & 3 ) == 1 ? '*' : '-',
184245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
185245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
186245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 8,  1<<12, 15)),
187245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 0,  1<<4,  15)));
188b6d6454fSBen Dooks }
189331d7475SBen Dooks 
190331d7475SBen Dooks static void sm501_dump_regs(struct sm501_devdata *sm)
191b6d6454fSBen Dooks {
192331d7475SBen Dooks 	void __iomem *regs = sm->regs;
193331d7475SBen Dooks 
194331d7475SBen Dooks 	dev_info(sm->dev, "System Control   %08x\n",
195331d7475SBen Dooks 			readl(regs + SM501_SYSTEM_CONTROL));
196331d7475SBen Dooks 	dev_info(sm->dev, "Misc Control     %08x\n",
197331d7475SBen Dooks 			readl(regs + SM501_MISC_CONTROL));
198331d7475SBen Dooks 	dev_info(sm->dev, "GPIO Control Low %08x\n",
199331d7475SBen Dooks 			readl(regs + SM501_GPIO31_0_CONTROL));
200331d7475SBen Dooks 	dev_info(sm->dev, "GPIO Control Hi  %08x\n",
201331d7475SBen Dooks 			readl(regs + SM501_GPIO63_32_CONTROL));
202331d7475SBen Dooks 	dev_info(sm->dev, "DRAM Control     %08x\n",
203331d7475SBen Dooks 			readl(regs + SM501_DRAM_CONTROL));
204331d7475SBen Dooks 	dev_info(sm->dev, "Arbitration Ctrl %08x\n",
205331d7475SBen Dooks 			readl(regs + SM501_ARBTRTN_CONTROL));
206331d7475SBen Dooks 	dev_info(sm->dev, "Misc Timing      %08x\n",
207331d7475SBen Dooks 			readl(regs + SM501_MISC_TIMING));
208b6d6454fSBen Dooks }
209331d7475SBen Dooks 
210331d7475SBen Dooks static void sm501_dump_gate(struct sm501_devdata *sm)
211331d7475SBen Dooks {
212331d7475SBen Dooks 	dev_info(sm->dev, "CurrentGate      %08x\n",
213331d7475SBen Dooks 			readl(sm->regs + SM501_CURRENT_GATE));
214331d7475SBen Dooks 	dev_info(sm->dev, "CurrentClock     %08x\n",
215331d7475SBen Dooks 			readl(sm->regs + SM501_CURRENT_CLOCK));
216331d7475SBen Dooks 	dev_info(sm->dev, "PowerModeControl %08x\n",
217331d7475SBen Dooks 			readl(sm->regs + SM501_POWER_MODE_CONTROL));
218331d7475SBen Dooks }
219331d7475SBen Dooks 
220331d7475SBen Dooks #else
221331d7475SBen Dooks static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
222331d7475SBen Dooks static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
223331d7475SBen Dooks static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
224b6d6454fSBen Dooks #endif
225b6d6454fSBen Dooks 
226b6d6454fSBen Dooks /* sm501_sync_regs
227b6d6454fSBen Dooks  *
228b6d6454fSBen Dooks  * ensure the
229b6d6454fSBen Dooks */
230b6d6454fSBen Dooks 
231b6d6454fSBen Dooks static void sm501_sync_regs(struct sm501_devdata *sm)
232b6d6454fSBen Dooks {
233b6d6454fSBen Dooks 	readl(sm->regs);
234b6d6454fSBen Dooks }
235b6d6454fSBen Dooks 
236331d7475SBen Dooks static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
237331d7475SBen Dooks {
238331d7475SBen Dooks 	/* during suspend/resume, we are currently not allowed to sleep,
239331d7475SBen Dooks 	 * so change to using mdelay() instead of msleep() if we
240331d7475SBen Dooks 	 * are in one of these paths */
241331d7475SBen Dooks 
242331d7475SBen Dooks 	if (sm->in_suspend)
243331d7475SBen Dooks 		mdelay(delay);
244331d7475SBen Dooks 	else
245331d7475SBen Dooks 		msleep(delay);
246331d7475SBen Dooks }
247331d7475SBen Dooks 
248b6d6454fSBen Dooks /* sm501_misc_control
249b6d6454fSBen Dooks  *
250331d7475SBen Dooks  * alters the miscellaneous control parameters
251b6d6454fSBen Dooks */
252b6d6454fSBen Dooks 
253b6d6454fSBen Dooks int sm501_misc_control(struct device *dev,
254b6d6454fSBen Dooks 		       unsigned long set, unsigned long clear)
255b6d6454fSBen Dooks {
256b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
257b6d6454fSBen Dooks 	unsigned long misc;
258b6d6454fSBen Dooks 	unsigned long save;
259b6d6454fSBen Dooks 	unsigned long to;
260b6d6454fSBen Dooks 
261b6d6454fSBen Dooks 	spin_lock_irqsave(&sm->reg_lock, save);
262b6d6454fSBen Dooks 
263b6d6454fSBen Dooks 	misc = readl(sm->regs + SM501_MISC_CONTROL);
264b6d6454fSBen Dooks 	to = (misc & ~clear) | set;
265b6d6454fSBen Dooks 
266b6d6454fSBen Dooks 	if (to != misc) {
267b6d6454fSBen Dooks 		writel(to, sm->regs + SM501_MISC_CONTROL);
268b6d6454fSBen Dooks 		sm501_sync_regs(sm);
269b6d6454fSBen Dooks 
270b6d6454fSBen Dooks 		dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
271b6d6454fSBen Dooks 	}
272b6d6454fSBen Dooks 
273b6d6454fSBen Dooks 	spin_unlock_irqrestore(&sm->reg_lock, save);
274b6d6454fSBen Dooks 	return to;
275b6d6454fSBen Dooks }
276b6d6454fSBen Dooks 
277b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_misc_control);
278b6d6454fSBen Dooks 
279b6d6454fSBen Dooks /* sm501_modify_reg
280b6d6454fSBen Dooks  *
281b6d6454fSBen Dooks  * Modify a register in the SM501 which may be shared with other
282b6d6454fSBen Dooks  * drivers.
283b6d6454fSBen Dooks */
284b6d6454fSBen Dooks 
285b6d6454fSBen Dooks unsigned long sm501_modify_reg(struct device *dev,
286b6d6454fSBen Dooks 			       unsigned long reg,
287b6d6454fSBen Dooks 			       unsigned long set,
288b6d6454fSBen Dooks 			       unsigned long clear)
289b6d6454fSBen Dooks {
290b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
291b6d6454fSBen Dooks 	unsigned long data;
292b6d6454fSBen Dooks 	unsigned long save;
293b6d6454fSBen Dooks 
294b6d6454fSBen Dooks 	spin_lock_irqsave(&sm->reg_lock, save);
295b6d6454fSBen Dooks 
296b6d6454fSBen Dooks 	data = readl(sm->regs + reg);
297b6d6454fSBen Dooks 	data |= set;
298b6d6454fSBen Dooks 	data &= ~clear;
299b6d6454fSBen Dooks 
300b6d6454fSBen Dooks 	writel(data, sm->regs + reg);
301b6d6454fSBen Dooks 	sm501_sync_regs(sm);
302b6d6454fSBen Dooks 
303b6d6454fSBen Dooks 	spin_unlock_irqrestore(&sm->reg_lock, save);
304b6d6454fSBen Dooks 
305b6d6454fSBen Dooks 	return data;
306b6d6454fSBen Dooks }
307b6d6454fSBen Dooks 
308b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_modify_reg);
309b6d6454fSBen Dooks 
310b6d6454fSBen Dooks /* sm501_unit_power
311b6d6454fSBen Dooks  *
312b6d6454fSBen Dooks  * alters the power active gate to set specific units on or off
313b6d6454fSBen Dooks  */
314b6d6454fSBen Dooks 
315b6d6454fSBen Dooks int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
316b6d6454fSBen Dooks {
317b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
318b6d6454fSBen Dooks 	unsigned long mode;
319b6d6454fSBen Dooks 	unsigned long gate;
320b6d6454fSBen Dooks 	unsigned long clock;
321b6d6454fSBen Dooks 
322b6d6454fSBen Dooks 	mutex_lock(&sm->clock_lock);
323b6d6454fSBen Dooks 
324b6d6454fSBen Dooks 	mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
325b6d6454fSBen Dooks 	gate = readl(sm->regs + SM501_CURRENT_GATE);
326b6d6454fSBen Dooks 	clock = readl(sm->regs + SM501_CURRENT_CLOCK);
327b6d6454fSBen Dooks 
328b6d6454fSBen Dooks 	mode &= 3;		/* get current power mode */
329b6d6454fSBen Dooks 
330bf703c3fSAdrian Bunk 	if (unit >= ARRAY_SIZE(sm->unit_power)) {
331145980a0SHarvey Harrison 		dev_err(dev, "%s: bad unit %d\n", __func__, unit);
332b6d6454fSBen Dooks 		goto already;
333b6d6454fSBen Dooks 	}
334b6d6454fSBen Dooks 
335145980a0SHarvey Harrison 	dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
336b6d6454fSBen Dooks 		sm->unit_power[unit], to);
337b6d6454fSBen Dooks 
338b6d6454fSBen Dooks 	if (to == 0 && sm->unit_power[unit] == 0) {
339b6d6454fSBen Dooks 		dev_err(sm->dev, "unit %d is already shutdown\n", unit);
340b6d6454fSBen Dooks 		goto already;
341b6d6454fSBen Dooks 	}
342b6d6454fSBen Dooks 
343b6d6454fSBen Dooks 	sm->unit_power[unit] += to ? 1 : -1;
344b6d6454fSBen Dooks 	to = sm->unit_power[unit] ? 1 : 0;
345b6d6454fSBen Dooks 
346b6d6454fSBen Dooks 	if (to) {
347b6d6454fSBen Dooks 		if (gate & (1 << unit))
348b6d6454fSBen Dooks 			goto already;
349b6d6454fSBen Dooks 		gate |= (1 << unit);
350b6d6454fSBen Dooks 	} else {
351b6d6454fSBen Dooks 		if (!(gate & (1 << unit)))
352b6d6454fSBen Dooks 			goto already;
353b6d6454fSBen Dooks 		gate &= ~(1 << unit);
354b6d6454fSBen Dooks 	}
355b6d6454fSBen Dooks 
356b6d6454fSBen Dooks 	switch (mode) {
357b6d6454fSBen Dooks 	case 1:
358b6d6454fSBen Dooks 		writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
359b6d6454fSBen Dooks 		writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
360b6d6454fSBen Dooks 		mode = 0;
361b6d6454fSBen Dooks 		break;
362b6d6454fSBen Dooks 	case 2:
363b6d6454fSBen Dooks 	case 0:
364b6d6454fSBen Dooks 		writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
365b6d6454fSBen Dooks 		writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
366b6d6454fSBen Dooks 		mode = 1;
367b6d6454fSBen Dooks 		break;
368b6d6454fSBen Dooks 
369b6d6454fSBen Dooks 	default:
370992bb253SJiri Slaby 		gate = -1;
371992bb253SJiri Slaby 		goto already;
372b6d6454fSBen Dooks 	}
373b6d6454fSBen Dooks 
374b6d6454fSBen Dooks 	writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
375b6d6454fSBen Dooks 	sm501_sync_regs(sm);
376b6d6454fSBen Dooks 
377b6d6454fSBen Dooks 	dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
378b6d6454fSBen Dooks 		gate, clock, mode);
379b6d6454fSBen Dooks 
380331d7475SBen Dooks 	sm501_mdelay(sm, 16);
381b6d6454fSBen Dooks 
382b6d6454fSBen Dooks  already:
383b6d6454fSBen Dooks 	mutex_unlock(&sm->clock_lock);
384b6d6454fSBen Dooks 	return gate;
385b6d6454fSBen Dooks }
386b6d6454fSBen Dooks 
387b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_unit_power);
388b6d6454fSBen Dooks 
389b6d6454fSBen Dooks 
390b6d6454fSBen Dooks /* Perform a rounded division. */
391b6d6454fSBen Dooks static long sm501fb_round_div(long num, long denom)
392b6d6454fSBen Dooks {
393b6d6454fSBen Dooks         /* n / d + 1 / 2 = (2n + d) / 2d */
394b6d6454fSBen Dooks         return (2 * num + denom) / (2 * denom);
395b6d6454fSBen Dooks }
396b6d6454fSBen Dooks 
397b6d6454fSBen Dooks /* clock value structure. */
398b6d6454fSBen Dooks struct sm501_clock {
399b6d6454fSBen Dooks 	unsigned long mclk;
400b6d6454fSBen Dooks 	int divider;
401b6d6454fSBen Dooks 	int shift;
4023149be50SVille Syrjala 	unsigned int m, n, k;
403b6d6454fSBen Dooks };
404b6d6454fSBen Dooks 
4053149be50SVille Syrjala /* sm501_calc_clock
406b6d6454fSBen Dooks  *
4073149be50SVille Syrjala  * Calculates the nearest discrete clock frequency that
4083149be50SVille Syrjala  * can be achieved with the specified input clock.
409b6d6454fSBen Dooks  *   the maximum divisor is 3 or 5
410b6d6454fSBen Dooks  */
4113149be50SVille Syrjala 
4123149be50SVille Syrjala static int sm501_calc_clock(unsigned long freq,
413b6d6454fSBen Dooks 			    struct sm501_clock *clock,
4143149be50SVille Syrjala 			    int max_div,
4153149be50SVille Syrjala 			    unsigned long mclk,
4163149be50SVille Syrjala 			    long *best_diff)
417b6d6454fSBen Dooks {
4183149be50SVille Syrjala 	int ret = 0;
419b6d6454fSBen Dooks 	int divider;
420b6d6454fSBen Dooks 	int shift;
421b6d6454fSBen Dooks 	long diff;
422b6d6454fSBen Dooks 
423b6d6454fSBen Dooks 	/* try dividers 1 and 3 for CRT and for panel,
424b6d6454fSBen Dooks 	   try divider 5 for panel only.*/
425b6d6454fSBen Dooks 
426b6d6454fSBen Dooks 	for (divider = 1; divider <= max_div; divider += 2) {
427b6d6454fSBen Dooks 		/* try all 8 shift values.*/
428b6d6454fSBen Dooks 		for (shift = 0; shift < 8; shift++) {
429b6d6454fSBen Dooks 			/* Calculate difference to requested clock */
430b6d6454fSBen Dooks 			diff = sm501fb_round_div(mclk, divider << shift) - freq;
431b6d6454fSBen Dooks 			if (diff < 0)
432b6d6454fSBen Dooks 				diff = -diff;
433b6d6454fSBen Dooks 
434b6d6454fSBen Dooks 			/* If it is less than the current, use it */
4353149be50SVille Syrjala 			if (diff < *best_diff) {
4363149be50SVille Syrjala 				*best_diff = diff;
437b6d6454fSBen Dooks 
438b6d6454fSBen Dooks 				clock->mclk = mclk;
439b6d6454fSBen Dooks 				clock->divider = divider;
440b6d6454fSBen Dooks 				clock->shift = shift;
4413149be50SVille Syrjala 				ret = 1;
442b6d6454fSBen Dooks 			}
443b6d6454fSBen Dooks 		}
444b6d6454fSBen Dooks 	}
4453149be50SVille Syrjala 
4463149be50SVille Syrjala 	return ret;
4473149be50SVille Syrjala }
4483149be50SVille Syrjala 
4493149be50SVille Syrjala /* sm501_calc_pll
4503149be50SVille Syrjala  *
4513149be50SVille Syrjala  * Calculates the nearest discrete clock frequency that can be
4523149be50SVille Syrjala  * achieved using the programmable PLL.
4533149be50SVille Syrjala  *   the maximum divisor is 3 or 5
4543149be50SVille Syrjala  */
4553149be50SVille Syrjala 
4563149be50SVille Syrjala static unsigned long sm501_calc_pll(unsigned long freq,
4573149be50SVille Syrjala 					struct sm501_clock *clock,
4583149be50SVille Syrjala 					int max_div)
4593149be50SVille Syrjala {
4603149be50SVille Syrjala 	unsigned long mclk;
4613149be50SVille Syrjala 	unsigned int m, n, k;
4623149be50SVille Syrjala 	long best_diff = 999999999;
4633149be50SVille Syrjala 
4643149be50SVille Syrjala 	/*
4653149be50SVille Syrjala 	 * The SM502 datasheet doesn't specify the min/max values for M and N.
4663149be50SVille Syrjala 	 * N = 1 at least doesn't work in practice.
4673149be50SVille Syrjala 	 */
4683149be50SVille Syrjala 	for (m = 2; m <= 255; m++) {
4693149be50SVille Syrjala 		for (n = 2; n <= 127; n++) {
4703149be50SVille Syrjala 			for (k = 0; k <= 1; k++) {
4713149be50SVille Syrjala 				mclk = (24000000UL * m / n) >> k;
4723149be50SVille Syrjala 
4733149be50SVille Syrjala 				if (sm501_calc_clock(freq, clock, max_div,
4743149be50SVille Syrjala 						     mclk, &best_diff)) {
4753149be50SVille Syrjala 					clock->m = m;
4763149be50SVille Syrjala 					clock->n = n;
4773149be50SVille Syrjala 					clock->k = k;
4783149be50SVille Syrjala 				}
4793149be50SVille Syrjala 			}
4803149be50SVille Syrjala 		}
4813149be50SVille Syrjala 	}
4823149be50SVille Syrjala 
4833149be50SVille Syrjala 	/* Return best clock. */
4843149be50SVille Syrjala 	return clock->mclk / (clock->divider << clock->shift);
4853149be50SVille Syrjala }
4863149be50SVille Syrjala 
4873149be50SVille Syrjala /* sm501_select_clock
4883149be50SVille Syrjala  *
4893149be50SVille Syrjala  * Calculates the nearest discrete clock frequency that can be
4903149be50SVille Syrjala  * achieved using the 288MHz and 336MHz PLLs.
4913149be50SVille Syrjala  *   the maximum divisor is 3 or 5
4923149be50SVille Syrjala  */
4933149be50SVille Syrjala 
4943149be50SVille Syrjala static unsigned long sm501_select_clock(unsigned long freq,
4953149be50SVille Syrjala 					struct sm501_clock *clock,
4963149be50SVille Syrjala 					int max_div)
4973149be50SVille Syrjala {
4983149be50SVille Syrjala 	unsigned long mclk;
4993149be50SVille Syrjala 	long best_diff = 999999999;
5003149be50SVille Syrjala 
5013149be50SVille Syrjala 	/* Try 288MHz and 336MHz clocks. */
5023149be50SVille Syrjala 	for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
5033149be50SVille Syrjala 		sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
504b6d6454fSBen Dooks 	}
505b6d6454fSBen Dooks 
506b6d6454fSBen Dooks 	/* Return best clock. */
507b6d6454fSBen Dooks 	return clock->mclk / (clock->divider << clock->shift);
508b6d6454fSBen Dooks }
509b6d6454fSBen Dooks 
510b6d6454fSBen Dooks /* sm501_set_clock
511b6d6454fSBen Dooks  *
512b6d6454fSBen Dooks  * set one of the four clock sources to the closest available frequency to
513b6d6454fSBen Dooks  *  the one specified
514b6d6454fSBen Dooks */
515b6d6454fSBen Dooks 
516b6d6454fSBen Dooks unsigned long sm501_set_clock(struct device *dev,
517b6d6454fSBen Dooks 			      int clksrc,
518b6d6454fSBen Dooks 			      unsigned long req_freq)
519b6d6454fSBen Dooks {
520b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
521b6d6454fSBen Dooks 	unsigned long mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
522b6d6454fSBen Dooks 	unsigned long gate = readl(sm->regs + SM501_CURRENT_GATE);
523b6d6454fSBen Dooks 	unsigned long clock = readl(sm->regs + SM501_CURRENT_CLOCK);
524b6d6454fSBen Dooks 	unsigned char reg;
5253149be50SVille Syrjala 	unsigned int pll_reg = 0;
526b6d6454fSBen Dooks 	unsigned long sm501_freq; /* the actual frequency acheived */
527b6d6454fSBen Dooks 
528b6d6454fSBen Dooks 	struct sm501_clock to;
529b6d6454fSBen Dooks 
530b6d6454fSBen Dooks 	/* find achivable discrete frequency and setup register value
531b6d6454fSBen Dooks 	 * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
532b6d6454fSBen Dooks 	 * has an extra bit for the divider */
533b6d6454fSBen Dooks 
534b6d6454fSBen Dooks 	switch (clksrc) {
535b6d6454fSBen Dooks 	case SM501_CLOCK_P2XCLK:
536b6d6454fSBen Dooks 		/* This clock is divided in half so to achive the
537b6d6454fSBen Dooks 		 * requested frequency the value must be multiplied by
538b6d6454fSBen Dooks 		 * 2. This clock also has an additional pre divisor */
539b6d6454fSBen Dooks 
5403149be50SVille Syrjala 		if (sm->rev >= 0xC0) {
5413149be50SVille Syrjala 			/* SM502 -> use the programmable PLL */
5423149be50SVille Syrjala 			sm501_freq = (sm501_calc_pll(2 * req_freq,
5433149be50SVille Syrjala 						     &to, 5) / 2);
5443149be50SVille Syrjala 			reg = to.shift & 0x07;/* bottom 3 bits are shift */
5453149be50SVille Syrjala 			if (to.divider == 3)
5463149be50SVille Syrjala 				reg |= 0x08; /* /3 divider required */
5473149be50SVille Syrjala 			else if (to.divider == 5)
5483149be50SVille Syrjala 				reg |= 0x10; /* /5 divider required */
5493149be50SVille Syrjala 			reg |= 0x40; /* select the programmable PLL */
5503149be50SVille Syrjala 			pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
5513149be50SVille Syrjala 		} else {
5523149be50SVille Syrjala 			sm501_freq = (sm501_select_clock(2 * req_freq,
5533149be50SVille Syrjala 							 &to, 5) / 2);
554b6d6454fSBen Dooks 			reg = to.shift & 0x07;/* bottom 3 bits are shift */
555b6d6454fSBen Dooks 			if (to.divider == 3)
556b6d6454fSBen Dooks 				reg |= 0x08; /* /3 divider required */
557b6d6454fSBen Dooks 			else if (to.divider == 5)
558b6d6454fSBen Dooks 				reg |= 0x10; /* /5 divider required */
559b6d6454fSBen Dooks 			if (to.mclk != 288000000)
560b6d6454fSBen Dooks 				reg |= 0x20; /* which mclk pll is source */
5613149be50SVille Syrjala 		}
562b6d6454fSBen Dooks 		break;
563b6d6454fSBen Dooks 
564b6d6454fSBen Dooks 	case SM501_CLOCK_V2XCLK:
565b6d6454fSBen Dooks 		/* This clock is divided in half so to achive the
566b6d6454fSBen Dooks 		 * requested frequency the value must be multiplied by 2. */
567b6d6454fSBen Dooks 
568b6d6454fSBen Dooks 		sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
569b6d6454fSBen Dooks 		reg=to.shift & 0x07;	/* bottom 3 bits are shift */
570b6d6454fSBen Dooks 		if (to.divider == 3)
571b6d6454fSBen Dooks 			reg |= 0x08;	/* /3 divider required */
572b6d6454fSBen Dooks 		if (to.mclk != 288000000)
573b6d6454fSBen Dooks 			reg |= 0x10;	/* which mclk pll is source */
574b6d6454fSBen Dooks 		break;
575b6d6454fSBen Dooks 
576b6d6454fSBen Dooks 	case SM501_CLOCK_MCLK:
577b6d6454fSBen Dooks 	case SM501_CLOCK_M1XCLK:
578b6d6454fSBen Dooks 		/* These clocks are the same and not further divided */
579b6d6454fSBen Dooks 
580b6d6454fSBen Dooks 		sm501_freq = sm501_select_clock( req_freq, &to, 3);
581b6d6454fSBen Dooks 		reg=to.shift & 0x07;	/* bottom 3 bits are shift */
582b6d6454fSBen Dooks 		if (to.divider == 3)
583b6d6454fSBen Dooks 			reg |= 0x08;	/* /3 divider required */
584b6d6454fSBen Dooks 		if (to.mclk != 288000000)
585b6d6454fSBen Dooks 			reg |= 0x10;	/* which mclk pll is source */
586b6d6454fSBen Dooks 		break;
587b6d6454fSBen Dooks 
588b6d6454fSBen Dooks 	default:
589b6d6454fSBen Dooks 		return 0; /* this is bad */
590b6d6454fSBen Dooks 	}
591b6d6454fSBen Dooks 
592b6d6454fSBen Dooks 	mutex_lock(&sm->clock_lock);
593b6d6454fSBen Dooks 
594b6d6454fSBen Dooks 	mode = readl(sm->regs + SM501_POWER_MODE_CONTROL);
595b6d6454fSBen Dooks 	gate = readl(sm->regs + SM501_CURRENT_GATE);
596b6d6454fSBen Dooks 	clock = readl(sm->regs + SM501_CURRENT_CLOCK);
597b6d6454fSBen Dooks 
598b6d6454fSBen Dooks 	clock = clock & ~(0xFF << clksrc);
599b6d6454fSBen Dooks 	clock |= reg<<clksrc;
600b6d6454fSBen Dooks 
601b6d6454fSBen Dooks 	mode &= 3;	/* find current mode */
602b6d6454fSBen Dooks 
603b6d6454fSBen Dooks 	switch (mode) {
604b6d6454fSBen Dooks 	case 1:
605b6d6454fSBen Dooks 		writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
606b6d6454fSBen Dooks 		writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
607b6d6454fSBen Dooks 		mode = 0;
608b6d6454fSBen Dooks 		break;
609b6d6454fSBen Dooks 	case 2:
610b6d6454fSBen Dooks 	case 0:
611b6d6454fSBen Dooks 		writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
612b6d6454fSBen Dooks 		writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
613b6d6454fSBen Dooks 		mode = 1;
614b6d6454fSBen Dooks 		break;
615b6d6454fSBen Dooks 
616b6d6454fSBen Dooks 	default:
617b6d6454fSBen Dooks 		mutex_unlock(&sm->clock_lock);
618b6d6454fSBen Dooks 		return -1;
619b6d6454fSBen Dooks 	}
620b6d6454fSBen Dooks 
621b6d6454fSBen Dooks 	writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
6223149be50SVille Syrjala 
6233149be50SVille Syrjala 	if (pll_reg)
6243149be50SVille Syrjala 		writel(pll_reg, sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
6253149be50SVille Syrjala 
626b6d6454fSBen Dooks 	sm501_sync_regs(sm);
627b6d6454fSBen Dooks 
62880e74a80SBen Dooks 	dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
629b6d6454fSBen Dooks 		gate, clock, mode);
630b6d6454fSBen Dooks 
631331d7475SBen Dooks 	sm501_mdelay(sm, 16);
632b6d6454fSBen Dooks 	mutex_unlock(&sm->clock_lock);
633b6d6454fSBen Dooks 
634b6d6454fSBen Dooks 	sm501_dump_clk(sm);
635b6d6454fSBen Dooks 
636b6d6454fSBen Dooks 	return sm501_freq;
637b6d6454fSBen Dooks }
638b6d6454fSBen Dooks 
639b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_set_clock);
640b6d6454fSBen Dooks 
641b6d6454fSBen Dooks /* sm501_find_clock
642b6d6454fSBen Dooks  *
643b6d6454fSBen Dooks  * finds the closest available frequency for a given clock
644b6d6454fSBen Dooks */
645b6d6454fSBen Dooks 
6463149be50SVille Syrjala unsigned long sm501_find_clock(struct device *dev,
6473149be50SVille Syrjala 			       int clksrc,
648b6d6454fSBen Dooks 			       unsigned long req_freq)
649b6d6454fSBen Dooks {
6503149be50SVille Syrjala 	struct sm501_devdata *sm = dev_get_drvdata(dev);
651b6d6454fSBen Dooks 	unsigned long sm501_freq; /* the frequency achiveable by the 501 */
652b6d6454fSBen Dooks 	struct sm501_clock to;
653b6d6454fSBen Dooks 
654b6d6454fSBen Dooks 	switch (clksrc) {
655b6d6454fSBen Dooks 	case SM501_CLOCK_P2XCLK:
6563149be50SVille Syrjala 		if (sm->rev >= 0xC0) {
6573149be50SVille Syrjala 			/* SM502 -> use the programmable PLL */
6583149be50SVille Syrjala 			sm501_freq = (sm501_calc_pll(2 * req_freq,
6593149be50SVille Syrjala 						     &to, 5) / 2);
6603149be50SVille Syrjala 		} else {
6613149be50SVille Syrjala 			sm501_freq = (sm501_select_clock(2 * req_freq,
6623149be50SVille Syrjala 							 &to, 5) / 2);
6633149be50SVille Syrjala 		}
664b6d6454fSBen Dooks 		break;
665b6d6454fSBen Dooks 
666b6d6454fSBen Dooks 	case SM501_CLOCK_V2XCLK:
667b6d6454fSBen Dooks 		sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
668b6d6454fSBen Dooks 		break;
669b6d6454fSBen Dooks 
670b6d6454fSBen Dooks 	case SM501_CLOCK_MCLK:
671b6d6454fSBen Dooks 	case SM501_CLOCK_M1XCLK:
672b6d6454fSBen Dooks 		sm501_freq = sm501_select_clock(req_freq, &to, 3);
673b6d6454fSBen Dooks 		break;
674b6d6454fSBen Dooks 
675b6d6454fSBen Dooks 	default:
676b6d6454fSBen Dooks 		sm501_freq = 0;		/* error */
677b6d6454fSBen Dooks 	}
678b6d6454fSBen Dooks 
679b6d6454fSBen Dooks 	return sm501_freq;
680b6d6454fSBen Dooks }
681b6d6454fSBen Dooks 
682b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_find_clock);
683b6d6454fSBen Dooks 
684b6d6454fSBen Dooks static struct sm501_device *to_sm_device(struct platform_device *pdev)
685b6d6454fSBen Dooks {
686b6d6454fSBen Dooks 	return container_of(pdev, struct sm501_device, pdev);
687b6d6454fSBen Dooks }
688b6d6454fSBen Dooks 
689b6d6454fSBen Dooks /* sm501_device_release
690b6d6454fSBen Dooks  *
691b6d6454fSBen Dooks  * A release function for the platform devices we create to allow us to
692b6d6454fSBen Dooks  * free any items we allocated
693b6d6454fSBen Dooks */
694b6d6454fSBen Dooks 
695b6d6454fSBen Dooks static void sm501_device_release(struct device *dev)
696b6d6454fSBen Dooks {
697b6d6454fSBen Dooks 	kfree(to_sm_device(to_platform_device(dev)));
698b6d6454fSBen Dooks }
699b6d6454fSBen Dooks 
700b6d6454fSBen Dooks /* sm501_create_subdev
701b6d6454fSBen Dooks  *
702b6d6454fSBen Dooks  * Create a skeleton platform device with resources for passing to a
703b6d6454fSBen Dooks  * sub-driver
704b6d6454fSBen Dooks */
705b6d6454fSBen Dooks 
706b6d6454fSBen Dooks static struct platform_device *
70761711f8fSMagnus Damm sm501_create_subdev(struct sm501_devdata *sm, char *name,
70861711f8fSMagnus Damm 		    unsigned int res_count, unsigned int platform_data_size)
709b6d6454fSBen Dooks {
710b6d6454fSBen Dooks 	struct sm501_device *smdev;
711b6d6454fSBen Dooks 
712b6d6454fSBen Dooks 	smdev = kzalloc(sizeof(struct sm501_device) +
71361711f8fSMagnus Damm 			(sizeof(struct resource) * res_count) +
71461711f8fSMagnus Damm 			platform_data_size, GFP_KERNEL);
715b6d6454fSBen Dooks 	if (!smdev)
716b6d6454fSBen Dooks 		return NULL;
717b6d6454fSBen Dooks 
718b6d6454fSBen Dooks 	smdev->pdev.dev.release = sm501_device_release;
719b6d6454fSBen Dooks 
720b6d6454fSBen Dooks 	smdev->pdev.name = name;
721b6d6454fSBen Dooks 	smdev->pdev.id = sm->pdev_id;
72261711f8fSMagnus Damm 	smdev->pdev.dev.parent = sm->dev;
72361711f8fSMagnus Damm 
72461711f8fSMagnus Damm 	if (res_count) {
725b6d6454fSBen Dooks 		smdev->pdev.resource = (struct resource *)(smdev+1);
726b6d6454fSBen Dooks 		smdev->pdev.num_resources = res_count;
72761711f8fSMagnus Damm 	}
72861711f8fSMagnus Damm 	if (platform_data_size)
72961711f8fSMagnus Damm 		smdev->pdev.dev.platform_data = (void *)(smdev+1);
730b6d6454fSBen Dooks 
731b6d6454fSBen Dooks 	return &smdev->pdev;
732b6d6454fSBen Dooks }
733b6d6454fSBen Dooks 
734b6d6454fSBen Dooks /* sm501_register_device
735b6d6454fSBen Dooks  *
736b6d6454fSBen Dooks  * Register a platform device created with sm501_create_subdev()
737b6d6454fSBen Dooks */
738b6d6454fSBen Dooks 
739b6d6454fSBen Dooks static int sm501_register_device(struct sm501_devdata *sm,
740b6d6454fSBen Dooks 				 struct platform_device *pdev)
741b6d6454fSBen Dooks {
742b6d6454fSBen Dooks 	struct sm501_device *smdev = to_sm_device(pdev);
743b6d6454fSBen Dooks 	int ptr;
744b6d6454fSBen Dooks 	int ret;
745b6d6454fSBen Dooks 
746b6d6454fSBen Dooks 	for (ptr = 0; ptr < pdev->num_resources; ptr++) {
74780e74a80SBen Dooks 		printk(KERN_DEBUG "%s[%d] flags %08lx: %08llx..%08llx\n",
748b6d6454fSBen Dooks 		       pdev->name, ptr,
749b6d6454fSBen Dooks 		       pdev->resource[ptr].flags,
750b6d6454fSBen Dooks 		       (unsigned long long)pdev->resource[ptr].start,
751b6d6454fSBen Dooks 		       (unsigned long long)pdev->resource[ptr].end);
752b6d6454fSBen Dooks 	}
753b6d6454fSBen Dooks 
754b6d6454fSBen Dooks 	ret = platform_device_register(pdev);
755b6d6454fSBen Dooks 
756b6d6454fSBen Dooks 	if (ret >= 0) {
757b6d6454fSBen Dooks 		dev_dbg(sm->dev, "registered %s\n", pdev->name);
758b6d6454fSBen Dooks 		list_add_tail(&smdev->list, &sm->devices);
759b6d6454fSBen Dooks 	} else
760b6d6454fSBen Dooks 		dev_err(sm->dev, "error registering %s (%d)\n",
761b6d6454fSBen Dooks 			pdev->name, ret);
762b6d6454fSBen Dooks 
763b6d6454fSBen Dooks 	return ret;
764b6d6454fSBen Dooks }
765b6d6454fSBen Dooks 
766b6d6454fSBen Dooks /* sm501_create_subio
767b6d6454fSBen Dooks  *
768b6d6454fSBen Dooks  * Fill in an IO resource for a sub device
769b6d6454fSBen Dooks */
770b6d6454fSBen Dooks 
771b6d6454fSBen Dooks static void sm501_create_subio(struct sm501_devdata *sm,
772b6d6454fSBen Dooks 			       struct resource *res,
773b6d6454fSBen Dooks 			       resource_size_t offs,
774b6d6454fSBen Dooks 			       resource_size_t size)
775b6d6454fSBen Dooks {
776b6d6454fSBen Dooks 	res->flags = IORESOURCE_MEM;
777b6d6454fSBen Dooks 	res->parent = sm->io_res;
778b6d6454fSBen Dooks 	res->start = sm->io_res->start + offs;
779b6d6454fSBen Dooks 	res->end = res->start + size - 1;
780b6d6454fSBen Dooks }
781b6d6454fSBen Dooks 
782b6d6454fSBen Dooks /* sm501_create_mem
783b6d6454fSBen Dooks  *
784b6d6454fSBen Dooks  * Fill in an MEM resource for a sub device
785b6d6454fSBen Dooks */
786b6d6454fSBen Dooks 
787b6d6454fSBen Dooks static void sm501_create_mem(struct sm501_devdata *sm,
788b6d6454fSBen Dooks 			     struct resource *res,
789b6d6454fSBen Dooks 			     resource_size_t *offs,
790b6d6454fSBen Dooks 			     resource_size_t size)
791b6d6454fSBen Dooks {
792b6d6454fSBen Dooks 	*offs -= size;		/* adjust memory size */
793b6d6454fSBen Dooks 
794b6d6454fSBen Dooks 	res->flags = IORESOURCE_MEM;
795b6d6454fSBen Dooks 	res->parent = sm->mem_res;
796b6d6454fSBen Dooks 	res->start = sm->mem_res->start + *offs;
797b6d6454fSBen Dooks 	res->end = res->start + size - 1;
798b6d6454fSBen Dooks }
799b6d6454fSBen Dooks 
800b6d6454fSBen Dooks /* sm501_create_irq
801b6d6454fSBen Dooks  *
802b6d6454fSBen Dooks  * Fill in an IRQ resource for a sub device
803b6d6454fSBen Dooks */
804b6d6454fSBen Dooks 
805b6d6454fSBen Dooks static void sm501_create_irq(struct sm501_devdata *sm,
806b6d6454fSBen Dooks 			     struct resource *res)
807b6d6454fSBen Dooks {
808b6d6454fSBen Dooks 	res->flags = IORESOURCE_IRQ;
809b6d6454fSBen Dooks 	res->parent = NULL;
810b6d6454fSBen Dooks 	res->start = res->end = sm->irq;
811b6d6454fSBen Dooks }
812b6d6454fSBen Dooks 
813b6d6454fSBen Dooks static int sm501_register_usbhost(struct sm501_devdata *sm,
814b6d6454fSBen Dooks 				  resource_size_t *mem_avail)
815b6d6454fSBen Dooks {
816b6d6454fSBen Dooks 	struct platform_device *pdev;
817b6d6454fSBen Dooks 
81861711f8fSMagnus Damm 	pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
819b6d6454fSBen Dooks 	if (!pdev)
820b6d6454fSBen Dooks 		return -ENOMEM;
821b6d6454fSBen Dooks 
822b6d6454fSBen Dooks 	sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
823b6d6454fSBen Dooks 	sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
824b6d6454fSBen Dooks 	sm501_create_irq(sm, &pdev->resource[2]);
825b6d6454fSBen Dooks 
826b6d6454fSBen Dooks 	return sm501_register_device(sm, pdev);
827b6d6454fSBen Dooks }
828b6d6454fSBen Dooks 
82961711f8fSMagnus Damm static void sm501_setup_uart_data(struct sm501_devdata *sm,
83061711f8fSMagnus Damm 				  struct plat_serial8250_port *uart_data,
83161711f8fSMagnus Damm 				  unsigned int offset)
83261711f8fSMagnus Damm {
83361711f8fSMagnus Damm 	uart_data->membase = sm->regs + offset;
83461711f8fSMagnus Damm 	uart_data->mapbase = sm->io_res->start + offset;
83561711f8fSMagnus Damm 	uart_data->iotype = UPIO_MEM;
83661711f8fSMagnus Damm 	uart_data->irq = sm->irq;
83761711f8fSMagnus Damm 	uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
83861711f8fSMagnus Damm 	uart_data->regshift = 2;
83961711f8fSMagnus Damm 	uart_data->uartclk = (9600 * 16);
84061711f8fSMagnus Damm }
84161711f8fSMagnus Damm 
84261711f8fSMagnus Damm static int sm501_register_uart(struct sm501_devdata *sm, int devices)
84361711f8fSMagnus Damm {
84461711f8fSMagnus Damm 	struct platform_device *pdev;
84561711f8fSMagnus Damm 	struct plat_serial8250_port *uart_data;
84661711f8fSMagnus Damm 
84761711f8fSMagnus Damm 	pdev = sm501_create_subdev(sm, "serial8250", 0,
84861711f8fSMagnus Damm 				   sizeof(struct plat_serial8250_port) * 3);
84961711f8fSMagnus Damm 	if (!pdev)
85061711f8fSMagnus Damm 		return -ENOMEM;
85161711f8fSMagnus Damm 
85261711f8fSMagnus Damm 	uart_data = pdev->dev.platform_data;
85361711f8fSMagnus Damm 
85461711f8fSMagnus Damm 	if (devices & SM501_USE_UART0) {
85561711f8fSMagnus Damm 		sm501_setup_uart_data(sm, uart_data++, 0x30000);
85661711f8fSMagnus Damm 		sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
85761711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
85861711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
85961711f8fSMagnus Damm 	}
86061711f8fSMagnus Damm 	if (devices & SM501_USE_UART1) {
86161711f8fSMagnus Damm 		sm501_setup_uart_data(sm, uart_data++, 0x30020);
86261711f8fSMagnus Damm 		sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
86361711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
86461711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
86561711f8fSMagnus Damm 	}
86661711f8fSMagnus Damm 
86761711f8fSMagnus Damm 	pdev->id = PLAT8250_DEV_SM501;
86861711f8fSMagnus Damm 
86961711f8fSMagnus Damm 	return sm501_register_device(sm, pdev);
87061711f8fSMagnus Damm }
87161711f8fSMagnus Damm 
872b6d6454fSBen Dooks static int sm501_register_display(struct sm501_devdata *sm,
873b6d6454fSBen Dooks 				  resource_size_t *mem_avail)
874b6d6454fSBen Dooks {
875b6d6454fSBen Dooks 	struct platform_device *pdev;
876b6d6454fSBen Dooks 
87761711f8fSMagnus Damm 	pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
878b6d6454fSBen Dooks 	if (!pdev)
879b6d6454fSBen Dooks 		return -ENOMEM;
880b6d6454fSBen Dooks 
881b6d6454fSBen Dooks 	sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
882b6d6454fSBen Dooks 	sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
883b6d6454fSBen Dooks 	sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
884b6d6454fSBen Dooks 	sm501_create_irq(sm, &pdev->resource[3]);
885b6d6454fSBen Dooks 
886b6d6454fSBen Dooks 	return sm501_register_device(sm, pdev);
887b6d6454fSBen Dooks }
888b6d6454fSBen Dooks 
889f61be273SBen Dooks #ifdef CONFIG_MFD_SM501_GPIO
890f61be273SBen Dooks 
891f61be273SBen Dooks static inline struct sm501_gpio_chip *to_sm501_gpio(struct gpio_chip *gc)
892f61be273SBen Dooks {
893f61be273SBen Dooks 	return container_of(gc, struct sm501_gpio_chip, gpio);
894f61be273SBen Dooks }
895f61be273SBen Dooks 
896f61be273SBen Dooks static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
897f61be273SBen Dooks {
898f61be273SBen Dooks 	return container_of(gpio, struct sm501_devdata, gpio);
899f61be273SBen Dooks }
900f61be273SBen Dooks 
901f61be273SBen Dooks static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
902f61be273SBen Dooks 
903f61be273SBen Dooks {
904f61be273SBen Dooks 	struct sm501_gpio_chip *smgpio = to_sm501_gpio(chip);
905f61be273SBen Dooks 	unsigned long result;
906f61be273SBen Dooks 
907f61be273SBen Dooks 	result = readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
908f61be273SBen Dooks 	result >>= offset;
909f61be273SBen Dooks 
910f61be273SBen Dooks 	return result & 1UL;
911f61be273SBen Dooks }
912f61be273SBen Dooks 
91398325f8fSBen Dooks static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
91498325f8fSBen Dooks 				   unsigned long bit)
91598325f8fSBen Dooks {
91698325f8fSBen Dooks 	unsigned long ctrl;
91798325f8fSBen Dooks 
91898325f8fSBen Dooks 	/* check and modify if this pin is not set as gpio. */
91998325f8fSBen Dooks 
92098325f8fSBen Dooks 	if (readl(smchip->control) & bit) {
92198325f8fSBen Dooks 		dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
92298325f8fSBen Dooks 			 "changing mode of gpio, bit %08lx\n", bit);
92398325f8fSBen Dooks 
92498325f8fSBen Dooks 		ctrl = readl(smchip->control);
92598325f8fSBen Dooks 		ctrl &= ~bit;
92698325f8fSBen Dooks 		writel(ctrl, smchip->control);
92798325f8fSBen Dooks 
92898325f8fSBen Dooks 		sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
92998325f8fSBen Dooks 	}
93098325f8fSBen Dooks }
93198325f8fSBen Dooks 
932f61be273SBen Dooks static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
933f61be273SBen Dooks 
934f61be273SBen Dooks {
935f61be273SBen Dooks 	struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
936f61be273SBen Dooks 	struct sm501_gpio *smgpio = smchip->ourgpio;
937f61be273SBen Dooks 	unsigned long bit = 1 << offset;
938f61be273SBen Dooks 	void __iomem *regs = smchip->regbase;
939f61be273SBen Dooks 	unsigned long save;
940f61be273SBen Dooks 	unsigned long val;
941f61be273SBen Dooks 
942f61be273SBen Dooks 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
943f61be273SBen Dooks 		__func__, chip, offset);
944f61be273SBen Dooks 
945f61be273SBen Dooks 	spin_lock_irqsave(&smgpio->lock, save);
946f61be273SBen Dooks 
947f61be273SBen Dooks 	val = readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
948f61be273SBen Dooks 	if (value)
949f61be273SBen Dooks 		val |= bit;
950f61be273SBen Dooks 	writel(val, regs);
951f61be273SBen Dooks 
952f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
95398325f8fSBen Dooks 	sm501_gpio_ensure_gpio(smchip, bit);
95498325f8fSBen Dooks 
955f61be273SBen Dooks 	spin_unlock_irqrestore(&smgpio->lock, save);
956f61be273SBen Dooks }
957f61be273SBen Dooks 
958f61be273SBen Dooks static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
959f61be273SBen Dooks {
960f61be273SBen Dooks 	struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
961f61be273SBen Dooks 	struct sm501_gpio *smgpio = smchip->ourgpio;
962f61be273SBen Dooks 	void __iomem *regs = smchip->regbase;
963f61be273SBen Dooks 	unsigned long bit = 1 << offset;
964f61be273SBen Dooks 	unsigned long save;
965f61be273SBen Dooks 	unsigned long ddr;
966f61be273SBen Dooks 
96798325f8fSBen Dooks 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
968f61be273SBen Dooks 		__func__, chip, offset);
969f61be273SBen Dooks 
970f61be273SBen Dooks 	spin_lock_irqsave(&smgpio->lock, save);
971f61be273SBen Dooks 
972f61be273SBen Dooks 	ddr = readl(regs + SM501_GPIO_DDR_LOW);
973f61be273SBen Dooks 	writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
974f61be273SBen Dooks 
975f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
97698325f8fSBen Dooks 	sm501_gpio_ensure_gpio(smchip, bit);
97798325f8fSBen Dooks 
978f61be273SBen Dooks 	spin_unlock_irqrestore(&smgpio->lock, save);
979f61be273SBen Dooks 
980f61be273SBen Dooks 	return 0;
981f61be273SBen Dooks }
982f61be273SBen Dooks 
983f61be273SBen Dooks static int sm501_gpio_output(struct gpio_chip *chip,
984f61be273SBen Dooks 			     unsigned offset, int value)
985f61be273SBen Dooks {
986f61be273SBen Dooks 	struct sm501_gpio_chip *smchip = to_sm501_gpio(chip);
987f61be273SBen Dooks 	struct sm501_gpio *smgpio = smchip->ourgpio;
988f61be273SBen Dooks 	unsigned long bit = 1 << offset;
989f61be273SBen Dooks 	void __iomem *regs = smchip->regbase;
990f61be273SBen Dooks 	unsigned long save;
991f61be273SBen Dooks 	unsigned long val;
992f61be273SBen Dooks 	unsigned long ddr;
993f61be273SBen Dooks 
994f61be273SBen Dooks 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
995f61be273SBen Dooks 		__func__, chip, offset, value);
996f61be273SBen Dooks 
997f61be273SBen Dooks 	spin_lock_irqsave(&smgpio->lock, save);
998f61be273SBen Dooks 
999f61be273SBen Dooks 	val = readl(regs + SM501_GPIO_DATA_LOW);
1000f61be273SBen Dooks 	if (value)
1001f61be273SBen Dooks 		val |= bit;
1002f61be273SBen Dooks 	else
1003f61be273SBen Dooks 		val &= ~bit;
1004f61be273SBen Dooks 	writel(val, regs);
1005f61be273SBen Dooks 
1006f61be273SBen Dooks 	ddr = readl(regs + SM501_GPIO_DDR_LOW);
1007f61be273SBen Dooks 	writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
1008f61be273SBen Dooks 
1009f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
1010f61be273SBen Dooks 	writel(val, regs + SM501_GPIO_DATA_LOW);
1011f61be273SBen Dooks 
1012f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
1013f61be273SBen Dooks 	spin_unlock_irqrestore(&smgpio->lock, save);
1014f61be273SBen Dooks 
1015f61be273SBen Dooks 	return 0;
1016f61be273SBen Dooks }
1017f61be273SBen Dooks 
1018f61be273SBen Dooks static struct gpio_chip gpio_chip_template = {
1019f61be273SBen Dooks 	.ngpio			= 32,
1020f61be273SBen Dooks 	.direction_input	= sm501_gpio_input,
1021f61be273SBen Dooks 	.direction_output	= sm501_gpio_output,
1022f61be273SBen Dooks 	.set			= sm501_gpio_set,
1023f61be273SBen Dooks 	.get			= sm501_gpio_get,
1024f61be273SBen Dooks };
1025f61be273SBen Dooks 
1026f61be273SBen Dooks static int __devinit sm501_gpio_register_chip(struct sm501_devdata *sm,
1027f61be273SBen Dooks 					      struct sm501_gpio *gpio,
1028f61be273SBen Dooks 					      struct sm501_gpio_chip *chip)
1029f61be273SBen Dooks {
1030f61be273SBen Dooks 	struct sm501_platdata *pdata = sm->platdata;
1031f61be273SBen Dooks 	struct gpio_chip *gchip = &chip->gpio;
103260e540d6SArnaud Patard 	int base = pdata->gpio_base;
1033f61be273SBen Dooks 
103428130beaSBen Dooks 	chip->gpio = gpio_chip_template;
1035f61be273SBen Dooks 
1036f61be273SBen Dooks 	if (chip == &gpio->high) {
103760e540d6SArnaud Patard 		if (base > 0)
1038f61be273SBen Dooks 			base += 32;
1039f61be273SBen Dooks 		chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
104098325f8fSBen Dooks 		chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
1041f61be273SBen Dooks 		gchip->label  = "SM501-HIGH";
1042f61be273SBen Dooks 	} else {
1043f61be273SBen Dooks 		chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
104498325f8fSBen Dooks 		chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
1045f61be273SBen Dooks 		gchip->label  = "SM501-LOW";
1046f61be273SBen Dooks 	}
1047f61be273SBen Dooks 
1048f61be273SBen Dooks 	gchip->base   = base;
1049f61be273SBen Dooks 	chip->ourgpio = gpio;
1050f61be273SBen Dooks 
1051f61be273SBen Dooks 	return gpiochip_add(gchip);
1052f61be273SBen Dooks }
1053f61be273SBen Dooks 
1054dcd9651eSRakib Mullick static int __devinit sm501_register_gpio(struct sm501_devdata *sm)
1055f61be273SBen Dooks {
1056f61be273SBen Dooks 	struct sm501_gpio *gpio = &sm->gpio;
1057f61be273SBen Dooks 	resource_size_t iobase = sm->io_res->start + SM501_GPIO;
1058f61be273SBen Dooks 	int ret;
1059f61be273SBen Dooks 	int tmp;
1060f61be273SBen Dooks 
1061f61be273SBen Dooks 	dev_dbg(sm->dev, "registering gpio block %08llx\n",
1062f61be273SBen Dooks 		(unsigned long long)iobase);
1063f61be273SBen Dooks 
1064f61be273SBen Dooks 	spin_lock_init(&gpio->lock);
1065f61be273SBen Dooks 
1066f61be273SBen Dooks 	gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
1067f61be273SBen Dooks 	if (gpio->regs_res == NULL) {
1068f61be273SBen Dooks 		dev_err(sm->dev, "gpio: failed to request region\n");
1069f61be273SBen Dooks 		return -ENXIO;
1070f61be273SBen Dooks 	}
1071f61be273SBen Dooks 
1072f61be273SBen Dooks 	gpio->regs = ioremap(iobase, 0x20);
1073f61be273SBen Dooks 	if (gpio->regs == NULL) {
1074f61be273SBen Dooks 		dev_err(sm->dev, "gpio: failed to remap registers\n");
1075f61be273SBen Dooks 		ret = -ENXIO;
107628130beaSBen Dooks 		goto err_claimed;
1077f61be273SBen Dooks 	}
1078f61be273SBen Dooks 
1079f61be273SBen Dooks 	/* Register both our chips. */
1080f61be273SBen Dooks 
1081f61be273SBen Dooks 	ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
1082f61be273SBen Dooks 	if (ret) {
1083f61be273SBen Dooks 		dev_err(sm->dev, "failed to add low chip\n");
1084f61be273SBen Dooks 		goto err_mapped;
1085f61be273SBen Dooks 	}
1086f61be273SBen Dooks 
1087f61be273SBen Dooks 	ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
1088f61be273SBen Dooks 	if (ret) {
1089f61be273SBen Dooks 		dev_err(sm->dev, "failed to add high chip\n");
1090f61be273SBen Dooks 		goto err_low_chip;
1091f61be273SBen Dooks 	}
1092f61be273SBen Dooks 
1093f61be273SBen Dooks 	gpio->registered = 1;
1094f61be273SBen Dooks 
1095f61be273SBen Dooks 	return 0;
1096f61be273SBen Dooks 
1097f61be273SBen Dooks  err_low_chip:
1098f61be273SBen Dooks 	tmp = gpiochip_remove(&gpio->low.gpio);
1099f61be273SBen Dooks 	if (tmp) {
1100f61be273SBen Dooks 		dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
1101f61be273SBen Dooks 		return ret;
1102f61be273SBen Dooks 	}
1103f61be273SBen Dooks 
1104f61be273SBen Dooks  err_mapped:
110528130beaSBen Dooks 	iounmap(gpio->regs);
110628130beaSBen Dooks 
110728130beaSBen Dooks  err_claimed:
1108f61be273SBen Dooks 	release_resource(gpio->regs_res);
1109f61be273SBen Dooks 	kfree(gpio->regs_res);
1110f61be273SBen Dooks 
1111f61be273SBen Dooks 	return ret;
1112f61be273SBen Dooks }
1113f61be273SBen Dooks 
1114f61be273SBen Dooks static void sm501_gpio_remove(struct sm501_devdata *sm)
1115f61be273SBen Dooks {
111628130beaSBen Dooks 	struct sm501_gpio *gpio = &sm->gpio;
1117f61be273SBen Dooks 	int ret;
1118f61be273SBen Dooks 
1119f2999209SBen Dooks 	if (!sm->gpio.registered)
1120f2999209SBen Dooks 		return;
1121f2999209SBen Dooks 
112228130beaSBen Dooks 	ret = gpiochip_remove(&gpio->low.gpio);
1123f61be273SBen Dooks 	if (ret)
1124f61be273SBen Dooks 		dev_err(sm->dev, "cannot remove low chip, cannot tidy up\n");
1125f61be273SBen Dooks 
112628130beaSBen Dooks 	ret = gpiochip_remove(&gpio->high.gpio);
1127f61be273SBen Dooks 	if (ret)
1128f61be273SBen Dooks 		dev_err(sm->dev, "cannot remove high chip, cannot tidy up\n");
112928130beaSBen Dooks 
113028130beaSBen Dooks 	iounmap(gpio->regs);
113128130beaSBen Dooks 	release_resource(gpio->regs_res);
113228130beaSBen Dooks 	kfree(gpio->regs_res);
1133f61be273SBen Dooks }
1134f61be273SBen Dooks 
113528130beaSBen Dooks static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
113642cd2366SBen Dooks {
113742cd2366SBen Dooks 	struct sm501_gpio *gpio = &sm->gpio;
113853a9600cSBen Dooks 	int base = (pin < 32) ? gpio->low.gpio.base : gpio->high.gpio.base;
113953a9600cSBen Dooks 
114053a9600cSBen Dooks 	return (pin % 32) + base;
114142cd2366SBen Dooks }
1142f2999209SBen Dooks 
1143f2999209SBen Dooks static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
1144f2999209SBen Dooks {
1145f2999209SBen Dooks 	return sm->gpio.registered;
1146f2999209SBen Dooks }
1147f61be273SBen Dooks #else
114828130beaSBen Dooks static inline int sm501_register_gpio(struct sm501_devdata *sm)
1149f61be273SBen Dooks {
1150f61be273SBen Dooks 	return 0;
1151f61be273SBen Dooks }
1152f61be273SBen Dooks 
115328130beaSBen Dooks static inline void sm501_gpio_remove(struct sm501_devdata *sm)
1154f61be273SBen Dooks {
1155f61be273SBen Dooks }
115642cd2366SBen Dooks 
115728130beaSBen Dooks static inline int sm501_gpio_pin2nr(struct sm501_devdata *sm, unsigned int pin)
115842cd2366SBen Dooks {
115942cd2366SBen Dooks 	return -1;
116042cd2366SBen Dooks }
1161f2999209SBen Dooks 
1162f2999209SBen Dooks static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
1163f2999209SBen Dooks {
1164f2999209SBen Dooks 	return 0;
1165f2999209SBen Dooks }
1166f61be273SBen Dooks #endif
1167f61be273SBen Dooks 
116842cd2366SBen Dooks static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
116942cd2366SBen Dooks 					    struct sm501_platdata_gpio_i2c *iic)
117042cd2366SBen Dooks {
117142cd2366SBen Dooks 	struct i2c_gpio_platform_data *icd;
117242cd2366SBen Dooks 	struct platform_device *pdev;
117342cd2366SBen Dooks 
117442cd2366SBen Dooks 	pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
117542cd2366SBen Dooks 				   sizeof(struct i2c_gpio_platform_data));
117642cd2366SBen Dooks 	if (!pdev)
117742cd2366SBen Dooks 		return -ENOMEM;
117842cd2366SBen Dooks 
117942cd2366SBen Dooks 	icd = pdev->dev.platform_data;
118042cd2366SBen Dooks 
118142cd2366SBen Dooks 	/* We keep the pin_sda and pin_scl fields relative in case the
118242cd2366SBen Dooks 	 * same platform data is passed to >1 SM501.
118342cd2366SBen Dooks 	 */
118442cd2366SBen Dooks 
118542cd2366SBen Dooks 	icd->sda_pin = sm501_gpio_pin2nr(sm, iic->pin_sda);
118642cd2366SBen Dooks 	icd->scl_pin = sm501_gpio_pin2nr(sm, iic->pin_scl);
118742cd2366SBen Dooks 	icd->timeout = iic->timeout;
118842cd2366SBen Dooks 	icd->udelay = iic->udelay;
118942cd2366SBen Dooks 
119042cd2366SBen Dooks 	/* note, we can't use either of the pin numbers, as the i2c-gpio
119142cd2366SBen Dooks 	 * driver uses the platform.id field to generate the bus number
119242cd2366SBen Dooks 	 * to register with the i2c core; The i2c core doesn't have enough
119342cd2366SBen Dooks 	 * entries to deal with anything we currently use.
119442cd2366SBen Dooks 	*/
119542cd2366SBen Dooks 
119642cd2366SBen Dooks 	pdev->id = iic->bus_num;
119742cd2366SBen Dooks 
119842cd2366SBen Dooks 	dev_info(sm->dev, "registering i2c-%d: sda=%d (%d), scl=%d (%d)\n",
119942cd2366SBen Dooks 		 iic->bus_num,
120042cd2366SBen Dooks 		 icd->sda_pin, iic->pin_sda, icd->scl_pin, iic->pin_scl);
120142cd2366SBen Dooks 
120242cd2366SBen Dooks 	return sm501_register_device(sm, pdev);
120342cd2366SBen Dooks }
120442cd2366SBen Dooks 
120542cd2366SBen Dooks static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
120642cd2366SBen Dooks 				   struct sm501_platdata *pdata)
120742cd2366SBen Dooks {
120842cd2366SBen Dooks 	struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
120942cd2366SBen Dooks 	int index;
121042cd2366SBen Dooks 	int ret;
121142cd2366SBen Dooks 
121242cd2366SBen Dooks 	for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
121342cd2366SBen Dooks 		ret = sm501_register_gpio_i2c_instance(sm, iic);
121442cd2366SBen Dooks 		if (ret < 0)
121542cd2366SBen Dooks 			return ret;
121642cd2366SBen Dooks 	}
121742cd2366SBen Dooks 
121842cd2366SBen Dooks 	return 0;
121942cd2366SBen Dooks }
122042cd2366SBen Dooks 
1221b6d6454fSBen Dooks /* sm501_dbg_regs
1222b6d6454fSBen Dooks  *
1223b6d6454fSBen Dooks  * Debug attribute to attach to parent device to show core registers
1224b6d6454fSBen Dooks */
1225b6d6454fSBen Dooks 
1226b6d6454fSBen Dooks static ssize_t sm501_dbg_regs(struct device *dev,
1227b6d6454fSBen Dooks 			      struct device_attribute *attr, char *buff)
1228b6d6454fSBen Dooks {
1229b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev)	;
1230b6d6454fSBen Dooks 	unsigned int reg;
1231b6d6454fSBen Dooks 	char *ptr = buff;
1232b6d6454fSBen Dooks 	int ret;
1233b6d6454fSBen Dooks 
1234b6d6454fSBen Dooks 	for (reg = 0x00; reg < 0x70; reg += 4) {
1235b6d6454fSBen Dooks 		ret = sprintf(ptr, "%08x = %08x\n",
1236b6d6454fSBen Dooks 			      reg, readl(sm->regs + reg));
1237b6d6454fSBen Dooks 		ptr += ret;
1238b6d6454fSBen Dooks 	}
1239b6d6454fSBen Dooks 
1240b6d6454fSBen Dooks 	return ptr - buff;
1241b6d6454fSBen Dooks }
1242b6d6454fSBen Dooks 
1243b6d6454fSBen Dooks 
1244b6d6454fSBen Dooks static DEVICE_ATTR(dbg_regs, 0666, sm501_dbg_regs, NULL);
1245b6d6454fSBen Dooks 
1246b6d6454fSBen Dooks /* sm501_init_reg
1247b6d6454fSBen Dooks  *
1248b6d6454fSBen Dooks  * Helper function for the init code to setup a register
12495136237bSBen Dooks  *
12505136237bSBen Dooks  * clear the bits which are set in r->mask, and then set
12515136237bSBen Dooks  * the bits set in r->set.
1252b6d6454fSBen Dooks */
1253b6d6454fSBen Dooks 
1254b6d6454fSBen Dooks static inline void sm501_init_reg(struct sm501_devdata *sm,
1255b6d6454fSBen Dooks 				  unsigned long reg,
1256b6d6454fSBen Dooks 				  struct sm501_reg_init *r)
1257b6d6454fSBen Dooks {
1258b6d6454fSBen Dooks 	unsigned long tmp;
1259b6d6454fSBen Dooks 
1260b6d6454fSBen Dooks 	tmp = readl(sm->regs + reg);
1261b6d6454fSBen Dooks 	tmp &= ~r->mask;
12625136237bSBen Dooks 	tmp |= r->set;
1263b6d6454fSBen Dooks 	writel(tmp, sm->regs + reg);
1264b6d6454fSBen Dooks }
1265b6d6454fSBen Dooks 
1266b6d6454fSBen Dooks /* sm501_init_regs
1267b6d6454fSBen Dooks  *
1268b6d6454fSBen Dooks  * Setup core register values
1269b6d6454fSBen Dooks */
1270b6d6454fSBen Dooks 
1271b6d6454fSBen Dooks static void sm501_init_regs(struct sm501_devdata *sm,
1272b6d6454fSBen Dooks 			    struct sm501_initdata *init)
1273b6d6454fSBen Dooks {
1274b6d6454fSBen Dooks 	sm501_misc_control(sm->dev,
1275b6d6454fSBen Dooks 			   init->misc_control.set,
1276b6d6454fSBen Dooks 			   init->misc_control.mask);
1277b6d6454fSBen Dooks 
1278b6d6454fSBen Dooks 	sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
1279b6d6454fSBen Dooks 	sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
1280b6d6454fSBen Dooks 	sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
1281b6d6454fSBen Dooks 
1282b6d6454fSBen Dooks 	if (init->m1xclk) {
1283b6d6454fSBen Dooks 		dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
1284b6d6454fSBen Dooks 		sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
1285b6d6454fSBen Dooks 	}
1286b5913bbdSBen Dooks 
1287b5913bbdSBen Dooks 	if (init->mclk) {
1288b5913bbdSBen Dooks 		dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
1289b5913bbdSBen Dooks 		sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
1290b5913bbdSBen Dooks 	}
129181906221SBen Dooks 
129281906221SBen Dooks }
129381906221SBen Dooks 
129481906221SBen Dooks /* Check the PLL sources for the M1CLK and M1XCLK
129581906221SBen Dooks  *
129681906221SBen Dooks  * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
129781906221SBen Dooks  * there is a risk (see errata AB-5) that the SM501 will cease proper
129881906221SBen Dooks  * function. If this happens, then it is likely the SM501 will
129981906221SBen Dooks  * hang the system.
130081906221SBen Dooks */
130181906221SBen Dooks 
130281906221SBen Dooks static int sm501_check_clocks(struct sm501_devdata *sm)
130381906221SBen Dooks {
130481906221SBen Dooks 	unsigned long pwrmode = readl(sm->regs + SM501_CURRENT_CLOCK);
130581906221SBen Dooks 	unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
130681906221SBen Dooks 	unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
130781906221SBen Dooks 
130881906221SBen Dooks 	return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
1309b6d6454fSBen Dooks }
1310b6d6454fSBen Dooks 
1311b6d6454fSBen Dooks static unsigned int sm501_mem_local[] = {
1312b6d6454fSBen Dooks 	[0]	= 4*1024*1024,
1313b6d6454fSBen Dooks 	[1]	= 8*1024*1024,
1314b6d6454fSBen Dooks 	[2]	= 16*1024*1024,
1315b6d6454fSBen Dooks 	[3]	= 32*1024*1024,
1316b6d6454fSBen Dooks 	[4]	= 64*1024*1024,
1317b6d6454fSBen Dooks 	[5]	= 2*1024*1024,
1318b6d6454fSBen Dooks };
1319b6d6454fSBen Dooks 
1320b6d6454fSBen Dooks /* sm501_init_dev
1321b6d6454fSBen Dooks  *
1322b6d6454fSBen Dooks  * Common init code for an SM501
1323b6d6454fSBen Dooks */
1324b6d6454fSBen Dooks 
1325158abca5SAlexey Dobriyan static int __devinit sm501_init_dev(struct sm501_devdata *sm)
1326b6d6454fSBen Dooks {
132761711f8fSMagnus Damm 	struct sm501_initdata *idata;
132842cd2366SBen Dooks 	struct sm501_platdata *pdata;
1329b6d6454fSBen Dooks 	resource_size_t mem_avail;
1330b6d6454fSBen Dooks 	unsigned long dramctrl;
13311e27dbe7SBen Dooks 	unsigned long devid;
1332b6d6454fSBen Dooks 	int ret;
1333b6d6454fSBen Dooks 
1334b6d6454fSBen Dooks 	mutex_init(&sm->clock_lock);
1335b6d6454fSBen Dooks 	spin_lock_init(&sm->reg_lock);
1336b6d6454fSBen Dooks 
1337b6d6454fSBen Dooks 	INIT_LIST_HEAD(&sm->devices);
1338b6d6454fSBen Dooks 
13391e27dbe7SBen Dooks 	devid = readl(sm->regs + SM501_DEVICEID);
1340b6d6454fSBen Dooks 
13411e27dbe7SBen Dooks 	if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
13421e27dbe7SBen Dooks 		dev_err(sm->dev, "incorrect device id %08lx\n", devid);
13431e27dbe7SBen Dooks 		return -EINVAL;
13441e27dbe7SBen Dooks 	}
13451e27dbe7SBen Dooks 
134661711f8fSMagnus Damm 	/* disable irqs */
134761711f8fSMagnus Damm 	writel(0, sm->regs + SM501_IRQ_MASK);
134861711f8fSMagnus Damm 
13491e27dbe7SBen Dooks 	dramctrl = readl(sm->regs + SM501_DRAM_CONTROL);
1350b6d6454fSBen Dooks 	mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
1351b6d6454fSBen Dooks 
13521e27dbe7SBen Dooks 	dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
13531e27dbe7SBen Dooks 		 sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
1354b6d6454fSBen Dooks 
13553149be50SVille Syrjala 	sm->rev = devid & SM501_DEVICEID_REVMASK;
13563149be50SVille Syrjala 
1357331d7475SBen Dooks 	sm501_dump_gate(sm);
1358b6d6454fSBen Dooks 
1359b6d6454fSBen Dooks 	ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
1360b6d6454fSBen Dooks 	if (ret)
1361b6d6454fSBen Dooks 		dev_err(sm->dev, "failed to create debug regs file\n");
1362b6d6454fSBen Dooks 
1363b6d6454fSBen Dooks 	sm501_dump_clk(sm);
1364b6d6454fSBen Dooks 
1365b6d6454fSBen Dooks 	/* check to see if we have some device initialisation */
1366b6d6454fSBen Dooks 
136742cd2366SBen Dooks 	pdata = sm->platdata;
136842cd2366SBen Dooks 	idata = pdata ? pdata->init : NULL;
136942cd2366SBen Dooks 
137061711f8fSMagnus Damm 	if (idata) {
137161711f8fSMagnus Damm 		sm501_init_regs(sm, idata);
1372b6d6454fSBen Dooks 
137361711f8fSMagnus Damm 		if (idata->devices & SM501_USE_USB_HOST)
1374b6d6454fSBen Dooks 			sm501_register_usbhost(sm, &mem_avail);
137561711f8fSMagnus Damm 		if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
137661711f8fSMagnus Damm 			sm501_register_uart(sm, idata->devices);
1377f61be273SBen Dooks 		if (idata->devices & SM501_USE_GPIO)
1378f61be273SBen Dooks 			sm501_register_gpio(sm);
1379b6d6454fSBen Dooks 	}
1380b6d6454fSBen Dooks 
138142cd2366SBen Dooks 	if (pdata->gpio_i2c != NULL && pdata->gpio_i2c_nr > 0) {
1382f2999209SBen Dooks 		if (!sm501_gpio_isregistered(sm))
1383f2999209SBen Dooks 			dev_err(sm->dev, "no gpio available for i2c gpio.\n");
138442cd2366SBen Dooks 		else
138542cd2366SBen Dooks 			sm501_register_gpio_i2c(sm, pdata);
138642cd2366SBen Dooks 	}
138742cd2366SBen Dooks 
138881906221SBen Dooks 	ret = sm501_check_clocks(sm);
138981906221SBen Dooks 	if (ret) {
139081906221SBen Dooks 		dev_err(sm->dev, "M1X and M clocks sourced from different "
139181906221SBen Dooks 					"PLLs\n");
139281906221SBen Dooks 		return -EINVAL;
139381906221SBen Dooks 	}
139481906221SBen Dooks 
1395b6d6454fSBen Dooks 	/* always create a framebuffer */
1396b6d6454fSBen Dooks 	sm501_register_display(sm, &mem_avail);
1397b6d6454fSBen Dooks 
1398b6d6454fSBen Dooks 	return 0;
1399b6d6454fSBen Dooks }
1400b6d6454fSBen Dooks 
1401158abca5SAlexey Dobriyan static int __devinit sm501_plat_probe(struct platform_device *dev)
1402b6d6454fSBen Dooks {
1403b6d6454fSBen Dooks 	struct sm501_devdata *sm;
14047cf5244cSRoel Kluin 	int ret;
1405b6d6454fSBen Dooks 
1406b6d6454fSBen Dooks 	sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
1407b6d6454fSBen Dooks 	if (sm == NULL) {
1408b6d6454fSBen Dooks 		dev_err(&dev->dev, "no memory for device data\n");
14097cf5244cSRoel Kluin 		ret = -ENOMEM;
1410b6d6454fSBen Dooks 		goto err1;
1411b6d6454fSBen Dooks 	}
1412b6d6454fSBen Dooks 
1413b6d6454fSBen Dooks 	sm->dev = &dev->dev;
1414b6d6454fSBen Dooks 	sm->pdev_id = dev->id;
1415b6d6454fSBen Dooks 	sm->platdata = dev->dev.platform_data;
1416b6d6454fSBen Dooks 
14177cf5244cSRoel Kluin 	ret = platform_get_irq(dev, 0);
14187cf5244cSRoel Kluin 	if (ret < 0) {
1419b6d6454fSBen Dooks 		dev_err(&dev->dev, "failed to get irq resource\n");
1420b6d6454fSBen Dooks 		goto err_res;
1421b6d6454fSBen Dooks 	}
14227cf5244cSRoel Kluin 	sm->irq = ret;
1423b6d6454fSBen Dooks 
14247cf5244cSRoel Kluin 	sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
14257cf5244cSRoel Kluin 	sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
1426b6d6454fSBen Dooks 	if (sm->io_res == NULL || sm->mem_res == NULL) {
1427b6d6454fSBen Dooks 		dev_err(&dev->dev, "failed to get IO resource\n");
14287cf5244cSRoel Kluin 		ret = -ENOENT;
1429b6d6454fSBen Dooks 		goto err_res;
1430b6d6454fSBen Dooks 	}
1431b6d6454fSBen Dooks 
1432b6d6454fSBen Dooks 	sm->regs_claim = request_mem_region(sm->io_res->start,
1433a5300dcbSSamuel Ortiz 					    0x100, "sm501");
1434b6d6454fSBen Dooks 
1435b6d6454fSBen Dooks 	if (sm->regs_claim == NULL) {
1436b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot claim registers\n");
14377cf5244cSRoel Kluin 		ret = -EBUSY;
1438b6d6454fSBen Dooks 		goto err_res;
1439b6d6454fSBen Dooks 	}
1440b6d6454fSBen Dooks 
1441b6d6454fSBen Dooks 	platform_set_drvdata(dev, sm);
1442b6d6454fSBen Dooks 
1443311e54c0SH Hartley Sweeten 	sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
1444b6d6454fSBen Dooks 
1445b6d6454fSBen Dooks 	if (sm->regs == NULL) {
1446b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot remap registers\n");
14477cf5244cSRoel Kluin 		ret = -EIO;
1448b6d6454fSBen Dooks 		goto err_claim;
1449b6d6454fSBen Dooks 	}
1450b6d6454fSBen Dooks 
1451b6d6454fSBen Dooks 	return sm501_init_dev(sm);
1452b6d6454fSBen Dooks 
1453b6d6454fSBen Dooks  err_claim:
1454b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1455b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1456b6d6454fSBen Dooks  err_res:
1457b6d6454fSBen Dooks 	kfree(sm);
1458b6d6454fSBen Dooks  err1:
14597cf5244cSRoel Kluin 	return ret;
1460b6d6454fSBen Dooks 
1461b6d6454fSBen Dooks }
1462b6d6454fSBen Dooks 
1463331d7475SBen Dooks #ifdef CONFIG_PM
1464472dba7dSBen Dooks 
1465331d7475SBen Dooks /* power management support */
1466331d7475SBen Dooks 
1467472dba7dSBen Dooks static void sm501_set_power(struct sm501_devdata *sm, int on)
1468472dba7dSBen Dooks {
1469472dba7dSBen Dooks 	struct sm501_platdata *pd = sm->platdata;
1470472dba7dSBen Dooks 
1471472dba7dSBen Dooks 	if (pd == NULL)
1472472dba7dSBen Dooks 		return;
1473472dba7dSBen Dooks 
1474472dba7dSBen Dooks 	if (pd->get_power) {
1475472dba7dSBen Dooks 		if (pd->get_power(sm->dev) == on) {
1476472dba7dSBen Dooks 			dev_dbg(sm->dev, "is already %d\n", on);
1477472dba7dSBen Dooks 			return;
1478472dba7dSBen Dooks 		}
1479472dba7dSBen Dooks 	}
1480472dba7dSBen Dooks 
1481472dba7dSBen Dooks 	if (pd->set_power) {
1482472dba7dSBen Dooks 		dev_dbg(sm->dev, "setting power to %d\n", on);
1483472dba7dSBen Dooks 
1484472dba7dSBen Dooks 		pd->set_power(sm->dev, on);
1485472dba7dSBen Dooks 		sm501_mdelay(sm, 10);
1486472dba7dSBen Dooks 	}
1487472dba7dSBen Dooks }
1488472dba7dSBen Dooks 
1489331d7475SBen Dooks static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
1490331d7475SBen Dooks {
1491331d7475SBen Dooks 	struct sm501_devdata *sm = platform_get_drvdata(pdev);
1492331d7475SBen Dooks 
1493331d7475SBen Dooks 	sm->in_suspend = 1;
1494331d7475SBen Dooks 	sm->pm_misc = readl(sm->regs + SM501_MISC_CONTROL);
1495331d7475SBen Dooks 
1496331d7475SBen Dooks 	sm501_dump_regs(sm);
1497472dba7dSBen Dooks 
1498472dba7dSBen Dooks 	if (sm->platdata) {
1499472dba7dSBen Dooks 		if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
1500472dba7dSBen Dooks 			sm501_set_power(sm, 0);
1501472dba7dSBen Dooks 	}
1502472dba7dSBen Dooks 
1503331d7475SBen Dooks 	return 0;
1504331d7475SBen Dooks }
1505331d7475SBen Dooks 
1506331d7475SBen Dooks static int sm501_plat_resume(struct platform_device *pdev)
1507331d7475SBen Dooks {
1508331d7475SBen Dooks 	struct sm501_devdata *sm = platform_get_drvdata(pdev);
1509331d7475SBen Dooks 
1510472dba7dSBen Dooks 	sm501_set_power(sm, 1);
1511472dba7dSBen Dooks 
1512331d7475SBen Dooks 	sm501_dump_regs(sm);
1513331d7475SBen Dooks 	sm501_dump_gate(sm);
1514331d7475SBen Dooks 	sm501_dump_clk(sm);
1515331d7475SBen Dooks 
1516331d7475SBen Dooks 	/* check to see if we are in the same state as when suspended */
1517331d7475SBen Dooks 
1518331d7475SBen Dooks 	if (readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
1519331d7475SBen Dooks 		dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
1520331d7475SBen Dooks 		writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
1521331d7475SBen Dooks 
1522331d7475SBen Dooks 		/* our suspend causes the controller state to change,
1523331d7475SBen Dooks 		 * either by something attempting setup, power loss,
1524331d7475SBen Dooks 		 * or an external reset event on power change */
1525331d7475SBen Dooks 
1526331d7475SBen Dooks 		if (sm->platdata && sm->platdata->init) {
1527331d7475SBen Dooks 			sm501_init_regs(sm, sm->platdata->init);
1528331d7475SBen Dooks 		}
1529331d7475SBen Dooks 	}
1530331d7475SBen Dooks 
1531331d7475SBen Dooks 	/* dump our state from resume */
1532331d7475SBen Dooks 
1533331d7475SBen Dooks 	sm501_dump_regs(sm);
1534331d7475SBen Dooks 	sm501_dump_clk(sm);
1535331d7475SBen Dooks 
1536331d7475SBen Dooks 	sm->in_suspend = 0;
1537331d7475SBen Dooks 
1538331d7475SBen Dooks 	return 0;
1539331d7475SBen Dooks }
1540331d7475SBen Dooks #else
1541331d7475SBen Dooks #define sm501_plat_suspend NULL
1542331d7475SBen Dooks #define sm501_plat_resume NULL
1543331d7475SBen Dooks #endif
1544331d7475SBen Dooks 
1545b6d6454fSBen Dooks /* Initialisation data for PCI devices */
1546b6d6454fSBen Dooks 
1547b6d6454fSBen Dooks static struct sm501_initdata sm501_pci_initdata = {
1548b6d6454fSBen Dooks 	.gpio_high	= {
1549b6d6454fSBen Dooks 		.set	= 0x3F000000,		/* 24bit panel */
1550b6d6454fSBen Dooks 		.mask	= 0x0,
1551b6d6454fSBen Dooks 	},
1552b6d6454fSBen Dooks 	.misc_timing	= {
1553b6d6454fSBen Dooks 		.set	= 0x010100,		/* SDRAM timing */
1554b6d6454fSBen Dooks 		.mask	= 0x1F1F00,
1555b6d6454fSBen Dooks 	},
1556b6d6454fSBen Dooks 	.misc_control	= {
1557b6d6454fSBen Dooks 		.set	= SM501_MISC_PNL_24BIT,
1558b6d6454fSBen Dooks 		.mask	= 0,
1559b6d6454fSBen Dooks 	},
1560b6d6454fSBen Dooks 
1561b6d6454fSBen Dooks 	.devices	= SM501_USE_ALL,
156281906221SBen Dooks 
156381906221SBen Dooks 	/* Errata AB-3 says that 72MHz is the fastest available
156481906221SBen Dooks 	 * for 33MHZ PCI with proper bus-mastering operation */
156581906221SBen Dooks 
156681906221SBen Dooks 	.mclk		= 72 * MHZ,
156781906221SBen Dooks 	.m1xclk		= 144 * MHZ,
1568b6d6454fSBen Dooks };
1569b6d6454fSBen Dooks 
1570b6d6454fSBen Dooks static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
1571b6d6454fSBen Dooks 	.flags		= (SM501FB_FLAG_USE_INIT_MODE |
1572b6d6454fSBen Dooks 			   SM501FB_FLAG_USE_HWCURSOR |
1573b6d6454fSBen Dooks 			   SM501FB_FLAG_USE_HWACCEL |
1574b6d6454fSBen Dooks 			   SM501FB_FLAG_DISABLE_AT_EXIT),
1575b6d6454fSBen Dooks };
1576b6d6454fSBen Dooks 
1577b6d6454fSBen Dooks static struct sm501_platdata_fb sm501_fb_pdata = {
1578b6d6454fSBen Dooks 	.fb_route	= SM501_FB_OWN,
1579b6d6454fSBen Dooks 	.fb_crt		= &sm501_pdata_fbsub,
1580b6d6454fSBen Dooks 	.fb_pnl		= &sm501_pdata_fbsub,
1581b6d6454fSBen Dooks };
1582b6d6454fSBen Dooks 
1583b6d6454fSBen Dooks static struct sm501_platdata sm501_pci_platdata = {
1584b6d6454fSBen Dooks 	.init		= &sm501_pci_initdata,
1585b6d6454fSBen Dooks 	.fb		= &sm501_fb_pdata,
158660e540d6SArnaud Patard 	.gpio_base	= -1,
1587b6d6454fSBen Dooks };
1588b6d6454fSBen Dooks 
1589158abca5SAlexey Dobriyan static int __devinit sm501_pci_probe(struct pci_dev *dev,
1590b6d6454fSBen Dooks 				     const struct pci_device_id *id)
1591b6d6454fSBen Dooks {
1592b6d6454fSBen Dooks 	struct sm501_devdata *sm;
1593b6d6454fSBen Dooks 	int err;
1594b6d6454fSBen Dooks 
1595b6d6454fSBen Dooks 	sm = kzalloc(sizeof(struct sm501_devdata), GFP_KERNEL);
1596b6d6454fSBen Dooks 	if (sm == NULL) {
1597b6d6454fSBen Dooks 		dev_err(&dev->dev, "no memory for device data\n");
1598b6d6454fSBen Dooks 		err = -ENOMEM;
1599b6d6454fSBen Dooks 		goto err1;
1600b6d6454fSBen Dooks 	}
1601b6d6454fSBen Dooks 
1602b6d6454fSBen Dooks 	/* set a default set of platform data */
1603b6d6454fSBen Dooks 	dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
1604b6d6454fSBen Dooks 
1605b6d6454fSBen Dooks 	/* set a hopefully unique id for our child platform devices */
1606b6d6454fSBen Dooks 	sm->pdev_id = 32 + dev->devfn;
1607b6d6454fSBen Dooks 
1608b6d6454fSBen Dooks 	pci_set_drvdata(dev, sm);
1609b6d6454fSBen Dooks 
1610b6d6454fSBen Dooks 	err = pci_enable_device(dev);
1611b6d6454fSBen Dooks 	if (err) {
1612b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot enable device\n");
1613b6d6454fSBen Dooks 		goto err2;
1614b6d6454fSBen Dooks 	}
1615b6d6454fSBen Dooks 
1616b6d6454fSBen Dooks 	sm->dev = &dev->dev;
1617b6d6454fSBen Dooks 	sm->irq = dev->irq;
1618b6d6454fSBen Dooks 
1619b6d6454fSBen Dooks #ifdef __BIG_ENDIAN
1620b6d6454fSBen Dooks 	/* if the system is big-endian, we most probably have a
1621b6d6454fSBen Dooks 	 * translation in the IO layer making the PCI bus little endian
1622b6d6454fSBen Dooks 	 * so make the framebuffer swapped pixels */
1623b6d6454fSBen Dooks 
1624b6d6454fSBen Dooks 	sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
1625b6d6454fSBen Dooks #endif
1626b6d6454fSBen Dooks 
1627b6d6454fSBen Dooks 	/* check our resources */
1628b6d6454fSBen Dooks 
1629b6d6454fSBen Dooks 	if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
1630b6d6454fSBen Dooks 		dev_err(&dev->dev, "region #0 is not memory?\n");
1631b6d6454fSBen Dooks 		err = -EINVAL;
1632b6d6454fSBen Dooks 		goto err3;
1633b6d6454fSBen Dooks 	}
1634b6d6454fSBen Dooks 
1635b6d6454fSBen Dooks 	if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
1636b6d6454fSBen Dooks 		dev_err(&dev->dev, "region #1 is not memory?\n");
1637b6d6454fSBen Dooks 		err = -EINVAL;
1638b6d6454fSBen Dooks 		goto err3;
1639b6d6454fSBen Dooks 	}
1640b6d6454fSBen Dooks 
1641b6d6454fSBen Dooks 	/* make our resources ready for sharing */
1642b6d6454fSBen Dooks 
1643b6d6454fSBen Dooks 	sm->io_res = &dev->resource[1];
1644b6d6454fSBen Dooks 	sm->mem_res = &dev->resource[0];
1645b6d6454fSBen Dooks 
1646b6d6454fSBen Dooks 	sm->regs_claim = request_mem_region(sm->io_res->start,
1647a5300dcbSSamuel Ortiz 					    0x100, "sm501");
1648b6d6454fSBen Dooks 	if (sm->regs_claim == NULL) {
1649b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot claim registers\n");
1650b6d6454fSBen Dooks 		err= -EBUSY;
1651b6d6454fSBen Dooks 		goto err3;
1652b6d6454fSBen Dooks 	}
1653b6d6454fSBen Dooks 
16547ab18995SArjan van de Ven 	sm->regs = pci_ioremap_bar(dev, 1);
1655b6d6454fSBen Dooks 
1656b6d6454fSBen Dooks 	if (sm->regs == NULL) {
1657b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot remap registers\n");
1658b6d6454fSBen Dooks 		err = -EIO;
1659b6d6454fSBen Dooks 		goto err4;
1660b6d6454fSBen Dooks 	}
1661b6d6454fSBen Dooks 
1662b6d6454fSBen Dooks 	sm501_init_dev(sm);
1663b6d6454fSBen Dooks 	return 0;
1664b6d6454fSBen Dooks 
1665b6d6454fSBen Dooks  err4:
1666b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1667b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1668b6d6454fSBen Dooks  err3:
1669b6d6454fSBen Dooks 	pci_disable_device(dev);
1670b6d6454fSBen Dooks  err2:
1671b6d6454fSBen Dooks 	pci_set_drvdata(dev, NULL);
1672b6d6454fSBen Dooks 	kfree(sm);
1673b6d6454fSBen Dooks  err1:
1674b6d6454fSBen Dooks 	return err;
1675b6d6454fSBen Dooks }
1676b6d6454fSBen Dooks 
1677b6d6454fSBen Dooks static void sm501_remove_sub(struct sm501_devdata *sm,
1678b6d6454fSBen Dooks 			     struct sm501_device *smdev)
1679b6d6454fSBen Dooks {
1680b6d6454fSBen Dooks 	list_del(&smdev->list);
1681b6d6454fSBen Dooks 	platform_device_unregister(&smdev->pdev);
1682b6d6454fSBen Dooks }
1683b6d6454fSBen Dooks 
1684b6d6454fSBen Dooks static void sm501_dev_remove(struct sm501_devdata *sm)
1685b6d6454fSBen Dooks {
1686b6d6454fSBen Dooks 	struct sm501_device *smdev, *tmp;
1687b6d6454fSBen Dooks 
1688b6d6454fSBen Dooks 	list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
1689b6d6454fSBen Dooks 		sm501_remove_sub(sm, smdev);
1690b6d6454fSBen Dooks 
1691b6d6454fSBen Dooks 	device_remove_file(sm->dev, &dev_attr_dbg_regs);
1692f61be273SBen Dooks 
1693f61be273SBen Dooks 	sm501_gpio_remove(sm);
1694b6d6454fSBen Dooks }
1695b6d6454fSBen Dooks 
1696158abca5SAlexey Dobriyan static void __devexit sm501_pci_remove(struct pci_dev *dev)
1697b6d6454fSBen Dooks {
1698b6d6454fSBen Dooks 	struct sm501_devdata *sm = pci_get_drvdata(dev);
1699b6d6454fSBen Dooks 
1700b6d6454fSBen Dooks 	sm501_dev_remove(sm);
1701b6d6454fSBen Dooks 	iounmap(sm->regs);
1702b6d6454fSBen Dooks 
1703b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1704b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1705b6d6454fSBen Dooks 
1706b6d6454fSBen Dooks 	pci_set_drvdata(dev, NULL);
1707b6d6454fSBen Dooks 	pci_disable_device(dev);
1708b6d6454fSBen Dooks }
1709b6d6454fSBen Dooks 
1710b6d6454fSBen Dooks static int sm501_plat_remove(struct platform_device *dev)
1711b6d6454fSBen Dooks {
1712b6d6454fSBen Dooks 	struct sm501_devdata *sm = platform_get_drvdata(dev);
1713b6d6454fSBen Dooks 
1714b6d6454fSBen Dooks 	sm501_dev_remove(sm);
1715b6d6454fSBen Dooks 	iounmap(sm->regs);
1716b6d6454fSBen Dooks 
1717b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1718b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1719b6d6454fSBen Dooks 
1720b6d6454fSBen Dooks 	return 0;
1721b6d6454fSBen Dooks }
1722b6d6454fSBen Dooks 
1723b6d6454fSBen Dooks static struct pci_device_id sm501_pci_tbl[] = {
1724b6d6454fSBen Dooks 	{ 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
1725b6d6454fSBen Dooks 	{ 0, },
1726b6d6454fSBen Dooks };
1727b6d6454fSBen Dooks 
1728b6d6454fSBen Dooks MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
1729b6d6454fSBen Dooks 
1730158abca5SAlexey Dobriyan static struct pci_driver sm501_pci_driver = {
1731b6d6454fSBen Dooks 	.name		= "sm501",
1732b6d6454fSBen Dooks 	.id_table	= sm501_pci_tbl,
1733b6d6454fSBen Dooks 	.probe		= sm501_pci_probe,
1734158abca5SAlexey Dobriyan 	.remove		= __devexit_p(sm501_pci_remove),
1735b6d6454fSBen Dooks };
1736b6d6454fSBen Dooks 
17374f46d6e7SKay Sievers MODULE_ALIAS("platform:sm501");
17384f46d6e7SKay Sievers 
1739158abca5SAlexey Dobriyan static struct platform_driver sm501_plat_driver = {
1740b6d6454fSBen Dooks 	.driver		= {
1741b6d6454fSBen Dooks 		.name	= "sm501",
1742b6d6454fSBen Dooks 		.owner	= THIS_MODULE,
1743b6d6454fSBen Dooks 	},
1744b6d6454fSBen Dooks 	.probe		= sm501_plat_probe,
1745b6d6454fSBen Dooks 	.remove		= sm501_plat_remove,
1746331d7475SBen Dooks 	.suspend	= sm501_plat_suspend,
1747331d7475SBen Dooks 	.resume		= sm501_plat_resume,
1748b6d6454fSBen Dooks };
1749b6d6454fSBen Dooks 
1750b6d6454fSBen Dooks static int __init sm501_base_init(void)
1751b6d6454fSBen Dooks {
1752158abca5SAlexey Dobriyan 	platform_driver_register(&sm501_plat_driver);
1753158abca5SAlexey Dobriyan 	return pci_register_driver(&sm501_pci_driver);
1754b6d6454fSBen Dooks }
1755b6d6454fSBen Dooks 
1756b6d6454fSBen Dooks static void __exit sm501_base_exit(void)
1757b6d6454fSBen Dooks {
1758158abca5SAlexey Dobriyan 	platform_driver_unregister(&sm501_plat_driver);
1759158abca5SAlexey Dobriyan 	pci_unregister_driver(&sm501_pci_driver);
1760b6d6454fSBen Dooks }
1761b6d6454fSBen Dooks 
1762b6d6454fSBen Dooks module_init(sm501_base_init);
1763b6d6454fSBen Dooks module_exit(sm501_base_exit);
1764b6d6454fSBen Dooks 
1765b6d6454fSBen Dooks MODULE_DESCRIPTION("SM501 Core Driver");
1766b6d6454fSBen Dooks MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
1767b6d6454fSBen Dooks MODULE_LICENSE("GPL v2");
1768