xref: /openbmc/linux/drivers/mfd/sm501.c (revision 9f208eca)
1b6d6454fSBen Dooks /* linux/drivers/mfd/sm501.c
2b6d6454fSBen Dooks  *
3b6d6454fSBen Dooks  * Copyright (C) 2006 Simtec Electronics
4b6d6454fSBen Dooks  *	Ben Dooks <ben@simtec.co.uk>
5b6d6454fSBen Dooks  *	Vincent Sanders <vince@simtec.co.uk>
6b6d6454fSBen Dooks  *
7b6d6454fSBen Dooks  * This program is free software; you can redistribute it and/or modify
8b6d6454fSBen Dooks  * it under the terms of the GNU General Public License version 2 as
9b6d6454fSBen Dooks  * published by the Free Software Foundation.
10b6d6454fSBen Dooks  *
11b6d6454fSBen Dooks  * SM501 MFD driver
12b6d6454fSBen Dooks */
13b6d6454fSBen Dooks 
14b6d6454fSBen Dooks #include <linux/kernel.h>
15b6d6454fSBen Dooks #include <linux/module.h>
16b6d6454fSBen Dooks #include <linux/delay.h>
17b6d6454fSBen Dooks #include <linux/init.h>
18b6d6454fSBen Dooks #include <linux/list.h>
19b6d6454fSBen Dooks #include <linux/device.h>
20b6d6454fSBen Dooks #include <linux/platform_device.h>
21b6d6454fSBen Dooks #include <linux/pci.h>
221e9d4219SWolfram Sang #include <linux/platform_data/i2c-gpio.h>
23b2e63555SLinus Walleij #include <linux/gpio/machine.h>
245a0e3ad6STejun Heo #include <linux/slab.h>
25b6d6454fSBen Dooks 
26b6d6454fSBen Dooks #include <linux/sm501.h>
27b6d6454fSBen Dooks #include <linux/sm501-regs.h>
2861711f8fSMagnus Damm #include <linux/serial_8250.h>
29b6d6454fSBen Dooks 
30f77401d4SAxel Lin #include <linux/io.h>
31b6d6454fSBen Dooks 
32b6d6454fSBen Dooks struct sm501_device {
33b6d6454fSBen Dooks 	struct list_head		list;
34b6d6454fSBen Dooks 	struct platform_device		pdev;
35b6d6454fSBen Dooks };
36b6d6454fSBen Dooks 
37f61be273SBen Dooks struct sm501_gpio;
38f61be273SBen Dooks 
39f2999209SBen Dooks #ifdef CONFIG_MFD_SM501_GPIO
40f2999209SBen Dooks #include <linux/gpio.h>
41f2999209SBen Dooks 
42f61be273SBen Dooks struct sm501_gpio_chip {
43f61be273SBen Dooks 	struct gpio_chip	gpio;
44f61be273SBen Dooks 	struct sm501_gpio	*ourgpio;	/* to get back to parent. */
45f61be273SBen Dooks 	void __iomem		*regbase;
4698325f8fSBen Dooks 	void __iomem		*control;	/* address of control reg. */
47f61be273SBen Dooks };
48f61be273SBen Dooks 
49f61be273SBen Dooks struct sm501_gpio {
50f61be273SBen Dooks 	struct sm501_gpio_chip	low;
51f61be273SBen Dooks 	struct sm501_gpio_chip	high;
52f61be273SBen Dooks 	spinlock_t		lock;
53f61be273SBen Dooks 
54f61be273SBen Dooks 	unsigned int		 registered : 1;
55f61be273SBen Dooks 	void __iomem		*regs;
56f61be273SBen Dooks 	struct resource		*regs_res;
57f61be273SBen Dooks };
58f2999209SBen Dooks #else
59f2999209SBen Dooks struct sm501_gpio {
60f2999209SBen Dooks 	/* no gpio support, empty definition for sm501_devdata. */
61f2999209SBen Dooks };
62f2999209SBen Dooks #endif
63f61be273SBen Dooks 
64b6d6454fSBen Dooks struct sm501_devdata {
65b6d6454fSBen Dooks 	spinlock_t			 reg_lock;
66b6d6454fSBen Dooks 	struct mutex			 clock_lock;
67b6d6454fSBen Dooks 	struct list_head		 devices;
68f61be273SBen Dooks 	struct sm501_gpio		 gpio;
69b6d6454fSBen Dooks 
70b6d6454fSBen Dooks 	struct device			*dev;
71b6d6454fSBen Dooks 	struct resource			*io_res;
72b6d6454fSBen Dooks 	struct resource			*mem_res;
73b6d6454fSBen Dooks 	struct resource			*regs_claim;
74b6d6454fSBen Dooks 	struct sm501_platdata		*platdata;
75b6d6454fSBen Dooks 
76f61be273SBen Dooks 
77331d7475SBen Dooks 	unsigned int			 in_suspend;
78331d7475SBen Dooks 	unsigned long			 pm_misc;
79331d7475SBen Dooks 
80b6d6454fSBen Dooks 	int				 unit_power[20];
81b6d6454fSBen Dooks 	unsigned int			 pdev_id;
82b6d6454fSBen Dooks 	unsigned int			 irq;
83b6d6454fSBen Dooks 	void __iomem			*regs;
843149be50SVille Syrjala 	unsigned int			 rev;
85b6d6454fSBen Dooks };
86b6d6454fSBen Dooks 
87f61be273SBen Dooks 
88b6d6454fSBen Dooks #define MHZ (1000 * 1000)
89b6d6454fSBen Dooks 
90b6d6454fSBen Dooks #ifdef DEBUG
91245904a4SVille Syrjala static const unsigned int div_tab[] = {
92b6d6454fSBen Dooks 	[0]		= 1,
93b6d6454fSBen Dooks 	[1]		= 2,
94b6d6454fSBen Dooks 	[2]		= 4,
95b6d6454fSBen Dooks 	[3]		= 8,
96b6d6454fSBen Dooks 	[4]		= 16,
97b6d6454fSBen Dooks 	[5]		= 32,
98b6d6454fSBen Dooks 	[6]		= 64,
99b6d6454fSBen Dooks 	[7]		= 128,
100b6d6454fSBen Dooks 	[8]		= 3,
101b6d6454fSBen Dooks 	[9]		= 6,
102b6d6454fSBen Dooks 	[10]	        = 12,
103b6d6454fSBen Dooks 	[11]		= 24,
104b6d6454fSBen Dooks 	[12]		= 48,
105b6d6454fSBen Dooks 	[13]		= 96,
106b6d6454fSBen Dooks 	[14]		= 192,
107b6d6454fSBen Dooks 	[15]		= 384,
108b6d6454fSBen Dooks 	[16]		= 5,
109b6d6454fSBen Dooks 	[17]		= 10,
110b6d6454fSBen Dooks 	[18]		= 20,
111b6d6454fSBen Dooks 	[19]		= 40,
112b6d6454fSBen Dooks 	[20]		= 80,
113b6d6454fSBen Dooks 	[21]		= 160,
114b6d6454fSBen Dooks 	[22]		= 320,
115b6d6454fSBen Dooks 	[23]		= 604,
116b6d6454fSBen Dooks };
117b6d6454fSBen Dooks 
118b6d6454fSBen Dooks static unsigned long decode_div(unsigned long pll2, unsigned long val,
119b6d6454fSBen Dooks 				unsigned int lshft, unsigned int selbit,
120245904a4SVille Syrjala 				unsigned long mask)
121b6d6454fSBen Dooks {
122b6d6454fSBen Dooks 	if (val & selbit)
123b6d6454fSBen Dooks 		pll2 = 288 * MHZ;
124b6d6454fSBen Dooks 
125245904a4SVille Syrjala 	return pll2 / div_tab[(val >> lshft) & mask];
126b6d6454fSBen Dooks }
127b6d6454fSBen Dooks 
128b6d6454fSBen Dooks #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
129b6d6454fSBen Dooks 
130b6d6454fSBen Dooks /* sm501_dump_clk
131b6d6454fSBen Dooks  *
132b6d6454fSBen Dooks  * Print out the current clock configuration for the device
133b6d6454fSBen Dooks */
134b6d6454fSBen Dooks 
135b6d6454fSBen Dooks static void sm501_dump_clk(struct sm501_devdata *sm)
136b6d6454fSBen Dooks {
137bf5f0019SHeiko Schocher 	unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING);
138bf5f0019SHeiko Schocher 	unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
139bf5f0019SHeiko Schocher 	unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
140bf5f0019SHeiko Schocher 	unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
141b6d6454fSBen Dooks 	unsigned long sdclk0, sdclk1;
142b6d6454fSBen Dooks 	unsigned long pll2 = 0;
143b6d6454fSBen Dooks 
144b6d6454fSBen Dooks 	switch (misct & 0x30) {
145b6d6454fSBen Dooks 	case 0x00:
146b6d6454fSBen Dooks 		pll2 = 336 * MHZ;
147b6d6454fSBen Dooks 		break;
148b6d6454fSBen Dooks 	case 0x10:
149b6d6454fSBen Dooks 		pll2 = 288 * MHZ;
150b6d6454fSBen Dooks 		break;
151b6d6454fSBen Dooks 	case 0x20:
152b6d6454fSBen Dooks 		pll2 = 240 * MHZ;
153b6d6454fSBen Dooks 		break;
154b6d6454fSBen Dooks 	case 0x30:
155b6d6454fSBen Dooks 		pll2 = 192 * MHZ;
156b6d6454fSBen Dooks 		break;
157b6d6454fSBen Dooks 	}
158b6d6454fSBen Dooks 
159b6d6454fSBen Dooks 	sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
160245904a4SVille Syrjala 	sdclk0 /= div_tab[((misct >> 8) & 0xf)];
161b6d6454fSBen Dooks 
162b6d6454fSBen Dooks 	sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
163245904a4SVille Syrjala 	sdclk1 /= div_tab[((misct >> 16) & 0xf)];
164b6d6454fSBen Dooks 
165b6d6454fSBen Dooks 	dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
166b6d6454fSBen Dooks 		misct, pm0, pm1);
167b6d6454fSBen Dooks 
168b6d6454fSBen Dooks 	dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
169b6d6454fSBen Dooks 		fmt_freq(pll2), sdclk0, sdclk1);
170b6d6454fSBen Dooks 
171b6d6454fSBen Dooks 	dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
172b6d6454fSBen Dooks 
173b6d6454fSBen Dooks 	dev_dbg(sm->dev, "PM0[%c]: "
174b6d6454fSBen Dooks 		 "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
17548986f06SBen Dooks 		 "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
176b6d6454fSBen Dooks 		 (pmc & 3 ) == 0 ? '*' : '-',
177245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
178245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
179245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 8,  1<<12, 15)),
180245904a4SVille Syrjala 		 fmt_freq(decode_div(pll2, pm0, 0,  1<<4,  15)));
181b6d6454fSBen Dooks 
182b6d6454fSBen Dooks 	dev_dbg(sm->dev, "PM1[%c]: "
183b6d6454fSBen Dooks 		"P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
184b6d6454fSBen Dooks 		"M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
185b6d6454fSBen Dooks 		(pmc & 3 ) == 1 ? '*' : '-',
186245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
187245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
188245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 8,  1<<12, 15)),
189245904a4SVille Syrjala 		fmt_freq(decode_div(pll2, pm1, 0,  1<<4,  15)));
190b6d6454fSBen Dooks }
191331d7475SBen Dooks 
192331d7475SBen Dooks static void sm501_dump_regs(struct sm501_devdata *sm)
193b6d6454fSBen Dooks {
194331d7475SBen Dooks 	void __iomem *regs = sm->regs;
195331d7475SBen Dooks 
196331d7475SBen Dooks 	dev_info(sm->dev, "System Control   %08x\n",
197bf5f0019SHeiko Schocher 			smc501_readl(regs + SM501_SYSTEM_CONTROL));
198331d7475SBen Dooks 	dev_info(sm->dev, "Misc Control     %08x\n",
199bf5f0019SHeiko Schocher 			smc501_readl(regs + SM501_MISC_CONTROL));
200331d7475SBen Dooks 	dev_info(sm->dev, "GPIO Control Low %08x\n",
201bf5f0019SHeiko Schocher 			smc501_readl(regs + SM501_GPIO31_0_CONTROL));
202331d7475SBen Dooks 	dev_info(sm->dev, "GPIO Control Hi  %08x\n",
203bf5f0019SHeiko Schocher 			smc501_readl(regs + SM501_GPIO63_32_CONTROL));
204331d7475SBen Dooks 	dev_info(sm->dev, "DRAM Control     %08x\n",
205bf5f0019SHeiko Schocher 			smc501_readl(regs + SM501_DRAM_CONTROL));
206331d7475SBen Dooks 	dev_info(sm->dev, "Arbitration Ctrl %08x\n",
207bf5f0019SHeiko Schocher 			smc501_readl(regs + SM501_ARBTRTN_CONTROL));
208331d7475SBen Dooks 	dev_info(sm->dev, "Misc Timing      %08x\n",
209bf5f0019SHeiko Schocher 			smc501_readl(regs + SM501_MISC_TIMING));
210b6d6454fSBen Dooks }
211331d7475SBen Dooks 
212331d7475SBen Dooks static void sm501_dump_gate(struct sm501_devdata *sm)
213331d7475SBen Dooks {
214331d7475SBen Dooks 	dev_info(sm->dev, "CurrentGate      %08x\n",
215bf5f0019SHeiko Schocher 			smc501_readl(sm->regs + SM501_CURRENT_GATE));
216331d7475SBen Dooks 	dev_info(sm->dev, "CurrentClock     %08x\n",
217bf5f0019SHeiko Schocher 			smc501_readl(sm->regs + SM501_CURRENT_CLOCK));
218331d7475SBen Dooks 	dev_info(sm->dev, "PowerModeControl %08x\n",
219bf5f0019SHeiko Schocher 			smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL));
220331d7475SBen Dooks }
221331d7475SBen Dooks 
222331d7475SBen Dooks #else
223331d7475SBen Dooks static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
224331d7475SBen Dooks static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
225331d7475SBen Dooks static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
226b6d6454fSBen Dooks #endif
227b6d6454fSBen Dooks 
228b6d6454fSBen Dooks /* sm501_sync_regs
229b6d6454fSBen Dooks  *
230b6d6454fSBen Dooks  * ensure the
231b6d6454fSBen Dooks */
232b6d6454fSBen Dooks 
233b6d6454fSBen Dooks static void sm501_sync_regs(struct sm501_devdata *sm)
234b6d6454fSBen Dooks {
235bf5f0019SHeiko Schocher 	smc501_readl(sm->regs);
236b6d6454fSBen Dooks }
237b6d6454fSBen Dooks 
238331d7475SBen Dooks static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
239331d7475SBen Dooks {
240331d7475SBen Dooks 	/* during suspend/resume, we are currently not allowed to sleep,
241331d7475SBen Dooks 	 * so change to using mdelay() instead of msleep() if we
242331d7475SBen Dooks 	 * are in one of these paths */
243331d7475SBen Dooks 
244331d7475SBen Dooks 	if (sm->in_suspend)
245331d7475SBen Dooks 		mdelay(delay);
246331d7475SBen Dooks 	else
247331d7475SBen Dooks 		msleep(delay);
248331d7475SBen Dooks }
249331d7475SBen Dooks 
250b6d6454fSBen Dooks /* sm501_misc_control
251b6d6454fSBen Dooks  *
252331d7475SBen Dooks  * alters the miscellaneous control parameters
253b6d6454fSBen Dooks */
254b6d6454fSBen Dooks 
255b6d6454fSBen Dooks int sm501_misc_control(struct device *dev,
256b6d6454fSBen Dooks 		       unsigned long set, unsigned long clear)
257b6d6454fSBen Dooks {
258b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
259b6d6454fSBen Dooks 	unsigned long misc;
260b6d6454fSBen Dooks 	unsigned long save;
261b6d6454fSBen Dooks 	unsigned long to;
262b6d6454fSBen Dooks 
263b6d6454fSBen Dooks 	spin_lock_irqsave(&sm->reg_lock, save);
264b6d6454fSBen Dooks 
265bf5f0019SHeiko Schocher 	misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
266b6d6454fSBen Dooks 	to = (misc & ~clear) | set;
267b6d6454fSBen Dooks 
268b6d6454fSBen Dooks 	if (to != misc) {
269bf5f0019SHeiko Schocher 		smc501_writel(to, sm->regs + SM501_MISC_CONTROL);
270b6d6454fSBen Dooks 		sm501_sync_regs(sm);
271b6d6454fSBen Dooks 
272b6d6454fSBen Dooks 		dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
273b6d6454fSBen Dooks 	}
274b6d6454fSBen Dooks 
275b6d6454fSBen Dooks 	spin_unlock_irqrestore(&sm->reg_lock, save);
276b6d6454fSBen Dooks 	return to;
277b6d6454fSBen Dooks }
278b6d6454fSBen Dooks 
279b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_misc_control);
280b6d6454fSBen Dooks 
281b6d6454fSBen Dooks /* sm501_modify_reg
282b6d6454fSBen Dooks  *
283b6d6454fSBen Dooks  * Modify a register in the SM501 which may be shared with other
284b6d6454fSBen Dooks  * drivers.
285b6d6454fSBen Dooks */
286b6d6454fSBen Dooks 
287b6d6454fSBen Dooks unsigned long sm501_modify_reg(struct device *dev,
288b6d6454fSBen Dooks 			       unsigned long reg,
289b6d6454fSBen Dooks 			       unsigned long set,
290b6d6454fSBen Dooks 			       unsigned long clear)
291b6d6454fSBen Dooks {
292b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
293b6d6454fSBen Dooks 	unsigned long data;
294b6d6454fSBen Dooks 	unsigned long save;
295b6d6454fSBen Dooks 
296b6d6454fSBen Dooks 	spin_lock_irqsave(&sm->reg_lock, save);
297b6d6454fSBen Dooks 
298bf5f0019SHeiko Schocher 	data = smc501_readl(sm->regs + reg);
299b6d6454fSBen Dooks 	data |= set;
300b6d6454fSBen Dooks 	data &= ~clear;
301b6d6454fSBen Dooks 
302bf5f0019SHeiko Schocher 	smc501_writel(data, sm->regs + reg);
303b6d6454fSBen Dooks 	sm501_sync_regs(sm);
304b6d6454fSBen Dooks 
305b6d6454fSBen Dooks 	spin_unlock_irqrestore(&sm->reg_lock, save);
306b6d6454fSBen Dooks 
307b6d6454fSBen Dooks 	return data;
308b6d6454fSBen Dooks }
309b6d6454fSBen Dooks 
310b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_modify_reg);
311b6d6454fSBen Dooks 
312b6d6454fSBen Dooks /* sm501_unit_power
313b6d6454fSBen Dooks  *
314b6d6454fSBen Dooks  * alters the power active gate to set specific units on or off
315b6d6454fSBen Dooks  */
316b6d6454fSBen Dooks 
317b6d6454fSBen Dooks int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
318b6d6454fSBen Dooks {
319b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
320b6d6454fSBen Dooks 	unsigned long mode;
321b6d6454fSBen Dooks 	unsigned long gate;
322b6d6454fSBen Dooks 	unsigned long clock;
323b6d6454fSBen Dooks 
324b6d6454fSBen Dooks 	mutex_lock(&sm->clock_lock);
325b6d6454fSBen Dooks 
326bf5f0019SHeiko Schocher 	mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
327bf5f0019SHeiko Schocher 	gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
328bf5f0019SHeiko Schocher 	clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
329b6d6454fSBen Dooks 
330b6d6454fSBen Dooks 	mode &= 3;		/* get current power mode */
331b6d6454fSBen Dooks 
332bf703c3fSAdrian Bunk 	if (unit >= ARRAY_SIZE(sm->unit_power)) {
333145980a0SHarvey Harrison 		dev_err(dev, "%s: bad unit %d\n", __func__, unit);
334b6d6454fSBen Dooks 		goto already;
335b6d6454fSBen Dooks 	}
336b6d6454fSBen Dooks 
337145980a0SHarvey Harrison 	dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
338b6d6454fSBen Dooks 		sm->unit_power[unit], to);
339b6d6454fSBen Dooks 
340b6d6454fSBen Dooks 	if (to == 0 && sm->unit_power[unit] == 0) {
341b6d6454fSBen Dooks 		dev_err(sm->dev, "unit %d is already shutdown\n", unit);
342b6d6454fSBen Dooks 		goto already;
343b6d6454fSBen Dooks 	}
344b6d6454fSBen Dooks 
345b6d6454fSBen Dooks 	sm->unit_power[unit] += to ? 1 : -1;
346b6d6454fSBen Dooks 	to = sm->unit_power[unit] ? 1 : 0;
347b6d6454fSBen Dooks 
348b6d6454fSBen Dooks 	if (to) {
349b6d6454fSBen Dooks 		if (gate & (1 << unit))
350b6d6454fSBen Dooks 			goto already;
351b6d6454fSBen Dooks 		gate |= (1 << unit);
352b6d6454fSBen Dooks 	} else {
353b6d6454fSBen Dooks 		if (!(gate & (1 << unit)))
354b6d6454fSBen Dooks 			goto already;
355b6d6454fSBen Dooks 		gate &= ~(1 << unit);
356b6d6454fSBen Dooks 	}
357b6d6454fSBen Dooks 
358b6d6454fSBen Dooks 	switch (mode) {
359b6d6454fSBen Dooks 	case 1:
360bf5f0019SHeiko Schocher 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
361bf5f0019SHeiko Schocher 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
362b6d6454fSBen Dooks 		mode = 0;
363b6d6454fSBen Dooks 		break;
364b6d6454fSBen Dooks 	case 2:
365b6d6454fSBen Dooks 	case 0:
366bf5f0019SHeiko Schocher 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
367bf5f0019SHeiko Schocher 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
368b6d6454fSBen Dooks 		mode = 1;
369b6d6454fSBen Dooks 		break;
370b6d6454fSBen Dooks 
371b6d6454fSBen Dooks 	default:
372992bb253SJiri Slaby 		gate = -1;
373992bb253SJiri Slaby 		goto already;
374b6d6454fSBen Dooks 	}
375b6d6454fSBen Dooks 
376bf5f0019SHeiko Schocher 	smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
377b6d6454fSBen Dooks 	sm501_sync_regs(sm);
378b6d6454fSBen Dooks 
379b6d6454fSBen Dooks 	dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
380b6d6454fSBen Dooks 		gate, clock, mode);
381b6d6454fSBen Dooks 
382331d7475SBen Dooks 	sm501_mdelay(sm, 16);
383b6d6454fSBen Dooks 
384b6d6454fSBen Dooks  already:
385b6d6454fSBen Dooks 	mutex_unlock(&sm->clock_lock);
386b6d6454fSBen Dooks 	return gate;
387b6d6454fSBen Dooks }
388b6d6454fSBen Dooks 
389b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_unit_power);
390b6d6454fSBen Dooks 
391b6d6454fSBen Dooks /* clock value structure. */
392b6d6454fSBen Dooks struct sm501_clock {
393b6d6454fSBen Dooks 	unsigned long mclk;
394b6d6454fSBen Dooks 	int divider;
395b6d6454fSBen Dooks 	int shift;
3963149be50SVille Syrjala 	unsigned int m, n, k;
397b6d6454fSBen Dooks };
398b6d6454fSBen Dooks 
3993149be50SVille Syrjala /* sm501_calc_clock
400b6d6454fSBen Dooks  *
4013149be50SVille Syrjala  * Calculates the nearest discrete clock frequency that
4023149be50SVille Syrjala  * can be achieved with the specified input clock.
403b6d6454fSBen Dooks  *   the maximum divisor is 3 or 5
404b6d6454fSBen Dooks  */
4053149be50SVille Syrjala 
4063149be50SVille Syrjala static int sm501_calc_clock(unsigned long freq,
407b6d6454fSBen Dooks 			    struct sm501_clock *clock,
4083149be50SVille Syrjala 			    int max_div,
4093149be50SVille Syrjala 			    unsigned long mclk,
4103149be50SVille Syrjala 			    long *best_diff)
411b6d6454fSBen Dooks {
4123149be50SVille Syrjala 	int ret = 0;
413b6d6454fSBen Dooks 	int divider;
414b6d6454fSBen Dooks 	int shift;
415b6d6454fSBen Dooks 	long diff;
416b6d6454fSBen Dooks 
417b6d6454fSBen Dooks 	/* try dividers 1 and 3 for CRT and for panel,
418b6d6454fSBen Dooks 	   try divider 5 for panel only.*/
419b6d6454fSBen Dooks 
420b6d6454fSBen Dooks 	for (divider = 1; divider <= max_div; divider += 2) {
421b6d6454fSBen Dooks 		/* try all 8 shift values.*/
422b6d6454fSBen Dooks 		for (shift = 0; shift < 8; shift++) {
423b6d6454fSBen Dooks 			/* Calculate difference to requested clock */
424829ecbcbSAxel Lin 			diff = DIV_ROUND_CLOSEST(mclk, divider << shift) - freq;
425b6d6454fSBen Dooks 			if (diff < 0)
426b6d6454fSBen Dooks 				diff = -diff;
427b6d6454fSBen Dooks 
428b6d6454fSBen Dooks 			/* If it is less than the current, use it */
4293149be50SVille Syrjala 			if (diff < *best_diff) {
4303149be50SVille Syrjala 				*best_diff = diff;
431b6d6454fSBen Dooks 
432b6d6454fSBen Dooks 				clock->mclk = mclk;
433b6d6454fSBen Dooks 				clock->divider = divider;
434b6d6454fSBen Dooks 				clock->shift = shift;
4353149be50SVille Syrjala 				ret = 1;
436b6d6454fSBen Dooks 			}
437b6d6454fSBen Dooks 		}
438b6d6454fSBen Dooks 	}
4393149be50SVille Syrjala 
4403149be50SVille Syrjala 	return ret;
4413149be50SVille Syrjala }
4423149be50SVille Syrjala 
4433149be50SVille Syrjala /* sm501_calc_pll
4443149be50SVille Syrjala  *
4453149be50SVille Syrjala  * Calculates the nearest discrete clock frequency that can be
4463149be50SVille Syrjala  * achieved using the programmable PLL.
4473149be50SVille Syrjala  *   the maximum divisor is 3 or 5
4483149be50SVille Syrjala  */
4493149be50SVille Syrjala 
4503149be50SVille Syrjala static unsigned long sm501_calc_pll(unsigned long freq,
4513149be50SVille Syrjala 					struct sm501_clock *clock,
4523149be50SVille Syrjala 					int max_div)
4533149be50SVille Syrjala {
4543149be50SVille Syrjala 	unsigned long mclk;
4553149be50SVille Syrjala 	unsigned int m, n, k;
4563149be50SVille Syrjala 	long best_diff = 999999999;
4573149be50SVille Syrjala 
4583149be50SVille Syrjala 	/*
4593149be50SVille Syrjala 	 * The SM502 datasheet doesn't specify the min/max values for M and N.
4603149be50SVille Syrjala 	 * N = 1 at least doesn't work in practice.
4613149be50SVille Syrjala 	 */
4623149be50SVille Syrjala 	for (m = 2; m <= 255; m++) {
4633149be50SVille Syrjala 		for (n = 2; n <= 127; n++) {
4643149be50SVille Syrjala 			for (k = 0; k <= 1; k++) {
4653149be50SVille Syrjala 				mclk = (24000000UL * m / n) >> k;
4663149be50SVille Syrjala 
4673149be50SVille Syrjala 				if (sm501_calc_clock(freq, clock, max_div,
4683149be50SVille Syrjala 						     mclk, &best_diff)) {
4693149be50SVille Syrjala 					clock->m = m;
4703149be50SVille Syrjala 					clock->n = n;
4713149be50SVille Syrjala 					clock->k = k;
4723149be50SVille Syrjala 				}
4733149be50SVille Syrjala 			}
4743149be50SVille Syrjala 		}
4753149be50SVille Syrjala 	}
4763149be50SVille Syrjala 
4773149be50SVille Syrjala 	/* Return best clock. */
4783149be50SVille Syrjala 	return clock->mclk / (clock->divider << clock->shift);
4793149be50SVille Syrjala }
4803149be50SVille Syrjala 
4813149be50SVille Syrjala /* sm501_select_clock
4823149be50SVille Syrjala  *
4833149be50SVille Syrjala  * Calculates the nearest discrete clock frequency that can be
4843149be50SVille Syrjala  * achieved using the 288MHz and 336MHz PLLs.
4853149be50SVille Syrjala  *   the maximum divisor is 3 or 5
4863149be50SVille Syrjala  */
4873149be50SVille Syrjala 
4883149be50SVille Syrjala static unsigned long sm501_select_clock(unsigned long freq,
4893149be50SVille Syrjala 					struct sm501_clock *clock,
4903149be50SVille Syrjala 					int max_div)
4913149be50SVille Syrjala {
4923149be50SVille Syrjala 	unsigned long mclk;
4933149be50SVille Syrjala 	long best_diff = 999999999;
4943149be50SVille Syrjala 
4953149be50SVille Syrjala 	/* Try 288MHz and 336MHz clocks. */
4963149be50SVille Syrjala 	for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
4973149be50SVille Syrjala 		sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
498b6d6454fSBen Dooks 	}
499b6d6454fSBen Dooks 
500b6d6454fSBen Dooks 	/* Return best clock. */
501b6d6454fSBen Dooks 	return clock->mclk / (clock->divider << clock->shift);
502b6d6454fSBen Dooks }
503b6d6454fSBen Dooks 
504b6d6454fSBen Dooks /* sm501_set_clock
505b6d6454fSBen Dooks  *
506b6d6454fSBen Dooks  * set one of the four clock sources to the closest available frequency to
507b6d6454fSBen Dooks  *  the one specified
508b6d6454fSBen Dooks */
509b6d6454fSBen Dooks 
510b6d6454fSBen Dooks unsigned long sm501_set_clock(struct device *dev,
511b6d6454fSBen Dooks 			      int clksrc,
512b6d6454fSBen Dooks 			      unsigned long req_freq)
513b6d6454fSBen Dooks {
514b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev);
515bf5f0019SHeiko Schocher 	unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
516bf5f0019SHeiko Schocher 	unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
517bf5f0019SHeiko Schocher 	unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
5183149be50SVille Syrjala 	unsigned int pll_reg = 0;
5193ad2f3fbSDaniel Mack 	unsigned long sm501_freq; /* the actual frequency achieved */
5205f114ebcSLee Jones 	u64 reg;
521b6d6454fSBen Dooks 
522b6d6454fSBen Dooks 	struct sm501_clock to;
523b6d6454fSBen Dooks 
524b6d6454fSBen Dooks 	/* find achivable discrete frequency and setup register value
525b6d6454fSBen Dooks 	 * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
526b6d6454fSBen Dooks 	 * has an extra bit for the divider */
527b6d6454fSBen Dooks 
528b6d6454fSBen Dooks 	switch (clksrc) {
529b6d6454fSBen Dooks 	case SM501_CLOCK_P2XCLK:
5303ad2f3fbSDaniel Mack 		/* This clock is divided in half so to achieve the
531b6d6454fSBen Dooks 		 * requested frequency the value must be multiplied by
532b6d6454fSBen Dooks 		 * 2. This clock also has an additional pre divisor */
533b6d6454fSBen Dooks 
5343149be50SVille Syrjala 		if (sm->rev >= 0xC0) {
5353149be50SVille Syrjala 			/* SM502 -> use the programmable PLL */
5363149be50SVille Syrjala 			sm501_freq = (sm501_calc_pll(2 * req_freq,
5373149be50SVille Syrjala 						     &to, 5) / 2);
5383149be50SVille Syrjala 			reg = to.shift & 0x07;/* bottom 3 bits are shift */
5393149be50SVille Syrjala 			if (to.divider == 3)
5403149be50SVille Syrjala 				reg |= 0x08; /* /3 divider required */
5413149be50SVille Syrjala 			else if (to.divider == 5)
5423149be50SVille Syrjala 				reg |= 0x10; /* /5 divider required */
5433149be50SVille Syrjala 			reg |= 0x40; /* select the programmable PLL */
5443149be50SVille Syrjala 			pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
5453149be50SVille Syrjala 		} else {
5463149be50SVille Syrjala 			sm501_freq = (sm501_select_clock(2 * req_freq,
5473149be50SVille Syrjala 							 &to, 5) / 2);
548b6d6454fSBen Dooks 			reg = to.shift & 0x07;/* bottom 3 bits are shift */
549b6d6454fSBen Dooks 			if (to.divider == 3)
550b6d6454fSBen Dooks 				reg |= 0x08; /* /3 divider required */
551b6d6454fSBen Dooks 			else if (to.divider == 5)
552b6d6454fSBen Dooks 				reg |= 0x10; /* /5 divider required */
553b6d6454fSBen Dooks 			if (to.mclk != 288000000)
554b6d6454fSBen Dooks 				reg |= 0x20; /* which mclk pll is source */
5553149be50SVille Syrjala 		}
556b6d6454fSBen Dooks 		break;
557b6d6454fSBen Dooks 
558b6d6454fSBen Dooks 	case SM501_CLOCK_V2XCLK:
5593ad2f3fbSDaniel Mack 		/* This clock is divided in half so to achieve the
560b6d6454fSBen Dooks 		 * requested frequency the value must be multiplied by 2. */
561b6d6454fSBen Dooks 
562b6d6454fSBen Dooks 		sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
563b6d6454fSBen Dooks 		reg=to.shift & 0x07;	/* bottom 3 bits are shift */
564b6d6454fSBen Dooks 		if (to.divider == 3)
565b6d6454fSBen Dooks 			reg |= 0x08;	/* /3 divider required */
566b6d6454fSBen Dooks 		if (to.mclk != 288000000)
567b6d6454fSBen Dooks 			reg |= 0x10;	/* which mclk pll is source */
568b6d6454fSBen Dooks 		break;
569b6d6454fSBen Dooks 
570b6d6454fSBen Dooks 	case SM501_CLOCK_MCLK:
571b6d6454fSBen Dooks 	case SM501_CLOCK_M1XCLK:
572b6d6454fSBen Dooks 		/* These clocks are the same and not further divided */
573b6d6454fSBen Dooks 
574b6d6454fSBen Dooks 		sm501_freq = sm501_select_clock( req_freq, &to, 3);
575b6d6454fSBen Dooks 		reg=to.shift & 0x07;	/* bottom 3 bits are shift */
576b6d6454fSBen Dooks 		if (to.divider == 3)
577b6d6454fSBen Dooks 			reg |= 0x08;	/* /3 divider required */
578b6d6454fSBen Dooks 		if (to.mclk != 288000000)
579b6d6454fSBen Dooks 			reg |= 0x10;	/* which mclk pll is source */
580b6d6454fSBen Dooks 		break;
581b6d6454fSBen Dooks 
582b6d6454fSBen Dooks 	default:
583b6d6454fSBen Dooks 		return 0; /* this is bad */
584b6d6454fSBen Dooks 	}
585b6d6454fSBen Dooks 
586b6d6454fSBen Dooks 	mutex_lock(&sm->clock_lock);
587b6d6454fSBen Dooks 
588bf5f0019SHeiko Schocher 	mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
589bf5f0019SHeiko Schocher 	gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
590bf5f0019SHeiko Schocher 	clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
591b6d6454fSBen Dooks 
592b6d6454fSBen Dooks 	clock = clock & ~(0xFF << clksrc);
593b6d6454fSBen Dooks 	clock |= reg<<clksrc;
594b6d6454fSBen Dooks 
595b6d6454fSBen Dooks 	mode &= 3;	/* find current mode */
596b6d6454fSBen Dooks 
597b6d6454fSBen Dooks 	switch (mode) {
598b6d6454fSBen Dooks 	case 1:
599bf5f0019SHeiko Schocher 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
600bf5f0019SHeiko Schocher 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
601b6d6454fSBen Dooks 		mode = 0;
602b6d6454fSBen Dooks 		break;
603b6d6454fSBen Dooks 	case 2:
604b6d6454fSBen Dooks 	case 0:
605bf5f0019SHeiko Schocher 		smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
606bf5f0019SHeiko Schocher 		smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
607b6d6454fSBen Dooks 		mode = 1;
608b6d6454fSBen Dooks 		break;
609b6d6454fSBen Dooks 
610b6d6454fSBen Dooks 	default:
611b6d6454fSBen Dooks 		mutex_unlock(&sm->clock_lock);
612b6d6454fSBen Dooks 		return -1;
613b6d6454fSBen Dooks 	}
614b6d6454fSBen Dooks 
615bf5f0019SHeiko Schocher 	smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
6163149be50SVille Syrjala 
6173149be50SVille Syrjala 	if (pll_reg)
618bf5f0019SHeiko Schocher 		smc501_writel(pll_reg,
619bf5f0019SHeiko Schocher 				sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
6203149be50SVille Syrjala 
621b6d6454fSBen Dooks 	sm501_sync_regs(sm);
622b6d6454fSBen Dooks 
62380e74a80SBen Dooks 	dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
624b6d6454fSBen Dooks 		gate, clock, mode);
625b6d6454fSBen Dooks 
626331d7475SBen Dooks 	sm501_mdelay(sm, 16);
627b6d6454fSBen Dooks 	mutex_unlock(&sm->clock_lock);
628b6d6454fSBen Dooks 
629b6d6454fSBen Dooks 	sm501_dump_clk(sm);
630b6d6454fSBen Dooks 
631b6d6454fSBen Dooks 	return sm501_freq;
632b6d6454fSBen Dooks }
633b6d6454fSBen Dooks 
634b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_set_clock);
635b6d6454fSBen Dooks 
636b6d6454fSBen Dooks /* sm501_find_clock
637b6d6454fSBen Dooks  *
638b6d6454fSBen Dooks  * finds the closest available frequency for a given clock
639b6d6454fSBen Dooks */
640b6d6454fSBen Dooks 
6413149be50SVille Syrjala unsigned long sm501_find_clock(struct device *dev,
6423149be50SVille Syrjala 			       int clksrc,
643b6d6454fSBen Dooks 			       unsigned long req_freq)
644b6d6454fSBen Dooks {
6453149be50SVille Syrjala 	struct sm501_devdata *sm = dev_get_drvdata(dev);
6463ad2f3fbSDaniel Mack 	unsigned long sm501_freq; /* the frequency achieveable by the 501 */
647b6d6454fSBen Dooks 	struct sm501_clock to;
648b6d6454fSBen Dooks 
649b6d6454fSBen Dooks 	switch (clksrc) {
650b6d6454fSBen Dooks 	case SM501_CLOCK_P2XCLK:
6513149be50SVille Syrjala 		if (sm->rev >= 0xC0) {
6523149be50SVille Syrjala 			/* SM502 -> use the programmable PLL */
6533149be50SVille Syrjala 			sm501_freq = (sm501_calc_pll(2 * req_freq,
6543149be50SVille Syrjala 						     &to, 5) / 2);
6553149be50SVille Syrjala 		} else {
6563149be50SVille Syrjala 			sm501_freq = (sm501_select_clock(2 * req_freq,
6573149be50SVille Syrjala 							 &to, 5) / 2);
6583149be50SVille Syrjala 		}
659b6d6454fSBen Dooks 		break;
660b6d6454fSBen Dooks 
661b6d6454fSBen Dooks 	case SM501_CLOCK_V2XCLK:
662b6d6454fSBen Dooks 		sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
663b6d6454fSBen Dooks 		break;
664b6d6454fSBen Dooks 
665b6d6454fSBen Dooks 	case SM501_CLOCK_MCLK:
666b6d6454fSBen Dooks 	case SM501_CLOCK_M1XCLK:
667b6d6454fSBen Dooks 		sm501_freq = sm501_select_clock(req_freq, &to, 3);
668b6d6454fSBen Dooks 		break;
669b6d6454fSBen Dooks 
670b6d6454fSBen Dooks 	default:
671b6d6454fSBen Dooks 		sm501_freq = 0;		/* error */
672b6d6454fSBen Dooks 	}
673b6d6454fSBen Dooks 
674b6d6454fSBen Dooks 	return sm501_freq;
675b6d6454fSBen Dooks }
676b6d6454fSBen Dooks 
677b6d6454fSBen Dooks EXPORT_SYMBOL_GPL(sm501_find_clock);
678b6d6454fSBen Dooks 
679b6d6454fSBen Dooks static struct sm501_device *to_sm_device(struct platform_device *pdev)
680b6d6454fSBen Dooks {
681b6d6454fSBen Dooks 	return container_of(pdev, struct sm501_device, pdev);
682b6d6454fSBen Dooks }
683b6d6454fSBen Dooks 
684b6d6454fSBen Dooks /* sm501_device_release
685b6d6454fSBen Dooks  *
686b6d6454fSBen Dooks  * A release function for the platform devices we create to allow us to
687b6d6454fSBen Dooks  * free any items we allocated
688b6d6454fSBen Dooks */
689b6d6454fSBen Dooks 
690b6d6454fSBen Dooks static void sm501_device_release(struct device *dev)
691b6d6454fSBen Dooks {
692b6d6454fSBen Dooks 	kfree(to_sm_device(to_platform_device(dev)));
693b6d6454fSBen Dooks }
694b6d6454fSBen Dooks 
695b6d6454fSBen Dooks /* sm501_create_subdev
696b6d6454fSBen Dooks  *
697b6d6454fSBen Dooks  * Create a skeleton platform device with resources for passing to a
698b6d6454fSBen Dooks  * sub-driver
699b6d6454fSBen Dooks */
700b6d6454fSBen Dooks 
701b6d6454fSBen Dooks static struct platform_device *
70261711f8fSMagnus Damm sm501_create_subdev(struct sm501_devdata *sm, char *name,
70361711f8fSMagnus Damm 		    unsigned int res_count, unsigned int platform_data_size)
704b6d6454fSBen Dooks {
705b6d6454fSBen Dooks 	struct sm501_device *smdev;
706b6d6454fSBen Dooks 
707b6d6454fSBen Dooks 	smdev = kzalloc(sizeof(struct sm501_device) +
70861711f8fSMagnus Damm 			(sizeof(struct resource) * res_count) +
70961711f8fSMagnus Damm 			platform_data_size, GFP_KERNEL);
710b6d6454fSBen Dooks 	if (!smdev)
711b6d6454fSBen Dooks 		return NULL;
712b6d6454fSBen Dooks 
713b6d6454fSBen Dooks 	smdev->pdev.dev.release = sm501_device_release;
714b6d6454fSBen Dooks 
715b6d6454fSBen Dooks 	smdev->pdev.name = name;
716b6d6454fSBen Dooks 	smdev->pdev.id = sm->pdev_id;
71761711f8fSMagnus Damm 	smdev->pdev.dev.parent = sm->dev;
7182f606da7SGuenter Roeck 	smdev->pdev.dev.coherent_dma_mask = 0xffffffff;
71961711f8fSMagnus Damm 
72061711f8fSMagnus Damm 	if (res_count) {
721b6d6454fSBen Dooks 		smdev->pdev.resource = (struct resource *)(smdev+1);
722b6d6454fSBen Dooks 		smdev->pdev.num_resources = res_count;
72361711f8fSMagnus Damm 	}
72461711f8fSMagnus Damm 	if (platform_data_size)
72561711f8fSMagnus Damm 		smdev->pdev.dev.platform_data = (void *)(smdev+1);
726b6d6454fSBen Dooks 
727b6d6454fSBen Dooks 	return &smdev->pdev;
728b6d6454fSBen Dooks }
729b6d6454fSBen Dooks 
730b6d6454fSBen Dooks /* sm501_register_device
731b6d6454fSBen Dooks  *
732b6d6454fSBen Dooks  * Register a platform device created with sm501_create_subdev()
733b6d6454fSBen Dooks */
734b6d6454fSBen Dooks 
735b6d6454fSBen Dooks static int sm501_register_device(struct sm501_devdata *sm,
736b6d6454fSBen Dooks 				 struct platform_device *pdev)
737b6d6454fSBen Dooks {
738b6d6454fSBen Dooks 	struct sm501_device *smdev = to_sm_device(pdev);
739b6d6454fSBen Dooks 	int ptr;
740b6d6454fSBen Dooks 	int ret;
741b6d6454fSBen Dooks 
742b6d6454fSBen Dooks 	for (ptr = 0; ptr < pdev->num_resources; ptr++) {
7433f3d4310SJoe Perches 		printk(KERN_DEBUG "%s[%d] %pR\n",
7443f3d4310SJoe Perches 		       pdev->name, ptr, &pdev->resource[ptr]);
745b6d6454fSBen Dooks 	}
746b6d6454fSBen Dooks 
747b6d6454fSBen Dooks 	ret = platform_device_register(pdev);
748b6d6454fSBen Dooks 
749b6d6454fSBen Dooks 	if (ret >= 0) {
750b6d6454fSBen Dooks 		dev_dbg(sm->dev, "registered %s\n", pdev->name);
751b6d6454fSBen Dooks 		list_add_tail(&smdev->list, &sm->devices);
752b6d6454fSBen Dooks 	} else
753b6d6454fSBen Dooks 		dev_err(sm->dev, "error registering %s (%d)\n",
754b6d6454fSBen Dooks 			pdev->name, ret);
755b6d6454fSBen Dooks 
756b6d6454fSBen Dooks 	return ret;
757b6d6454fSBen Dooks }
758b6d6454fSBen Dooks 
759b6d6454fSBen Dooks /* sm501_create_subio
760b6d6454fSBen Dooks  *
761b6d6454fSBen Dooks  * Fill in an IO resource for a sub device
762b6d6454fSBen Dooks */
763b6d6454fSBen Dooks 
764b6d6454fSBen Dooks static void sm501_create_subio(struct sm501_devdata *sm,
765b6d6454fSBen Dooks 			       struct resource *res,
766b6d6454fSBen Dooks 			       resource_size_t offs,
767b6d6454fSBen Dooks 			       resource_size_t size)
768b6d6454fSBen Dooks {
769b6d6454fSBen Dooks 	res->flags = IORESOURCE_MEM;
770b6d6454fSBen Dooks 	res->parent = sm->io_res;
771b6d6454fSBen Dooks 	res->start = sm->io_res->start + offs;
772b6d6454fSBen Dooks 	res->end = res->start + size - 1;
773b6d6454fSBen Dooks }
774b6d6454fSBen Dooks 
775b6d6454fSBen Dooks /* sm501_create_mem
776b6d6454fSBen Dooks  *
777b6d6454fSBen Dooks  * Fill in an MEM resource for a sub device
778b6d6454fSBen Dooks */
779b6d6454fSBen Dooks 
780b6d6454fSBen Dooks static void sm501_create_mem(struct sm501_devdata *sm,
781b6d6454fSBen Dooks 			     struct resource *res,
782b6d6454fSBen Dooks 			     resource_size_t *offs,
783b6d6454fSBen Dooks 			     resource_size_t size)
784b6d6454fSBen Dooks {
785b6d6454fSBen Dooks 	*offs -= size;		/* adjust memory size */
786b6d6454fSBen Dooks 
787b6d6454fSBen Dooks 	res->flags = IORESOURCE_MEM;
788b6d6454fSBen Dooks 	res->parent = sm->mem_res;
789b6d6454fSBen Dooks 	res->start = sm->mem_res->start + *offs;
790b6d6454fSBen Dooks 	res->end = res->start + size - 1;
791b6d6454fSBen Dooks }
792b6d6454fSBen Dooks 
793b6d6454fSBen Dooks /* sm501_create_irq
794b6d6454fSBen Dooks  *
795b6d6454fSBen Dooks  * Fill in an IRQ resource for a sub device
796b6d6454fSBen Dooks */
797b6d6454fSBen Dooks 
798b6d6454fSBen Dooks static void sm501_create_irq(struct sm501_devdata *sm,
799b6d6454fSBen Dooks 			     struct resource *res)
800b6d6454fSBen Dooks {
801b6d6454fSBen Dooks 	res->flags = IORESOURCE_IRQ;
802b6d6454fSBen Dooks 	res->parent = NULL;
803b6d6454fSBen Dooks 	res->start = res->end = sm->irq;
804b6d6454fSBen Dooks }
805b6d6454fSBen Dooks 
806b6d6454fSBen Dooks static int sm501_register_usbhost(struct sm501_devdata *sm,
807b6d6454fSBen Dooks 				  resource_size_t *mem_avail)
808b6d6454fSBen Dooks {
809b6d6454fSBen Dooks 	struct platform_device *pdev;
810b6d6454fSBen Dooks 
81161711f8fSMagnus Damm 	pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
812b6d6454fSBen Dooks 	if (!pdev)
813b6d6454fSBen Dooks 		return -ENOMEM;
814b6d6454fSBen Dooks 
815b6d6454fSBen Dooks 	sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
816b6d6454fSBen Dooks 	sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
817b6d6454fSBen Dooks 	sm501_create_irq(sm, &pdev->resource[2]);
818b6d6454fSBen Dooks 
819b6d6454fSBen Dooks 	return sm501_register_device(sm, pdev);
820b6d6454fSBen Dooks }
821b6d6454fSBen Dooks 
82261711f8fSMagnus Damm static void sm501_setup_uart_data(struct sm501_devdata *sm,
82361711f8fSMagnus Damm 				  struct plat_serial8250_port *uart_data,
82461711f8fSMagnus Damm 				  unsigned int offset)
82561711f8fSMagnus Damm {
82661711f8fSMagnus Damm 	uart_data->membase = sm->regs + offset;
82761711f8fSMagnus Damm 	uart_data->mapbase = sm->io_res->start + offset;
82861711f8fSMagnus Damm 	uart_data->iotype = UPIO_MEM;
82961711f8fSMagnus Damm 	uart_data->irq = sm->irq;
83061711f8fSMagnus Damm 	uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
83161711f8fSMagnus Damm 	uart_data->regshift = 2;
83261711f8fSMagnus Damm 	uart_data->uartclk = (9600 * 16);
83361711f8fSMagnus Damm }
83461711f8fSMagnus Damm 
83561711f8fSMagnus Damm static int sm501_register_uart(struct sm501_devdata *sm, int devices)
83661711f8fSMagnus Damm {
83761711f8fSMagnus Damm 	struct platform_device *pdev;
83861711f8fSMagnus Damm 	struct plat_serial8250_port *uart_data;
83961711f8fSMagnus Damm 
84061711f8fSMagnus Damm 	pdev = sm501_create_subdev(sm, "serial8250", 0,
84161711f8fSMagnus Damm 				   sizeof(struct plat_serial8250_port) * 3);
84261711f8fSMagnus Damm 	if (!pdev)
84361711f8fSMagnus Damm 		return -ENOMEM;
84461711f8fSMagnus Damm 
845334a41ceSJingoo Han 	uart_data = dev_get_platdata(&pdev->dev);
84661711f8fSMagnus Damm 
84761711f8fSMagnus Damm 	if (devices & SM501_USE_UART0) {
84861711f8fSMagnus Damm 		sm501_setup_uart_data(sm, uart_data++, 0x30000);
84961711f8fSMagnus Damm 		sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
85061711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
85161711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
85261711f8fSMagnus Damm 	}
85361711f8fSMagnus Damm 	if (devices & SM501_USE_UART1) {
85461711f8fSMagnus Damm 		sm501_setup_uart_data(sm, uart_data++, 0x30020);
85561711f8fSMagnus Damm 		sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
85661711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
85761711f8fSMagnus Damm 		sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
85861711f8fSMagnus Damm 	}
85961711f8fSMagnus Damm 
86061711f8fSMagnus Damm 	pdev->id = PLAT8250_DEV_SM501;
86161711f8fSMagnus Damm 
86261711f8fSMagnus Damm 	return sm501_register_device(sm, pdev);
86361711f8fSMagnus Damm }
86461711f8fSMagnus Damm 
865b6d6454fSBen Dooks static int sm501_register_display(struct sm501_devdata *sm,
866b6d6454fSBen Dooks 				  resource_size_t *mem_avail)
867b6d6454fSBen Dooks {
868b6d6454fSBen Dooks 	struct platform_device *pdev;
869b6d6454fSBen Dooks 
87061711f8fSMagnus Damm 	pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
871b6d6454fSBen Dooks 	if (!pdev)
872b6d6454fSBen Dooks 		return -ENOMEM;
873b6d6454fSBen Dooks 
874b6d6454fSBen Dooks 	sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
875b6d6454fSBen Dooks 	sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
876b6d6454fSBen Dooks 	sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
877b6d6454fSBen Dooks 	sm501_create_irq(sm, &pdev->resource[3]);
878b6d6454fSBen Dooks 
879b6d6454fSBen Dooks 	return sm501_register_device(sm, pdev);
880b6d6454fSBen Dooks }
881b6d6454fSBen Dooks 
882f61be273SBen Dooks #ifdef CONFIG_MFD_SM501_GPIO
883f61be273SBen Dooks 
884f61be273SBen Dooks static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
885f61be273SBen Dooks {
886f61be273SBen Dooks 	return container_of(gpio, struct sm501_devdata, gpio);
887f61be273SBen Dooks }
888f61be273SBen Dooks 
889f61be273SBen Dooks static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
890f61be273SBen Dooks 
891f61be273SBen Dooks {
8923a504105SLinus Walleij 	struct sm501_gpio_chip *smgpio = gpiochip_get_data(chip);
893f61be273SBen Dooks 	unsigned long result;
894f61be273SBen Dooks 
895bf5f0019SHeiko Schocher 	result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
896f61be273SBen Dooks 	result >>= offset;
897f61be273SBen Dooks 
898f61be273SBen Dooks 	return result & 1UL;
899f61be273SBen Dooks }
900f61be273SBen Dooks 
90198325f8fSBen Dooks static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
90298325f8fSBen Dooks 				   unsigned long bit)
90398325f8fSBen Dooks {
90498325f8fSBen Dooks 	unsigned long ctrl;
90598325f8fSBen Dooks 
90698325f8fSBen Dooks 	/* check and modify if this pin is not set as gpio. */
90798325f8fSBen Dooks 
908bf5f0019SHeiko Schocher 	if (smc501_readl(smchip->control) & bit) {
90998325f8fSBen Dooks 		dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
91098325f8fSBen Dooks 			 "changing mode of gpio, bit %08lx\n", bit);
91198325f8fSBen Dooks 
912bf5f0019SHeiko Schocher 		ctrl = smc501_readl(smchip->control);
91398325f8fSBen Dooks 		ctrl &= ~bit;
914bf5f0019SHeiko Schocher 		smc501_writel(ctrl, smchip->control);
91598325f8fSBen Dooks 
91698325f8fSBen Dooks 		sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
91798325f8fSBen Dooks 	}
91898325f8fSBen Dooks }
91998325f8fSBen Dooks 
920f61be273SBen Dooks static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
921f61be273SBen Dooks 
922f61be273SBen Dooks {
9233a504105SLinus Walleij 	struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
924f61be273SBen Dooks 	struct sm501_gpio *smgpio = smchip->ourgpio;
925f61be273SBen Dooks 	unsigned long bit = 1 << offset;
926f61be273SBen Dooks 	void __iomem *regs = smchip->regbase;
927f61be273SBen Dooks 	unsigned long save;
928f61be273SBen Dooks 	unsigned long val;
929f61be273SBen Dooks 
930f61be273SBen Dooks 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
931f61be273SBen Dooks 		__func__, chip, offset);
932f61be273SBen Dooks 
933f61be273SBen Dooks 	spin_lock_irqsave(&smgpio->lock, save);
934f61be273SBen Dooks 
935bf5f0019SHeiko Schocher 	val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
936f61be273SBen Dooks 	if (value)
937f61be273SBen Dooks 		val |= bit;
938bf5f0019SHeiko Schocher 	smc501_writel(val, regs);
939f61be273SBen Dooks 
940f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
94198325f8fSBen Dooks 	sm501_gpio_ensure_gpio(smchip, bit);
94298325f8fSBen Dooks 
943f61be273SBen Dooks 	spin_unlock_irqrestore(&smgpio->lock, save);
944f61be273SBen Dooks }
945f61be273SBen Dooks 
946f61be273SBen Dooks static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
947f61be273SBen Dooks {
9483a504105SLinus Walleij 	struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
949f61be273SBen Dooks 	struct sm501_gpio *smgpio = smchip->ourgpio;
950f61be273SBen Dooks 	void __iomem *regs = smchip->regbase;
951f61be273SBen Dooks 	unsigned long bit = 1 << offset;
952f61be273SBen Dooks 	unsigned long save;
953f61be273SBen Dooks 	unsigned long ddr;
954f61be273SBen Dooks 
95598325f8fSBen Dooks 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
956f61be273SBen Dooks 		__func__, chip, offset);
957f61be273SBen Dooks 
958f61be273SBen Dooks 	spin_lock_irqsave(&smgpio->lock, save);
959f61be273SBen Dooks 
960bf5f0019SHeiko Schocher 	ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
961bf5f0019SHeiko Schocher 	smc501_writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
962f61be273SBen Dooks 
963f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
96498325f8fSBen Dooks 	sm501_gpio_ensure_gpio(smchip, bit);
96598325f8fSBen Dooks 
966f61be273SBen Dooks 	spin_unlock_irqrestore(&smgpio->lock, save);
967f61be273SBen Dooks 
968f61be273SBen Dooks 	return 0;
969f61be273SBen Dooks }
970f61be273SBen Dooks 
971f61be273SBen Dooks static int sm501_gpio_output(struct gpio_chip *chip,
972f61be273SBen Dooks 			     unsigned offset, int value)
973f61be273SBen Dooks {
9743a504105SLinus Walleij 	struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
975f61be273SBen Dooks 	struct sm501_gpio *smgpio = smchip->ourgpio;
976f61be273SBen Dooks 	unsigned long bit = 1 << offset;
977f61be273SBen Dooks 	void __iomem *regs = smchip->regbase;
978f61be273SBen Dooks 	unsigned long save;
979f61be273SBen Dooks 	unsigned long val;
980f61be273SBen Dooks 	unsigned long ddr;
981f61be273SBen Dooks 
982f61be273SBen Dooks 	dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
983f61be273SBen Dooks 		__func__, chip, offset, value);
984f61be273SBen Dooks 
985f61be273SBen Dooks 	spin_lock_irqsave(&smgpio->lock, save);
986f61be273SBen Dooks 
987bf5f0019SHeiko Schocher 	val = smc501_readl(regs + SM501_GPIO_DATA_LOW);
988f61be273SBen Dooks 	if (value)
989f61be273SBen Dooks 		val |= bit;
990f61be273SBen Dooks 	else
991f61be273SBen Dooks 		val &= ~bit;
992bf5f0019SHeiko Schocher 	smc501_writel(val, regs);
993f61be273SBen Dooks 
994bf5f0019SHeiko Schocher 	ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
995bf5f0019SHeiko Schocher 	smc501_writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
996f61be273SBen Dooks 
997f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
998bf5f0019SHeiko Schocher 	smc501_writel(val, regs + SM501_GPIO_DATA_LOW);
999f61be273SBen Dooks 
1000f61be273SBen Dooks 	sm501_sync_regs(sm501_gpio_to_dev(smgpio));
1001f61be273SBen Dooks 	spin_unlock_irqrestore(&smgpio->lock, save);
1002f61be273SBen Dooks 
1003f61be273SBen Dooks 	return 0;
1004f61be273SBen Dooks }
1005f61be273SBen Dooks 
10067e94e515SJulia Lawall static const struct gpio_chip gpio_chip_template = {
1007f61be273SBen Dooks 	.ngpio			= 32,
1008f61be273SBen Dooks 	.direction_input	= sm501_gpio_input,
1009f61be273SBen Dooks 	.direction_output	= sm501_gpio_output,
1010f61be273SBen Dooks 	.set			= sm501_gpio_set,
1011f61be273SBen Dooks 	.get			= sm501_gpio_get,
1012f61be273SBen Dooks };
1013f61be273SBen Dooks 
1014f791be49SBill Pemberton static int sm501_gpio_register_chip(struct sm501_devdata *sm,
1015f61be273SBen Dooks 					      struct sm501_gpio *gpio,
1016f61be273SBen Dooks 					      struct sm501_gpio_chip *chip)
1017f61be273SBen Dooks {
1018f61be273SBen Dooks 	struct sm501_platdata *pdata = sm->platdata;
1019f61be273SBen Dooks 	struct gpio_chip *gchip = &chip->gpio;
102060e540d6SArnaud Patard 	int base = pdata->gpio_base;
1021f61be273SBen Dooks 
102228130beaSBen Dooks 	chip->gpio = gpio_chip_template;
1023f61be273SBen Dooks 
1024f61be273SBen Dooks 	if (chip == &gpio->high) {
102560e540d6SArnaud Patard 		if (base > 0)
1026f61be273SBen Dooks 			base += 32;
1027f61be273SBen Dooks 		chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
102898325f8fSBen Dooks 		chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
1029f61be273SBen Dooks 		gchip->label  = "SM501-HIGH";
1030f61be273SBen Dooks 	} else {
1031f61be273SBen Dooks 		chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
103298325f8fSBen Dooks 		chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
1033f61be273SBen Dooks 		gchip->label  = "SM501-LOW";
1034f61be273SBen Dooks 	}
1035f61be273SBen Dooks 
1036f61be273SBen Dooks 	gchip->base   = base;
1037f61be273SBen Dooks 	chip->ourgpio = gpio;
1038f61be273SBen Dooks 
10393a504105SLinus Walleij 	return gpiochip_add_data(gchip, chip);
1040f61be273SBen Dooks }
1041f61be273SBen Dooks 
1042f791be49SBill Pemberton static int sm501_register_gpio(struct sm501_devdata *sm)
1043f61be273SBen Dooks {
1044f61be273SBen Dooks 	struct sm501_gpio *gpio = &sm->gpio;
1045f61be273SBen Dooks 	resource_size_t iobase = sm->io_res->start + SM501_GPIO;
1046f61be273SBen Dooks 	int ret;
1047f61be273SBen Dooks 
1048f61be273SBen Dooks 	dev_dbg(sm->dev, "registering gpio block %08llx\n",
1049f61be273SBen Dooks 		(unsigned long long)iobase);
1050f61be273SBen Dooks 
1051f61be273SBen Dooks 	spin_lock_init(&gpio->lock);
1052f61be273SBen Dooks 
1053f61be273SBen Dooks 	gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
10544202151fSMarkus Elfring 	if (!gpio->regs_res) {
1055f61be273SBen Dooks 		dev_err(sm->dev, "gpio: failed to request region\n");
1056f61be273SBen Dooks 		return -ENXIO;
1057f61be273SBen Dooks 	}
1058f61be273SBen Dooks 
1059f61be273SBen Dooks 	gpio->regs = ioremap(iobase, 0x20);
10604202151fSMarkus Elfring 	if (!gpio->regs) {
1061f61be273SBen Dooks 		dev_err(sm->dev, "gpio: failed to remap registers\n");
1062f61be273SBen Dooks 		ret = -ENXIO;
106328130beaSBen Dooks 		goto err_claimed;
1064f61be273SBen Dooks 	}
1065f61be273SBen Dooks 
1066f61be273SBen Dooks 	/* Register both our chips. */
1067f61be273SBen Dooks 
1068f61be273SBen Dooks 	ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
1069f61be273SBen Dooks 	if (ret) {
1070f61be273SBen Dooks 		dev_err(sm->dev, "failed to add low chip\n");
1071f61be273SBen Dooks 		goto err_mapped;
1072f61be273SBen Dooks 	}
1073f61be273SBen Dooks 
1074f61be273SBen Dooks 	ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
1075f61be273SBen Dooks 	if (ret) {
1076f61be273SBen Dooks 		dev_err(sm->dev, "failed to add high chip\n");
1077f61be273SBen Dooks 		goto err_low_chip;
1078f61be273SBen Dooks 	}
1079f61be273SBen Dooks 
1080f61be273SBen Dooks 	gpio->registered = 1;
1081f61be273SBen Dooks 
1082f61be273SBen Dooks 	return 0;
1083f61be273SBen Dooks 
1084f61be273SBen Dooks  err_low_chip:
108588d5e520Sabdoulaye berthe 	gpiochip_remove(&gpio->low.gpio);
1086f61be273SBen Dooks 
1087f61be273SBen Dooks  err_mapped:
108828130beaSBen Dooks 	iounmap(gpio->regs);
108928130beaSBen Dooks 
109028130beaSBen Dooks  err_claimed:
1091f61be273SBen Dooks 	release_resource(gpio->regs_res);
1092f61be273SBen Dooks 	kfree(gpio->regs_res);
1093f61be273SBen Dooks 
1094f61be273SBen Dooks 	return ret;
1095f61be273SBen Dooks }
1096f61be273SBen Dooks 
1097f61be273SBen Dooks static void sm501_gpio_remove(struct sm501_devdata *sm)
1098f61be273SBen Dooks {
109928130beaSBen Dooks 	struct sm501_gpio *gpio = &sm->gpio;
1100f61be273SBen Dooks 
1101f2999209SBen Dooks 	if (!sm->gpio.registered)
1102f2999209SBen Dooks 		return;
1103f2999209SBen Dooks 
110488d5e520Sabdoulaye berthe 	gpiochip_remove(&gpio->low.gpio);
110588d5e520Sabdoulaye berthe 	gpiochip_remove(&gpio->high.gpio);
110628130beaSBen Dooks 
110728130beaSBen Dooks 	iounmap(gpio->regs);
110828130beaSBen Dooks 	release_resource(gpio->regs_res);
110928130beaSBen Dooks 	kfree(gpio->regs_res);
1110f61be273SBen Dooks }
1111f61be273SBen Dooks 
1112f2999209SBen Dooks static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
1113f2999209SBen Dooks {
1114f2999209SBen Dooks 	return sm->gpio.registered;
1115f2999209SBen Dooks }
1116f61be273SBen Dooks #else
111728130beaSBen Dooks static inline int sm501_register_gpio(struct sm501_devdata *sm)
1118f61be273SBen Dooks {
1119f61be273SBen Dooks 	return 0;
1120f61be273SBen Dooks }
1121f61be273SBen Dooks 
112228130beaSBen Dooks static inline void sm501_gpio_remove(struct sm501_devdata *sm)
1123f61be273SBen Dooks {
1124f61be273SBen Dooks }
112542cd2366SBen Dooks 
1126f2999209SBen Dooks static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
1127f2999209SBen Dooks {
1128f2999209SBen Dooks 	return 0;
1129f2999209SBen Dooks }
1130f61be273SBen Dooks #endif
1131f61be273SBen Dooks 
113242cd2366SBen Dooks static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
113342cd2366SBen Dooks 					    struct sm501_platdata_gpio_i2c *iic)
113442cd2366SBen Dooks {
113542cd2366SBen Dooks 	struct i2c_gpio_platform_data *icd;
113642cd2366SBen Dooks 	struct platform_device *pdev;
1137b2e63555SLinus Walleij 	struct gpiod_lookup_table *lookup;
113842cd2366SBen Dooks 
113942cd2366SBen Dooks 	pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
114042cd2366SBen Dooks 				   sizeof(struct i2c_gpio_platform_data));
114142cd2366SBen Dooks 	if (!pdev)
114242cd2366SBen Dooks 		return -ENOMEM;
114342cd2366SBen Dooks 
1144b2e63555SLinus Walleij 	/* Create a gpiod lookup using gpiochip-local offsets */
11459f208ecaSGustavo A. R. Silva 	lookup = devm_kzalloc(&pdev->dev, struct_size(lookup, table, 3),
1146b2e63555SLinus Walleij 			      GFP_KERNEL);
1147ae7b8edaSGustavo A. R. Silva 	if (!lookup)
1148ae7b8edaSGustavo A. R. Silva 		return -ENOMEM;
1149ae7b8edaSGustavo A. R. Silva 
1150b2e63555SLinus Walleij 	lookup->dev_id = "i2c-gpio";
1151b2e63555SLinus Walleij 	if (iic->pin_sda < 32)
1152b2e63555SLinus Walleij 		lookup->table[0].chip_label = "SM501-LOW";
1153b2e63555SLinus Walleij 	else
1154b2e63555SLinus Walleij 		lookup->table[0].chip_label = "SM501-HIGH";
1155b2e63555SLinus Walleij 	lookup->table[0].chip_hwnum = iic->pin_sda % 32;
1156b2e63555SLinus Walleij 	lookup->table[0].con_id = NULL;
1157b2e63555SLinus Walleij 	lookup->table[0].idx = 0;
11584d0ce62cSLinus Walleij 	lookup->table[0].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
1159b2e63555SLinus Walleij 	if (iic->pin_scl < 32)
1160b2e63555SLinus Walleij 		lookup->table[1].chip_label = "SM501-LOW";
1161b2e63555SLinus Walleij 	else
1162b2e63555SLinus Walleij 		lookup->table[1].chip_label = "SM501-HIGH";
1163b2e63555SLinus Walleij 	lookup->table[1].chip_hwnum = iic->pin_scl % 32;
1164b2e63555SLinus Walleij 	lookup->table[1].con_id = NULL;
1165b2e63555SLinus Walleij 	lookup->table[1].idx = 1;
11664d0ce62cSLinus Walleij 	lookup->table[1].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
1167b2e63555SLinus Walleij 	gpiod_add_lookup_table(lookup);
1168b2e63555SLinus Walleij 
1169334a41ceSJingoo Han 	icd = dev_get_platdata(&pdev->dev);
117042cd2366SBen Dooks 	icd->timeout = iic->timeout;
117142cd2366SBen Dooks 	icd->udelay = iic->udelay;
117242cd2366SBen Dooks 
117342cd2366SBen Dooks 	/* note, we can't use either of the pin numbers, as the i2c-gpio
117442cd2366SBen Dooks 	 * driver uses the platform.id field to generate the bus number
117542cd2366SBen Dooks 	 * to register with the i2c core; The i2c core doesn't have enough
117642cd2366SBen Dooks 	 * entries to deal with anything we currently use.
117742cd2366SBen Dooks 	*/
117842cd2366SBen Dooks 
117942cd2366SBen Dooks 	pdev->id = iic->bus_num;
118042cd2366SBen Dooks 
1181b2e63555SLinus Walleij 	dev_info(sm->dev, "registering i2c-%d: sda=%d, scl=%d\n",
118242cd2366SBen Dooks 		 iic->bus_num,
1183b2e63555SLinus Walleij 		 iic->pin_sda, iic->pin_scl);
118442cd2366SBen Dooks 
118542cd2366SBen Dooks 	return sm501_register_device(sm, pdev);
118642cd2366SBen Dooks }
118742cd2366SBen Dooks 
118842cd2366SBen Dooks static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
118942cd2366SBen Dooks 				   struct sm501_platdata *pdata)
119042cd2366SBen Dooks {
119142cd2366SBen Dooks 	struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
119242cd2366SBen Dooks 	int index;
119342cd2366SBen Dooks 	int ret;
119442cd2366SBen Dooks 
119542cd2366SBen Dooks 	for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
119642cd2366SBen Dooks 		ret = sm501_register_gpio_i2c_instance(sm, iic);
119742cd2366SBen Dooks 		if (ret < 0)
119842cd2366SBen Dooks 			return ret;
119942cd2366SBen Dooks 	}
120042cd2366SBen Dooks 
120142cd2366SBen Dooks 	return 0;
120242cd2366SBen Dooks }
120342cd2366SBen Dooks 
1204b6d6454fSBen Dooks /* sm501_dbg_regs
1205b6d6454fSBen Dooks  *
1206b6d6454fSBen Dooks  * Debug attribute to attach to parent device to show core registers
1207b6d6454fSBen Dooks */
1208b6d6454fSBen Dooks 
1209b6d6454fSBen Dooks static ssize_t sm501_dbg_regs(struct device *dev,
1210b6d6454fSBen Dooks 			      struct device_attribute *attr, char *buff)
1211b6d6454fSBen Dooks {
1212b6d6454fSBen Dooks 	struct sm501_devdata *sm = dev_get_drvdata(dev)	;
1213b6d6454fSBen Dooks 	unsigned int reg;
1214b6d6454fSBen Dooks 	char *ptr = buff;
1215b6d6454fSBen Dooks 	int ret;
1216b6d6454fSBen Dooks 
1217b6d6454fSBen Dooks 	for (reg = 0x00; reg < 0x70; reg += 4) {
1218b6d6454fSBen Dooks 		ret = sprintf(ptr, "%08x = %08x\n",
1219bf5f0019SHeiko Schocher 			      reg, smc501_readl(sm->regs + reg));
1220b6d6454fSBen Dooks 		ptr += ret;
1221b6d6454fSBen Dooks 	}
1222b6d6454fSBen Dooks 
1223b6d6454fSBen Dooks 	return ptr - buff;
1224b6d6454fSBen Dooks }
1225b6d6454fSBen Dooks 
1226b6d6454fSBen Dooks 
12278a8320c2SGuenter Roeck static DEVICE_ATTR(dbg_regs, 0444, sm501_dbg_regs, NULL);
1228b6d6454fSBen Dooks 
1229b6d6454fSBen Dooks /* sm501_init_reg
1230b6d6454fSBen Dooks  *
1231b6d6454fSBen Dooks  * Helper function for the init code to setup a register
12325136237bSBen Dooks  *
12335136237bSBen Dooks  * clear the bits which are set in r->mask, and then set
12345136237bSBen Dooks  * the bits set in r->set.
1235b6d6454fSBen Dooks */
1236b6d6454fSBen Dooks 
1237b6d6454fSBen Dooks static inline void sm501_init_reg(struct sm501_devdata *sm,
1238b6d6454fSBen Dooks 				  unsigned long reg,
1239b6d6454fSBen Dooks 				  struct sm501_reg_init *r)
1240b6d6454fSBen Dooks {
1241b6d6454fSBen Dooks 	unsigned long tmp;
1242b6d6454fSBen Dooks 
1243bf5f0019SHeiko Schocher 	tmp = smc501_readl(sm->regs + reg);
1244b6d6454fSBen Dooks 	tmp &= ~r->mask;
12455136237bSBen Dooks 	tmp |= r->set;
1246bf5f0019SHeiko Schocher 	smc501_writel(tmp, sm->regs + reg);
1247b6d6454fSBen Dooks }
1248b6d6454fSBen Dooks 
1249b6d6454fSBen Dooks /* sm501_init_regs
1250b6d6454fSBen Dooks  *
1251b6d6454fSBen Dooks  * Setup core register values
1252b6d6454fSBen Dooks */
1253b6d6454fSBen Dooks 
1254b6d6454fSBen Dooks static void sm501_init_regs(struct sm501_devdata *sm,
1255b6d6454fSBen Dooks 			    struct sm501_initdata *init)
1256b6d6454fSBen Dooks {
1257b6d6454fSBen Dooks 	sm501_misc_control(sm->dev,
1258b6d6454fSBen Dooks 			   init->misc_control.set,
1259b6d6454fSBen Dooks 			   init->misc_control.mask);
1260b6d6454fSBen Dooks 
1261b6d6454fSBen Dooks 	sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
1262b6d6454fSBen Dooks 	sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
1263b6d6454fSBen Dooks 	sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
1264b6d6454fSBen Dooks 
1265b6d6454fSBen Dooks 	if (init->m1xclk) {
1266b6d6454fSBen Dooks 		dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
1267b6d6454fSBen Dooks 		sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
1268b6d6454fSBen Dooks 	}
1269b5913bbdSBen Dooks 
1270b5913bbdSBen Dooks 	if (init->mclk) {
1271b5913bbdSBen Dooks 		dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
1272b5913bbdSBen Dooks 		sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
1273b5913bbdSBen Dooks 	}
127481906221SBen Dooks 
127581906221SBen Dooks }
127681906221SBen Dooks 
127781906221SBen Dooks /* Check the PLL sources for the M1CLK and M1XCLK
127881906221SBen Dooks  *
127981906221SBen Dooks  * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
128081906221SBen Dooks  * there is a risk (see errata AB-5) that the SM501 will cease proper
128181906221SBen Dooks  * function. If this happens, then it is likely the SM501 will
128281906221SBen Dooks  * hang the system.
128381906221SBen Dooks */
128481906221SBen Dooks 
128581906221SBen Dooks static int sm501_check_clocks(struct sm501_devdata *sm)
128681906221SBen Dooks {
1287bf5f0019SHeiko Schocher 	unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
128881906221SBen Dooks 	unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
128981906221SBen Dooks 	unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
129081906221SBen Dooks 
129181906221SBen Dooks 	return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
1292b6d6454fSBen Dooks }
1293b6d6454fSBen Dooks 
1294b6d6454fSBen Dooks static unsigned int sm501_mem_local[] = {
1295b6d6454fSBen Dooks 	[0]	= 4*1024*1024,
1296b6d6454fSBen Dooks 	[1]	= 8*1024*1024,
1297b6d6454fSBen Dooks 	[2]	= 16*1024*1024,
1298b6d6454fSBen Dooks 	[3]	= 32*1024*1024,
1299b6d6454fSBen Dooks 	[4]	= 64*1024*1024,
1300b6d6454fSBen Dooks 	[5]	= 2*1024*1024,
1301b6d6454fSBen Dooks };
1302b6d6454fSBen Dooks 
1303b6d6454fSBen Dooks /* sm501_init_dev
1304b6d6454fSBen Dooks  *
1305b6d6454fSBen Dooks  * Common init code for an SM501
1306b6d6454fSBen Dooks */
1307b6d6454fSBen Dooks 
1308f791be49SBill Pemberton static int sm501_init_dev(struct sm501_devdata *sm)
1309b6d6454fSBen Dooks {
131061711f8fSMagnus Damm 	struct sm501_initdata *idata;
131142cd2366SBen Dooks 	struct sm501_platdata *pdata;
1312b6d6454fSBen Dooks 	resource_size_t mem_avail;
1313b6d6454fSBen Dooks 	unsigned long dramctrl;
13141e27dbe7SBen Dooks 	unsigned long devid;
1315b6d6454fSBen Dooks 	int ret;
1316b6d6454fSBen Dooks 
1317b6d6454fSBen Dooks 	mutex_init(&sm->clock_lock);
1318b6d6454fSBen Dooks 	spin_lock_init(&sm->reg_lock);
1319b6d6454fSBen Dooks 
1320b6d6454fSBen Dooks 	INIT_LIST_HEAD(&sm->devices);
1321b6d6454fSBen Dooks 
1322bf5f0019SHeiko Schocher 	devid = smc501_readl(sm->regs + SM501_DEVICEID);
1323b6d6454fSBen Dooks 
13241e27dbe7SBen Dooks 	if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
13251e27dbe7SBen Dooks 		dev_err(sm->dev, "incorrect device id %08lx\n", devid);
13261e27dbe7SBen Dooks 		return -EINVAL;
13271e27dbe7SBen Dooks 	}
13281e27dbe7SBen Dooks 
132961711f8fSMagnus Damm 	/* disable irqs */
1330bf5f0019SHeiko Schocher 	smc501_writel(0, sm->regs + SM501_IRQ_MASK);
133161711f8fSMagnus Damm 
1332bf5f0019SHeiko Schocher 	dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL);
1333b6d6454fSBen Dooks 	mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
1334b6d6454fSBen Dooks 
13351e27dbe7SBen Dooks 	dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
13361e27dbe7SBen Dooks 		 sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
1337b6d6454fSBen Dooks 
13383149be50SVille Syrjala 	sm->rev = devid & SM501_DEVICEID_REVMASK;
13393149be50SVille Syrjala 
1340331d7475SBen Dooks 	sm501_dump_gate(sm);
1341b6d6454fSBen Dooks 
1342b6d6454fSBen Dooks 	ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
1343b6d6454fSBen Dooks 	if (ret)
1344b6d6454fSBen Dooks 		dev_err(sm->dev, "failed to create debug regs file\n");
1345b6d6454fSBen Dooks 
1346b6d6454fSBen Dooks 	sm501_dump_clk(sm);
1347b6d6454fSBen Dooks 
1348b6d6454fSBen Dooks 	/* check to see if we have some device initialisation */
1349b6d6454fSBen Dooks 
135042cd2366SBen Dooks 	pdata = sm->platdata;
135142cd2366SBen Dooks 	idata = pdata ? pdata->init : NULL;
135242cd2366SBen Dooks 
135361711f8fSMagnus Damm 	if (idata) {
135461711f8fSMagnus Damm 		sm501_init_regs(sm, idata);
1355b6d6454fSBen Dooks 
135661711f8fSMagnus Damm 		if (idata->devices & SM501_USE_USB_HOST)
1357b6d6454fSBen Dooks 			sm501_register_usbhost(sm, &mem_avail);
135861711f8fSMagnus Damm 		if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
135961711f8fSMagnus Damm 			sm501_register_uart(sm, idata->devices);
1360f61be273SBen Dooks 		if (idata->devices & SM501_USE_GPIO)
1361f61be273SBen Dooks 			sm501_register_gpio(sm);
1362b6d6454fSBen Dooks 	}
1363b6d6454fSBen Dooks 
13644202151fSMarkus Elfring 	if (pdata && pdata->gpio_i2c && pdata->gpio_i2c_nr > 0) {
1365f2999209SBen Dooks 		if (!sm501_gpio_isregistered(sm))
1366f2999209SBen Dooks 			dev_err(sm->dev, "no gpio available for i2c gpio.\n");
136742cd2366SBen Dooks 		else
136842cd2366SBen Dooks 			sm501_register_gpio_i2c(sm, pdata);
136942cd2366SBen Dooks 	}
137042cd2366SBen Dooks 
137181906221SBen Dooks 	ret = sm501_check_clocks(sm);
137281906221SBen Dooks 	if (ret) {
137381906221SBen Dooks 		dev_err(sm->dev, "M1X and M clocks sourced from different "
137481906221SBen Dooks 					"PLLs\n");
137581906221SBen Dooks 		return -EINVAL;
137681906221SBen Dooks 	}
137781906221SBen Dooks 
1378b6d6454fSBen Dooks 	/* always create a framebuffer */
1379b6d6454fSBen Dooks 	sm501_register_display(sm, &mem_avail);
1380b6d6454fSBen Dooks 
1381b6d6454fSBen Dooks 	return 0;
1382b6d6454fSBen Dooks }
1383b6d6454fSBen Dooks 
1384f791be49SBill Pemberton static int sm501_plat_probe(struct platform_device *dev)
1385b6d6454fSBen Dooks {
1386b6d6454fSBen Dooks 	struct sm501_devdata *sm;
13877cf5244cSRoel Kluin 	int ret;
1388b6d6454fSBen Dooks 
13893eec4fadSMarkus Elfring 	sm = kzalloc(sizeof(*sm), GFP_KERNEL);
13904202151fSMarkus Elfring 	if (!sm) {
13917cf5244cSRoel Kluin 		ret = -ENOMEM;
1392b6d6454fSBen Dooks 		goto err1;
1393b6d6454fSBen Dooks 	}
1394b6d6454fSBen Dooks 
1395b6d6454fSBen Dooks 	sm->dev = &dev->dev;
1396b6d6454fSBen Dooks 	sm->pdev_id = dev->id;
1397334a41ceSJingoo Han 	sm->platdata = dev_get_platdata(&dev->dev);
1398b6d6454fSBen Dooks 
13997cf5244cSRoel Kluin 	ret = platform_get_irq(dev, 0);
14007cf5244cSRoel Kluin 	if (ret < 0) {
1401b6d6454fSBen Dooks 		dev_err(&dev->dev, "failed to get irq resource\n");
1402b6d6454fSBen Dooks 		goto err_res;
1403b6d6454fSBen Dooks 	}
14047cf5244cSRoel Kluin 	sm->irq = ret;
1405b6d6454fSBen Dooks 
14067cf5244cSRoel Kluin 	sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
14077cf5244cSRoel Kluin 	sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
14084202151fSMarkus Elfring 	if (!sm->io_res || !sm->mem_res) {
1409b6d6454fSBen Dooks 		dev_err(&dev->dev, "failed to get IO resource\n");
14107cf5244cSRoel Kluin 		ret = -ENOENT;
1411b6d6454fSBen Dooks 		goto err_res;
1412b6d6454fSBen Dooks 	}
1413b6d6454fSBen Dooks 
1414b6d6454fSBen Dooks 	sm->regs_claim = request_mem_region(sm->io_res->start,
1415a5300dcbSSamuel Ortiz 					    0x100, "sm501");
14164202151fSMarkus Elfring 	if (!sm->regs_claim) {
1417b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot claim registers\n");
14187cf5244cSRoel Kluin 		ret = -EBUSY;
1419b6d6454fSBen Dooks 		goto err_res;
1420b6d6454fSBen Dooks 	}
1421b6d6454fSBen Dooks 
1422b6d6454fSBen Dooks 	platform_set_drvdata(dev, sm);
1423b6d6454fSBen Dooks 
1424311e54c0SH Hartley Sweeten 	sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
14254202151fSMarkus Elfring 	if (!sm->regs) {
1426b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot remap registers\n");
14277cf5244cSRoel Kluin 		ret = -EIO;
1428b6d6454fSBen Dooks 		goto err_claim;
1429b6d6454fSBen Dooks 	}
1430b6d6454fSBen Dooks 
1431b6d6454fSBen Dooks 	return sm501_init_dev(sm);
1432b6d6454fSBen Dooks 
1433b6d6454fSBen Dooks  err_claim:
1434b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1435b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1436b6d6454fSBen Dooks  err_res:
1437b6d6454fSBen Dooks 	kfree(sm);
1438b6d6454fSBen Dooks  err1:
14397cf5244cSRoel Kluin 	return ret;
1440b6d6454fSBen Dooks 
1441b6d6454fSBen Dooks }
1442b6d6454fSBen Dooks 
1443331d7475SBen Dooks #ifdef CONFIG_PM
1444472dba7dSBen Dooks 
1445331d7475SBen Dooks /* power management support */
1446331d7475SBen Dooks 
1447472dba7dSBen Dooks static void sm501_set_power(struct sm501_devdata *sm, int on)
1448472dba7dSBen Dooks {
1449472dba7dSBen Dooks 	struct sm501_platdata *pd = sm->platdata;
1450472dba7dSBen Dooks 
14514202151fSMarkus Elfring 	if (!pd)
1452472dba7dSBen Dooks 		return;
1453472dba7dSBen Dooks 
1454472dba7dSBen Dooks 	if (pd->get_power) {
1455472dba7dSBen Dooks 		if (pd->get_power(sm->dev) == on) {
1456472dba7dSBen Dooks 			dev_dbg(sm->dev, "is already %d\n", on);
1457472dba7dSBen Dooks 			return;
1458472dba7dSBen Dooks 		}
1459472dba7dSBen Dooks 	}
1460472dba7dSBen Dooks 
1461472dba7dSBen Dooks 	if (pd->set_power) {
1462472dba7dSBen Dooks 		dev_dbg(sm->dev, "setting power to %d\n", on);
1463472dba7dSBen Dooks 
1464472dba7dSBen Dooks 		pd->set_power(sm->dev, on);
1465472dba7dSBen Dooks 		sm501_mdelay(sm, 10);
1466472dba7dSBen Dooks 	}
1467472dba7dSBen Dooks }
1468472dba7dSBen Dooks 
1469331d7475SBen Dooks static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
1470331d7475SBen Dooks {
1471331d7475SBen Dooks 	struct sm501_devdata *sm = platform_get_drvdata(pdev);
1472331d7475SBen Dooks 
1473331d7475SBen Dooks 	sm->in_suspend = 1;
1474bf5f0019SHeiko Schocher 	sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
1475331d7475SBen Dooks 
1476331d7475SBen Dooks 	sm501_dump_regs(sm);
1477472dba7dSBen Dooks 
1478472dba7dSBen Dooks 	if (sm->platdata) {
1479472dba7dSBen Dooks 		if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
1480472dba7dSBen Dooks 			sm501_set_power(sm, 0);
1481472dba7dSBen Dooks 	}
1482472dba7dSBen Dooks 
1483331d7475SBen Dooks 	return 0;
1484331d7475SBen Dooks }
1485331d7475SBen Dooks 
1486331d7475SBen Dooks static int sm501_plat_resume(struct platform_device *pdev)
1487331d7475SBen Dooks {
1488331d7475SBen Dooks 	struct sm501_devdata *sm = platform_get_drvdata(pdev);
1489331d7475SBen Dooks 
1490472dba7dSBen Dooks 	sm501_set_power(sm, 1);
1491472dba7dSBen Dooks 
1492331d7475SBen Dooks 	sm501_dump_regs(sm);
1493331d7475SBen Dooks 	sm501_dump_gate(sm);
1494331d7475SBen Dooks 	sm501_dump_clk(sm);
1495331d7475SBen Dooks 
1496331d7475SBen Dooks 	/* check to see if we are in the same state as when suspended */
1497331d7475SBen Dooks 
1498bf5f0019SHeiko Schocher 	if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
1499331d7475SBen Dooks 		dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
1500bf5f0019SHeiko Schocher 		smc501_writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
1501331d7475SBen Dooks 
1502331d7475SBen Dooks 		/* our suspend causes the controller state to change,
1503331d7475SBen Dooks 		 * either by something attempting setup, power loss,
1504331d7475SBen Dooks 		 * or an external reset event on power change */
1505331d7475SBen Dooks 
1506331d7475SBen Dooks 		if (sm->platdata && sm->platdata->init) {
1507331d7475SBen Dooks 			sm501_init_regs(sm, sm->platdata->init);
1508331d7475SBen Dooks 		}
1509331d7475SBen Dooks 	}
1510331d7475SBen Dooks 
1511331d7475SBen Dooks 	/* dump our state from resume */
1512331d7475SBen Dooks 
1513331d7475SBen Dooks 	sm501_dump_regs(sm);
1514331d7475SBen Dooks 	sm501_dump_clk(sm);
1515331d7475SBen Dooks 
1516331d7475SBen Dooks 	sm->in_suspend = 0;
1517331d7475SBen Dooks 
1518331d7475SBen Dooks 	return 0;
1519331d7475SBen Dooks }
1520331d7475SBen Dooks #else
1521331d7475SBen Dooks #define sm501_plat_suspend NULL
1522331d7475SBen Dooks #define sm501_plat_resume NULL
1523331d7475SBen Dooks #endif
1524331d7475SBen Dooks 
1525b6d6454fSBen Dooks /* Initialisation data for PCI devices */
1526b6d6454fSBen Dooks 
1527b6d6454fSBen Dooks static struct sm501_initdata sm501_pci_initdata = {
1528b6d6454fSBen Dooks 	.gpio_high	= {
1529b6d6454fSBen Dooks 		.set	= 0x3F000000,		/* 24bit panel */
1530b6d6454fSBen Dooks 		.mask	= 0x0,
1531b6d6454fSBen Dooks 	},
1532b6d6454fSBen Dooks 	.misc_timing	= {
1533b6d6454fSBen Dooks 		.set	= 0x010100,		/* SDRAM timing */
1534b6d6454fSBen Dooks 		.mask	= 0x1F1F00,
1535b6d6454fSBen Dooks 	},
1536b6d6454fSBen Dooks 	.misc_control	= {
1537b6d6454fSBen Dooks 		.set	= SM501_MISC_PNL_24BIT,
1538b6d6454fSBen Dooks 		.mask	= 0,
1539b6d6454fSBen Dooks 	},
1540b6d6454fSBen Dooks 
1541b6d6454fSBen Dooks 	.devices	= SM501_USE_ALL,
154281906221SBen Dooks 
154381906221SBen Dooks 	/* Errata AB-3 says that 72MHz is the fastest available
154481906221SBen Dooks 	 * for 33MHZ PCI with proper bus-mastering operation */
154581906221SBen Dooks 
154681906221SBen Dooks 	.mclk		= 72 * MHZ,
154781906221SBen Dooks 	.m1xclk		= 144 * MHZ,
1548b6d6454fSBen Dooks };
1549b6d6454fSBen Dooks 
1550b6d6454fSBen Dooks static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
1551b6d6454fSBen Dooks 	.flags		= (SM501FB_FLAG_USE_INIT_MODE |
1552b6d6454fSBen Dooks 			   SM501FB_FLAG_USE_HWCURSOR |
1553b6d6454fSBen Dooks 			   SM501FB_FLAG_USE_HWACCEL |
1554b6d6454fSBen Dooks 			   SM501FB_FLAG_DISABLE_AT_EXIT),
1555b6d6454fSBen Dooks };
1556b6d6454fSBen Dooks 
1557b6d6454fSBen Dooks static struct sm501_platdata_fb sm501_fb_pdata = {
1558b6d6454fSBen Dooks 	.fb_route	= SM501_FB_OWN,
1559b6d6454fSBen Dooks 	.fb_crt		= &sm501_pdata_fbsub,
1560b6d6454fSBen Dooks 	.fb_pnl		= &sm501_pdata_fbsub,
1561b6d6454fSBen Dooks };
1562b6d6454fSBen Dooks 
1563b6d6454fSBen Dooks static struct sm501_platdata sm501_pci_platdata = {
1564b6d6454fSBen Dooks 	.init		= &sm501_pci_initdata,
1565b6d6454fSBen Dooks 	.fb		= &sm501_fb_pdata,
156660e540d6SArnaud Patard 	.gpio_base	= -1,
1567b6d6454fSBen Dooks };
1568b6d6454fSBen Dooks 
1569f791be49SBill Pemberton static int sm501_pci_probe(struct pci_dev *dev,
1570b6d6454fSBen Dooks 				     const struct pci_device_id *id)
1571b6d6454fSBen Dooks {
1572b6d6454fSBen Dooks 	struct sm501_devdata *sm;
1573b6d6454fSBen Dooks 	int err;
1574b6d6454fSBen Dooks 
15753eec4fadSMarkus Elfring 	sm = kzalloc(sizeof(*sm), GFP_KERNEL);
15764202151fSMarkus Elfring 	if (!sm) {
1577b6d6454fSBen Dooks 		err = -ENOMEM;
1578b6d6454fSBen Dooks 		goto err1;
1579b6d6454fSBen Dooks 	}
1580b6d6454fSBen Dooks 
1581b6d6454fSBen Dooks 	/* set a default set of platform data */
1582b6d6454fSBen Dooks 	dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
1583b6d6454fSBen Dooks 
1584b6d6454fSBen Dooks 	/* set a hopefully unique id for our child platform devices */
1585b6d6454fSBen Dooks 	sm->pdev_id = 32 + dev->devfn;
1586b6d6454fSBen Dooks 
1587b6d6454fSBen Dooks 	pci_set_drvdata(dev, sm);
1588b6d6454fSBen Dooks 
1589b6d6454fSBen Dooks 	err = pci_enable_device(dev);
1590b6d6454fSBen Dooks 	if (err) {
1591b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot enable device\n");
1592b6d6454fSBen Dooks 		goto err2;
1593b6d6454fSBen Dooks 	}
1594b6d6454fSBen Dooks 
1595b6d6454fSBen Dooks 	sm->dev = &dev->dev;
1596b6d6454fSBen Dooks 	sm->irq = dev->irq;
1597b6d6454fSBen Dooks 
1598b6d6454fSBen Dooks #ifdef __BIG_ENDIAN
1599b6d6454fSBen Dooks 	/* if the system is big-endian, we most probably have a
1600b6d6454fSBen Dooks 	 * translation in the IO layer making the PCI bus little endian
1601b6d6454fSBen Dooks 	 * so make the framebuffer swapped pixels */
1602b6d6454fSBen Dooks 
1603b6d6454fSBen Dooks 	sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
1604b6d6454fSBen Dooks #endif
1605b6d6454fSBen Dooks 
1606b6d6454fSBen Dooks 	/* check our resources */
1607b6d6454fSBen Dooks 
1608b6d6454fSBen Dooks 	if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
1609b6d6454fSBen Dooks 		dev_err(&dev->dev, "region #0 is not memory?\n");
1610b6d6454fSBen Dooks 		err = -EINVAL;
1611b6d6454fSBen Dooks 		goto err3;
1612b6d6454fSBen Dooks 	}
1613b6d6454fSBen Dooks 
1614b6d6454fSBen Dooks 	if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
1615b6d6454fSBen Dooks 		dev_err(&dev->dev, "region #1 is not memory?\n");
1616b6d6454fSBen Dooks 		err = -EINVAL;
1617b6d6454fSBen Dooks 		goto err3;
1618b6d6454fSBen Dooks 	}
1619b6d6454fSBen Dooks 
1620b6d6454fSBen Dooks 	/* make our resources ready for sharing */
1621b6d6454fSBen Dooks 
1622b6d6454fSBen Dooks 	sm->io_res = &dev->resource[1];
1623b6d6454fSBen Dooks 	sm->mem_res = &dev->resource[0];
1624b6d6454fSBen Dooks 
1625b6d6454fSBen Dooks 	sm->regs_claim = request_mem_region(sm->io_res->start,
1626a5300dcbSSamuel Ortiz 					    0x100, "sm501");
16274202151fSMarkus Elfring 	if (!sm->regs_claim) {
1628b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot claim registers\n");
1629b6d6454fSBen Dooks 		err= -EBUSY;
1630b6d6454fSBen Dooks 		goto err3;
1631b6d6454fSBen Dooks 	}
1632b6d6454fSBen Dooks 
16337ab18995SArjan van de Ven 	sm->regs = pci_ioremap_bar(dev, 1);
16344202151fSMarkus Elfring 	if (!sm->regs) {
1635b6d6454fSBen Dooks 		dev_err(&dev->dev, "cannot remap registers\n");
1636b6d6454fSBen Dooks 		err = -EIO;
1637b6d6454fSBen Dooks 		goto err4;
1638b6d6454fSBen Dooks 	}
1639b6d6454fSBen Dooks 
1640b6d6454fSBen Dooks 	sm501_init_dev(sm);
1641b6d6454fSBen Dooks 	return 0;
1642b6d6454fSBen Dooks 
1643b6d6454fSBen Dooks  err4:
1644b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1645b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1646b6d6454fSBen Dooks  err3:
1647b6d6454fSBen Dooks 	pci_disable_device(dev);
1648b6d6454fSBen Dooks  err2:
1649b6d6454fSBen Dooks 	kfree(sm);
1650b6d6454fSBen Dooks  err1:
1651b6d6454fSBen Dooks 	return err;
1652b6d6454fSBen Dooks }
1653b6d6454fSBen Dooks 
1654b6d6454fSBen Dooks static void sm501_remove_sub(struct sm501_devdata *sm,
1655b6d6454fSBen Dooks 			     struct sm501_device *smdev)
1656b6d6454fSBen Dooks {
1657b6d6454fSBen Dooks 	list_del(&smdev->list);
1658b6d6454fSBen Dooks 	platform_device_unregister(&smdev->pdev);
1659b6d6454fSBen Dooks }
1660b6d6454fSBen Dooks 
1661b6d6454fSBen Dooks static void sm501_dev_remove(struct sm501_devdata *sm)
1662b6d6454fSBen Dooks {
1663b6d6454fSBen Dooks 	struct sm501_device *smdev, *tmp;
1664b6d6454fSBen Dooks 
1665b6d6454fSBen Dooks 	list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
1666b6d6454fSBen Dooks 		sm501_remove_sub(sm, smdev);
1667b6d6454fSBen Dooks 
1668b6d6454fSBen Dooks 	device_remove_file(sm->dev, &dev_attr_dbg_regs);
1669f61be273SBen Dooks 
1670f61be273SBen Dooks 	sm501_gpio_remove(sm);
1671b6d6454fSBen Dooks }
1672b6d6454fSBen Dooks 
16734740f73fSBill Pemberton static void sm501_pci_remove(struct pci_dev *dev)
1674b6d6454fSBen Dooks {
1675b6d6454fSBen Dooks 	struct sm501_devdata *sm = pci_get_drvdata(dev);
1676b6d6454fSBen Dooks 
1677b6d6454fSBen Dooks 	sm501_dev_remove(sm);
1678b6d6454fSBen Dooks 	iounmap(sm->regs);
1679b6d6454fSBen Dooks 
1680b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1681b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1682b6d6454fSBen Dooks 
1683b6d6454fSBen Dooks 	pci_disable_device(dev);
1684b6d6454fSBen Dooks }
1685b6d6454fSBen Dooks 
1686b6d6454fSBen Dooks static int sm501_plat_remove(struct platform_device *dev)
1687b6d6454fSBen Dooks {
1688b6d6454fSBen Dooks 	struct sm501_devdata *sm = platform_get_drvdata(dev);
1689b6d6454fSBen Dooks 
1690b6d6454fSBen Dooks 	sm501_dev_remove(sm);
1691b6d6454fSBen Dooks 	iounmap(sm->regs);
1692b6d6454fSBen Dooks 
1693b6d6454fSBen Dooks 	release_resource(sm->regs_claim);
1694b6d6454fSBen Dooks 	kfree(sm->regs_claim);
1695b6d6454fSBen Dooks 
1696b6d6454fSBen Dooks 	return 0;
1697b6d6454fSBen Dooks }
1698b6d6454fSBen Dooks 
169936fcd06cSJingoo Han static const struct pci_device_id sm501_pci_tbl[] = {
1700b6d6454fSBen Dooks 	{ 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
1701b6d6454fSBen Dooks 	{ 0, },
1702b6d6454fSBen Dooks };
1703b6d6454fSBen Dooks 
1704b6d6454fSBen Dooks MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
1705b6d6454fSBen Dooks 
1706158abca5SAlexey Dobriyan static struct pci_driver sm501_pci_driver = {
1707b6d6454fSBen Dooks 	.name		= "sm501",
1708b6d6454fSBen Dooks 	.id_table	= sm501_pci_tbl,
1709b6d6454fSBen Dooks 	.probe		= sm501_pci_probe,
171084449216SBill Pemberton 	.remove		= sm501_pci_remove,
1711b6d6454fSBen Dooks };
1712b6d6454fSBen Dooks 
17134f46d6e7SKay Sievers MODULE_ALIAS("platform:sm501");
17144f46d6e7SKay Sievers 
1715ae6eee3cSJingoo Han static const struct of_device_id of_sm501_match_tbl[] = {
17164295f9bfSHeiko Schocher 	{ .compatible = "smi,sm501", },
17174295f9bfSHeiko Schocher 	{ /* end */ }
17184295f9bfSHeiko Schocher };
1719327cc18eSLuis de Bethencourt MODULE_DEVICE_TABLE(of, of_sm501_match_tbl);
17204295f9bfSHeiko Schocher 
1721158abca5SAlexey Dobriyan static struct platform_driver sm501_plat_driver = {
1722b6d6454fSBen Dooks 	.driver		= {
1723b6d6454fSBen Dooks 		.name	= "sm501",
17244295f9bfSHeiko Schocher 		.of_match_table = of_sm501_match_tbl,
1725b6d6454fSBen Dooks 	},
1726b6d6454fSBen Dooks 	.probe		= sm501_plat_probe,
1727b6d6454fSBen Dooks 	.remove		= sm501_plat_remove,
1728331d7475SBen Dooks 	.suspend	= sm501_plat_suspend,
1729331d7475SBen Dooks 	.resume		= sm501_plat_resume,
1730b6d6454fSBen Dooks };
1731b6d6454fSBen Dooks 
1732b6d6454fSBen Dooks static int __init sm501_base_init(void)
1733b6d6454fSBen Dooks {
1734158abca5SAlexey Dobriyan 	platform_driver_register(&sm501_plat_driver);
1735158abca5SAlexey Dobriyan 	return pci_register_driver(&sm501_pci_driver);
1736b6d6454fSBen Dooks }
1737b6d6454fSBen Dooks 
1738b6d6454fSBen Dooks static void __exit sm501_base_exit(void)
1739b6d6454fSBen Dooks {
1740158abca5SAlexey Dobriyan 	platform_driver_unregister(&sm501_plat_driver);
1741158abca5SAlexey Dobriyan 	pci_unregister_driver(&sm501_pci_driver);
1742b6d6454fSBen Dooks }
1743b6d6454fSBen Dooks 
1744b6d6454fSBen Dooks module_init(sm501_base_init);
1745b6d6454fSBen Dooks module_exit(sm501_base_exit);
1746b6d6454fSBen Dooks 
1747b6d6454fSBen Dooks MODULE_DESCRIPTION("SM501 Core Driver");
1748b6d6454fSBen Dooks MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
1749b6d6454fSBen Dooks MODULE_LICENSE("GPL v2");
1750