xref: /openbmc/linux/drivers/mfd/rc5t583.c (revision 9816d859)
19952f691SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21b1247ddSLaxman Dewangan /*
31b1247ddSLaxman Dewangan  * Core driver access RC5T583 power management chip.
41b1247ddSLaxman Dewangan  *
51b1247ddSLaxman Dewangan  * Copyright (c) 2011-2012, NVIDIA CORPORATION.  All rights reserved.
61b1247ddSLaxman Dewangan  * Author: Laxman dewangan <ldewangan@nvidia.com>
71b1247ddSLaxman Dewangan  *
81b1247ddSLaxman Dewangan  * Based on code
91b1247ddSLaxman Dewangan  *	Copyright (C) 2011 RICOH COMPANY,LTD
101b1247ddSLaxman Dewangan  */
111b1247ddSLaxman Dewangan #include <linux/interrupt.h>
121b1247ddSLaxman Dewangan #include <linux/irq.h>
131b1247ddSLaxman Dewangan #include <linux/kernel.h>
141b1247ddSLaxman Dewangan #include <linux/init.h>
151b1247ddSLaxman Dewangan #include <linux/err.h>
161b1247ddSLaxman Dewangan #include <linux/slab.h>
171b1247ddSLaxman Dewangan #include <linux/i2c.h>
181b1247ddSLaxman Dewangan #include <linux/mfd/core.h>
191b1247ddSLaxman Dewangan #include <linux/mfd/rc5t583.h>
201b1247ddSLaxman Dewangan #include <linux/regmap.h>
211b1247ddSLaxman Dewangan 
221b1247ddSLaxman Dewangan #define RICOH_ONOFFSEL_REG	0x10
231b1247ddSLaxman Dewangan #define RICOH_SWCTL_REG		0x5E
241b1247ddSLaxman Dewangan 
251b1247ddSLaxman Dewangan struct deepsleep_control_data {
261b1247ddSLaxman Dewangan 	u8 reg_add;
271b1247ddSLaxman Dewangan 	u8 ds_pos_bit;
281b1247ddSLaxman Dewangan };
291b1247ddSLaxman Dewangan 
301b1247ddSLaxman Dewangan #define DEEPSLEEP_INIT(_id, _reg, _pos)		\
311b1247ddSLaxman Dewangan 	{					\
321b1247ddSLaxman Dewangan 		.reg_add = RC5T583_##_reg,	\
331b1247ddSLaxman Dewangan 		.ds_pos_bit = _pos,		\
341b1247ddSLaxman Dewangan 	}
351b1247ddSLaxman Dewangan 
361b1247ddSLaxman Dewangan static struct deepsleep_control_data deepsleep_data[] = {
371b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(DC0, SLPSEQ1, 0),
381b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(DC1, SLPSEQ1, 4),
391b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(DC2, SLPSEQ2, 0),
401b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(DC3, SLPSEQ2, 4),
411b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO0, SLPSEQ3, 0),
421b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO1, SLPSEQ3, 4),
431b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO2, SLPSEQ4, 0),
441b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO3, SLPSEQ4, 4),
451b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO4, SLPSEQ5, 0),
461b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO5, SLPSEQ5, 4),
471b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO6, SLPSEQ6, 0),
481b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO7, SLPSEQ6, 4),
491b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO8, SLPSEQ7, 0),
501b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(LDO9, SLPSEQ7, 4),
511b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO0, SLPSEQ8, 0),
521b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO1, SLPSEQ8, 4),
531b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO2, SLPSEQ9, 0),
541b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO3, SLPSEQ9, 4),
551b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO4, SLPSEQ10, 0),
561b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO5, SLPSEQ10, 4),
571b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO6, SLPSEQ11, 0),
581b1247ddSLaxman Dewangan 	DEEPSLEEP_INIT(PSO7, SLPSEQ11, 4),
591b1247ddSLaxman Dewangan };
601b1247ddSLaxman Dewangan 
611b1247ddSLaxman Dewangan #define EXT_PWR_REQ		\
621b1247ddSLaxman Dewangan 	(RC5T583_EXT_PWRREQ1_CONTROL | RC5T583_EXT_PWRREQ2_CONTROL)
631b1247ddSLaxman Dewangan 
645ac98553SGeert Uytterhoeven static const struct mfd_cell rc5t583_subdevs[] = {
65e1277f45SLaxman Dewangan 	{.name = "rc5t583-gpio",},
661b1247ddSLaxman Dewangan 	{.name = "rc5t583-regulator",},
671b1247ddSLaxman Dewangan 	{.name = "rc5t583-rtc",      },
681b1247ddSLaxman Dewangan 	{.name = "rc5t583-key",      }
691b1247ddSLaxman Dewangan };
701b1247ddSLaxman Dewangan 
__rc5t583_set_ext_pwrreq1_control(struct device * dev,int id,int ext_pwr,int slots)711b1247ddSLaxman Dewangan static int __rc5t583_set_ext_pwrreq1_control(struct device *dev,
721b1247ddSLaxman Dewangan 	int id, int ext_pwr, int slots)
731b1247ddSLaxman Dewangan {
741b1247ddSLaxman Dewangan 	int ret;
750dd96360SVenu Byravarasu 	uint8_t sleepseq_val = 0;
761b1247ddSLaxman Dewangan 	unsigned int en_bit;
771b1247ddSLaxman Dewangan 	unsigned int slot_bit;
781b1247ddSLaxman Dewangan 
791b1247ddSLaxman Dewangan 	if (id == RC5T583_DS_DC0) {
801b1247ddSLaxman Dewangan 		dev_err(dev, "PWRREQ1 is invalid control for rail %d\n", id);
811b1247ddSLaxman Dewangan 		return -EINVAL;
821b1247ddSLaxman Dewangan 	}
831b1247ddSLaxman Dewangan 
841b1247ddSLaxman Dewangan 	en_bit = deepsleep_data[id].ds_pos_bit;
851b1247ddSLaxman Dewangan 	slot_bit = en_bit + 1;
861b1247ddSLaxman Dewangan 	ret = rc5t583_read(dev, deepsleep_data[id].reg_add, &sleepseq_val);
871b1247ddSLaxman Dewangan 	if (ret < 0) {
881b1247ddSLaxman Dewangan 		dev_err(dev, "Error in reading reg 0x%x\n",
891b1247ddSLaxman Dewangan 				deepsleep_data[id].reg_add);
901b1247ddSLaxman Dewangan 		return ret;
911b1247ddSLaxman Dewangan 	}
921b1247ddSLaxman Dewangan 
931b1247ddSLaxman Dewangan 	sleepseq_val &= ~(0xF << en_bit);
941b1247ddSLaxman Dewangan 	sleepseq_val |= BIT(en_bit);
951b1247ddSLaxman Dewangan 	sleepseq_val |= ((slots & 0x7) << slot_bit);
961b1247ddSLaxman Dewangan 	ret = rc5t583_set_bits(dev, RICOH_ONOFFSEL_REG, BIT(1));
971b1247ddSLaxman Dewangan 	if (ret < 0) {
981b1247ddSLaxman Dewangan 		dev_err(dev, "Error in updating the 0x%02x register\n",
991b1247ddSLaxman Dewangan 				RICOH_ONOFFSEL_REG);
1001b1247ddSLaxman Dewangan 		return ret;
1011b1247ddSLaxman Dewangan 	}
1021b1247ddSLaxman Dewangan 
1031b1247ddSLaxman Dewangan 	ret = rc5t583_write(dev, deepsleep_data[id].reg_add, sleepseq_val);
1041b1247ddSLaxman Dewangan 	if (ret < 0) {
1051b1247ddSLaxman Dewangan 		dev_err(dev, "Error in writing reg 0x%x\n",
1061b1247ddSLaxman Dewangan 				deepsleep_data[id].reg_add);
1071b1247ddSLaxman Dewangan 		return ret;
1081b1247ddSLaxman Dewangan 	}
1091b1247ddSLaxman Dewangan 
1101b1247ddSLaxman Dewangan 	if (id == RC5T583_DS_LDO4) {
1111b1247ddSLaxman Dewangan 		ret = rc5t583_write(dev, RICOH_SWCTL_REG, 0x1);
1121b1247ddSLaxman Dewangan 		if (ret < 0)
1131b1247ddSLaxman Dewangan 			dev_err(dev, "Error in writing reg 0x%x\n",
1141b1247ddSLaxman Dewangan 				RICOH_SWCTL_REG);
1151b1247ddSLaxman Dewangan 	}
1161b1247ddSLaxman Dewangan 	return ret;
1171b1247ddSLaxman Dewangan }
1181b1247ddSLaxman Dewangan 
__rc5t583_set_ext_pwrreq2_control(struct device * dev,int id,int ext_pwr)1191b1247ddSLaxman Dewangan static int __rc5t583_set_ext_pwrreq2_control(struct device *dev,
1201b1247ddSLaxman Dewangan 	int id, int ext_pwr)
1211b1247ddSLaxman Dewangan {
1221b1247ddSLaxman Dewangan 	int ret;
1231b1247ddSLaxman Dewangan 
1241b1247ddSLaxman Dewangan 	if (id != RC5T583_DS_DC0) {
1251b1247ddSLaxman Dewangan 		dev_err(dev, "PWRREQ2 is invalid control for rail %d\n", id);
1261b1247ddSLaxman Dewangan 		return -EINVAL;
1271b1247ddSLaxman Dewangan 	}
1281b1247ddSLaxman Dewangan 
1291b1247ddSLaxman Dewangan 	ret = rc5t583_set_bits(dev, RICOH_ONOFFSEL_REG, BIT(2));
1301b1247ddSLaxman Dewangan 	if (ret < 0)
1311b1247ddSLaxman Dewangan 		dev_err(dev, "Error in updating the ONOFFSEL 0x10 register\n");
1321b1247ddSLaxman Dewangan 	return ret;
1331b1247ddSLaxman Dewangan }
1341b1247ddSLaxman Dewangan 
rc5t583_ext_power_req_config(struct device * dev,int ds_id,int ext_pwr_req,int deepsleep_slot_nr)1351b1247ddSLaxman Dewangan int rc5t583_ext_power_req_config(struct device *dev, int ds_id,
1361b1247ddSLaxman Dewangan 	int ext_pwr_req, int deepsleep_slot_nr)
1371b1247ddSLaxman Dewangan {
1381b1247ddSLaxman Dewangan 	if ((ext_pwr_req & EXT_PWR_REQ) == EXT_PWR_REQ)
1391b1247ddSLaxman Dewangan 		return -EINVAL;
1401b1247ddSLaxman Dewangan 
1411b1247ddSLaxman Dewangan 	if (ext_pwr_req & RC5T583_EXT_PWRREQ1_CONTROL)
1421b1247ddSLaxman Dewangan 		return __rc5t583_set_ext_pwrreq1_control(dev, ds_id,
1431b1247ddSLaxman Dewangan 				ext_pwr_req, deepsleep_slot_nr);
1441b1247ddSLaxman Dewangan 
1451b1247ddSLaxman Dewangan 	if (ext_pwr_req & RC5T583_EXT_PWRREQ2_CONTROL)
1461b1247ddSLaxman Dewangan 		return __rc5t583_set_ext_pwrreq2_control(dev,
1471b1247ddSLaxman Dewangan 			ds_id, ext_pwr_req);
1481b1247ddSLaxman Dewangan 	return 0;
1491b1247ddSLaxman Dewangan }
15082ea267fSPaul Gortmaker EXPORT_SYMBOL(rc5t583_ext_power_req_config);
1511b1247ddSLaxman Dewangan 
rc5t583_clear_ext_power_req(struct rc5t583 * rc5t583,struct rc5t583_platform_data * pdata)1521b1247ddSLaxman Dewangan static int rc5t583_clear_ext_power_req(struct rc5t583 *rc5t583,
1531b1247ddSLaxman Dewangan 	struct rc5t583_platform_data *pdata)
1541b1247ddSLaxman Dewangan {
1551b1247ddSLaxman Dewangan 	int ret;
1561b1247ddSLaxman Dewangan 	int i;
1571b1247ddSLaxman Dewangan 	uint8_t on_off_val = 0;
1581b1247ddSLaxman Dewangan 
1591b1247ddSLaxman Dewangan 	/*  Clear ONOFFSEL register */
1601b1247ddSLaxman Dewangan 	if (pdata->enable_shutdown)
1611b1247ddSLaxman Dewangan 		on_off_val = 0x1;
1621b1247ddSLaxman Dewangan 
1631b1247ddSLaxman Dewangan 	ret = rc5t583_write(rc5t583->dev, RICOH_ONOFFSEL_REG, on_off_val);
1641b1247ddSLaxman Dewangan 	if (ret < 0)
1651b1247ddSLaxman Dewangan 		dev_warn(rc5t583->dev, "Error in writing reg %d error: %d\n",
1661b1247ddSLaxman Dewangan 					RICOH_ONOFFSEL_REG, ret);
1671b1247ddSLaxman Dewangan 
1681b1247ddSLaxman Dewangan 	ret = rc5t583_write(rc5t583->dev, RICOH_SWCTL_REG, 0x0);
1691b1247ddSLaxman Dewangan 	if (ret < 0)
1701b1247ddSLaxman Dewangan 		dev_warn(rc5t583->dev, "Error in writing reg %d error: %d\n",
1711b1247ddSLaxman Dewangan 					RICOH_SWCTL_REG, ret);
1721b1247ddSLaxman Dewangan 
1731b1247ddSLaxman Dewangan 	/* Clear sleep sequence register */
1741b1247ddSLaxman Dewangan 	for (i = RC5T583_SLPSEQ1; i <= RC5T583_SLPSEQ11; ++i) {
1751b1247ddSLaxman Dewangan 		ret = rc5t583_write(rc5t583->dev, i, 0x0);
1761b1247ddSLaxman Dewangan 		if (ret < 0)
1771b1247ddSLaxman Dewangan 			dev_warn(rc5t583->dev,
1781b1247ddSLaxman Dewangan 				"Error in writing reg 0x%02x error: %d\n",
1791b1247ddSLaxman Dewangan 				i, ret);
1801b1247ddSLaxman Dewangan 	}
1811b1247ddSLaxman Dewangan 	return 0;
1821b1247ddSLaxman Dewangan }
1831b1247ddSLaxman Dewangan 
volatile_reg(struct device * dev,unsigned int reg)1841b1247ddSLaxman Dewangan static bool volatile_reg(struct device *dev, unsigned int reg)
1851b1247ddSLaxman Dewangan {
1861b1247ddSLaxman Dewangan 	/* Enable caching in interrupt registers */
1871b1247ddSLaxman Dewangan 	switch (reg) {
1881b1247ddSLaxman Dewangan 	case RC5T583_INT_EN_SYS1:
1891b1247ddSLaxman Dewangan 	case RC5T583_INT_EN_SYS2:
1901b1247ddSLaxman Dewangan 	case RC5T583_INT_EN_DCDC:
1911b1247ddSLaxman Dewangan 	case RC5T583_INT_EN_RTC:
1921b1247ddSLaxman Dewangan 	case RC5T583_INT_EN_ADC1:
1931b1247ddSLaxman Dewangan 	case RC5T583_INT_EN_ADC2:
1941b1247ddSLaxman Dewangan 	case RC5T583_INT_EN_ADC3:
1951b1247ddSLaxman Dewangan 	case RC5T583_GPIO_GPEDGE1:
1961b1247ddSLaxman Dewangan 	case RC5T583_GPIO_GPEDGE2:
1971b1247ddSLaxman Dewangan 	case RC5T583_GPIO_EN_INT:
1981b1247ddSLaxman Dewangan 		return false;
1991b1247ddSLaxman Dewangan 
2001b1247ddSLaxman Dewangan 	case RC5T583_GPIO_MON_IOIN:
2011b1247ddSLaxman Dewangan 		/* This is gpio input register */
2021b1247ddSLaxman Dewangan 		return true;
2031b1247ddSLaxman Dewangan 
2041b1247ddSLaxman Dewangan 	default:
2051b1247ddSLaxman Dewangan 		/* Enable caching in gpio registers */
2061b1247ddSLaxman Dewangan 		if ((reg >= RC5T583_GPIO_IOSEL) &&
2071b1247ddSLaxman Dewangan 				(reg <= RC5T583_GPIO_GPOFUNC))
2081b1247ddSLaxman Dewangan 			return false;
2091b1247ddSLaxman Dewangan 
2101b1247ddSLaxman Dewangan 		/* Enable caching in sleep seq registers */
2111b1247ddSLaxman Dewangan 		if ((reg >= RC5T583_SLPSEQ1) && (reg <= RC5T583_SLPSEQ11))
2121b1247ddSLaxman Dewangan 			return false;
2131b1247ddSLaxman Dewangan 
2141b1247ddSLaxman Dewangan 		/* Enable caching of regulator registers */
2151b1247ddSLaxman Dewangan 		if ((reg >= RC5T583_REG_DC0CTL) && (reg <= RC5T583_REG_SR3CTL))
2161b1247ddSLaxman Dewangan 			return false;
2171b1247ddSLaxman Dewangan 		if ((reg >= RC5T583_REG_LDOEN1) &&
2181b1247ddSLaxman Dewangan 					(reg <= RC5T583_REG_LDO9DAC_DS))
2191b1247ddSLaxman Dewangan 			return false;
2201b1247ddSLaxman Dewangan 
2211b1247ddSLaxman Dewangan 		break;
2221b1247ddSLaxman Dewangan 	}
2231b1247ddSLaxman Dewangan 
2241b1247ddSLaxman Dewangan 	return true;
2251b1247ddSLaxman Dewangan }
2261b1247ddSLaxman Dewangan 
2271b1247ddSLaxman Dewangan static const struct regmap_config rc5t583_regmap_config = {
2281b1247ddSLaxman Dewangan 	.reg_bits = 8,
2291b1247ddSLaxman Dewangan 	.val_bits = 8,
2301b1247ddSLaxman Dewangan 	.volatile_reg = volatile_reg,
231a862dc3eSMaciej S. Szmigiero 	.max_register = RC5T583_MAX_REG,
232a862dc3eSMaciej S. Szmigiero 	.num_reg_defaults_raw = RC5T583_NUM_REGS,
2331b1247ddSLaxman Dewangan 	.cache_type = REGCACHE_RBTREE,
2341b1247ddSLaxman Dewangan };
2351b1247ddSLaxman Dewangan 
rc5t583_i2c_probe(struct i2c_client * i2c)236913c4a3eSUwe Kleine-König static int rc5t583_i2c_probe(struct i2c_client *i2c)
2371b1247ddSLaxman Dewangan {
2381b1247ddSLaxman Dewangan 	struct rc5t583 *rc5t583;
239334a41ceSJingoo Han 	struct rc5t583_platform_data *pdata = dev_get_platdata(&i2c->dev);
2401b1247ddSLaxman Dewangan 	int ret;
2411b1247ddSLaxman Dewangan 
2421b1247ddSLaxman Dewangan 	if (!pdata) {
2431b1247ddSLaxman Dewangan 		dev_err(&i2c->dev, "Err: Platform data not found\n");
2441b1247ddSLaxman Dewangan 		return -EINVAL;
2451b1247ddSLaxman Dewangan 	}
2461b1247ddSLaxman Dewangan 
247d0011174SMarkus Elfring 	rc5t583 = devm_kzalloc(&i2c->dev, sizeof(*rc5t583), GFP_KERNEL);
2486733f64fSMarkus Elfring 	if (!rc5t583)
2491b1247ddSLaxman Dewangan 		return -ENOMEM;
2501b1247ddSLaxman Dewangan 
2511b1247ddSLaxman Dewangan 	rc5t583->dev = &i2c->dev;
2521b1247ddSLaxman Dewangan 	i2c_set_clientdata(i2c, rc5t583);
2531b1247ddSLaxman Dewangan 
254f8dddc0cSAxel Lin 	rc5t583->regmap = devm_regmap_init_i2c(i2c, &rc5t583_regmap_config);
2551b1247ddSLaxman Dewangan 	if (IS_ERR(rc5t583->regmap)) {
2561b1247ddSLaxman Dewangan 		ret = PTR_ERR(rc5t583->regmap);
2571b1247ddSLaxman Dewangan 		dev_err(&i2c->dev, "regmap initialization failed: %d\n", ret);
2581b1247ddSLaxman Dewangan 		return ret;
2591b1247ddSLaxman Dewangan 	}
2601b1247ddSLaxman Dewangan 
2611b1247ddSLaxman Dewangan 	ret = rc5t583_clear_ext_power_req(rc5t583, pdata);
2621b1247ddSLaxman Dewangan 	if (ret < 0)
263f8dddc0cSAxel Lin 		return ret;
2641b1247ddSLaxman Dewangan 
2651b1247ddSLaxman Dewangan 	if (i2c->irq) {
2661b1247ddSLaxman Dewangan 		ret = rc5t583_irq_init(rc5t583, i2c->irq, pdata->irq_base);
2675a4432b9SMasanari Iida 		/* Still continue with warning, if irq init fails */
2681b1247ddSLaxman Dewangan 		if (ret)
2691b1247ddSLaxman Dewangan 			dev_warn(&i2c->dev, "IRQ init failed: %d\n", ret);
2701b1247ddSLaxman Dewangan 	}
2711b1247ddSLaxman Dewangan 
272b36c8272SLaxman Dewangan 	ret = devm_mfd_add_devices(rc5t583->dev, -1, rc5t583_subdevs,
2730848c94fSMark Brown 				   ARRAY_SIZE(rc5t583_subdevs), NULL, 0, NULL);
2741b1247ddSLaxman Dewangan 	if (ret) {
2751b1247ddSLaxman Dewangan 		dev_err(&i2c->dev, "add mfd devices failed: %d\n", ret);
2761b1247ddSLaxman Dewangan 		return ret;
2771b1247ddSLaxman Dewangan 	}
2781b1247ddSLaxman Dewangan 
2791b1247ddSLaxman Dewangan 	return 0;
2801b1247ddSLaxman Dewangan }
2811b1247ddSLaxman Dewangan 
2821b1247ddSLaxman Dewangan static const struct i2c_device_id rc5t583_i2c_id[] = {
2831b1247ddSLaxman Dewangan 	{.name = "rc5t583", .driver_data = 0},
2841b1247ddSLaxman Dewangan 	{}
2851b1247ddSLaxman Dewangan };
2861b1247ddSLaxman Dewangan 
2871b1247ddSLaxman Dewangan static struct i2c_driver rc5t583_i2c_driver = {
2881b1247ddSLaxman Dewangan 	.driver = {
2891b1247ddSLaxman Dewangan 		   .name = "rc5t583",
2901b1247ddSLaxman Dewangan 		   },
291*9816d859SUwe Kleine-König 	.probe = rc5t583_i2c_probe,
2921b1247ddSLaxman Dewangan 	.id_table = rc5t583_i2c_id,
2931b1247ddSLaxman Dewangan };
2941b1247ddSLaxman Dewangan 
rc5t583_i2c_init(void)2951b1247ddSLaxman Dewangan static int __init rc5t583_i2c_init(void)
2961b1247ddSLaxman Dewangan {
2971b1247ddSLaxman Dewangan 	return i2c_add_driver(&rc5t583_i2c_driver);
2981b1247ddSLaxman Dewangan }
2991b1247ddSLaxman Dewangan subsys_initcall(rc5t583_i2c_init);
300