xref: /openbmc/linux/drivers/mfd/fsl-imx25-tsadc.c (revision 65f15e43)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e2fccf5cSMarkus Pargmann /*
3e2fccf5cSMarkus Pargmann  * Copyright (C) 2014-2015 Pengutronix, Markus Pargmann <mpa@pengutronix.de>
4e2fccf5cSMarkus Pargmann  */
5e2fccf5cSMarkus Pargmann 
6e2fccf5cSMarkus Pargmann #include <linux/clk.h>
7e2fccf5cSMarkus Pargmann #include <linux/interrupt.h>
8e2fccf5cSMarkus Pargmann #include <linux/irqchip/chained_irq.h>
9e2fccf5cSMarkus Pargmann #include <linux/irqdesc.h>
10e2fccf5cSMarkus Pargmann #include <linux/irqdomain.h>
11e2fccf5cSMarkus Pargmann #include <linux/irq.h>
12e2fccf5cSMarkus Pargmann #include <linux/mfd/imx25-tsadc.h>
13e2fccf5cSMarkus Pargmann #include <linux/module.h>
14e2fccf5cSMarkus Pargmann #include <linux/of.h>
15e2fccf5cSMarkus Pargmann #include <linux/of_platform.h>
16e2fccf5cSMarkus Pargmann #include <linux/platform_device.h>
17e2fccf5cSMarkus Pargmann #include <linux/regmap.h>
18e2fccf5cSMarkus Pargmann 
19e2fccf5cSMarkus Pargmann static struct regmap_config mx25_tsadc_regmap_config = {
20e2fccf5cSMarkus Pargmann 	.fast_io = true,
21e2fccf5cSMarkus Pargmann 	.max_register = 8,
22e2fccf5cSMarkus Pargmann 	.reg_bits = 32,
23e2fccf5cSMarkus Pargmann 	.val_bits = 32,
24e2fccf5cSMarkus Pargmann 	.reg_stride = 4,
25e2fccf5cSMarkus Pargmann };
26e2fccf5cSMarkus Pargmann 
mx25_tsadc_irq_handler(struct irq_desc * desc)27e2fccf5cSMarkus Pargmann static void mx25_tsadc_irq_handler(struct irq_desc *desc)
28e2fccf5cSMarkus Pargmann {
29e2fccf5cSMarkus Pargmann 	struct mx25_tsadc *tsadc = irq_desc_get_handler_data(desc);
30e2fccf5cSMarkus Pargmann 	struct irq_chip *chip = irq_desc_get_chip(desc);
31e2fccf5cSMarkus Pargmann 	u32 status;
32e2fccf5cSMarkus Pargmann 
33e2fccf5cSMarkus Pargmann 	chained_irq_enter(chip, desc);
34e2fccf5cSMarkus Pargmann 
35e2fccf5cSMarkus Pargmann 	regmap_read(tsadc->regs, MX25_TSC_TGSR, &status);
36e2fccf5cSMarkus Pargmann 
37e2fccf5cSMarkus Pargmann 	if (status & MX25_TGSR_GCQ_INT)
383b0cccefSMarc Zyngier 		generic_handle_domain_irq(tsadc->domain, 1);
39e2fccf5cSMarkus Pargmann 
40e2fccf5cSMarkus Pargmann 	if (status & MX25_TGSR_TCQ_INT)
413b0cccefSMarc Zyngier 		generic_handle_domain_irq(tsadc->domain, 0);
42e2fccf5cSMarkus Pargmann 
43e2fccf5cSMarkus Pargmann 	chained_irq_exit(chip, desc);
44e2fccf5cSMarkus Pargmann }
45e2fccf5cSMarkus Pargmann 
mx25_tsadc_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)46e2fccf5cSMarkus Pargmann static int mx25_tsadc_domain_map(struct irq_domain *d, unsigned int irq,
47e2fccf5cSMarkus Pargmann 				 irq_hw_number_t hwirq)
48e2fccf5cSMarkus Pargmann {
49e2fccf5cSMarkus Pargmann 	struct mx25_tsadc *tsadc = d->host_data;
50e2fccf5cSMarkus Pargmann 
51e2fccf5cSMarkus Pargmann 	irq_set_chip_data(irq, tsadc);
52e2fccf5cSMarkus Pargmann 	irq_set_chip_and_handler(irq, &dummy_irq_chip,
53e2fccf5cSMarkus Pargmann 				 handle_level_irq);
54e2fccf5cSMarkus Pargmann 	irq_modify_status(irq, IRQ_NOREQUEST, IRQ_NOPROBE);
55e2fccf5cSMarkus Pargmann 
56e2fccf5cSMarkus Pargmann 	return 0;
57e2fccf5cSMarkus Pargmann }
58e2fccf5cSMarkus Pargmann 
5954698c2dSTobias Klauser static const struct irq_domain_ops mx25_tsadc_domain_ops = {
60e2fccf5cSMarkus Pargmann 	.map = mx25_tsadc_domain_map,
61e2fccf5cSMarkus Pargmann 	.xlate = irq_domain_xlate_onecell,
62e2fccf5cSMarkus Pargmann };
63e2fccf5cSMarkus Pargmann 
mx25_tsadc_setup_irq(struct platform_device * pdev,struct mx25_tsadc * tsadc)64e2fccf5cSMarkus Pargmann static int mx25_tsadc_setup_irq(struct platform_device *pdev,
65e2fccf5cSMarkus Pargmann 				struct mx25_tsadc *tsadc)
66e2fccf5cSMarkus Pargmann {
67e2fccf5cSMarkus Pargmann 	struct device *dev = &pdev->dev;
68e2fccf5cSMarkus Pargmann 	struct device_node *np = dev->of_node;
69e2fccf5cSMarkus Pargmann 	int irq;
70e2fccf5cSMarkus Pargmann 
71e2fccf5cSMarkus Pargmann 	irq = platform_get_irq(pdev, 0);
7275db7907SDan Carpenter 	if (irq < 0)
73e2fccf5cSMarkus Pargmann 		return irq;
74e2fccf5cSMarkus Pargmann 
75e2fccf5cSMarkus Pargmann 	tsadc->domain = irq_domain_add_simple(np, 2, 0, &mx25_tsadc_domain_ops,
76e2fccf5cSMarkus Pargmann 					      tsadc);
77e2fccf5cSMarkus Pargmann 	if (!tsadc->domain) {
78e2fccf5cSMarkus Pargmann 		dev_err(dev, "Failed to add irq domain\n");
79e2fccf5cSMarkus Pargmann 		return -ENOMEM;
80e2fccf5cSMarkus Pargmann 	}
81e2fccf5cSMarkus Pargmann 
82f132bc3fSMartin Kaiser 	irq_set_chained_handler_and_data(irq, mx25_tsadc_irq_handler, tsadc);
83e2fccf5cSMarkus Pargmann 
84e2fccf5cSMarkus Pargmann 	return 0;
85e2fccf5cSMarkus Pargmann }
86e2fccf5cSMarkus Pargmann 
mx25_tsadc_unset_irq(struct platform_device * pdev)873fa9e4cfSChristophe JAILLET static int mx25_tsadc_unset_irq(struct platform_device *pdev)
883fa9e4cfSChristophe JAILLET {
893fa9e4cfSChristophe JAILLET 	struct mx25_tsadc *tsadc = platform_get_drvdata(pdev);
903fa9e4cfSChristophe JAILLET 	int irq = platform_get_irq(pdev, 0);
913fa9e4cfSChristophe JAILLET 
9275db7907SDan Carpenter 	if (irq >= 0) {
933fa9e4cfSChristophe JAILLET 		irq_set_chained_handler_and_data(irq, NULL, NULL);
943fa9e4cfSChristophe JAILLET 		irq_domain_remove(tsadc->domain);
953fa9e4cfSChristophe JAILLET 	}
963fa9e4cfSChristophe JAILLET 
973fa9e4cfSChristophe JAILLET 	return 0;
983fa9e4cfSChristophe JAILLET }
993fa9e4cfSChristophe JAILLET 
mx25_tsadc_setup_clk(struct platform_device * pdev,struct mx25_tsadc * tsadc)100e2fccf5cSMarkus Pargmann static void mx25_tsadc_setup_clk(struct platform_device *pdev,
101e2fccf5cSMarkus Pargmann 				 struct mx25_tsadc *tsadc)
102e2fccf5cSMarkus Pargmann {
103e2fccf5cSMarkus Pargmann 	unsigned clk_div;
104e2fccf5cSMarkus Pargmann 
105e2fccf5cSMarkus Pargmann 	/*
106e2fccf5cSMarkus Pargmann 	 * According to the datasheet the ADC clock should never
107e2fccf5cSMarkus Pargmann 	 * exceed 1,75 MHz. Base clock is the IPG and the ADC unit uses
108e2fccf5cSMarkus Pargmann 	 * a funny clock divider. To keep the ADC conversion time constant
109e2fccf5cSMarkus Pargmann 	 * adapt the ADC internal clock divider to the IPG clock rate.
110e2fccf5cSMarkus Pargmann 	 */
111e2fccf5cSMarkus Pargmann 
112e2fccf5cSMarkus Pargmann 	dev_dbg(&pdev->dev, "Found master clock at %lu Hz\n",
113e2fccf5cSMarkus Pargmann 		clk_get_rate(tsadc->clk));
114e2fccf5cSMarkus Pargmann 
115e2fccf5cSMarkus Pargmann 	clk_div = DIV_ROUND_UP(clk_get_rate(tsadc->clk), 1750000);
116e2fccf5cSMarkus Pargmann 	dev_dbg(&pdev->dev, "Setting up ADC clock divider to %u\n", clk_div);
117e2fccf5cSMarkus Pargmann 
118e2fccf5cSMarkus Pargmann 	/* adc clock = IPG clock / (2 * div + 2) */
119e2fccf5cSMarkus Pargmann 	clk_div -= 2;
120e2fccf5cSMarkus Pargmann 	clk_div /= 2;
121e2fccf5cSMarkus Pargmann 
122e2fccf5cSMarkus Pargmann 	/*
123e2fccf5cSMarkus Pargmann 	 * the ADC clock divider changes its behaviour when values below 4
124e2fccf5cSMarkus Pargmann 	 * are used: it is fixed to "/ 10" in this case
125e2fccf5cSMarkus Pargmann 	 */
126e2fccf5cSMarkus Pargmann 	clk_div = max_t(unsigned, 4, clk_div);
127e2fccf5cSMarkus Pargmann 
128e2fccf5cSMarkus Pargmann 	dev_dbg(&pdev->dev, "Resulting ADC conversion clock at %lu Hz\n",
129e2fccf5cSMarkus Pargmann 		clk_get_rate(tsadc->clk) / (2 * clk_div + 2));
130e2fccf5cSMarkus Pargmann 
131e2fccf5cSMarkus Pargmann 	regmap_update_bits(tsadc->regs, MX25_TSC_TGCR,
132e2fccf5cSMarkus Pargmann 			   MX25_TGCR_ADCCLKCFG(0x1f),
133e2fccf5cSMarkus Pargmann 			   MX25_TGCR_ADCCLKCFG(clk_div));
134e2fccf5cSMarkus Pargmann }
135e2fccf5cSMarkus Pargmann 
mx25_tsadc_probe(struct platform_device * pdev)136e2fccf5cSMarkus Pargmann static int mx25_tsadc_probe(struct platform_device *pdev)
137e2fccf5cSMarkus Pargmann {
138e2fccf5cSMarkus Pargmann 	struct device *dev = &pdev->dev;
139e2fccf5cSMarkus Pargmann 	struct mx25_tsadc *tsadc;
140e2fccf5cSMarkus Pargmann 	int ret;
141e2fccf5cSMarkus Pargmann 	void __iomem *iomem;
142e2fccf5cSMarkus Pargmann 
143e2fccf5cSMarkus Pargmann 	tsadc = devm_kzalloc(dev, sizeof(*tsadc), GFP_KERNEL);
144e2fccf5cSMarkus Pargmann 	if (!tsadc)
145e2fccf5cSMarkus Pargmann 		return -ENOMEM;
146e2fccf5cSMarkus Pargmann 
147*65f15e43SMinghao Chi 	iomem = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
148e2fccf5cSMarkus Pargmann 	if (IS_ERR(iomem))
149e2fccf5cSMarkus Pargmann 		return PTR_ERR(iomem);
150e2fccf5cSMarkus Pargmann 
151e2fccf5cSMarkus Pargmann 	tsadc->regs = devm_regmap_init_mmio(dev, iomem,
152e2fccf5cSMarkus Pargmann 					    &mx25_tsadc_regmap_config);
153e2fccf5cSMarkus Pargmann 	if (IS_ERR(tsadc->regs)) {
154e2fccf5cSMarkus Pargmann 		dev_err(dev, "Failed to initialize regmap\n");
155e2fccf5cSMarkus Pargmann 		return PTR_ERR(tsadc->regs);
156e2fccf5cSMarkus Pargmann 	}
157e2fccf5cSMarkus Pargmann 
158e2fccf5cSMarkus Pargmann 	tsadc->clk = devm_clk_get(dev, "ipg");
159e2fccf5cSMarkus Pargmann 	if (IS_ERR(tsadc->clk)) {
160e2fccf5cSMarkus Pargmann 		dev_err(dev, "Failed to get ipg clock\n");
161e2fccf5cSMarkus Pargmann 		return PTR_ERR(tsadc->clk);
162e2fccf5cSMarkus Pargmann 	}
163e2fccf5cSMarkus Pargmann 
164e2fccf5cSMarkus Pargmann 	/* setup clock according to the datasheet */
165e2fccf5cSMarkus Pargmann 	mx25_tsadc_setup_clk(pdev, tsadc);
166e2fccf5cSMarkus Pargmann 
167e2fccf5cSMarkus Pargmann 	/* Enable clock and reset the component */
168e2fccf5cSMarkus Pargmann 	regmap_update_bits(tsadc->regs, MX25_TSC_TGCR, MX25_TGCR_CLK_EN,
169e2fccf5cSMarkus Pargmann 			   MX25_TGCR_CLK_EN);
170e2fccf5cSMarkus Pargmann 	regmap_update_bits(tsadc->regs, MX25_TSC_TGCR, MX25_TGCR_TSC_RST,
171e2fccf5cSMarkus Pargmann 			   MX25_TGCR_TSC_RST);
172e2fccf5cSMarkus Pargmann 
173e2fccf5cSMarkus Pargmann 	/* Setup powersaving mode, but enable internal reference voltage */
174e2fccf5cSMarkus Pargmann 	regmap_update_bits(tsadc->regs, MX25_TSC_TGCR, MX25_TGCR_POWERMODE_MASK,
175e2fccf5cSMarkus Pargmann 			   MX25_TGCR_POWERMODE_SAVE);
176e2fccf5cSMarkus Pargmann 	regmap_update_bits(tsadc->regs, MX25_TSC_TGCR, MX25_TGCR_INTREFEN,
177e2fccf5cSMarkus Pargmann 			   MX25_TGCR_INTREFEN);
178e2fccf5cSMarkus Pargmann 
179e2fccf5cSMarkus Pargmann 	ret = mx25_tsadc_setup_irq(pdev, tsadc);
180e2fccf5cSMarkus Pargmann 	if (ret)
181e2fccf5cSMarkus Pargmann 		return ret;
182e2fccf5cSMarkus Pargmann 
183e2fccf5cSMarkus Pargmann 	platform_set_drvdata(pdev, tsadc);
184e2fccf5cSMarkus Pargmann 
1853fa9e4cfSChristophe JAILLET 	ret = devm_of_platform_populate(dev);
1863fa9e4cfSChristophe JAILLET 	if (ret)
1873fa9e4cfSChristophe JAILLET 		goto err_irq;
1883fa9e4cfSChristophe JAILLET 
1893fa9e4cfSChristophe JAILLET 	return 0;
1903fa9e4cfSChristophe JAILLET 
1913fa9e4cfSChristophe JAILLET err_irq:
1923fa9e4cfSChristophe JAILLET 	mx25_tsadc_unset_irq(pdev);
1933fa9e4cfSChristophe JAILLET 
1943fa9e4cfSChristophe JAILLET 	return ret;
195e2fccf5cSMarkus Pargmann }
196e2fccf5cSMarkus Pargmann 
mx25_tsadc_remove(struct platform_device * pdev)19718f77393SMartin Kaiser static int mx25_tsadc_remove(struct platform_device *pdev)
19818f77393SMartin Kaiser {
1993fa9e4cfSChristophe JAILLET 	mx25_tsadc_unset_irq(pdev);
20018f77393SMartin Kaiser 
20118f77393SMartin Kaiser 	return 0;
20218f77393SMartin Kaiser }
20318f77393SMartin Kaiser 
204e2fccf5cSMarkus Pargmann static const struct of_device_id mx25_tsadc_ids[] = {
205e2fccf5cSMarkus Pargmann 	{ .compatible = "fsl,imx25-tsadc" },
206e2fccf5cSMarkus Pargmann 	{ /* Sentinel */ }
207e2fccf5cSMarkus Pargmann };
208a893764cSJavier Martinez Canillas MODULE_DEVICE_TABLE(of, mx25_tsadc_ids);
209e2fccf5cSMarkus Pargmann 
210e2fccf5cSMarkus Pargmann static struct platform_driver mx25_tsadc_driver = {
211e2fccf5cSMarkus Pargmann 	.driver = {
212e2fccf5cSMarkus Pargmann 		.name = "mx25-tsadc",
213130e085aSKrzysztof Kozlowski 		.of_match_table = mx25_tsadc_ids,
214e2fccf5cSMarkus Pargmann 	},
215e2fccf5cSMarkus Pargmann 	.probe = mx25_tsadc_probe,
21618f77393SMartin Kaiser 	.remove = mx25_tsadc_remove,
217e2fccf5cSMarkus Pargmann };
218e2fccf5cSMarkus Pargmann module_platform_driver(mx25_tsadc_driver);
219e2fccf5cSMarkus Pargmann 
220e2fccf5cSMarkus Pargmann MODULE_DESCRIPTION("MFD for ADC/TSC for Freescale mx25");
221e2fccf5cSMarkus Pargmann MODULE_AUTHOR("Markus Pargmann <mpa@pengutronix.de>");
222e2fccf5cSMarkus Pargmann MODULE_LICENSE("GPL v2");
223e2fccf5cSMarkus Pargmann MODULE_ALIAS("platform:mx25-tsadc");
224