1650c2a21SLinus Walleij /* 2650c2a21SLinus Walleij * Copyright (C) STMicroelectronics 2009 3650c2a21SLinus Walleij * Copyright (C) ST-Ericsson SA 2010 4650c2a21SLinus Walleij * 5650c2a21SLinus Walleij * License Terms: GNU General Public License v2 6650c2a21SLinus Walleij * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com> 7650c2a21SLinus Walleij * Author: Sundar Iyer <sundar.iyer@stericsson.com> 8650c2a21SLinus Walleij * Author: Mattias Nilsson <mattias.i.nilsson@stericsson.com> 9650c2a21SLinus Walleij * 10650c2a21SLinus Walleij * U8500 PRCM Unit interface driver 11650c2a21SLinus Walleij * 12650c2a21SLinus Walleij */ 13650c2a21SLinus Walleij #include <linux/module.h> 143df57bcfSMattias Nilsson #include <linux/kernel.h> 153df57bcfSMattias Nilsson #include <linux/delay.h> 16650c2a21SLinus Walleij #include <linux/errno.h> 17650c2a21SLinus Walleij #include <linux/err.h> 183df57bcfSMattias Nilsson #include <linux/spinlock.h> 19650c2a21SLinus Walleij #include <linux/io.h> 203df57bcfSMattias Nilsson #include <linux/slab.h> 21650c2a21SLinus Walleij #include <linux/mutex.h> 22650c2a21SLinus Walleij #include <linux/completion.h> 233df57bcfSMattias Nilsson #include <linux/irq.h> 24650c2a21SLinus Walleij #include <linux/jiffies.h> 25650c2a21SLinus Walleij #include <linux/bitops.h> 263df57bcfSMattias Nilsson #include <linux/fs.h> 273df57bcfSMattias Nilsson #include <linux/platform_device.h> 283df57bcfSMattias Nilsson #include <linux/uaccess.h> 29520f7bd7SRob Herring #include <linux/irqchip/arm-gic.h> 303df57bcfSMattias Nilsson #include <linux/mfd/core.h> 3173180f85SMattias Nilsson #include <linux/mfd/dbx500-prcmu.h> 323a8e39c9SLee Jones #include <linux/mfd/abx500/ab8500.h> 331032fbfdSBengt Jonsson #include <linux/regulator/db8500-prcmu.h> 341032fbfdSBengt Jonsson #include <linux/regulator/machine.h> 35c280f45fSUlf Hansson #include <linux/cpufreq.h> 36b3aac62bSFabio Baltieri #include <linux/platform_data/ux500_wdt.h> 37650c2a21SLinus Walleij #include <mach/hardware.h> 383df57bcfSMattias Nilsson #include <mach/irqs.h> 393df57bcfSMattias Nilsson #include <mach/db8500-regs.h> 4073180f85SMattias Nilsson #include "dbx500-prcmu-regs.h" 41650c2a21SLinus Walleij 423df57bcfSMattias Nilsson /* Index of different voltages to be used when accessing AVSData */ 433df57bcfSMattias Nilsson #define PRCM_AVS_BASE 0x2FC 443df57bcfSMattias Nilsson #define PRCM_AVS_VBB_RET (PRCM_AVS_BASE + 0x0) 453df57bcfSMattias Nilsson #define PRCM_AVS_VBB_MAX_OPP (PRCM_AVS_BASE + 0x1) 463df57bcfSMattias Nilsson #define PRCM_AVS_VBB_100_OPP (PRCM_AVS_BASE + 0x2) 473df57bcfSMattias Nilsson #define PRCM_AVS_VBB_50_OPP (PRCM_AVS_BASE + 0x3) 483df57bcfSMattias Nilsson #define PRCM_AVS_VARM_MAX_OPP (PRCM_AVS_BASE + 0x4) 493df57bcfSMattias Nilsson #define PRCM_AVS_VARM_100_OPP (PRCM_AVS_BASE + 0x5) 503df57bcfSMattias Nilsson #define PRCM_AVS_VARM_50_OPP (PRCM_AVS_BASE + 0x6) 513df57bcfSMattias Nilsson #define PRCM_AVS_VARM_RET (PRCM_AVS_BASE + 0x7) 523df57bcfSMattias Nilsson #define PRCM_AVS_VAPE_100_OPP (PRCM_AVS_BASE + 0x8) 533df57bcfSMattias Nilsson #define PRCM_AVS_VAPE_50_OPP (PRCM_AVS_BASE + 0x9) 543df57bcfSMattias Nilsson #define PRCM_AVS_VMOD_100_OPP (PRCM_AVS_BASE + 0xA) 553df57bcfSMattias Nilsson #define PRCM_AVS_VMOD_50_OPP (PRCM_AVS_BASE + 0xB) 563df57bcfSMattias Nilsson #define PRCM_AVS_VSAFE (PRCM_AVS_BASE + 0xC) 57650c2a21SLinus Walleij 583df57bcfSMattias Nilsson #define PRCM_AVS_VOLTAGE 0 593df57bcfSMattias Nilsson #define PRCM_AVS_VOLTAGE_MASK 0x3f 603df57bcfSMattias Nilsson #define PRCM_AVS_ISSLOWSTARTUP 6 613df57bcfSMattias Nilsson #define PRCM_AVS_ISSLOWSTARTUP_MASK (1 << PRCM_AVS_ISSLOWSTARTUP) 62650c2a21SLinus Walleij #define PRCM_AVS_ISMODEENABLE 7 63650c2a21SLinus Walleij #define PRCM_AVS_ISMODEENABLE_MASK (1 << PRCM_AVS_ISMODEENABLE) 64650c2a21SLinus Walleij 653df57bcfSMattias Nilsson #define PRCM_BOOT_STATUS 0xFFF 663df57bcfSMattias Nilsson #define PRCM_ROMCODE_A2P 0xFFE 673df57bcfSMattias Nilsson #define PRCM_ROMCODE_P2A 0xFFD 683df57bcfSMattias Nilsson #define PRCM_XP70_CUR_PWR_STATE 0xFFC /* 4 BYTES */ 69650c2a21SLinus Walleij 703df57bcfSMattias Nilsson #define PRCM_SW_RST_REASON 0xFF8 /* 2 bytes */ 713df57bcfSMattias Nilsson 723df57bcfSMattias Nilsson #define _PRCM_MBOX_HEADER 0xFE8 /* 16 bytes */ 733df57bcfSMattias Nilsson #define PRCM_MBOX_HEADER_REQ_MB0 (_PRCM_MBOX_HEADER + 0x0) 743df57bcfSMattias Nilsson #define PRCM_MBOX_HEADER_REQ_MB1 (_PRCM_MBOX_HEADER + 0x1) 753df57bcfSMattias Nilsson #define PRCM_MBOX_HEADER_REQ_MB2 (_PRCM_MBOX_HEADER + 0x2) 763df57bcfSMattias Nilsson #define PRCM_MBOX_HEADER_REQ_MB3 (_PRCM_MBOX_HEADER + 0x3) 773df57bcfSMattias Nilsson #define PRCM_MBOX_HEADER_REQ_MB4 (_PRCM_MBOX_HEADER + 0x4) 783df57bcfSMattias Nilsson #define PRCM_MBOX_HEADER_REQ_MB5 (_PRCM_MBOX_HEADER + 0x5) 793df57bcfSMattias Nilsson #define PRCM_MBOX_HEADER_ACK_MB0 (_PRCM_MBOX_HEADER + 0x8) 803df57bcfSMattias Nilsson 813df57bcfSMattias Nilsson /* Req Mailboxes */ 823df57bcfSMattias Nilsson #define PRCM_REQ_MB0 0xFDC /* 12 bytes */ 833df57bcfSMattias Nilsson #define PRCM_REQ_MB1 0xFD0 /* 12 bytes */ 843df57bcfSMattias Nilsson #define PRCM_REQ_MB2 0xFC0 /* 16 bytes */ 853df57bcfSMattias Nilsson #define PRCM_REQ_MB3 0xE4C /* 372 bytes */ 863df57bcfSMattias Nilsson #define PRCM_REQ_MB4 0xE48 /* 4 bytes */ 873df57bcfSMattias Nilsson #define PRCM_REQ_MB5 0xE44 /* 4 bytes */ 883df57bcfSMattias Nilsson 893df57bcfSMattias Nilsson /* Ack Mailboxes */ 903df57bcfSMattias Nilsson #define PRCM_ACK_MB0 0xE08 /* 52 bytes */ 913df57bcfSMattias Nilsson #define PRCM_ACK_MB1 0xE04 /* 4 bytes */ 923df57bcfSMattias Nilsson #define PRCM_ACK_MB2 0xE00 /* 4 bytes */ 933df57bcfSMattias Nilsson #define PRCM_ACK_MB3 0xDFC /* 4 bytes */ 943df57bcfSMattias Nilsson #define PRCM_ACK_MB4 0xDF8 /* 4 bytes */ 953df57bcfSMattias Nilsson #define PRCM_ACK_MB5 0xDF4 /* 4 bytes */ 963df57bcfSMattias Nilsson 973df57bcfSMattias Nilsson /* Mailbox 0 headers */ 983df57bcfSMattias Nilsson #define MB0H_POWER_STATE_TRANS 0 993df57bcfSMattias Nilsson #define MB0H_CONFIG_WAKEUPS_EXE 1 1003df57bcfSMattias Nilsson #define MB0H_READ_WAKEUP_ACK 3 1013df57bcfSMattias Nilsson #define MB0H_CONFIG_WAKEUPS_SLEEP 4 1023df57bcfSMattias Nilsson 1033df57bcfSMattias Nilsson #define MB0H_WAKEUP_EXE 2 1043df57bcfSMattias Nilsson #define MB0H_WAKEUP_SLEEP 5 1053df57bcfSMattias Nilsson 1063df57bcfSMattias Nilsson /* Mailbox 0 REQs */ 1073df57bcfSMattias Nilsson #define PRCM_REQ_MB0_AP_POWER_STATE (PRCM_REQ_MB0 + 0x0) 1083df57bcfSMattias Nilsson #define PRCM_REQ_MB0_AP_PLL_STATE (PRCM_REQ_MB0 + 0x1) 1093df57bcfSMattias Nilsson #define PRCM_REQ_MB0_ULP_CLOCK_STATE (PRCM_REQ_MB0 + 0x2) 1103df57bcfSMattias Nilsson #define PRCM_REQ_MB0_DO_NOT_WFI (PRCM_REQ_MB0 + 0x3) 1113df57bcfSMattias Nilsson #define PRCM_REQ_MB0_WAKEUP_8500 (PRCM_REQ_MB0 + 0x4) 1123df57bcfSMattias Nilsson #define PRCM_REQ_MB0_WAKEUP_4500 (PRCM_REQ_MB0 + 0x8) 1133df57bcfSMattias Nilsson 1143df57bcfSMattias Nilsson /* Mailbox 0 ACKs */ 1153df57bcfSMattias Nilsson #define PRCM_ACK_MB0_AP_PWRSTTR_STATUS (PRCM_ACK_MB0 + 0x0) 1163df57bcfSMattias Nilsson #define PRCM_ACK_MB0_READ_POINTER (PRCM_ACK_MB0 + 0x1) 1173df57bcfSMattias Nilsson #define PRCM_ACK_MB0_WAKEUP_0_8500 (PRCM_ACK_MB0 + 0x4) 1183df57bcfSMattias Nilsson #define PRCM_ACK_MB0_WAKEUP_0_4500 (PRCM_ACK_MB0 + 0x8) 1193df57bcfSMattias Nilsson #define PRCM_ACK_MB0_WAKEUP_1_8500 (PRCM_ACK_MB0 + 0x1C) 1203df57bcfSMattias Nilsson #define PRCM_ACK_MB0_WAKEUP_1_4500 (PRCM_ACK_MB0 + 0x20) 1213df57bcfSMattias Nilsson #define PRCM_ACK_MB0_EVENT_4500_NUMBERS 20 1223df57bcfSMattias Nilsson 1233df57bcfSMattias Nilsson /* Mailbox 1 headers */ 1243df57bcfSMattias Nilsson #define MB1H_ARM_APE_OPP 0x0 1253df57bcfSMattias Nilsson #define MB1H_RESET_MODEM 0x2 1263df57bcfSMattias Nilsson #define MB1H_REQUEST_APE_OPP_100_VOLT 0x3 1273df57bcfSMattias Nilsson #define MB1H_RELEASE_APE_OPP_100_VOLT 0x4 1283df57bcfSMattias Nilsson #define MB1H_RELEASE_USB_WAKEUP 0x5 129a592c2e2SMattias Nilsson #define MB1H_PLL_ON_OFF 0x6 1303df57bcfSMattias Nilsson 1313df57bcfSMattias Nilsson /* Mailbox 1 Requests */ 1323df57bcfSMattias Nilsson #define PRCM_REQ_MB1_ARM_OPP (PRCM_REQ_MB1 + 0x0) 1333df57bcfSMattias Nilsson #define PRCM_REQ_MB1_APE_OPP (PRCM_REQ_MB1 + 0x1) 134a592c2e2SMattias Nilsson #define PRCM_REQ_MB1_PLL_ON_OFF (PRCM_REQ_MB1 + 0x4) 1356b6fae2bSMattias Nilsson #define PLL_SOC0_OFF 0x1 1366b6fae2bSMattias Nilsson #define PLL_SOC0_ON 0x2 137a592c2e2SMattias Nilsson #define PLL_SOC1_OFF 0x4 138a592c2e2SMattias Nilsson #define PLL_SOC1_ON 0x8 1393df57bcfSMattias Nilsson 1403df57bcfSMattias Nilsson /* Mailbox 1 ACKs */ 1413df57bcfSMattias Nilsson #define PRCM_ACK_MB1_CURRENT_ARM_OPP (PRCM_ACK_MB1 + 0x0) 1423df57bcfSMattias Nilsson #define PRCM_ACK_MB1_CURRENT_APE_OPP (PRCM_ACK_MB1 + 0x1) 1433df57bcfSMattias Nilsson #define PRCM_ACK_MB1_APE_VOLTAGE_STATUS (PRCM_ACK_MB1 + 0x2) 1443df57bcfSMattias Nilsson #define PRCM_ACK_MB1_DVFS_STATUS (PRCM_ACK_MB1 + 0x3) 1453df57bcfSMattias Nilsson 1463df57bcfSMattias Nilsson /* Mailbox 2 headers */ 1473df57bcfSMattias Nilsson #define MB2H_DPS 0x0 1483df57bcfSMattias Nilsson #define MB2H_AUTO_PWR 0x1 1493df57bcfSMattias Nilsson 1503df57bcfSMattias Nilsson /* Mailbox 2 REQs */ 1513df57bcfSMattias Nilsson #define PRCM_REQ_MB2_SVA_MMDSP (PRCM_REQ_MB2 + 0x0) 1523df57bcfSMattias Nilsson #define PRCM_REQ_MB2_SVA_PIPE (PRCM_REQ_MB2 + 0x1) 1533df57bcfSMattias Nilsson #define PRCM_REQ_MB2_SIA_MMDSP (PRCM_REQ_MB2 + 0x2) 1543df57bcfSMattias Nilsson #define PRCM_REQ_MB2_SIA_PIPE (PRCM_REQ_MB2 + 0x3) 1553df57bcfSMattias Nilsson #define PRCM_REQ_MB2_SGA (PRCM_REQ_MB2 + 0x4) 1563df57bcfSMattias Nilsson #define PRCM_REQ_MB2_B2R2_MCDE (PRCM_REQ_MB2 + 0x5) 1573df57bcfSMattias Nilsson #define PRCM_REQ_MB2_ESRAM12 (PRCM_REQ_MB2 + 0x6) 1583df57bcfSMattias Nilsson #define PRCM_REQ_MB2_ESRAM34 (PRCM_REQ_MB2 + 0x7) 1593df57bcfSMattias Nilsson #define PRCM_REQ_MB2_AUTO_PM_SLEEP (PRCM_REQ_MB2 + 0x8) 1603df57bcfSMattias Nilsson #define PRCM_REQ_MB2_AUTO_PM_IDLE (PRCM_REQ_MB2 + 0xC) 1613df57bcfSMattias Nilsson 1623df57bcfSMattias Nilsson /* Mailbox 2 ACKs */ 1633df57bcfSMattias Nilsson #define PRCM_ACK_MB2_DPS_STATUS (PRCM_ACK_MB2 + 0x0) 1643df57bcfSMattias Nilsson #define HWACC_PWR_ST_OK 0xFE 1653df57bcfSMattias Nilsson 1663df57bcfSMattias Nilsson /* Mailbox 3 headers */ 1673df57bcfSMattias Nilsson #define MB3H_ANC 0x0 1683df57bcfSMattias Nilsson #define MB3H_SIDETONE 0x1 1693df57bcfSMattias Nilsson #define MB3H_SYSCLK 0xE 1703df57bcfSMattias Nilsson 1713df57bcfSMattias Nilsson /* Mailbox 3 Requests */ 1723df57bcfSMattias Nilsson #define PRCM_REQ_MB3_ANC_FIR_COEFF (PRCM_REQ_MB3 + 0x0) 1733df57bcfSMattias Nilsson #define PRCM_REQ_MB3_ANC_IIR_COEFF (PRCM_REQ_MB3 + 0x20) 1743df57bcfSMattias Nilsson #define PRCM_REQ_MB3_ANC_SHIFTER (PRCM_REQ_MB3 + 0x60) 1753df57bcfSMattias Nilsson #define PRCM_REQ_MB3_ANC_WARP (PRCM_REQ_MB3 + 0x64) 1763df57bcfSMattias Nilsson #define PRCM_REQ_MB3_SIDETONE_FIR_GAIN (PRCM_REQ_MB3 + 0x68) 1773df57bcfSMattias Nilsson #define PRCM_REQ_MB3_SIDETONE_FIR_COEFF (PRCM_REQ_MB3 + 0x6C) 1783df57bcfSMattias Nilsson #define PRCM_REQ_MB3_SYSCLK_MGT (PRCM_REQ_MB3 + 0x16C) 1793df57bcfSMattias Nilsson 1803df57bcfSMattias Nilsson /* Mailbox 4 headers */ 1813df57bcfSMattias Nilsson #define MB4H_DDR_INIT 0x0 1823df57bcfSMattias Nilsson #define MB4H_MEM_ST 0x1 1833df57bcfSMattias Nilsson #define MB4H_HOTDOG 0x12 1843df57bcfSMattias Nilsson #define MB4H_HOTMON 0x13 1853df57bcfSMattias Nilsson #define MB4H_HOT_PERIOD 0x14 186a592c2e2SMattias Nilsson #define MB4H_A9WDOG_CONF 0x16 187a592c2e2SMattias Nilsson #define MB4H_A9WDOG_EN 0x17 188a592c2e2SMattias Nilsson #define MB4H_A9WDOG_DIS 0x18 189a592c2e2SMattias Nilsson #define MB4H_A9WDOG_LOAD 0x19 190a592c2e2SMattias Nilsson #define MB4H_A9WDOG_KICK 0x20 1913df57bcfSMattias Nilsson 1923df57bcfSMattias Nilsson /* Mailbox 4 Requests */ 1933df57bcfSMattias Nilsson #define PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE (PRCM_REQ_MB4 + 0x0) 1943df57bcfSMattias Nilsson #define PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE (PRCM_REQ_MB4 + 0x1) 1953df57bcfSMattias Nilsson #define PRCM_REQ_MB4_ESRAM0_ST (PRCM_REQ_MB4 + 0x3) 1963df57bcfSMattias Nilsson #define PRCM_REQ_MB4_HOTDOG_THRESHOLD (PRCM_REQ_MB4 + 0x0) 1973df57bcfSMattias Nilsson #define PRCM_REQ_MB4_HOTMON_LOW (PRCM_REQ_MB4 + 0x0) 1983df57bcfSMattias Nilsson #define PRCM_REQ_MB4_HOTMON_HIGH (PRCM_REQ_MB4 + 0x1) 1993df57bcfSMattias Nilsson #define PRCM_REQ_MB4_HOTMON_CONFIG (PRCM_REQ_MB4 + 0x2) 2003df57bcfSMattias Nilsson #define PRCM_REQ_MB4_HOT_PERIOD (PRCM_REQ_MB4 + 0x0) 2013df57bcfSMattias Nilsson #define HOTMON_CONFIG_LOW BIT(0) 2023df57bcfSMattias Nilsson #define HOTMON_CONFIG_HIGH BIT(1) 203a592c2e2SMattias Nilsson #define PRCM_REQ_MB4_A9WDOG_0 (PRCM_REQ_MB4 + 0x0) 204a592c2e2SMattias Nilsson #define PRCM_REQ_MB4_A9WDOG_1 (PRCM_REQ_MB4 + 0x1) 205a592c2e2SMattias Nilsson #define PRCM_REQ_MB4_A9WDOG_2 (PRCM_REQ_MB4 + 0x2) 206a592c2e2SMattias Nilsson #define PRCM_REQ_MB4_A9WDOG_3 (PRCM_REQ_MB4 + 0x3) 207a592c2e2SMattias Nilsson #define A9WDOG_AUTO_OFF_EN BIT(7) 208a592c2e2SMattias Nilsson #define A9WDOG_AUTO_OFF_DIS 0 209a592c2e2SMattias Nilsson #define A9WDOG_ID_MASK 0xf 2103df57bcfSMattias Nilsson 2113df57bcfSMattias Nilsson /* Mailbox 5 Requests */ 2123df57bcfSMattias Nilsson #define PRCM_REQ_MB5_I2C_SLAVE_OP (PRCM_REQ_MB5 + 0x0) 2133df57bcfSMattias Nilsson #define PRCM_REQ_MB5_I2C_HW_BITS (PRCM_REQ_MB5 + 0x1) 2143df57bcfSMattias Nilsson #define PRCM_REQ_MB5_I2C_REG (PRCM_REQ_MB5 + 0x2) 2153df57bcfSMattias Nilsson #define PRCM_REQ_MB5_I2C_VAL (PRCM_REQ_MB5 + 0x3) 2167a4f2609SLinus Walleij #define PRCMU_I2C_WRITE(slave) (((slave) << 1) | BIT(6)) 2177a4f2609SLinus Walleij #define PRCMU_I2C_READ(slave) (((slave) << 1) | BIT(0) | BIT(6)) 2183df57bcfSMattias Nilsson #define PRCMU_I2C_STOP_EN BIT(3) 2193df57bcfSMattias Nilsson 2203df57bcfSMattias Nilsson /* Mailbox 5 ACKs */ 2213df57bcfSMattias Nilsson #define PRCM_ACK_MB5_I2C_STATUS (PRCM_ACK_MB5 + 0x1) 2223df57bcfSMattias Nilsson #define PRCM_ACK_MB5_I2C_VAL (PRCM_ACK_MB5 + 0x3) 2233df57bcfSMattias Nilsson #define I2C_WR_OK 0x1 2243df57bcfSMattias Nilsson #define I2C_RD_OK 0x2 2253df57bcfSMattias Nilsson 2263df57bcfSMattias Nilsson #define NUM_MB 8 2273df57bcfSMattias Nilsson #define MBOX_BIT BIT 2283df57bcfSMattias Nilsson #define ALL_MBOX_BITS (MBOX_BIT(NUM_MB) - 1) 2293df57bcfSMattias Nilsson 2303df57bcfSMattias Nilsson /* 2313df57bcfSMattias Nilsson * Wakeups/IRQs 2323df57bcfSMattias Nilsson */ 2333df57bcfSMattias Nilsson 2343df57bcfSMattias Nilsson #define WAKEUP_BIT_RTC BIT(0) 2353df57bcfSMattias Nilsson #define WAKEUP_BIT_RTT0 BIT(1) 2363df57bcfSMattias Nilsson #define WAKEUP_BIT_RTT1 BIT(2) 2373df57bcfSMattias Nilsson #define WAKEUP_BIT_HSI0 BIT(3) 2383df57bcfSMattias Nilsson #define WAKEUP_BIT_HSI1 BIT(4) 2393df57bcfSMattias Nilsson #define WAKEUP_BIT_CA_WAKE BIT(5) 2403df57bcfSMattias Nilsson #define WAKEUP_BIT_USB BIT(6) 2413df57bcfSMattias Nilsson #define WAKEUP_BIT_ABB BIT(7) 2423df57bcfSMattias Nilsson #define WAKEUP_BIT_ABB_FIFO BIT(8) 2433df57bcfSMattias Nilsson #define WAKEUP_BIT_SYSCLK_OK BIT(9) 2443df57bcfSMattias Nilsson #define WAKEUP_BIT_CA_SLEEP BIT(10) 2453df57bcfSMattias Nilsson #define WAKEUP_BIT_AC_WAKE_ACK BIT(11) 2463df57bcfSMattias Nilsson #define WAKEUP_BIT_SIDE_TONE_OK BIT(12) 2473df57bcfSMattias Nilsson #define WAKEUP_BIT_ANC_OK BIT(13) 2483df57bcfSMattias Nilsson #define WAKEUP_BIT_SW_ERROR BIT(14) 2493df57bcfSMattias Nilsson #define WAKEUP_BIT_AC_SLEEP_ACK BIT(15) 2503df57bcfSMattias Nilsson #define WAKEUP_BIT_ARM BIT(17) 2513df57bcfSMattias Nilsson #define WAKEUP_BIT_HOTMON_LOW BIT(18) 2523df57bcfSMattias Nilsson #define WAKEUP_BIT_HOTMON_HIGH BIT(19) 2533df57bcfSMattias Nilsson #define WAKEUP_BIT_MODEM_SW_RESET_REQ BIT(20) 2543df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO0 BIT(23) 2553df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO1 BIT(24) 2563df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO2 BIT(25) 2573df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO3 BIT(26) 2583df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO4 BIT(27) 2593df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO5 BIT(28) 2603df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO6 BIT(29) 2613df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO7 BIT(30) 2623df57bcfSMattias Nilsson #define WAKEUP_BIT_GPIO8 BIT(31) 2633df57bcfSMattias Nilsson 264b58d12feSMattias Nilsson static struct { 265b58d12feSMattias Nilsson bool valid; 266b58d12feSMattias Nilsson struct prcmu_fw_version version; 267b58d12feSMattias Nilsson } fw_info; 268b58d12feSMattias Nilsson 269f3f1f0a1SLee Jones static struct irq_domain *db8500_irq_domain; 270f3f1f0a1SLee Jones 2713df57bcfSMattias Nilsson /* 2723df57bcfSMattias Nilsson * This vector maps irq numbers to the bits in the bit field used in 2733df57bcfSMattias Nilsson * communication with the PRCMU firmware. 2743df57bcfSMattias Nilsson * 2753df57bcfSMattias Nilsson * The reason for having this is to keep the irq numbers contiguous even though 2763df57bcfSMattias Nilsson * the bits in the bit field are not. (The bits also have a tendency to move 2773df57bcfSMattias Nilsson * around, to further complicate matters.) 2783df57bcfSMattias Nilsson */ 2793df57bcfSMattias Nilsson #define IRQ_INDEX(_name) ((IRQ_PRCMU_##_name) - IRQ_PRCMU_BASE) 2803df57bcfSMattias Nilsson #define IRQ_ENTRY(_name)[IRQ_INDEX(_name)] = (WAKEUP_BIT_##_name) 2813df57bcfSMattias Nilsson static u32 prcmu_irq_bit[NUM_PRCMU_WAKEUPS] = { 2823df57bcfSMattias Nilsson IRQ_ENTRY(RTC), 2833df57bcfSMattias Nilsson IRQ_ENTRY(RTT0), 2843df57bcfSMattias Nilsson IRQ_ENTRY(RTT1), 2853df57bcfSMattias Nilsson IRQ_ENTRY(HSI0), 2863df57bcfSMattias Nilsson IRQ_ENTRY(HSI1), 2873df57bcfSMattias Nilsson IRQ_ENTRY(CA_WAKE), 2883df57bcfSMattias Nilsson IRQ_ENTRY(USB), 2893df57bcfSMattias Nilsson IRQ_ENTRY(ABB), 2903df57bcfSMattias Nilsson IRQ_ENTRY(ABB_FIFO), 2913df57bcfSMattias Nilsson IRQ_ENTRY(CA_SLEEP), 2923df57bcfSMattias Nilsson IRQ_ENTRY(ARM), 2933df57bcfSMattias Nilsson IRQ_ENTRY(HOTMON_LOW), 2943df57bcfSMattias Nilsson IRQ_ENTRY(HOTMON_HIGH), 2953df57bcfSMattias Nilsson IRQ_ENTRY(MODEM_SW_RESET_REQ), 2963df57bcfSMattias Nilsson IRQ_ENTRY(GPIO0), 2973df57bcfSMattias Nilsson IRQ_ENTRY(GPIO1), 2983df57bcfSMattias Nilsson IRQ_ENTRY(GPIO2), 2993df57bcfSMattias Nilsson IRQ_ENTRY(GPIO3), 3003df57bcfSMattias Nilsson IRQ_ENTRY(GPIO4), 3013df57bcfSMattias Nilsson IRQ_ENTRY(GPIO5), 3023df57bcfSMattias Nilsson IRQ_ENTRY(GPIO6), 3033df57bcfSMattias Nilsson IRQ_ENTRY(GPIO7), 3043df57bcfSMattias Nilsson IRQ_ENTRY(GPIO8) 305650c2a21SLinus Walleij }; 306650c2a21SLinus Walleij 3073df57bcfSMattias Nilsson #define VALID_WAKEUPS (BIT(NUM_PRCMU_WAKEUP_INDICES) - 1) 3083df57bcfSMattias Nilsson #define WAKEUP_ENTRY(_name)[PRCMU_WAKEUP_INDEX_##_name] = (WAKEUP_BIT_##_name) 3093df57bcfSMattias Nilsson static u32 prcmu_wakeup_bit[NUM_PRCMU_WAKEUP_INDICES] = { 3103df57bcfSMattias Nilsson WAKEUP_ENTRY(RTC), 3113df57bcfSMattias Nilsson WAKEUP_ENTRY(RTT0), 3123df57bcfSMattias Nilsson WAKEUP_ENTRY(RTT1), 3133df57bcfSMattias Nilsson WAKEUP_ENTRY(HSI0), 3143df57bcfSMattias Nilsson WAKEUP_ENTRY(HSI1), 3153df57bcfSMattias Nilsson WAKEUP_ENTRY(USB), 3163df57bcfSMattias Nilsson WAKEUP_ENTRY(ABB), 3173df57bcfSMattias Nilsson WAKEUP_ENTRY(ABB_FIFO), 3183df57bcfSMattias Nilsson WAKEUP_ENTRY(ARM) 3193df57bcfSMattias Nilsson }; 3203df57bcfSMattias Nilsson 3213df57bcfSMattias Nilsson /* 3223df57bcfSMattias Nilsson * mb0_transfer - state needed for mailbox 0 communication. 3233df57bcfSMattias Nilsson * @lock: The transaction lock. 3243df57bcfSMattias Nilsson * @dbb_events_lock: A lock used to handle concurrent access to (parts of) 3253df57bcfSMattias Nilsson * the request data. 3263df57bcfSMattias Nilsson * @mask_work: Work structure used for (un)masking wakeup interrupts. 3273df57bcfSMattias Nilsson * @req: Request data that need to persist between requests. 3283df57bcfSMattias Nilsson */ 3293df57bcfSMattias Nilsson static struct { 3303df57bcfSMattias Nilsson spinlock_t lock; 3313df57bcfSMattias Nilsson spinlock_t dbb_irqs_lock; 3323df57bcfSMattias Nilsson struct work_struct mask_work; 3333df57bcfSMattias Nilsson struct mutex ac_wake_lock; 3343df57bcfSMattias Nilsson struct completion ac_wake_work; 3353df57bcfSMattias Nilsson struct { 3363df57bcfSMattias Nilsson u32 dbb_irqs; 3373df57bcfSMattias Nilsson u32 dbb_wakeups; 3383df57bcfSMattias Nilsson u32 abb_events; 3393df57bcfSMattias Nilsson } req; 3403df57bcfSMattias Nilsson } mb0_transfer; 3413df57bcfSMattias Nilsson 3423df57bcfSMattias Nilsson /* 3433df57bcfSMattias Nilsson * mb1_transfer - state needed for mailbox 1 communication. 3443df57bcfSMattias Nilsson * @lock: The transaction lock. 3453df57bcfSMattias Nilsson * @work: The transaction completion structure. 3464d64d2e3SMattias Nilsson * @ape_opp: The current APE OPP. 3473df57bcfSMattias Nilsson * @ack: Reply ("acknowledge") data. 3483df57bcfSMattias Nilsson */ 349650c2a21SLinus Walleij static struct { 350650c2a21SLinus Walleij struct mutex lock; 351650c2a21SLinus Walleij struct completion work; 3524d64d2e3SMattias Nilsson u8 ape_opp; 353650c2a21SLinus Walleij struct { 3543df57bcfSMattias Nilsson u8 header; 355650c2a21SLinus Walleij u8 arm_opp; 356650c2a21SLinus Walleij u8 ape_opp; 3573df57bcfSMattias Nilsson u8 ape_voltage_status; 358650c2a21SLinus Walleij } ack; 359650c2a21SLinus Walleij } mb1_transfer; 360650c2a21SLinus Walleij 3613df57bcfSMattias Nilsson /* 3623df57bcfSMattias Nilsson * mb2_transfer - state needed for mailbox 2 communication. 3633df57bcfSMattias Nilsson * @lock: The transaction lock. 3643df57bcfSMattias Nilsson * @work: The transaction completion structure. 3653df57bcfSMattias Nilsson * @auto_pm_lock: The autonomous power management configuration lock. 3663df57bcfSMattias Nilsson * @auto_pm_enabled: A flag indicating whether autonomous PM is enabled. 3673df57bcfSMattias Nilsson * @req: Request data that need to persist between requests. 3683df57bcfSMattias Nilsson * @ack: Reply ("acknowledge") data. 3693df57bcfSMattias Nilsson */ 370650c2a21SLinus Walleij static struct { 371650c2a21SLinus Walleij struct mutex lock; 372650c2a21SLinus Walleij struct completion work; 3733df57bcfSMattias Nilsson spinlock_t auto_pm_lock; 3743df57bcfSMattias Nilsson bool auto_pm_enabled; 3753df57bcfSMattias Nilsson struct { 3763df57bcfSMattias Nilsson u8 status; 3773df57bcfSMattias Nilsson } ack; 3783df57bcfSMattias Nilsson } mb2_transfer; 3793df57bcfSMattias Nilsson 3803df57bcfSMattias Nilsson /* 3813df57bcfSMattias Nilsson * mb3_transfer - state needed for mailbox 3 communication. 3823df57bcfSMattias Nilsson * @lock: The request lock. 3833df57bcfSMattias Nilsson * @sysclk_lock: A lock used to handle concurrent sysclk requests. 3843df57bcfSMattias Nilsson * @sysclk_work: Work structure used for sysclk requests. 3853df57bcfSMattias Nilsson */ 3863df57bcfSMattias Nilsson static struct { 3873df57bcfSMattias Nilsson spinlock_t lock; 3883df57bcfSMattias Nilsson struct mutex sysclk_lock; 3893df57bcfSMattias Nilsson struct completion sysclk_work; 3903df57bcfSMattias Nilsson } mb3_transfer; 3913df57bcfSMattias Nilsson 3923df57bcfSMattias Nilsson /* 3933df57bcfSMattias Nilsson * mb4_transfer - state needed for mailbox 4 communication. 3943df57bcfSMattias Nilsson * @lock: The transaction lock. 3953df57bcfSMattias Nilsson * @work: The transaction completion structure. 3963df57bcfSMattias Nilsson */ 3973df57bcfSMattias Nilsson static struct { 3983df57bcfSMattias Nilsson struct mutex lock; 3993df57bcfSMattias Nilsson struct completion work; 4003df57bcfSMattias Nilsson } mb4_transfer; 4013df57bcfSMattias Nilsson 4023df57bcfSMattias Nilsson /* 4033df57bcfSMattias Nilsson * mb5_transfer - state needed for mailbox 5 communication. 4043df57bcfSMattias Nilsson * @lock: The transaction lock. 4053df57bcfSMattias Nilsson * @work: The transaction completion structure. 4063df57bcfSMattias Nilsson * @ack: Reply ("acknowledge") data. 4073df57bcfSMattias Nilsson */ 4083df57bcfSMattias Nilsson static struct { 4093df57bcfSMattias Nilsson struct mutex lock; 4103df57bcfSMattias Nilsson struct completion work; 411650c2a21SLinus Walleij struct { 412650c2a21SLinus Walleij u8 status; 413650c2a21SLinus Walleij u8 value; 414650c2a21SLinus Walleij } ack; 415650c2a21SLinus Walleij } mb5_transfer; 416650c2a21SLinus Walleij 4173df57bcfSMattias Nilsson static atomic_t ac_wake_req_state = ATOMIC_INIT(0); 4183df57bcfSMattias Nilsson 4193df57bcfSMattias Nilsson /* Spinlocks */ 420b4a6dbd5SMattias Nilsson static DEFINE_SPINLOCK(prcmu_lock); 4213df57bcfSMattias Nilsson static DEFINE_SPINLOCK(clkout_lock); 4223df57bcfSMattias Nilsson 4233df57bcfSMattias Nilsson /* Global var to runtime determine TCDM base for v2 or v1 */ 4243df57bcfSMattias Nilsson static __iomem void *tcdm_base; 4253df57bcfSMattias Nilsson 4263df57bcfSMattias Nilsson struct clk_mgt { 4276b6fae2bSMattias Nilsson void __iomem *reg; 4283df57bcfSMattias Nilsson u32 pllsw; 4296b6fae2bSMattias Nilsson int branch; 4306b6fae2bSMattias Nilsson bool clk38div; 4316b6fae2bSMattias Nilsson }; 4326b6fae2bSMattias Nilsson 4336b6fae2bSMattias Nilsson enum { 4346b6fae2bSMattias Nilsson PLL_RAW, 4356b6fae2bSMattias Nilsson PLL_FIX, 4366b6fae2bSMattias Nilsson PLL_DIV 4373df57bcfSMattias Nilsson }; 4383df57bcfSMattias Nilsson 4393df57bcfSMattias Nilsson static DEFINE_SPINLOCK(clk_mgt_lock); 4403df57bcfSMattias Nilsson 4416b6fae2bSMattias Nilsson #define CLK_MGT_ENTRY(_name, _branch, _clk38div)[PRCMU_##_name] = \ 4426b6fae2bSMattias Nilsson { (PRCM_##_name##_MGT), 0 , _branch, _clk38div} 4433df57bcfSMattias Nilsson struct clk_mgt clk_mgt[PRCMU_NUM_REG_CLOCKS] = { 4446b6fae2bSMattias Nilsson CLK_MGT_ENTRY(SGACLK, PLL_DIV, false), 4456b6fae2bSMattias Nilsson CLK_MGT_ENTRY(UARTCLK, PLL_FIX, true), 4466b6fae2bSMattias Nilsson CLK_MGT_ENTRY(MSP02CLK, PLL_FIX, true), 4476b6fae2bSMattias Nilsson CLK_MGT_ENTRY(MSP1CLK, PLL_FIX, true), 4486b6fae2bSMattias Nilsson CLK_MGT_ENTRY(I2CCLK, PLL_FIX, true), 4496b6fae2bSMattias Nilsson CLK_MGT_ENTRY(SDMMCCLK, PLL_DIV, true), 4506b6fae2bSMattias Nilsson CLK_MGT_ENTRY(SLIMCLK, PLL_FIX, true), 4516b6fae2bSMattias Nilsson CLK_MGT_ENTRY(PER1CLK, PLL_DIV, true), 4526b6fae2bSMattias Nilsson CLK_MGT_ENTRY(PER2CLK, PLL_DIV, true), 4536b6fae2bSMattias Nilsson CLK_MGT_ENTRY(PER3CLK, PLL_DIV, true), 4546b6fae2bSMattias Nilsson CLK_MGT_ENTRY(PER5CLK, PLL_DIV, true), 4556b6fae2bSMattias Nilsson CLK_MGT_ENTRY(PER6CLK, PLL_DIV, true), 4566b6fae2bSMattias Nilsson CLK_MGT_ENTRY(PER7CLK, PLL_DIV, true), 4576b6fae2bSMattias Nilsson CLK_MGT_ENTRY(LCDCLK, PLL_FIX, true), 4586b6fae2bSMattias Nilsson CLK_MGT_ENTRY(BMLCLK, PLL_DIV, true), 4596b6fae2bSMattias Nilsson CLK_MGT_ENTRY(HSITXCLK, PLL_DIV, true), 4606b6fae2bSMattias Nilsson CLK_MGT_ENTRY(HSIRXCLK, PLL_DIV, true), 4616b6fae2bSMattias Nilsson CLK_MGT_ENTRY(HDMICLK, PLL_FIX, false), 4626b6fae2bSMattias Nilsson CLK_MGT_ENTRY(APEATCLK, PLL_DIV, true), 4636b6fae2bSMattias Nilsson CLK_MGT_ENTRY(APETRACECLK, PLL_DIV, true), 4646b6fae2bSMattias Nilsson CLK_MGT_ENTRY(MCDECLK, PLL_DIV, true), 4656b6fae2bSMattias Nilsson CLK_MGT_ENTRY(IPI2CCLK, PLL_FIX, true), 4666b6fae2bSMattias Nilsson CLK_MGT_ENTRY(DSIALTCLK, PLL_FIX, false), 4676b6fae2bSMattias Nilsson CLK_MGT_ENTRY(DMACLK, PLL_DIV, true), 4686b6fae2bSMattias Nilsson CLK_MGT_ENTRY(B2R2CLK, PLL_DIV, true), 4696b6fae2bSMattias Nilsson CLK_MGT_ENTRY(TVCLK, PLL_FIX, true), 4706b6fae2bSMattias Nilsson CLK_MGT_ENTRY(SSPCLK, PLL_FIX, true), 4716b6fae2bSMattias Nilsson CLK_MGT_ENTRY(RNGCLK, PLL_FIX, true), 4726b6fae2bSMattias Nilsson CLK_MGT_ENTRY(UICCCLK, PLL_FIX, false), 4736b6fae2bSMattias Nilsson }; 4746b6fae2bSMattias Nilsson 4756b6fae2bSMattias Nilsson struct dsiclk { 4766b6fae2bSMattias Nilsson u32 divsel_mask; 4776b6fae2bSMattias Nilsson u32 divsel_shift; 4786b6fae2bSMattias Nilsson u32 divsel; 4796b6fae2bSMattias Nilsson }; 4806b6fae2bSMattias Nilsson 4816b6fae2bSMattias Nilsson static struct dsiclk dsiclk[2] = { 4826b6fae2bSMattias Nilsson { 4836b6fae2bSMattias Nilsson .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK, 4846b6fae2bSMattias Nilsson .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT, 4856b6fae2bSMattias Nilsson .divsel = PRCM_DSI_PLLOUT_SEL_PHI, 4866b6fae2bSMattias Nilsson }, 4876b6fae2bSMattias Nilsson { 4886b6fae2bSMattias Nilsson .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK, 4896b6fae2bSMattias Nilsson .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT, 4906b6fae2bSMattias Nilsson .divsel = PRCM_DSI_PLLOUT_SEL_PHI, 4916b6fae2bSMattias Nilsson } 4926b6fae2bSMattias Nilsson }; 4936b6fae2bSMattias Nilsson 4946b6fae2bSMattias Nilsson struct dsiescclk { 4956b6fae2bSMattias Nilsson u32 en; 4966b6fae2bSMattias Nilsson u32 div_mask; 4976b6fae2bSMattias Nilsson u32 div_shift; 4986b6fae2bSMattias Nilsson }; 4996b6fae2bSMattias Nilsson 5006b6fae2bSMattias Nilsson static struct dsiescclk dsiescclk[3] = { 5016b6fae2bSMattias Nilsson { 5026b6fae2bSMattias Nilsson .en = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN, 5036b6fae2bSMattias Nilsson .div_mask = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK, 5046b6fae2bSMattias Nilsson .div_shift = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT, 5056b6fae2bSMattias Nilsson }, 5066b6fae2bSMattias Nilsson { 5076b6fae2bSMattias Nilsson .en = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN, 5086b6fae2bSMattias Nilsson .div_mask = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK, 5096b6fae2bSMattias Nilsson .div_shift = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT, 5106b6fae2bSMattias Nilsson }, 5116b6fae2bSMattias Nilsson { 5126b6fae2bSMattias Nilsson .en = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN, 5136b6fae2bSMattias Nilsson .div_mask = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK, 5146b6fae2bSMattias Nilsson .div_shift = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT, 5156b6fae2bSMattias Nilsson } 5163df57bcfSMattias Nilsson }; 5173df57bcfSMattias Nilsson 51820aee5b6SMichel Jaouen 5193df57bcfSMattias Nilsson /* 5203df57bcfSMattias Nilsson * Used by MCDE to setup all necessary PRCMU registers 5213df57bcfSMattias Nilsson */ 5223df57bcfSMattias Nilsson #define PRCMU_RESET_DSIPLL 0x00004000 5233df57bcfSMattias Nilsson #define PRCMU_UNCLAMP_DSIPLL 0x00400800 5243df57bcfSMattias Nilsson 5253df57bcfSMattias Nilsson #define PRCMU_CLK_PLL_DIV_SHIFT 0 5263df57bcfSMattias Nilsson #define PRCMU_CLK_PLL_SW_SHIFT 5 5273df57bcfSMattias Nilsson #define PRCMU_CLK_38 (1 << 9) 5283df57bcfSMattias Nilsson #define PRCMU_CLK_38_SRC (1 << 10) 5293df57bcfSMattias Nilsson #define PRCMU_CLK_38_DIV (1 << 11) 5303df57bcfSMattias Nilsson 5313df57bcfSMattias Nilsson /* PLLDIV=12, PLLSW=4 (PLLDDR) */ 5323df57bcfSMattias Nilsson #define PRCMU_DSI_CLOCK_SETTING 0x0000008C 5333df57bcfSMattias Nilsson 5343df57bcfSMattias Nilsson /* DPI 50000000 Hz */ 5353df57bcfSMattias Nilsson #define PRCMU_DPI_CLOCK_SETTING ((1 << PRCMU_CLK_PLL_SW_SHIFT) | \ 5363df57bcfSMattias Nilsson (16 << PRCMU_CLK_PLL_DIV_SHIFT)) 5373df57bcfSMattias Nilsson #define PRCMU_DSI_LP_CLOCK_SETTING 0x00000E00 5383df57bcfSMattias Nilsson 5393df57bcfSMattias Nilsson /* D=101, N=1, R=4, SELDIV2=0 */ 5403df57bcfSMattias Nilsson #define PRCMU_PLLDSI_FREQ_SETTING 0x00040165 5413df57bcfSMattias Nilsson 5423df57bcfSMattias Nilsson #define PRCMU_ENABLE_PLLDSI 0x00000001 5433df57bcfSMattias Nilsson #define PRCMU_DISABLE_PLLDSI 0x00000000 5443df57bcfSMattias Nilsson #define PRCMU_RELEASE_RESET_DSS 0x0000400C 5453df57bcfSMattias Nilsson #define PRCMU_DSI_PLLOUT_SEL_SETTING 0x00000202 5463df57bcfSMattias Nilsson /* ESC clk, div0=1, div1=1, div2=3 */ 5473df57bcfSMattias Nilsson #define PRCMU_ENABLE_ESCAPE_CLOCK_DIV 0x07030101 5483df57bcfSMattias Nilsson #define PRCMU_DISABLE_ESCAPE_CLOCK_DIV 0x00030101 5493df57bcfSMattias Nilsson #define PRCMU_DSI_RESET_SW 0x00000007 5503df57bcfSMattias Nilsson 5513df57bcfSMattias Nilsson #define PRCMU_PLLDSI_LOCKP_LOCKED 0x3 5523df57bcfSMattias Nilsson 55373180f85SMattias Nilsson int db8500_prcmu_enable_dsipll(void) 5543df57bcfSMattias Nilsson { 5553df57bcfSMattias Nilsson int i; 5563df57bcfSMattias Nilsson 5573df57bcfSMattias Nilsson /* Clear DSIPLL_RESETN */ 558c553b3caSMattias Nilsson writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_CLR); 5593df57bcfSMattias Nilsson /* Unclamp DSIPLL in/out */ 560c553b3caSMattias Nilsson writel(PRCMU_UNCLAMP_DSIPLL, PRCM_MMIP_LS_CLAMP_CLR); 5613df57bcfSMattias Nilsson 5623df57bcfSMattias Nilsson /* Set DSI PLL FREQ */ 563c72fe851SDaniel Willerud writel(PRCMU_PLLDSI_FREQ_SETTING, PRCM_PLLDSI_FREQ); 564c553b3caSMattias Nilsson writel(PRCMU_DSI_PLLOUT_SEL_SETTING, PRCM_DSI_PLLOUT_SEL); 5653df57bcfSMattias Nilsson /* Enable Escape clocks */ 566c553b3caSMattias Nilsson writel(PRCMU_ENABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV); 5673df57bcfSMattias Nilsson 5683df57bcfSMattias Nilsson /* Start DSI PLL */ 569c553b3caSMattias Nilsson writel(PRCMU_ENABLE_PLLDSI, PRCM_PLLDSI_ENABLE); 5703df57bcfSMattias Nilsson /* Reset DSI PLL */ 571c553b3caSMattias Nilsson writel(PRCMU_DSI_RESET_SW, PRCM_DSI_SW_RESET); 5723df57bcfSMattias Nilsson for (i = 0; i < 10; i++) { 573c553b3caSMattias Nilsson if ((readl(PRCM_PLLDSI_LOCKP) & PRCMU_PLLDSI_LOCKP_LOCKED) 5743df57bcfSMattias Nilsson == PRCMU_PLLDSI_LOCKP_LOCKED) 5753df57bcfSMattias Nilsson break; 5763df57bcfSMattias Nilsson udelay(100); 5773df57bcfSMattias Nilsson } 5783df57bcfSMattias Nilsson /* Set DSIPLL_RESETN */ 579c553b3caSMattias Nilsson writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_SET); 5803df57bcfSMattias Nilsson return 0; 5813df57bcfSMattias Nilsson } 5823df57bcfSMattias Nilsson 58373180f85SMattias Nilsson int db8500_prcmu_disable_dsipll(void) 5843df57bcfSMattias Nilsson { 5853df57bcfSMattias Nilsson /* Disable dsi pll */ 586c553b3caSMattias Nilsson writel(PRCMU_DISABLE_PLLDSI, PRCM_PLLDSI_ENABLE); 5873df57bcfSMattias Nilsson /* Disable escapeclock */ 588c553b3caSMattias Nilsson writel(PRCMU_DISABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV); 5893df57bcfSMattias Nilsson return 0; 5903df57bcfSMattias Nilsson } 5913df57bcfSMattias Nilsson 59273180f85SMattias Nilsson int db8500_prcmu_set_display_clocks(void) 5933df57bcfSMattias Nilsson { 5943df57bcfSMattias Nilsson unsigned long flags; 5953df57bcfSMattias Nilsson 5963df57bcfSMattias Nilsson spin_lock_irqsave(&clk_mgt_lock, flags); 5973df57bcfSMattias Nilsson 5983df57bcfSMattias Nilsson /* Grab the HW semaphore. */ 599c553b3caSMattias Nilsson while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0) 6003df57bcfSMattias Nilsson cpu_relax(); 6013df57bcfSMattias Nilsson 602c72fe851SDaniel Willerud writel(PRCMU_DSI_CLOCK_SETTING, PRCM_HDMICLK_MGT); 603c553b3caSMattias Nilsson writel(PRCMU_DSI_LP_CLOCK_SETTING, PRCM_TVCLK_MGT); 604c553b3caSMattias Nilsson writel(PRCMU_DPI_CLOCK_SETTING, PRCM_LCDCLK_MGT); 6053df57bcfSMattias Nilsson 6063df57bcfSMattias Nilsson /* Release the HW semaphore. */ 607c553b3caSMattias Nilsson writel(0, PRCM_SEM); 6083df57bcfSMattias Nilsson 6093df57bcfSMattias Nilsson spin_unlock_irqrestore(&clk_mgt_lock, flags); 6103df57bcfSMattias Nilsson 6113df57bcfSMattias Nilsson return 0; 6123df57bcfSMattias Nilsson } 6133df57bcfSMattias Nilsson 614b4a6dbd5SMattias Nilsson u32 db8500_prcmu_read(unsigned int reg) 6153df57bcfSMattias Nilsson { 616b4a6dbd5SMattias Nilsson return readl(_PRCMU_BASE + reg); 6173df57bcfSMattias Nilsson } 6183df57bcfSMattias Nilsson 619b4a6dbd5SMattias Nilsson void db8500_prcmu_write(unsigned int reg, u32 value) 6203df57bcfSMattias Nilsson { 6213df57bcfSMattias Nilsson unsigned long flags; 6223df57bcfSMattias Nilsson 623b4a6dbd5SMattias Nilsson spin_lock_irqsave(&prcmu_lock, flags); 624b4a6dbd5SMattias Nilsson writel(value, (_PRCMU_BASE + reg)); 625b4a6dbd5SMattias Nilsson spin_unlock_irqrestore(&prcmu_lock, flags); 626b4a6dbd5SMattias Nilsson } 627b4a6dbd5SMattias Nilsson 628b4a6dbd5SMattias Nilsson void db8500_prcmu_write_masked(unsigned int reg, u32 mask, u32 value) 629b4a6dbd5SMattias Nilsson { 630b4a6dbd5SMattias Nilsson u32 val; 631b4a6dbd5SMattias Nilsson unsigned long flags; 632b4a6dbd5SMattias Nilsson 633b4a6dbd5SMattias Nilsson spin_lock_irqsave(&prcmu_lock, flags); 634b4a6dbd5SMattias Nilsson val = readl(_PRCMU_BASE + reg); 635b4a6dbd5SMattias Nilsson val = ((val & ~mask) | (value & mask)); 636b4a6dbd5SMattias Nilsson writel(val, (_PRCMU_BASE + reg)); 637b4a6dbd5SMattias Nilsson spin_unlock_irqrestore(&prcmu_lock, flags); 6383df57bcfSMattias Nilsson } 6393df57bcfSMattias Nilsson 640b58d12feSMattias Nilsson struct prcmu_fw_version *prcmu_get_fw_version(void) 641b58d12feSMattias Nilsson { 642b58d12feSMattias Nilsson return fw_info.valid ? &fw_info.version : NULL; 643b58d12feSMattias Nilsson } 644b58d12feSMattias Nilsson 6453df57bcfSMattias Nilsson bool prcmu_has_arm_maxopp(void) 6463df57bcfSMattias Nilsson { 6473df57bcfSMattias Nilsson return (readb(tcdm_base + PRCM_AVS_VARM_MAX_OPP) & 6483df57bcfSMattias Nilsson PRCM_AVS_ISMODEENABLE_MASK) == PRCM_AVS_ISMODEENABLE_MASK; 6493df57bcfSMattias Nilsson } 6503df57bcfSMattias Nilsson 6513df57bcfSMattias Nilsson /** 6523df57bcfSMattias Nilsson * prcmu_get_boot_status - PRCMU boot status checking 6533df57bcfSMattias Nilsson * Returns: the current PRCMU boot status 6543df57bcfSMattias Nilsson */ 6553df57bcfSMattias Nilsson int prcmu_get_boot_status(void) 6563df57bcfSMattias Nilsson { 6573df57bcfSMattias Nilsson return readb(tcdm_base + PRCM_BOOT_STATUS); 6583df57bcfSMattias Nilsson } 6593df57bcfSMattias Nilsson 6603df57bcfSMattias Nilsson /** 6613df57bcfSMattias Nilsson * prcmu_set_rc_a2p - This function is used to run few power state sequences 6623df57bcfSMattias Nilsson * @val: Value to be set, i.e. transition requested 6633df57bcfSMattias Nilsson * Returns: 0 on success, -EINVAL on invalid argument 6643df57bcfSMattias Nilsson * 6653df57bcfSMattias Nilsson * This function is used to run the following power state sequences - 6663df57bcfSMattias Nilsson * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep 6673df57bcfSMattias Nilsson */ 6683df57bcfSMattias Nilsson int prcmu_set_rc_a2p(enum romcode_write val) 6693df57bcfSMattias Nilsson { 6703df57bcfSMattias Nilsson if (val < RDY_2_DS || val > RDY_2_XP70_RST) 6713df57bcfSMattias Nilsson return -EINVAL; 6723df57bcfSMattias Nilsson writeb(val, (tcdm_base + PRCM_ROMCODE_A2P)); 6733df57bcfSMattias Nilsson return 0; 6743df57bcfSMattias Nilsson } 6753df57bcfSMattias Nilsson 6763df57bcfSMattias Nilsson /** 6773df57bcfSMattias Nilsson * prcmu_get_rc_p2a - This function is used to get power state sequences 6783df57bcfSMattias Nilsson * Returns: the power transition that has last happened 6793df57bcfSMattias Nilsson * 6803df57bcfSMattias Nilsson * This function can return the following transitions- 6813df57bcfSMattias Nilsson * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep 6823df57bcfSMattias Nilsson */ 6833df57bcfSMattias Nilsson enum romcode_read prcmu_get_rc_p2a(void) 6843df57bcfSMattias Nilsson { 6853df57bcfSMattias Nilsson return readb(tcdm_base + PRCM_ROMCODE_P2A); 6863df57bcfSMattias Nilsson } 6873df57bcfSMattias Nilsson 6883df57bcfSMattias Nilsson /** 6893df57bcfSMattias Nilsson * prcmu_get_current_mode - Return the current XP70 power mode 6903df57bcfSMattias Nilsson * Returns: Returns the current AP(ARM) power mode: init, 6913df57bcfSMattias Nilsson * apBoot, apExecute, apDeepSleep, apSleep, apIdle, apReset 6923df57bcfSMattias Nilsson */ 6933df57bcfSMattias Nilsson enum ap_pwrst prcmu_get_xp70_current_state(void) 6943df57bcfSMattias Nilsson { 6953df57bcfSMattias Nilsson return readb(tcdm_base + PRCM_XP70_CUR_PWR_STATE); 6963df57bcfSMattias Nilsson } 6973df57bcfSMattias Nilsson 6983df57bcfSMattias Nilsson /** 6993df57bcfSMattias Nilsson * prcmu_config_clkout - Configure one of the programmable clock outputs. 7003df57bcfSMattias Nilsson * @clkout: The CLKOUT number (0 or 1). 7013df57bcfSMattias Nilsson * @source: The clock to be used (one of the PRCMU_CLKSRC_*). 7023df57bcfSMattias Nilsson * @div: The divider to be applied. 7033df57bcfSMattias Nilsson * 7043df57bcfSMattias Nilsson * Configures one of the programmable clock outputs (CLKOUTs). 7053df57bcfSMattias Nilsson * @div should be in the range [1,63] to request a configuration, or 0 to 7063df57bcfSMattias Nilsson * inform that the configuration is no longer requested. 7073df57bcfSMattias Nilsson */ 7083df57bcfSMattias Nilsson int prcmu_config_clkout(u8 clkout, u8 source, u8 div) 7093df57bcfSMattias Nilsson { 7103df57bcfSMattias Nilsson static int requests[2]; 7113df57bcfSMattias Nilsson int r = 0; 7123df57bcfSMattias Nilsson unsigned long flags; 7133df57bcfSMattias Nilsson u32 val; 7143df57bcfSMattias Nilsson u32 bits; 7153df57bcfSMattias Nilsson u32 mask; 7163df57bcfSMattias Nilsson u32 div_mask; 7173df57bcfSMattias Nilsson 7183df57bcfSMattias Nilsson BUG_ON(clkout > 1); 7193df57bcfSMattias Nilsson BUG_ON(div > 63); 7203df57bcfSMattias Nilsson BUG_ON((clkout == 0) && (source > PRCMU_CLKSRC_CLK009)); 7213df57bcfSMattias Nilsson 7223df57bcfSMattias Nilsson if (!div && !requests[clkout]) 7233df57bcfSMattias Nilsson return -EINVAL; 7243df57bcfSMattias Nilsson 7253df57bcfSMattias Nilsson switch (clkout) { 7263df57bcfSMattias Nilsson case 0: 7273df57bcfSMattias Nilsson div_mask = PRCM_CLKOCR_CLKODIV0_MASK; 7283df57bcfSMattias Nilsson mask = (PRCM_CLKOCR_CLKODIV0_MASK | PRCM_CLKOCR_CLKOSEL0_MASK); 7293df57bcfSMattias Nilsson bits = ((source << PRCM_CLKOCR_CLKOSEL0_SHIFT) | 7303df57bcfSMattias Nilsson (div << PRCM_CLKOCR_CLKODIV0_SHIFT)); 7313df57bcfSMattias Nilsson break; 7323df57bcfSMattias Nilsson case 1: 7333df57bcfSMattias Nilsson div_mask = PRCM_CLKOCR_CLKODIV1_MASK; 7343df57bcfSMattias Nilsson mask = (PRCM_CLKOCR_CLKODIV1_MASK | PRCM_CLKOCR_CLKOSEL1_MASK | 7353df57bcfSMattias Nilsson PRCM_CLKOCR_CLK1TYPE); 7363df57bcfSMattias Nilsson bits = ((source << PRCM_CLKOCR_CLKOSEL1_SHIFT) | 7373df57bcfSMattias Nilsson (div << PRCM_CLKOCR_CLKODIV1_SHIFT)); 7383df57bcfSMattias Nilsson break; 7393df57bcfSMattias Nilsson } 7403df57bcfSMattias Nilsson bits &= mask; 7413df57bcfSMattias Nilsson 7423df57bcfSMattias Nilsson spin_lock_irqsave(&clkout_lock, flags); 7433df57bcfSMattias Nilsson 744c553b3caSMattias Nilsson val = readl(PRCM_CLKOCR); 7453df57bcfSMattias Nilsson if (val & div_mask) { 7463df57bcfSMattias Nilsson if (div) { 7473df57bcfSMattias Nilsson if ((val & mask) != bits) { 7483df57bcfSMattias Nilsson r = -EBUSY; 7493df57bcfSMattias Nilsson goto unlock_and_return; 7503df57bcfSMattias Nilsson } 7513df57bcfSMattias Nilsson } else { 7523df57bcfSMattias Nilsson if ((val & mask & ~div_mask) != bits) { 7533df57bcfSMattias Nilsson r = -EINVAL; 7543df57bcfSMattias Nilsson goto unlock_and_return; 7553df57bcfSMattias Nilsson } 7563df57bcfSMattias Nilsson } 7573df57bcfSMattias Nilsson } 758c553b3caSMattias Nilsson writel((bits | (val & ~mask)), PRCM_CLKOCR); 7593df57bcfSMattias Nilsson requests[clkout] += (div ? 1 : -1); 7603df57bcfSMattias Nilsson 7613df57bcfSMattias Nilsson unlock_and_return: 7623df57bcfSMattias Nilsson spin_unlock_irqrestore(&clkout_lock, flags); 7633df57bcfSMattias Nilsson 7643df57bcfSMattias Nilsson return r; 7653df57bcfSMattias Nilsson } 7663df57bcfSMattias Nilsson 76773180f85SMattias Nilsson int db8500_prcmu_set_power_state(u8 state, bool keep_ulp_clk, bool keep_ap_pll) 7683df57bcfSMattias Nilsson { 7693df57bcfSMattias Nilsson unsigned long flags; 7703df57bcfSMattias Nilsson 7713df57bcfSMattias Nilsson BUG_ON((state < PRCMU_AP_SLEEP) || (PRCMU_AP_DEEP_IDLE < state)); 7723df57bcfSMattias Nilsson 7733df57bcfSMattias Nilsson spin_lock_irqsave(&mb0_transfer.lock, flags); 7743df57bcfSMattias Nilsson 775c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0)) 7763df57bcfSMattias Nilsson cpu_relax(); 7773df57bcfSMattias Nilsson 7783df57bcfSMattias Nilsson writeb(MB0H_POWER_STATE_TRANS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0)); 7793df57bcfSMattias Nilsson writeb(state, (tcdm_base + PRCM_REQ_MB0_AP_POWER_STATE)); 7803df57bcfSMattias Nilsson writeb((keep_ap_pll ? 1 : 0), (tcdm_base + PRCM_REQ_MB0_AP_PLL_STATE)); 7813df57bcfSMattias Nilsson writeb((keep_ulp_clk ? 1 : 0), 7823df57bcfSMattias Nilsson (tcdm_base + PRCM_REQ_MB0_ULP_CLOCK_STATE)); 7833df57bcfSMattias Nilsson writeb(0, (tcdm_base + PRCM_REQ_MB0_DO_NOT_WFI)); 784c553b3caSMattias Nilsson writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET); 7853df57bcfSMattias Nilsson 7863df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb0_transfer.lock, flags); 7873df57bcfSMattias Nilsson 7883df57bcfSMattias Nilsson return 0; 7893df57bcfSMattias Nilsson } 7903df57bcfSMattias Nilsson 7914d64d2e3SMattias Nilsson u8 db8500_prcmu_get_power_state_result(void) 7924d64d2e3SMattias Nilsson { 7934d64d2e3SMattias Nilsson return readb(tcdm_base + PRCM_ACK_MB0_AP_PWRSTTR_STATUS); 7944d64d2e3SMattias Nilsson } 7954d64d2e3SMattias Nilsson 796485540dcSDaniel Lezcano /* This function decouple the gic from the prcmu */ 797485540dcSDaniel Lezcano int db8500_prcmu_gic_decouple(void) 798485540dcSDaniel Lezcano { 799801448e0SDaniel Lezcano u32 val = readl(PRCM_A9_MASK_REQ); 800485540dcSDaniel Lezcano 801485540dcSDaniel Lezcano /* Set bit 0 register value to 1 */ 802801448e0SDaniel Lezcano writel(val | PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ, 803801448e0SDaniel Lezcano PRCM_A9_MASK_REQ); 804485540dcSDaniel Lezcano 805485540dcSDaniel Lezcano /* Make sure the register is updated */ 806801448e0SDaniel Lezcano readl(PRCM_A9_MASK_REQ); 807485540dcSDaniel Lezcano 808485540dcSDaniel Lezcano /* Wait a few cycles for the gic mask completion */ 809801448e0SDaniel Lezcano udelay(1); 810485540dcSDaniel Lezcano 811485540dcSDaniel Lezcano return 0; 812485540dcSDaniel Lezcano } 813485540dcSDaniel Lezcano 814485540dcSDaniel Lezcano /* This function recouple the gic with the prcmu */ 815485540dcSDaniel Lezcano int db8500_prcmu_gic_recouple(void) 816485540dcSDaniel Lezcano { 817801448e0SDaniel Lezcano u32 val = readl(PRCM_A9_MASK_REQ); 818485540dcSDaniel Lezcano 819485540dcSDaniel Lezcano /* Set bit 0 register value to 0 */ 820801448e0SDaniel Lezcano writel(val & ~PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ, PRCM_A9_MASK_REQ); 821485540dcSDaniel Lezcano 822485540dcSDaniel Lezcano return 0; 823485540dcSDaniel Lezcano } 824485540dcSDaniel Lezcano 825cc9a0f68SDaniel Lezcano #define PRCMU_GIC_NUMBER_REGS 5 826cc9a0f68SDaniel Lezcano 827cc9a0f68SDaniel Lezcano /* 828cc9a0f68SDaniel Lezcano * This function checks if there are pending irq on the gic. It only 829cc9a0f68SDaniel Lezcano * makes sense if the gic has been decoupled before with the 830cc9a0f68SDaniel Lezcano * db8500_prcmu_gic_decouple function. Disabling an interrupt only 831cc9a0f68SDaniel Lezcano * disables the forwarding of the interrupt to any CPU interface. It 832cc9a0f68SDaniel Lezcano * does not prevent the interrupt from changing state, for example 833cc9a0f68SDaniel Lezcano * becoming pending, or active and pending if it is already 834cc9a0f68SDaniel Lezcano * active. Hence, we have to check the interrupt is pending *and* is 835cc9a0f68SDaniel Lezcano * active. 836cc9a0f68SDaniel Lezcano */ 837cc9a0f68SDaniel Lezcano bool db8500_prcmu_gic_pending_irq(void) 838cc9a0f68SDaniel Lezcano { 839cc9a0f68SDaniel Lezcano u32 pr; /* Pending register */ 840cc9a0f68SDaniel Lezcano u32 er; /* Enable register */ 841cc9a0f68SDaniel Lezcano void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE); 842cc9a0f68SDaniel Lezcano int i; 843cc9a0f68SDaniel Lezcano 844cc9a0f68SDaniel Lezcano /* 5 registers. STI & PPI not skipped */ 845cc9a0f68SDaniel Lezcano for (i = 0; i < PRCMU_GIC_NUMBER_REGS; i++) { 846cc9a0f68SDaniel Lezcano 847cc9a0f68SDaniel Lezcano pr = readl_relaxed(dist_base + GIC_DIST_PENDING_SET + i * 4); 848cc9a0f68SDaniel Lezcano er = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4); 849cc9a0f68SDaniel Lezcano 850cc9a0f68SDaniel Lezcano if (pr & er) 851cc9a0f68SDaniel Lezcano return true; /* There is a pending interrupt */ 852cc9a0f68SDaniel Lezcano } 853cc9a0f68SDaniel Lezcano 854cc9a0f68SDaniel Lezcano return false; 855cc9a0f68SDaniel Lezcano } 856cc9a0f68SDaniel Lezcano 8579f60d33eSDaniel Lezcano /* 8589ab492e1SDaniel Lezcano * This function checks if there are pending interrupt on the 8599ab492e1SDaniel Lezcano * prcmu which has been delegated to monitor the irqs with the 8609ab492e1SDaniel Lezcano * db8500_prcmu_copy_gic_settings function. 8619ab492e1SDaniel Lezcano */ 8629ab492e1SDaniel Lezcano bool db8500_prcmu_pending_irq(void) 8639ab492e1SDaniel Lezcano { 8649ab492e1SDaniel Lezcano u32 it, im; 8659ab492e1SDaniel Lezcano int i; 8669ab492e1SDaniel Lezcano 8679ab492e1SDaniel Lezcano for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) { 8689ab492e1SDaniel Lezcano it = readl(PRCM_ARMITVAL31TO0 + i * 4); 8699ab492e1SDaniel Lezcano im = readl(PRCM_ARMITMSK31TO0 + i * 4); 8709ab492e1SDaniel Lezcano if (it & im) 8719ab492e1SDaniel Lezcano return true; /* There is a pending interrupt */ 8729ab492e1SDaniel Lezcano } 8739ab492e1SDaniel Lezcano 8749ab492e1SDaniel Lezcano return false; 8759ab492e1SDaniel Lezcano } 8769ab492e1SDaniel Lezcano 8779ab492e1SDaniel Lezcano /* 87834fe6f10SDaniel Lezcano * This function checks if the specified cpu is in in WFI. It's usage 87934fe6f10SDaniel Lezcano * makes sense only if the gic is decoupled with the db8500_prcmu_gic_decouple 88034fe6f10SDaniel Lezcano * function. Of course passing smp_processor_id() to this function will 88134fe6f10SDaniel Lezcano * always return false... 88234fe6f10SDaniel Lezcano */ 88334fe6f10SDaniel Lezcano bool db8500_prcmu_is_cpu_in_wfi(int cpu) 88434fe6f10SDaniel Lezcano { 88534fe6f10SDaniel Lezcano return readl(PRCM_ARM_WFI_STANDBY) & cpu ? PRCM_ARM_WFI_STANDBY_WFI1 : 88634fe6f10SDaniel Lezcano PRCM_ARM_WFI_STANDBY_WFI0; 88734fe6f10SDaniel Lezcano } 88834fe6f10SDaniel Lezcano 88934fe6f10SDaniel Lezcano /* 8909f60d33eSDaniel Lezcano * This function copies the gic SPI settings to the prcmu in order to 8919f60d33eSDaniel Lezcano * monitor them and abort/finish the retention/off sequence or state. 8929f60d33eSDaniel Lezcano */ 8939f60d33eSDaniel Lezcano int db8500_prcmu_copy_gic_settings(void) 8949f60d33eSDaniel Lezcano { 8959f60d33eSDaniel Lezcano u32 er; /* Enable register */ 8969f60d33eSDaniel Lezcano void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE); 8979f60d33eSDaniel Lezcano int i; 8989f60d33eSDaniel Lezcano 8999f60d33eSDaniel Lezcano /* We skip the STI and PPI */ 9009f60d33eSDaniel Lezcano for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) { 9019f60d33eSDaniel Lezcano er = readl_relaxed(dist_base + 9029f60d33eSDaniel Lezcano GIC_DIST_ENABLE_SET + (i + 1) * 4); 9039f60d33eSDaniel Lezcano writel(er, PRCM_ARMITMSK31TO0 + i * 4); 9049f60d33eSDaniel Lezcano } 9059f60d33eSDaniel Lezcano 9069f60d33eSDaniel Lezcano return 0; 9079f60d33eSDaniel Lezcano } 9089f60d33eSDaniel Lezcano 9093df57bcfSMattias Nilsson /* This function should only be called while mb0_transfer.lock is held. */ 9103df57bcfSMattias Nilsson static void config_wakeups(void) 9113df57bcfSMattias Nilsson { 9123df57bcfSMattias Nilsson const u8 header[2] = { 9133df57bcfSMattias Nilsson MB0H_CONFIG_WAKEUPS_EXE, 9143df57bcfSMattias Nilsson MB0H_CONFIG_WAKEUPS_SLEEP 9153df57bcfSMattias Nilsson }; 9163df57bcfSMattias Nilsson static u32 last_dbb_events; 9173df57bcfSMattias Nilsson static u32 last_abb_events; 9183df57bcfSMattias Nilsson u32 dbb_events; 9193df57bcfSMattias Nilsson u32 abb_events; 9203df57bcfSMattias Nilsson unsigned int i; 9213df57bcfSMattias Nilsson 9223df57bcfSMattias Nilsson dbb_events = mb0_transfer.req.dbb_irqs | mb0_transfer.req.dbb_wakeups; 9233df57bcfSMattias Nilsson dbb_events |= (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK); 9243df57bcfSMattias Nilsson 9253df57bcfSMattias Nilsson abb_events = mb0_transfer.req.abb_events; 9263df57bcfSMattias Nilsson 9273df57bcfSMattias Nilsson if ((dbb_events == last_dbb_events) && (abb_events == last_abb_events)) 9283df57bcfSMattias Nilsson return; 9293df57bcfSMattias Nilsson 9303df57bcfSMattias Nilsson for (i = 0; i < 2; i++) { 931c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0)) 9323df57bcfSMattias Nilsson cpu_relax(); 9333df57bcfSMattias Nilsson writel(dbb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_8500)); 9343df57bcfSMattias Nilsson writel(abb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_4500)); 9353df57bcfSMattias Nilsson writeb(header[i], (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0)); 936c553b3caSMattias Nilsson writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET); 9373df57bcfSMattias Nilsson } 9383df57bcfSMattias Nilsson last_dbb_events = dbb_events; 9393df57bcfSMattias Nilsson last_abb_events = abb_events; 9403df57bcfSMattias Nilsson } 9413df57bcfSMattias Nilsson 94273180f85SMattias Nilsson void db8500_prcmu_enable_wakeups(u32 wakeups) 9433df57bcfSMattias Nilsson { 9443df57bcfSMattias Nilsson unsigned long flags; 9453df57bcfSMattias Nilsson u32 bits; 9463df57bcfSMattias Nilsson int i; 9473df57bcfSMattias Nilsson 9483df57bcfSMattias Nilsson BUG_ON(wakeups != (wakeups & VALID_WAKEUPS)); 9493df57bcfSMattias Nilsson 9503df57bcfSMattias Nilsson for (i = 0, bits = 0; i < NUM_PRCMU_WAKEUP_INDICES; i++) { 9513df57bcfSMattias Nilsson if (wakeups & BIT(i)) 9523df57bcfSMattias Nilsson bits |= prcmu_wakeup_bit[i]; 9533df57bcfSMattias Nilsson } 9543df57bcfSMattias Nilsson 9553df57bcfSMattias Nilsson spin_lock_irqsave(&mb0_transfer.lock, flags); 9563df57bcfSMattias Nilsson 9573df57bcfSMattias Nilsson mb0_transfer.req.dbb_wakeups = bits; 9583df57bcfSMattias Nilsson config_wakeups(); 9593df57bcfSMattias Nilsson 9603df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb0_transfer.lock, flags); 9613df57bcfSMattias Nilsson } 9623df57bcfSMattias Nilsson 96373180f85SMattias Nilsson void db8500_prcmu_config_abb_event_readout(u32 abb_events) 9643df57bcfSMattias Nilsson { 9653df57bcfSMattias Nilsson unsigned long flags; 9663df57bcfSMattias Nilsson 9673df57bcfSMattias Nilsson spin_lock_irqsave(&mb0_transfer.lock, flags); 9683df57bcfSMattias Nilsson 9693df57bcfSMattias Nilsson mb0_transfer.req.abb_events = abb_events; 9703df57bcfSMattias Nilsson config_wakeups(); 9713df57bcfSMattias Nilsson 9723df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb0_transfer.lock, flags); 9733df57bcfSMattias Nilsson } 9743df57bcfSMattias Nilsson 97573180f85SMattias Nilsson void db8500_prcmu_get_abb_event_buffer(void __iomem **buf) 9763df57bcfSMattias Nilsson { 9773df57bcfSMattias Nilsson if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1) 9783df57bcfSMattias Nilsson *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_1_4500); 9793df57bcfSMattias Nilsson else 9803df57bcfSMattias Nilsson *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_0_4500); 9813df57bcfSMattias Nilsson } 9823df57bcfSMattias Nilsson 9833df57bcfSMattias Nilsson /** 98473180f85SMattias Nilsson * db8500_prcmu_set_arm_opp - set the appropriate ARM OPP 9853df57bcfSMattias Nilsson * @opp: The new ARM operating point to which transition is to be made 9863df57bcfSMattias Nilsson * Returns: 0 on success, non-zero on failure 9873df57bcfSMattias Nilsson * 9883df57bcfSMattias Nilsson * This function sets the the operating point of the ARM. 9893df57bcfSMattias Nilsson */ 99073180f85SMattias Nilsson int db8500_prcmu_set_arm_opp(u8 opp) 9913df57bcfSMattias Nilsson { 9923df57bcfSMattias Nilsson int r; 9933df57bcfSMattias Nilsson 9943df57bcfSMattias Nilsson if (opp < ARM_NO_CHANGE || opp > ARM_EXTCLK) 9953df57bcfSMattias Nilsson return -EINVAL; 9963df57bcfSMattias Nilsson 9973df57bcfSMattias Nilsson r = 0; 9983df57bcfSMattias Nilsson 9993df57bcfSMattias Nilsson mutex_lock(&mb1_transfer.lock); 10003df57bcfSMattias Nilsson 1001c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1)) 10023df57bcfSMattias Nilsson cpu_relax(); 10033df57bcfSMattias Nilsson 10043df57bcfSMattias Nilsson writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1)); 10053df57bcfSMattias Nilsson writeb(opp, (tcdm_base + PRCM_REQ_MB1_ARM_OPP)); 10063df57bcfSMattias Nilsson writeb(APE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_APE_OPP)); 10073df57bcfSMattias Nilsson 1008c553b3caSMattias Nilsson writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET); 10093df57bcfSMattias Nilsson wait_for_completion(&mb1_transfer.work); 10103df57bcfSMattias Nilsson 10113df57bcfSMattias Nilsson if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) || 10123df57bcfSMattias Nilsson (mb1_transfer.ack.arm_opp != opp)) 10133df57bcfSMattias Nilsson r = -EIO; 10143df57bcfSMattias Nilsson 10153df57bcfSMattias Nilsson mutex_unlock(&mb1_transfer.lock); 10163df57bcfSMattias Nilsson 10173df57bcfSMattias Nilsson return r; 10183df57bcfSMattias Nilsson } 10193df57bcfSMattias Nilsson 10203df57bcfSMattias Nilsson /** 102173180f85SMattias Nilsson * db8500_prcmu_get_arm_opp - get the current ARM OPP 10223df57bcfSMattias Nilsson * 10233df57bcfSMattias Nilsson * Returns: the current ARM OPP 10243df57bcfSMattias Nilsson */ 102573180f85SMattias Nilsson int db8500_prcmu_get_arm_opp(void) 10263df57bcfSMattias Nilsson { 10273df57bcfSMattias Nilsson return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_ARM_OPP); 10283df57bcfSMattias Nilsson } 10293df57bcfSMattias Nilsson 10303df57bcfSMattias Nilsson /** 10310508901cSMattias Nilsson * db8500_prcmu_get_ddr_opp - get the current DDR OPP 10323df57bcfSMattias Nilsson * 10333df57bcfSMattias Nilsson * Returns: the current DDR OPP 10343df57bcfSMattias Nilsson */ 10350508901cSMattias Nilsson int db8500_prcmu_get_ddr_opp(void) 10363df57bcfSMattias Nilsson { 1037c553b3caSMattias Nilsson return readb(PRCM_DDR_SUBSYS_APE_MINBW); 10383df57bcfSMattias Nilsson } 10393df57bcfSMattias Nilsson 10403df57bcfSMattias Nilsson /** 10410508901cSMattias Nilsson * db8500_set_ddr_opp - set the appropriate DDR OPP 10423df57bcfSMattias Nilsson * @opp: The new DDR operating point to which transition is to be made 10433df57bcfSMattias Nilsson * Returns: 0 on success, non-zero on failure 10443df57bcfSMattias Nilsson * 10453df57bcfSMattias Nilsson * This function sets the operating point of the DDR. 10463df57bcfSMattias Nilsson */ 10477a4f2609SLinus Walleij static bool enable_set_ddr_opp; 10480508901cSMattias Nilsson int db8500_prcmu_set_ddr_opp(u8 opp) 10493df57bcfSMattias Nilsson { 10503df57bcfSMattias Nilsson if (opp < DDR_100_OPP || opp > DDR_25_OPP) 10513df57bcfSMattias Nilsson return -EINVAL; 10523df57bcfSMattias Nilsson /* Changing the DDR OPP can hang the hardware pre-v21 */ 10537a4f2609SLinus Walleij if (enable_set_ddr_opp) 1054c553b3caSMattias Nilsson writeb(opp, PRCM_DDR_SUBSYS_APE_MINBW); 10553df57bcfSMattias Nilsson 10563df57bcfSMattias Nilsson return 0; 10573df57bcfSMattias Nilsson } 10586b6fae2bSMattias Nilsson 10594d64d2e3SMattias Nilsson /* Divide the frequency of certain clocks by 2 for APE_50_PARTLY_25_OPP. */ 10604d64d2e3SMattias Nilsson static void request_even_slower_clocks(bool enable) 10614d64d2e3SMattias Nilsson { 10624d64d2e3SMattias Nilsson void __iomem *clock_reg[] = { 10634d64d2e3SMattias Nilsson PRCM_ACLK_MGT, 10644d64d2e3SMattias Nilsson PRCM_DMACLK_MGT 10654d64d2e3SMattias Nilsson }; 10664d64d2e3SMattias Nilsson unsigned long flags; 10674d64d2e3SMattias Nilsson unsigned int i; 10684d64d2e3SMattias Nilsson 10694d64d2e3SMattias Nilsson spin_lock_irqsave(&clk_mgt_lock, flags); 10704d64d2e3SMattias Nilsson 10714d64d2e3SMattias Nilsson /* Grab the HW semaphore. */ 10724d64d2e3SMattias Nilsson while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0) 10734d64d2e3SMattias Nilsson cpu_relax(); 10744d64d2e3SMattias Nilsson 10754d64d2e3SMattias Nilsson for (i = 0; i < ARRAY_SIZE(clock_reg); i++) { 10764d64d2e3SMattias Nilsson u32 val; 10774d64d2e3SMattias Nilsson u32 div; 10784d64d2e3SMattias Nilsson 10794d64d2e3SMattias Nilsson val = readl(clock_reg[i]); 10804d64d2e3SMattias Nilsson div = (val & PRCM_CLK_MGT_CLKPLLDIV_MASK); 10814d64d2e3SMattias Nilsson if (enable) { 10824d64d2e3SMattias Nilsson if ((div <= 1) || (div > 15)) { 10834d64d2e3SMattias Nilsson pr_err("prcmu: Bad clock divider %d in %s\n", 10844d64d2e3SMattias Nilsson div, __func__); 10854d64d2e3SMattias Nilsson goto unlock_and_return; 10864d64d2e3SMattias Nilsson } 10874d64d2e3SMattias Nilsson div <<= 1; 10884d64d2e3SMattias Nilsson } else { 10894d64d2e3SMattias Nilsson if (div <= 2) 10904d64d2e3SMattias Nilsson goto unlock_and_return; 10914d64d2e3SMattias Nilsson div >>= 1; 10924d64d2e3SMattias Nilsson } 10934d64d2e3SMattias Nilsson val = ((val & ~PRCM_CLK_MGT_CLKPLLDIV_MASK) | 10944d64d2e3SMattias Nilsson (div & PRCM_CLK_MGT_CLKPLLDIV_MASK)); 10954d64d2e3SMattias Nilsson writel(val, clock_reg[i]); 10964d64d2e3SMattias Nilsson } 10974d64d2e3SMattias Nilsson 10984d64d2e3SMattias Nilsson unlock_and_return: 10994d64d2e3SMattias Nilsson /* Release the HW semaphore. */ 11004d64d2e3SMattias Nilsson writel(0, PRCM_SEM); 11014d64d2e3SMattias Nilsson 11024d64d2e3SMattias Nilsson spin_unlock_irqrestore(&clk_mgt_lock, flags); 11034d64d2e3SMattias Nilsson } 11044d64d2e3SMattias Nilsson 11053df57bcfSMattias Nilsson /** 11060508901cSMattias Nilsson * db8500_set_ape_opp - set the appropriate APE OPP 11073df57bcfSMattias Nilsson * @opp: The new APE operating point to which transition is to be made 11083df57bcfSMattias Nilsson * Returns: 0 on success, non-zero on failure 11093df57bcfSMattias Nilsson * 11103df57bcfSMattias Nilsson * This function sets the operating point of the APE. 11113df57bcfSMattias Nilsson */ 11120508901cSMattias Nilsson int db8500_prcmu_set_ape_opp(u8 opp) 11133df57bcfSMattias Nilsson { 11143df57bcfSMattias Nilsson int r = 0; 11153df57bcfSMattias Nilsson 11164d64d2e3SMattias Nilsson if (opp == mb1_transfer.ape_opp) 11174d64d2e3SMattias Nilsson return 0; 11184d64d2e3SMattias Nilsson 11193df57bcfSMattias Nilsson mutex_lock(&mb1_transfer.lock); 11203df57bcfSMattias Nilsson 11214d64d2e3SMattias Nilsson if (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP) 11224d64d2e3SMattias Nilsson request_even_slower_clocks(false); 11234d64d2e3SMattias Nilsson 11244d64d2e3SMattias Nilsson if ((opp != APE_100_OPP) && (mb1_transfer.ape_opp != APE_100_OPP)) 11254d64d2e3SMattias Nilsson goto skip_message; 11264d64d2e3SMattias Nilsson 1127c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1)) 11283df57bcfSMattias Nilsson cpu_relax(); 11293df57bcfSMattias Nilsson 11303df57bcfSMattias Nilsson writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1)); 11313df57bcfSMattias Nilsson writeb(ARM_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_ARM_OPP)); 11324d64d2e3SMattias Nilsson writeb(((opp == APE_50_PARTLY_25_OPP) ? APE_50_OPP : opp), 11334d64d2e3SMattias Nilsson (tcdm_base + PRCM_REQ_MB1_APE_OPP)); 11343df57bcfSMattias Nilsson 1135c553b3caSMattias Nilsson writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET); 11363df57bcfSMattias Nilsson wait_for_completion(&mb1_transfer.work); 11373df57bcfSMattias Nilsson 11383df57bcfSMattias Nilsson if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) || 11393df57bcfSMattias Nilsson (mb1_transfer.ack.ape_opp != opp)) 11403df57bcfSMattias Nilsson r = -EIO; 11413df57bcfSMattias Nilsson 11424d64d2e3SMattias Nilsson skip_message: 11434d64d2e3SMattias Nilsson if ((!r && (opp == APE_50_PARTLY_25_OPP)) || 11444d64d2e3SMattias Nilsson (r && (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP))) 11454d64d2e3SMattias Nilsson request_even_slower_clocks(true); 11464d64d2e3SMattias Nilsson if (!r) 11474d64d2e3SMattias Nilsson mb1_transfer.ape_opp = opp; 11484d64d2e3SMattias Nilsson 11493df57bcfSMattias Nilsson mutex_unlock(&mb1_transfer.lock); 11503df57bcfSMattias Nilsson 11513df57bcfSMattias Nilsson return r; 11523df57bcfSMattias Nilsson } 11533df57bcfSMattias Nilsson 11543df57bcfSMattias Nilsson /** 11550508901cSMattias Nilsson * db8500_prcmu_get_ape_opp - get the current APE OPP 11563df57bcfSMattias Nilsson * 11573df57bcfSMattias Nilsson * Returns: the current APE OPP 11583df57bcfSMattias Nilsson */ 11590508901cSMattias Nilsson int db8500_prcmu_get_ape_opp(void) 11603df57bcfSMattias Nilsson { 11613df57bcfSMattias Nilsson return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_APE_OPP); 11623df57bcfSMattias Nilsson } 11633df57bcfSMattias Nilsson 11643df57bcfSMattias Nilsson /** 1165686f871bSUlf Hansson * db8500_prcmu_request_ape_opp_100_voltage - Request APE OPP 100% voltage 11663df57bcfSMattias Nilsson * @enable: true to request the higher voltage, false to drop a request. 11673df57bcfSMattias Nilsson * 11683df57bcfSMattias Nilsson * Calls to this function to enable and disable requests must be balanced. 11693df57bcfSMattias Nilsson */ 1170686f871bSUlf Hansson int db8500_prcmu_request_ape_opp_100_voltage(bool enable) 11713df57bcfSMattias Nilsson { 11723df57bcfSMattias Nilsson int r = 0; 11733df57bcfSMattias Nilsson u8 header; 11743df57bcfSMattias Nilsson static unsigned int requests; 11753df57bcfSMattias Nilsson 11763df57bcfSMattias Nilsson mutex_lock(&mb1_transfer.lock); 11773df57bcfSMattias Nilsson 11783df57bcfSMattias Nilsson if (enable) { 11793df57bcfSMattias Nilsson if (0 != requests++) 11803df57bcfSMattias Nilsson goto unlock_and_return; 11813df57bcfSMattias Nilsson header = MB1H_REQUEST_APE_OPP_100_VOLT; 11823df57bcfSMattias Nilsson } else { 11833df57bcfSMattias Nilsson if (requests == 0) { 11843df57bcfSMattias Nilsson r = -EIO; 11853df57bcfSMattias Nilsson goto unlock_and_return; 11863df57bcfSMattias Nilsson } else if (1 != requests--) { 11873df57bcfSMattias Nilsson goto unlock_and_return; 11883df57bcfSMattias Nilsson } 11893df57bcfSMattias Nilsson header = MB1H_RELEASE_APE_OPP_100_VOLT; 11903df57bcfSMattias Nilsson } 11913df57bcfSMattias Nilsson 1192c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1)) 11933df57bcfSMattias Nilsson cpu_relax(); 11943df57bcfSMattias Nilsson 11953df57bcfSMattias Nilsson writeb(header, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1)); 11963df57bcfSMattias Nilsson 1197c553b3caSMattias Nilsson writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET); 11983df57bcfSMattias Nilsson wait_for_completion(&mb1_transfer.work); 11993df57bcfSMattias Nilsson 12003df57bcfSMattias Nilsson if ((mb1_transfer.ack.header != header) || 12013df57bcfSMattias Nilsson ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0)) 12023df57bcfSMattias Nilsson r = -EIO; 12033df57bcfSMattias Nilsson 12043df57bcfSMattias Nilsson unlock_and_return: 12053df57bcfSMattias Nilsson mutex_unlock(&mb1_transfer.lock); 12063df57bcfSMattias Nilsson 12073df57bcfSMattias Nilsson return r; 12083df57bcfSMattias Nilsson } 12093df57bcfSMattias Nilsson 12103df57bcfSMattias Nilsson /** 12113df57bcfSMattias Nilsson * prcmu_release_usb_wakeup_state - release the state required by a USB wakeup 12123df57bcfSMattias Nilsson * 12133df57bcfSMattias Nilsson * This function releases the power state requirements of a USB wakeup. 12143df57bcfSMattias Nilsson */ 12153df57bcfSMattias Nilsson int prcmu_release_usb_wakeup_state(void) 12163df57bcfSMattias Nilsson { 12173df57bcfSMattias Nilsson int r = 0; 12183df57bcfSMattias Nilsson 12193df57bcfSMattias Nilsson mutex_lock(&mb1_transfer.lock); 12203df57bcfSMattias Nilsson 1221c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1)) 12223df57bcfSMattias Nilsson cpu_relax(); 12233df57bcfSMattias Nilsson 12243df57bcfSMattias Nilsson writeb(MB1H_RELEASE_USB_WAKEUP, 12253df57bcfSMattias Nilsson (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1)); 12263df57bcfSMattias Nilsson 1227c553b3caSMattias Nilsson writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET); 12283df57bcfSMattias Nilsson wait_for_completion(&mb1_transfer.work); 12293df57bcfSMattias Nilsson 12303df57bcfSMattias Nilsson if ((mb1_transfer.ack.header != MB1H_RELEASE_USB_WAKEUP) || 12313df57bcfSMattias Nilsson ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0)) 12323df57bcfSMattias Nilsson r = -EIO; 12333df57bcfSMattias Nilsson 12343df57bcfSMattias Nilsson mutex_unlock(&mb1_transfer.lock); 12353df57bcfSMattias Nilsson 12363df57bcfSMattias Nilsson return r; 12373df57bcfSMattias Nilsson } 12383df57bcfSMattias Nilsson 12390837bb72SMattias Nilsson static int request_pll(u8 clock, bool enable) 12400837bb72SMattias Nilsson { 12410837bb72SMattias Nilsson int r = 0; 12420837bb72SMattias Nilsson 12436b6fae2bSMattias Nilsson if (clock == PRCMU_PLLSOC0) 12446b6fae2bSMattias Nilsson clock = (enable ? PLL_SOC0_ON : PLL_SOC0_OFF); 12456b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLSOC1) 12460837bb72SMattias Nilsson clock = (enable ? PLL_SOC1_ON : PLL_SOC1_OFF); 12470837bb72SMattias Nilsson else 12480837bb72SMattias Nilsson return -EINVAL; 12490837bb72SMattias Nilsson 12500837bb72SMattias Nilsson mutex_lock(&mb1_transfer.lock); 12510837bb72SMattias Nilsson 12520837bb72SMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1)) 12530837bb72SMattias Nilsson cpu_relax(); 12540837bb72SMattias Nilsson 12550837bb72SMattias Nilsson writeb(MB1H_PLL_ON_OFF, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1)); 12560837bb72SMattias Nilsson writeb(clock, (tcdm_base + PRCM_REQ_MB1_PLL_ON_OFF)); 12570837bb72SMattias Nilsson 12580837bb72SMattias Nilsson writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET); 12590837bb72SMattias Nilsson wait_for_completion(&mb1_transfer.work); 12600837bb72SMattias Nilsson 12610837bb72SMattias Nilsson if (mb1_transfer.ack.header != MB1H_PLL_ON_OFF) 12620837bb72SMattias Nilsson r = -EIO; 12630837bb72SMattias Nilsson 12640837bb72SMattias Nilsson mutex_unlock(&mb1_transfer.lock); 12650837bb72SMattias Nilsson 12660837bb72SMattias Nilsson return r; 12670837bb72SMattias Nilsson } 12680837bb72SMattias Nilsson 12693df57bcfSMattias Nilsson /** 127073180f85SMattias Nilsson * db8500_prcmu_set_epod - set the state of a EPOD (power domain) 12713df57bcfSMattias Nilsson * @epod_id: The EPOD to set 12723df57bcfSMattias Nilsson * @epod_state: The new EPOD state 12733df57bcfSMattias Nilsson * 12743df57bcfSMattias Nilsson * This function sets the state of a EPOD (power domain). It may not be called 12753df57bcfSMattias Nilsson * from interrupt context. 12763df57bcfSMattias Nilsson */ 127773180f85SMattias Nilsson int db8500_prcmu_set_epod(u16 epod_id, u8 epod_state) 12783df57bcfSMattias Nilsson { 12793df57bcfSMattias Nilsson int r = 0; 12803df57bcfSMattias Nilsson bool ram_retention = false; 12813df57bcfSMattias Nilsson int i; 12823df57bcfSMattias Nilsson 12833df57bcfSMattias Nilsson /* check argument */ 12843df57bcfSMattias Nilsson BUG_ON(epod_id >= NUM_EPOD_ID); 12853df57bcfSMattias Nilsson 12863df57bcfSMattias Nilsson /* set flag if retention is possible */ 12873df57bcfSMattias Nilsson switch (epod_id) { 12883df57bcfSMattias Nilsson case EPOD_ID_SVAMMDSP: 12893df57bcfSMattias Nilsson case EPOD_ID_SIAMMDSP: 12903df57bcfSMattias Nilsson case EPOD_ID_ESRAM12: 12913df57bcfSMattias Nilsson case EPOD_ID_ESRAM34: 12923df57bcfSMattias Nilsson ram_retention = true; 12933df57bcfSMattias Nilsson break; 12943df57bcfSMattias Nilsson } 12953df57bcfSMattias Nilsson 12963df57bcfSMattias Nilsson /* check argument */ 12973df57bcfSMattias Nilsson BUG_ON(epod_state > EPOD_STATE_ON); 12983df57bcfSMattias Nilsson BUG_ON(epod_state == EPOD_STATE_RAMRET && !ram_retention); 12993df57bcfSMattias Nilsson 13003df57bcfSMattias Nilsson /* get lock */ 13013df57bcfSMattias Nilsson mutex_lock(&mb2_transfer.lock); 13023df57bcfSMattias Nilsson 13033df57bcfSMattias Nilsson /* wait for mailbox */ 1304c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(2)) 13053df57bcfSMattias Nilsson cpu_relax(); 13063df57bcfSMattias Nilsson 13073df57bcfSMattias Nilsson /* fill in mailbox */ 13083df57bcfSMattias Nilsson for (i = 0; i < NUM_EPOD_ID; i++) 13093df57bcfSMattias Nilsson writeb(EPOD_STATE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB2 + i)); 13103df57bcfSMattias Nilsson writeb(epod_state, (tcdm_base + PRCM_REQ_MB2 + epod_id)); 13113df57bcfSMattias Nilsson 13123df57bcfSMattias Nilsson writeb(MB2H_DPS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB2)); 13133df57bcfSMattias Nilsson 1314c553b3caSMattias Nilsson writel(MBOX_BIT(2), PRCM_MBOX_CPU_SET); 13153df57bcfSMattias Nilsson 13163df57bcfSMattias Nilsson /* 13173df57bcfSMattias Nilsson * The current firmware version does not handle errors correctly, 13183df57bcfSMattias Nilsson * and we cannot recover if there is an error. 13193df57bcfSMattias Nilsson * This is expected to change when the firmware is updated. 13203df57bcfSMattias Nilsson */ 13213df57bcfSMattias Nilsson if (!wait_for_completion_timeout(&mb2_transfer.work, 13223df57bcfSMattias Nilsson msecs_to_jiffies(20000))) { 13233df57bcfSMattias Nilsson pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n", 13243df57bcfSMattias Nilsson __func__); 13253df57bcfSMattias Nilsson r = -EIO; 13263df57bcfSMattias Nilsson goto unlock_and_return; 13273df57bcfSMattias Nilsson } 13283df57bcfSMattias Nilsson 13293df57bcfSMattias Nilsson if (mb2_transfer.ack.status != HWACC_PWR_ST_OK) 13303df57bcfSMattias Nilsson r = -EIO; 13313df57bcfSMattias Nilsson 13323df57bcfSMattias Nilsson unlock_and_return: 13333df57bcfSMattias Nilsson mutex_unlock(&mb2_transfer.lock); 13343df57bcfSMattias Nilsson return r; 13353df57bcfSMattias Nilsson } 13363df57bcfSMattias Nilsson 13373df57bcfSMattias Nilsson /** 13383df57bcfSMattias Nilsson * prcmu_configure_auto_pm - Configure autonomous power management. 13393df57bcfSMattias Nilsson * @sleep: Configuration for ApSleep. 13403df57bcfSMattias Nilsson * @idle: Configuration for ApIdle. 13413df57bcfSMattias Nilsson */ 13423df57bcfSMattias Nilsson void prcmu_configure_auto_pm(struct prcmu_auto_pm_config *sleep, 13433df57bcfSMattias Nilsson struct prcmu_auto_pm_config *idle) 13443df57bcfSMattias Nilsson { 13453df57bcfSMattias Nilsson u32 sleep_cfg; 13463df57bcfSMattias Nilsson u32 idle_cfg; 13473df57bcfSMattias Nilsson unsigned long flags; 13483df57bcfSMattias Nilsson 13493df57bcfSMattias Nilsson BUG_ON((sleep == NULL) || (idle == NULL)); 13503df57bcfSMattias Nilsson 13513df57bcfSMattias Nilsson sleep_cfg = (sleep->sva_auto_pm_enable & 0xF); 13523df57bcfSMattias Nilsson sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_auto_pm_enable & 0xF)); 13533df57bcfSMattias Nilsson sleep_cfg = ((sleep_cfg << 8) | (sleep->sva_power_on & 0xFF)); 13543df57bcfSMattias Nilsson sleep_cfg = ((sleep_cfg << 8) | (sleep->sia_power_on & 0xFF)); 13553df57bcfSMattias Nilsson sleep_cfg = ((sleep_cfg << 4) | (sleep->sva_policy & 0xF)); 13563df57bcfSMattias Nilsson sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_policy & 0xF)); 13573df57bcfSMattias Nilsson 13583df57bcfSMattias Nilsson idle_cfg = (idle->sva_auto_pm_enable & 0xF); 13593df57bcfSMattias Nilsson idle_cfg = ((idle_cfg << 4) | (idle->sia_auto_pm_enable & 0xF)); 13603df57bcfSMattias Nilsson idle_cfg = ((idle_cfg << 8) | (idle->sva_power_on & 0xFF)); 13613df57bcfSMattias Nilsson idle_cfg = ((idle_cfg << 8) | (idle->sia_power_on & 0xFF)); 13623df57bcfSMattias Nilsson idle_cfg = ((idle_cfg << 4) | (idle->sva_policy & 0xF)); 13633df57bcfSMattias Nilsson idle_cfg = ((idle_cfg << 4) | (idle->sia_policy & 0xF)); 13643df57bcfSMattias Nilsson 13653df57bcfSMattias Nilsson spin_lock_irqsave(&mb2_transfer.auto_pm_lock, flags); 13663df57bcfSMattias Nilsson 13673df57bcfSMattias Nilsson /* 13683df57bcfSMattias Nilsson * The autonomous power management configuration is done through 13693df57bcfSMattias Nilsson * fields in mailbox 2, but these fields are only used as shared 13703df57bcfSMattias Nilsson * variables - i.e. there is no need to send a message. 13713df57bcfSMattias Nilsson */ 13723df57bcfSMattias Nilsson writel(sleep_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_SLEEP)); 13733df57bcfSMattias Nilsson writel(idle_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_IDLE)); 13743df57bcfSMattias Nilsson 13753df57bcfSMattias Nilsson mb2_transfer.auto_pm_enabled = 13763df57bcfSMattias Nilsson ((sleep->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) || 13773df57bcfSMattias Nilsson (sleep->sia_auto_pm_enable == PRCMU_AUTO_PM_ON) || 13783df57bcfSMattias Nilsson (idle->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) || 13793df57bcfSMattias Nilsson (idle->sia_auto_pm_enable == PRCMU_AUTO_PM_ON)); 13803df57bcfSMattias Nilsson 13813df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb2_transfer.auto_pm_lock, flags); 13823df57bcfSMattias Nilsson } 13833df57bcfSMattias Nilsson EXPORT_SYMBOL(prcmu_configure_auto_pm); 13843df57bcfSMattias Nilsson 13853df57bcfSMattias Nilsson bool prcmu_is_auto_pm_enabled(void) 13863df57bcfSMattias Nilsson { 13873df57bcfSMattias Nilsson return mb2_transfer.auto_pm_enabled; 13883df57bcfSMattias Nilsson } 13893df57bcfSMattias Nilsson 13903df57bcfSMattias Nilsson static int request_sysclk(bool enable) 13913df57bcfSMattias Nilsson { 13923df57bcfSMattias Nilsson int r; 13933df57bcfSMattias Nilsson unsigned long flags; 13943df57bcfSMattias Nilsson 13953df57bcfSMattias Nilsson r = 0; 13963df57bcfSMattias Nilsson 13973df57bcfSMattias Nilsson mutex_lock(&mb3_transfer.sysclk_lock); 13983df57bcfSMattias Nilsson 13993df57bcfSMattias Nilsson spin_lock_irqsave(&mb3_transfer.lock, flags); 14003df57bcfSMattias Nilsson 1401c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(3)) 14023df57bcfSMattias Nilsson cpu_relax(); 14033df57bcfSMattias Nilsson 14043df57bcfSMattias Nilsson writeb((enable ? ON : OFF), (tcdm_base + PRCM_REQ_MB3_SYSCLK_MGT)); 14053df57bcfSMattias Nilsson 14063df57bcfSMattias Nilsson writeb(MB3H_SYSCLK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB3)); 1407c553b3caSMattias Nilsson writel(MBOX_BIT(3), PRCM_MBOX_CPU_SET); 14083df57bcfSMattias Nilsson 14093df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb3_transfer.lock, flags); 14103df57bcfSMattias Nilsson 14113df57bcfSMattias Nilsson /* 14123df57bcfSMattias Nilsson * The firmware only sends an ACK if we want to enable the 14133df57bcfSMattias Nilsson * SysClk, and it succeeds. 14143df57bcfSMattias Nilsson */ 14153df57bcfSMattias Nilsson if (enable && !wait_for_completion_timeout(&mb3_transfer.sysclk_work, 14163df57bcfSMattias Nilsson msecs_to_jiffies(20000))) { 14173df57bcfSMattias Nilsson pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n", 14183df57bcfSMattias Nilsson __func__); 14193df57bcfSMattias Nilsson r = -EIO; 14203df57bcfSMattias Nilsson } 14213df57bcfSMattias Nilsson 14223df57bcfSMattias Nilsson mutex_unlock(&mb3_transfer.sysclk_lock); 14233df57bcfSMattias Nilsson 14243df57bcfSMattias Nilsson return r; 14253df57bcfSMattias Nilsson } 14263df57bcfSMattias Nilsson 14273df57bcfSMattias Nilsson static int request_timclk(bool enable) 14283df57bcfSMattias Nilsson { 14293df57bcfSMattias Nilsson u32 val = (PRCM_TCR_DOZE_MODE | PRCM_TCR_TENSEL_MASK); 14303df57bcfSMattias Nilsson 14313df57bcfSMattias Nilsson if (!enable) 14323df57bcfSMattias Nilsson val |= PRCM_TCR_STOP_TIMERS; 1433c553b3caSMattias Nilsson writel(val, PRCM_TCR); 14343df57bcfSMattias Nilsson 14353df57bcfSMattias Nilsson return 0; 14363df57bcfSMattias Nilsson } 14373df57bcfSMattias Nilsson 14386b6fae2bSMattias Nilsson static int request_clock(u8 clock, bool enable) 14393df57bcfSMattias Nilsson { 14403df57bcfSMattias Nilsson u32 val; 14413df57bcfSMattias Nilsson unsigned long flags; 14423df57bcfSMattias Nilsson 14433df57bcfSMattias Nilsson spin_lock_irqsave(&clk_mgt_lock, flags); 14443df57bcfSMattias Nilsson 14453df57bcfSMattias Nilsson /* Grab the HW semaphore. */ 1446c553b3caSMattias Nilsson while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0) 14473df57bcfSMattias Nilsson cpu_relax(); 14483df57bcfSMattias Nilsson 14496b6fae2bSMattias Nilsson val = readl(clk_mgt[clock].reg); 14503df57bcfSMattias Nilsson if (enable) { 14513df57bcfSMattias Nilsson val |= (PRCM_CLK_MGT_CLKEN | clk_mgt[clock].pllsw); 14523df57bcfSMattias Nilsson } else { 14533df57bcfSMattias Nilsson clk_mgt[clock].pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK); 14543df57bcfSMattias Nilsson val &= ~(PRCM_CLK_MGT_CLKEN | PRCM_CLK_MGT_CLKPLLSW_MASK); 14553df57bcfSMattias Nilsson } 14566b6fae2bSMattias Nilsson writel(val, clk_mgt[clock].reg); 14573df57bcfSMattias Nilsson 14583df57bcfSMattias Nilsson /* Release the HW semaphore. */ 1459c553b3caSMattias Nilsson writel(0, PRCM_SEM); 14603df57bcfSMattias Nilsson 14613df57bcfSMattias Nilsson spin_unlock_irqrestore(&clk_mgt_lock, flags); 14623df57bcfSMattias Nilsson 14633df57bcfSMattias Nilsson return 0; 14643df57bcfSMattias Nilsson } 14653df57bcfSMattias Nilsson 14660837bb72SMattias Nilsson static int request_sga_clock(u8 clock, bool enable) 14670837bb72SMattias Nilsson { 14680837bb72SMattias Nilsson u32 val; 14690837bb72SMattias Nilsson int ret; 14700837bb72SMattias Nilsson 14710837bb72SMattias Nilsson if (enable) { 14720837bb72SMattias Nilsson val = readl(PRCM_CGATING_BYPASS); 14730837bb72SMattias Nilsson writel(val | PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS); 14740837bb72SMattias Nilsson } 14750837bb72SMattias Nilsson 14766b6fae2bSMattias Nilsson ret = request_clock(clock, enable); 14770837bb72SMattias Nilsson 14780837bb72SMattias Nilsson if (!ret && !enable) { 14790837bb72SMattias Nilsson val = readl(PRCM_CGATING_BYPASS); 14800837bb72SMattias Nilsson writel(val & ~PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS); 14810837bb72SMattias Nilsson } 14820837bb72SMattias Nilsson 14830837bb72SMattias Nilsson return ret; 14840837bb72SMattias Nilsson } 14850837bb72SMattias Nilsson 14866b6fae2bSMattias Nilsson static inline bool plldsi_locked(void) 14876b6fae2bSMattias Nilsson { 14886b6fae2bSMattias Nilsson return (readl(PRCM_PLLDSI_LOCKP) & 14896b6fae2bSMattias Nilsson (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 | 14906b6fae2bSMattias Nilsson PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3)) == 14916b6fae2bSMattias Nilsson (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 | 14926b6fae2bSMattias Nilsson PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3); 14936b6fae2bSMattias Nilsson } 14946b6fae2bSMattias Nilsson 14956b6fae2bSMattias Nilsson static int request_plldsi(bool enable) 14966b6fae2bSMattias Nilsson { 14976b6fae2bSMattias Nilsson int r = 0; 14986b6fae2bSMattias Nilsson u32 val; 14996b6fae2bSMattias Nilsson 15006b6fae2bSMattias Nilsson writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP | 15016b6fae2bSMattias Nilsson PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI), (enable ? 15026b6fae2bSMattias Nilsson PRCM_MMIP_LS_CLAMP_CLR : PRCM_MMIP_LS_CLAMP_SET)); 15036b6fae2bSMattias Nilsson 15046b6fae2bSMattias Nilsson val = readl(PRCM_PLLDSI_ENABLE); 15056b6fae2bSMattias Nilsson if (enable) 15066b6fae2bSMattias Nilsson val |= PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE; 15076b6fae2bSMattias Nilsson else 15086b6fae2bSMattias Nilsson val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE; 15096b6fae2bSMattias Nilsson writel(val, PRCM_PLLDSI_ENABLE); 15106b6fae2bSMattias Nilsson 15116b6fae2bSMattias Nilsson if (enable) { 15126b6fae2bSMattias Nilsson unsigned int i; 15136b6fae2bSMattias Nilsson bool locked = plldsi_locked(); 15146b6fae2bSMattias Nilsson 15156b6fae2bSMattias Nilsson for (i = 10; !locked && (i > 0); --i) { 15166b6fae2bSMattias Nilsson udelay(100); 15176b6fae2bSMattias Nilsson locked = plldsi_locked(); 15186b6fae2bSMattias Nilsson } 15196b6fae2bSMattias Nilsson if (locked) { 15206b6fae2bSMattias Nilsson writel(PRCM_APE_RESETN_DSIPLL_RESETN, 15216b6fae2bSMattias Nilsson PRCM_APE_RESETN_SET); 15226b6fae2bSMattias Nilsson } else { 15236b6fae2bSMattias Nilsson writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP | 15246b6fae2bSMattias Nilsson PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI), 15256b6fae2bSMattias Nilsson PRCM_MMIP_LS_CLAMP_SET); 15266b6fae2bSMattias Nilsson val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE; 15276b6fae2bSMattias Nilsson writel(val, PRCM_PLLDSI_ENABLE); 15286b6fae2bSMattias Nilsson r = -EAGAIN; 15296b6fae2bSMattias Nilsson } 15306b6fae2bSMattias Nilsson } else { 15316b6fae2bSMattias Nilsson writel(PRCM_APE_RESETN_DSIPLL_RESETN, PRCM_APE_RESETN_CLR); 15326b6fae2bSMattias Nilsson } 15336b6fae2bSMattias Nilsson return r; 15346b6fae2bSMattias Nilsson } 15356b6fae2bSMattias Nilsson 15366b6fae2bSMattias Nilsson static int request_dsiclk(u8 n, bool enable) 15376b6fae2bSMattias Nilsson { 15386b6fae2bSMattias Nilsson u32 val; 15396b6fae2bSMattias Nilsson 15406b6fae2bSMattias Nilsson val = readl(PRCM_DSI_PLLOUT_SEL); 15416b6fae2bSMattias Nilsson val &= ~dsiclk[n].divsel_mask; 15426b6fae2bSMattias Nilsson val |= ((enable ? dsiclk[n].divsel : PRCM_DSI_PLLOUT_SEL_OFF) << 15436b6fae2bSMattias Nilsson dsiclk[n].divsel_shift); 15446b6fae2bSMattias Nilsson writel(val, PRCM_DSI_PLLOUT_SEL); 15456b6fae2bSMattias Nilsson return 0; 15466b6fae2bSMattias Nilsson } 15476b6fae2bSMattias Nilsson 15486b6fae2bSMattias Nilsson static int request_dsiescclk(u8 n, bool enable) 15496b6fae2bSMattias Nilsson { 15506b6fae2bSMattias Nilsson u32 val; 15516b6fae2bSMattias Nilsson 15526b6fae2bSMattias Nilsson val = readl(PRCM_DSITVCLK_DIV); 15536b6fae2bSMattias Nilsson enable ? (val |= dsiescclk[n].en) : (val &= ~dsiescclk[n].en); 15546b6fae2bSMattias Nilsson writel(val, PRCM_DSITVCLK_DIV); 15556b6fae2bSMattias Nilsson return 0; 15566b6fae2bSMattias Nilsson } 15576b6fae2bSMattias Nilsson 15583df57bcfSMattias Nilsson /** 155973180f85SMattias Nilsson * db8500_prcmu_request_clock() - Request for a clock to be enabled or disabled. 15603df57bcfSMattias Nilsson * @clock: The clock for which the request is made. 15613df57bcfSMattias Nilsson * @enable: Whether the clock should be enabled (true) or disabled (false). 15623df57bcfSMattias Nilsson * 15633df57bcfSMattias Nilsson * This function should only be used by the clock implementation. 15643df57bcfSMattias Nilsson * Do not use it from any other place! 15653df57bcfSMattias Nilsson */ 156673180f85SMattias Nilsson int db8500_prcmu_request_clock(u8 clock, bool enable) 15673df57bcfSMattias Nilsson { 15686b6fae2bSMattias Nilsson if (clock == PRCMU_SGACLK) 15690837bb72SMattias Nilsson return request_sga_clock(clock, enable); 15706b6fae2bSMattias Nilsson else if (clock < PRCMU_NUM_REG_CLOCKS) 15716b6fae2bSMattias Nilsson return request_clock(clock, enable); 15726b6fae2bSMattias Nilsson else if (clock == PRCMU_TIMCLK) 15733df57bcfSMattias Nilsson return request_timclk(enable); 15746b6fae2bSMattias Nilsson else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK)) 15756b6fae2bSMattias Nilsson return request_dsiclk((clock - PRCMU_DSI0CLK), enable); 15766b6fae2bSMattias Nilsson else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK)) 15776b6fae2bSMattias Nilsson return request_dsiescclk((clock - PRCMU_DSI0ESCCLK), enable); 15786b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLDSI) 15796b6fae2bSMattias Nilsson return request_plldsi(enable); 15806b6fae2bSMattias Nilsson else if (clock == PRCMU_SYSCLK) 15813df57bcfSMattias Nilsson return request_sysclk(enable); 15826b6fae2bSMattias Nilsson else if ((clock == PRCMU_PLLSOC0) || (clock == PRCMU_PLLSOC1)) 15830837bb72SMattias Nilsson return request_pll(clock, enable); 15846b6fae2bSMattias Nilsson else 15856b6fae2bSMattias Nilsson return -EINVAL; 15866b6fae2bSMattias Nilsson } 15876b6fae2bSMattias Nilsson 15886b6fae2bSMattias Nilsson static unsigned long pll_rate(void __iomem *reg, unsigned long src_rate, 15896b6fae2bSMattias Nilsson int branch) 15906b6fae2bSMattias Nilsson { 15916b6fae2bSMattias Nilsson u64 rate; 15926b6fae2bSMattias Nilsson u32 val; 15936b6fae2bSMattias Nilsson u32 d; 15946b6fae2bSMattias Nilsson u32 div = 1; 15956b6fae2bSMattias Nilsson 15966b6fae2bSMattias Nilsson val = readl(reg); 15976b6fae2bSMattias Nilsson 15986b6fae2bSMattias Nilsson rate = src_rate; 15996b6fae2bSMattias Nilsson rate *= ((val & PRCM_PLL_FREQ_D_MASK) >> PRCM_PLL_FREQ_D_SHIFT); 16006b6fae2bSMattias Nilsson 16016b6fae2bSMattias Nilsson d = ((val & PRCM_PLL_FREQ_N_MASK) >> PRCM_PLL_FREQ_N_SHIFT); 16026b6fae2bSMattias Nilsson if (d > 1) 16036b6fae2bSMattias Nilsson div *= d; 16046b6fae2bSMattias Nilsson 16056b6fae2bSMattias Nilsson d = ((val & PRCM_PLL_FREQ_R_MASK) >> PRCM_PLL_FREQ_R_SHIFT); 16066b6fae2bSMattias Nilsson if (d > 1) 16076b6fae2bSMattias Nilsson div *= d; 16086b6fae2bSMattias Nilsson 16096b6fae2bSMattias Nilsson if (val & PRCM_PLL_FREQ_SELDIV2) 16106b6fae2bSMattias Nilsson div *= 2; 16116b6fae2bSMattias Nilsson 16126b6fae2bSMattias Nilsson if ((branch == PLL_FIX) || ((branch == PLL_DIV) && 16136b6fae2bSMattias Nilsson (val & PRCM_PLL_FREQ_DIV2EN) && 16146b6fae2bSMattias Nilsson ((reg == PRCM_PLLSOC0_FREQ) || 161520aee5b6SMichel Jaouen (reg == PRCM_PLLARM_FREQ) || 16166b6fae2bSMattias Nilsson (reg == PRCM_PLLDDR_FREQ)))) 16176b6fae2bSMattias Nilsson div *= 2; 16186b6fae2bSMattias Nilsson 16196b6fae2bSMattias Nilsson (void)do_div(rate, div); 16206b6fae2bSMattias Nilsson 16216b6fae2bSMattias Nilsson return (unsigned long)rate; 16226b6fae2bSMattias Nilsson } 16236b6fae2bSMattias Nilsson 16246b6fae2bSMattias Nilsson #define ROOT_CLOCK_RATE 38400000 16256b6fae2bSMattias Nilsson 16266b6fae2bSMattias Nilsson static unsigned long clock_rate(u8 clock) 16276b6fae2bSMattias Nilsson { 16286b6fae2bSMattias Nilsson u32 val; 16296b6fae2bSMattias Nilsson u32 pllsw; 16306b6fae2bSMattias Nilsson unsigned long rate = ROOT_CLOCK_RATE; 16316b6fae2bSMattias Nilsson 16326b6fae2bSMattias Nilsson val = readl(clk_mgt[clock].reg); 16336b6fae2bSMattias Nilsson 16346b6fae2bSMattias Nilsson if (val & PRCM_CLK_MGT_CLK38) { 16356b6fae2bSMattias Nilsson if (clk_mgt[clock].clk38div && (val & PRCM_CLK_MGT_CLK38DIV)) 16366b6fae2bSMattias Nilsson rate /= 2; 16376b6fae2bSMattias Nilsson return rate; 16386b6fae2bSMattias Nilsson } 16396b6fae2bSMattias Nilsson 16406b6fae2bSMattias Nilsson val |= clk_mgt[clock].pllsw; 16416b6fae2bSMattias Nilsson pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK); 16426b6fae2bSMattias Nilsson 16436b6fae2bSMattias Nilsson if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC0) 16446b6fae2bSMattias Nilsson rate = pll_rate(PRCM_PLLSOC0_FREQ, rate, clk_mgt[clock].branch); 16456b6fae2bSMattias Nilsson else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC1) 16466b6fae2bSMattias Nilsson rate = pll_rate(PRCM_PLLSOC1_FREQ, rate, clk_mgt[clock].branch); 16476b6fae2bSMattias Nilsson else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_DDR) 16486b6fae2bSMattias Nilsson rate = pll_rate(PRCM_PLLDDR_FREQ, rate, clk_mgt[clock].branch); 16496b6fae2bSMattias Nilsson else 16506b6fae2bSMattias Nilsson return 0; 16516b6fae2bSMattias Nilsson 16526b6fae2bSMattias Nilsson if ((clock == PRCMU_SGACLK) && 16536b6fae2bSMattias Nilsson (val & PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN)) { 16546b6fae2bSMattias Nilsson u64 r = (rate * 10); 16556b6fae2bSMattias Nilsson 16566b6fae2bSMattias Nilsson (void)do_div(r, 25); 16576b6fae2bSMattias Nilsson return (unsigned long)r; 16586b6fae2bSMattias Nilsson } 16596b6fae2bSMattias Nilsson val &= PRCM_CLK_MGT_CLKPLLDIV_MASK; 16606b6fae2bSMattias Nilsson if (val) 16616b6fae2bSMattias Nilsson return rate / val; 16626b6fae2bSMattias Nilsson else 16636b6fae2bSMattias Nilsson return 0; 16646b6fae2bSMattias Nilsson } 166520aee5b6SMichel Jaouen 1666b2302c87SUlf Hansson static unsigned long armss_rate(void) 166720aee5b6SMichel Jaouen { 166820aee5b6SMichel Jaouen u32 r; 166920aee5b6SMichel Jaouen unsigned long rate; 167020aee5b6SMichel Jaouen 167120aee5b6SMichel Jaouen r = readl(PRCM_ARM_CHGCLKREQ); 167220aee5b6SMichel Jaouen 167320aee5b6SMichel Jaouen if (r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ) { 167420aee5b6SMichel Jaouen /* External ARMCLKFIX clock */ 167520aee5b6SMichel Jaouen 167620aee5b6SMichel Jaouen rate = pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_FIX); 167720aee5b6SMichel Jaouen 167820aee5b6SMichel Jaouen /* Check PRCM_ARM_CHGCLKREQ divider */ 167920aee5b6SMichel Jaouen if (!(r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_DIVSEL)) 168020aee5b6SMichel Jaouen rate /= 2; 168120aee5b6SMichel Jaouen 168220aee5b6SMichel Jaouen /* Check PRCM_ARMCLKFIX_MGT divider */ 168320aee5b6SMichel Jaouen r = readl(PRCM_ARMCLKFIX_MGT); 168420aee5b6SMichel Jaouen r &= PRCM_CLK_MGT_CLKPLLDIV_MASK; 168520aee5b6SMichel Jaouen rate /= r; 168620aee5b6SMichel Jaouen 168720aee5b6SMichel Jaouen } else {/* ARM PLL */ 168820aee5b6SMichel Jaouen rate = pll_rate(PRCM_PLLARM_FREQ, ROOT_CLOCK_RATE, PLL_DIV); 168920aee5b6SMichel Jaouen } 169020aee5b6SMichel Jaouen 1691b2302c87SUlf Hansson return rate; 169220aee5b6SMichel Jaouen } 16936b6fae2bSMattias Nilsson 16946b6fae2bSMattias Nilsson static unsigned long dsiclk_rate(u8 n) 16956b6fae2bSMattias Nilsson { 16966b6fae2bSMattias Nilsson u32 divsel; 16976b6fae2bSMattias Nilsson u32 div = 1; 16986b6fae2bSMattias Nilsson 16996b6fae2bSMattias Nilsson divsel = readl(PRCM_DSI_PLLOUT_SEL); 17006b6fae2bSMattias Nilsson divsel = ((divsel & dsiclk[n].divsel_mask) >> dsiclk[n].divsel_shift); 17016b6fae2bSMattias Nilsson 17026b6fae2bSMattias Nilsson if (divsel == PRCM_DSI_PLLOUT_SEL_OFF) 17036b6fae2bSMattias Nilsson divsel = dsiclk[n].divsel; 17046b6fae2bSMattias Nilsson 17056b6fae2bSMattias Nilsson switch (divsel) { 17066b6fae2bSMattias Nilsson case PRCM_DSI_PLLOUT_SEL_PHI_4: 17076b6fae2bSMattias Nilsson div *= 2; 17086b6fae2bSMattias Nilsson case PRCM_DSI_PLLOUT_SEL_PHI_2: 17096b6fae2bSMattias Nilsson div *= 2; 17106b6fae2bSMattias Nilsson case PRCM_DSI_PLLOUT_SEL_PHI: 17116b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK), 17126b6fae2bSMattias Nilsson PLL_RAW) / div; 1713e62ccf3aSLinus Walleij default: 17146b6fae2bSMattias Nilsson return 0; 17156b6fae2bSMattias Nilsson } 17166b6fae2bSMattias Nilsson } 17176b6fae2bSMattias Nilsson 17186b6fae2bSMattias Nilsson static unsigned long dsiescclk_rate(u8 n) 17196b6fae2bSMattias Nilsson { 17206b6fae2bSMattias Nilsson u32 div; 17216b6fae2bSMattias Nilsson 17226b6fae2bSMattias Nilsson div = readl(PRCM_DSITVCLK_DIV); 17236b6fae2bSMattias Nilsson div = ((div & dsiescclk[n].div_mask) >> (dsiescclk[n].div_shift)); 17246b6fae2bSMattias Nilsson return clock_rate(PRCMU_TVCLK) / max((u32)1, div); 17256b6fae2bSMattias Nilsson } 17266b6fae2bSMattias Nilsson 17276b6fae2bSMattias Nilsson unsigned long prcmu_clock_rate(u8 clock) 17286b6fae2bSMattias Nilsson { 17296b6fae2bSMattias Nilsson if (clock < PRCMU_NUM_REG_CLOCKS) 17306b6fae2bSMattias Nilsson return clock_rate(clock); 17316b6fae2bSMattias Nilsson else if (clock == PRCMU_TIMCLK) 17326b6fae2bSMattias Nilsson return ROOT_CLOCK_RATE / 16; 17336b6fae2bSMattias Nilsson else if (clock == PRCMU_SYSCLK) 17346b6fae2bSMattias Nilsson return ROOT_CLOCK_RATE; 17356b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLSOC0) 17366b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, PLL_RAW); 17376b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLSOC1) 17386b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, PLL_RAW); 173920aee5b6SMichel Jaouen else if (clock == PRCMU_ARMSS) 174020aee5b6SMichel Jaouen return armss_rate(); 17416b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLDDR) 17426b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_RAW); 17436b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLDSI) 17446b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK), 17456b6fae2bSMattias Nilsson PLL_RAW); 17466b6fae2bSMattias Nilsson else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK)) 17476b6fae2bSMattias Nilsson return dsiclk_rate(clock - PRCMU_DSI0CLK); 17486b6fae2bSMattias Nilsson else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK)) 17496b6fae2bSMattias Nilsson return dsiescclk_rate(clock - PRCMU_DSI0ESCCLK); 17506b6fae2bSMattias Nilsson else 17516b6fae2bSMattias Nilsson return 0; 17526b6fae2bSMattias Nilsson } 17536b6fae2bSMattias Nilsson 17546b6fae2bSMattias Nilsson static unsigned long clock_source_rate(u32 clk_mgt_val, int branch) 17556b6fae2bSMattias Nilsson { 17566b6fae2bSMattias Nilsson if (clk_mgt_val & PRCM_CLK_MGT_CLK38) 17576b6fae2bSMattias Nilsson return ROOT_CLOCK_RATE; 17586b6fae2bSMattias Nilsson clk_mgt_val &= PRCM_CLK_MGT_CLKPLLSW_MASK; 17596b6fae2bSMattias Nilsson if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC0) 17606b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, branch); 17616b6fae2bSMattias Nilsson else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC1) 17626b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, branch); 17636b6fae2bSMattias Nilsson else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_DDR) 17646b6fae2bSMattias Nilsson return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, branch); 17656b6fae2bSMattias Nilsson else 17666b6fae2bSMattias Nilsson return 0; 17676b6fae2bSMattias Nilsson } 17686b6fae2bSMattias Nilsson 17696b6fae2bSMattias Nilsson static u32 clock_divider(unsigned long src_rate, unsigned long rate) 17706b6fae2bSMattias Nilsson { 17716b6fae2bSMattias Nilsson u32 div; 17726b6fae2bSMattias Nilsson 17736b6fae2bSMattias Nilsson div = (src_rate / rate); 17746b6fae2bSMattias Nilsson if (div == 0) 17756b6fae2bSMattias Nilsson return 1; 17766b6fae2bSMattias Nilsson if (rate < (src_rate / div)) 17776b6fae2bSMattias Nilsson div++; 17786b6fae2bSMattias Nilsson return div; 17796b6fae2bSMattias Nilsson } 17806b6fae2bSMattias Nilsson 17816b6fae2bSMattias Nilsson static long round_clock_rate(u8 clock, unsigned long rate) 17826b6fae2bSMattias Nilsson { 17836b6fae2bSMattias Nilsson u32 val; 17846b6fae2bSMattias Nilsson u32 div; 17856b6fae2bSMattias Nilsson unsigned long src_rate; 17866b6fae2bSMattias Nilsson long rounded_rate; 17876b6fae2bSMattias Nilsson 17886b6fae2bSMattias Nilsson val = readl(clk_mgt[clock].reg); 17896b6fae2bSMattias Nilsson src_rate = clock_source_rate((val | clk_mgt[clock].pllsw), 17906b6fae2bSMattias Nilsson clk_mgt[clock].branch); 17916b6fae2bSMattias Nilsson div = clock_divider(src_rate, rate); 17926b6fae2bSMattias Nilsson if (val & PRCM_CLK_MGT_CLK38) { 17936b6fae2bSMattias Nilsson if (clk_mgt[clock].clk38div) { 17946b6fae2bSMattias Nilsson if (div > 2) 17956b6fae2bSMattias Nilsson div = 2; 17966b6fae2bSMattias Nilsson } else { 17976b6fae2bSMattias Nilsson div = 1; 17986b6fae2bSMattias Nilsson } 17996b6fae2bSMattias Nilsson } else if ((clock == PRCMU_SGACLK) && (div == 3)) { 18006b6fae2bSMattias Nilsson u64 r = (src_rate * 10); 18016b6fae2bSMattias Nilsson 18026b6fae2bSMattias Nilsson (void)do_div(r, 25); 18036b6fae2bSMattias Nilsson if (r <= rate) 18046b6fae2bSMattias Nilsson return (unsigned long)r; 18056b6fae2bSMattias Nilsson } 18066b6fae2bSMattias Nilsson rounded_rate = (src_rate / min(div, (u32)31)); 18076b6fae2bSMattias Nilsson 18086b6fae2bSMattias Nilsson return rounded_rate; 18096b6fae2bSMattias Nilsson } 18106b6fae2bSMattias Nilsson 1811b2302c87SUlf Hansson /* CPU FREQ table, may be changed due to if MAX_OPP is supported. */ 1812b2302c87SUlf Hansson static struct cpufreq_frequency_table db8500_cpufreq_table[] = { 1813b2302c87SUlf Hansson { .frequency = 200000, .index = ARM_EXTCLK,}, 1814b2302c87SUlf Hansson { .frequency = 400000, .index = ARM_50_OPP,}, 1815b2302c87SUlf Hansson { .frequency = 800000, .index = ARM_100_OPP,}, 1816b2302c87SUlf Hansson { .frequency = CPUFREQ_TABLE_END,}, /* To be used for MAX_OPP. */ 1817b2302c87SUlf Hansson { .frequency = CPUFREQ_TABLE_END,}, 1818b2302c87SUlf Hansson }; 1819b2302c87SUlf Hansson 1820b2302c87SUlf Hansson static long round_armss_rate(unsigned long rate) 1821b2302c87SUlf Hansson { 1822b2302c87SUlf Hansson long freq = 0; 1823b2302c87SUlf Hansson int i = 0; 1824b2302c87SUlf Hansson 1825b2302c87SUlf Hansson /* cpufreq table frequencies is in KHz. */ 1826b2302c87SUlf Hansson rate = rate / 1000; 1827b2302c87SUlf Hansson 1828b2302c87SUlf Hansson /* Find the corresponding arm opp from the cpufreq table. */ 1829b2302c87SUlf Hansson while (db8500_cpufreq_table[i].frequency != CPUFREQ_TABLE_END) { 1830b2302c87SUlf Hansson freq = db8500_cpufreq_table[i].frequency; 1831b2302c87SUlf Hansson if (freq == rate) 1832b2302c87SUlf Hansson break; 1833b2302c87SUlf Hansson i++; 1834b2302c87SUlf Hansson } 1835b2302c87SUlf Hansson 1836b2302c87SUlf Hansson /* Return the last valid value, even if a match was not found. */ 1837b2302c87SUlf Hansson return freq * 1000; 1838b2302c87SUlf Hansson } 1839b2302c87SUlf Hansson 18406b6fae2bSMattias Nilsson #define MIN_PLL_VCO_RATE 600000000ULL 18416b6fae2bSMattias Nilsson #define MAX_PLL_VCO_RATE 1680640000ULL 18426b6fae2bSMattias Nilsson 18436b6fae2bSMattias Nilsson static long round_plldsi_rate(unsigned long rate) 18446b6fae2bSMattias Nilsson { 18456b6fae2bSMattias Nilsson long rounded_rate = 0; 18466b6fae2bSMattias Nilsson unsigned long src_rate; 18476b6fae2bSMattias Nilsson unsigned long rem; 18486b6fae2bSMattias Nilsson u32 r; 18496b6fae2bSMattias Nilsson 18506b6fae2bSMattias Nilsson src_rate = clock_rate(PRCMU_HDMICLK); 18516b6fae2bSMattias Nilsson rem = rate; 18526b6fae2bSMattias Nilsson 18536b6fae2bSMattias Nilsson for (r = 7; (rem > 0) && (r > 0); r--) { 18546b6fae2bSMattias Nilsson u64 d; 18556b6fae2bSMattias Nilsson 18566b6fae2bSMattias Nilsson d = (r * rate); 18576b6fae2bSMattias Nilsson (void)do_div(d, src_rate); 18586b6fae2bSMattias Nilsson if (d < 6) 18596b6fae2bSMattias Nilsson d = 6; 18606b6fae2bSMattias Nilsson else if (d > 255) 18616b6fae2bSMattias Nilsson d = 255; 18626b6fae2bSMattias Nilsson d *= src_rate; 18636b6fae2bSMattias Nilsson if (((2 * d) < (r * MIN_PLL_VCO_RATE)) || 18646b6fae2bSMattias Nilsson ((r * MAX_PLL_VCO_RATE) < (2 * d))) 18656b6fae2bSMattias Nilsson continue; 18666b6fae2bSMattias Nilsson (void)do_div(d, r); 18676b6fae2bSMattias Nilsson if (rate < d) { 18686b6fae2bSMattias Nilsson if (rounded_rate == 0) 18696b6fae2bSMattias Nilsson rounded_rate = (long)d; 1870e62ccf3aSLinus Walleij break; 1871e62ccf3aSLinus Walleij } 18726b6fae2bSMattias Nilsson if ((rate - d) < rem) { 18736b6fae2bSMattias Nilsson rem = (rate - d); 18746b6fae2bSMattias Nilsson rounded_rate = (long)d; 18756b6fae2bSMattias Nilsson } 18766b6fae2bSMattias Nilsson } 18776b6fae2bSMattias Nilsson return rounded_rate; 18786b6fae2bSMattias Nilsson } 18796b6fae2bSMattias Nilsson 18806b6fae2bSMattias Nilsson static long round_dsiclk_rate(unsigned long rate) 18816b6fae2bSMattias Nilsson { 18826b6fae2bSMattias Nilsson u32 div; 18836b6fae2bSMattias Nilsson unsigned long src_rate; 18846b6fae2bSMattias Nilsson long rounded_rate; 18856b6fae2bSMattias Nilsson 18866b6fae2bSMattias Nilsson src_rate = pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK), 18876b6fae2bSMattias Nilsson PLL_RAW); 18886b6fae2bSMattias Nilsson div = clock_divider(src_rate, rate); 18896b6fae2bSMattias Nilsson rounded_rate = (src_rate / ((div > 2) ? 4 : div)); 18906b6fae2bSMattias Nilsson 18916b6fae2bSMattias Nilsson return rounded_rate; 18926b6fae2bSMattias Nilsson } 18936b6fae2bSMattias Nilsson 18946b6fae2bSMattias Nilsson static long round_dsiescclk_rate(unsigned long rate) 18956b6fae2bSMattias Nilsson { 18966b6fae2bSMattias Nilsson u32 div; 18976b6fae2bSMattias Nilsson unsigned long src_rate; 18986b6fae2bSMattias Nilsson long rounded_rate; 18996b6fae2bSMattias Nilsson 19006b6fae2bSMattias Nilsson src_rate = clock_rate(PRCMU_TVCLK); 19016b6fae2bSMattias Nilsson div = clock_divider(src_rate, rate); 19026b6fae2bSMattias Nilsson rounded_rate = (src_rate / min(div, (u32)255)); 19036b6fae2bSMattias Nilsson 19046b6fae2bSMattias Nilsson return rounded_rate; 19056b6fae2bSMattias Nilsson } 19066b6fae2bSMattias Nilsson 19076b6fae2bSMattias Nilsson long prcmu_round_clock_rate(u8 clock, unsigned long rate) 19086b6fae2bSMattias Nilsson { 1909e62ccf3aSLinus Walleij if (clock < PRCMU_NUM_REG_CLOCKS) 19106b6fae2bSMattias Nilsson return round_clock_rate(clock, rate); 1911b2302c87SUlf Hansson else if (clock == PRCMU_ARMSS) 1912b2302c87SUlf Hansson return round_armss_rate(rate); 19136b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLDSI) 19146b6fae2bSMattias Nilsson return round_plldsi_rate(rate); 19156b6fae2bSMattias Nilsson else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK)) 19166b6fae2bSMattias Nilsson return round_dsiclk_rate(rate); 19176b6fae2bSMattias Nilsson else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK)) 19186b6fae2bSMattias Nilsson return round_dsiescclk_rate(rate); 19196b6fae2bSMattias Nilsson else 19206b6fae2bSMattias Nilsson return (long)prcmu_clock_rate(clock); 19216b6fae2bSMattias Nilsson } 19226b6fae2bSMattias Nilsson 19236b6fae2bSMattias Nilsson static void set_clock_rate(u8 clock, unsigned long rate) 19246b6fae2bSMattias Nilsson { 19256b6fae2bSMattias Nilsson u32 val; 19266b6fae2bSMattias Nilsson u32 div; 19276b6fae2bSMattias Nilsson unsigned long src_rate; 19286b6fae2bSMattias Nilsson unsigned long flags; 19296b6fae2bSMattias Nilsson 19306b6fae2bSMattias Nilsson spin_lock_irqsave(&clk_mgt_lock, flags); 19316b6fae2bSMattias Nilsson 19326b6fae2bSMattias Nilsson /* Grab the HW semaphore. */ 19336b6fae2bSMattias Nilsson while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0) 19346b6fae2bSMattias Nilsson cpu_relax(); 19356b6fae2bSMattias Nilsson 19366b6fae2bSMattias Nilsson val = readl(clk_mgt[clock].reg); 19376b6fae2bSMattias Nilsson src_rate = clock_source_rate((val | clk_mgt[clock].pllsw), 19386b6fae2bSMattias Nilsson clk_mgt[clock].branch); 19396b6fae2bSMattias Nilsson div = clock_divider(src_rate, rate); 19406b6fae2bSMattias Nilsson if (val & PRCM_CLK_MGT_CLK38) { 19416b6fae2bSMattias Nilsson if (clk_mgt[clock].clk38div) { 19426b6fae2bSMattias Nilsson if (div > 1) 19436b6fae2bSMattias Nilsson val |= PRCM_CLK_MGT_CLK38DIV; 19446b6fae2bSMattias Nilsson else 19456b6fae2bSMattias Nilsson val &= ~PRCM_CLK_MGT_CLK38DIV; 19466b6fae2bSMattias Nilsson } 19476b6fae2bSMattias Nilsson } else if (clock == PRCMU_SGACLK) { 19486b6fae2bSMattias Nilsson val &= ~(PRCM_CLK_MGT_CLKPLLDIV_MASK | 19496b6fae2bSMattias Nilsson PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN); 19506b6fae2bSMattias Nilsson if (div == 3) { 19516b6fae2bSMattias Nilsson u64 r = (src_rate * 10); 19526b6fae2bSMattias Nilsson 19536b6fae2bSMattias Nilsson (void)do_div(r, 25); 19546b6fae2bSMattias Nilsson if (r <= rate) { 19556b6fae2bSMattias Nilsson val |= PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN; 19566b6fae2bSMattias Nilsson div = 0; 19576b6fae2bSMattias Nilsson } 19586b6fae2bSMattias Nilsson } 19596b6fae2bSMattias Nilsson val |= min(div, (u32)31); 19606b6fae2bSMattias Nilsson } else { 19616b6fae2bSMattias Nilsson val &= ~PRCM_CLK_MGT_CLKPLLDIV_MASK; 19626b6fae2bSMattias Nilsson val |= min(div, (u32)31); 19636b6fae2bSMattias Nilsson } 19646b6fae2bSMattias Nilsson writel(val, clk_mgt[clock].reg); 19656b6fae2bSMattias Nilsson 19666b6fae2bSMattias Nilsson /* Release the HW semaphore. */ 19676b6fae2bSMattias Nilsson writel(0, PRCM_SEM); 19686b6fae2bSMattias Nilsson 19696b6fae2bSMattias Nilsson spin_unlock_irqrestore(&clk_mgt_lock, flags); 19706b6fae2bSMattias Nilsson } 19716b6fae2bSMattias Nilsson 1972b2302c87SUlf Hansson static int set_armss_rate(unsigned long rate) 1973b2302c87SUlf Hansson { 1974b2302c87SUlf Hansson int i = 0; 1975b2302c87SUlf Hansson 1976b2302c87SUlf Hansson /* cpufreq table frequencies is in KHz. */ 1977b2302c87SUlf Hansson rate = rate / 1000; 1978b2302c87SUlf Hansson 1979b2302c87SUlf Hansson /* Find the corresponding arm opp from the cpufreq table. */ 1980b2302c87SUlf Hansson while (db8500_cpufreq_table[i].frequency != CPUFREQ_TABLE_END) { 1981b2302c87SUlf Hansson if (db8500_cpufreq_table[i].frequency == rate) 1982b2302c87SUlf Hansson break; 1983b2302c87SUlf Hansson i++; 1984b2302c87SUlf Hansson } 1985b2302c87SUlf Hansson 1986b2302c87SUlf Hansson if (db8500_cpufreq_table[i].frequency != rate) 1987b2302c87SUlf Hansson return -EINVAL; 1988b2302c87SUlf Hansson 1989b2302c87SUlf Hansson /* Set the new arm opp. */ 1990b2302c87SUlf Hansson return db8500_prcmu_set_arm_opp(db8500_cpufreq_table[i].index); 1991b2302c87SUlf Hansson } 1992b2302c87SUlf Hansson 19936b6fae2bSMattias Nilsson static int set_plldsi_rate(unsigned long rate) 19946b6fae2bSMattias Nilsson { 19956b6fae2bSMattias Nilsson unsigned long src_rate; 19966b6fae2bSMattias Nilsson unsigned long rem; 19976b6fae2bSMattias Nilsson u32 pll_freq = 0; 19986b6fae2bSMattias Nilsson u32 r; 19996b6fae2bSMattias Nilsson 20006b6fae2bSMattias Nilsson src_rate = clock_rate(PRCMU_HDMICLK); 20016b6fae2bSMattias Nilsson rem = rate; 20026b6fae2bSMattias Nilsson 20036b6fae2bSMattias Nilsson for (r = 7; (rem > 0) && (r > 0); r--) { 20046b6fae2bSMattias Nilsson u64 d; 20056b6fae2bSMattias Nilsson u64 hwrate; 20066b6fae2bSMattias Nilsson 20076b6fae2bSMattias Nilsson d = (r * rate); 20086b6fae2bSMattias Nilsson (void)do_div(d, src_rate); 20096b6fae2bSMattias Nilsson if (d < 6) 20106b6fae2bSMattias Nilsson d = 6; 20116b6fae2bSMattias Nilsson else if (d > 255) 20126b6fae2bSMattias Nilsson d = 255; 20136b6fae2bSMattias Nilsson hwrate = (d * src_rate); 20146b6fae2bSMattias Nilsson if (((2 * hwrate) < (r * MIN_PLL_VCO_RATE)) || 20156b6fae2bSMattias Nilsson ((r * MAX_PLL_VCO_RATE) < (2 * hwrate))) 20166b6fae2bSMattias Nilsson continue; 20176b6fae2bSMattias Nilsson (void)do_div(hwrate, r); 20186b6fae2bSMattias Nilsson if (rate < hwrate) { 20196b6fae2bSMattias Nilsson if (pll_freq == 0) 20206b6fae2bSMattias Nilsson pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) | 20216b6fae2bSMattias Nilsson (r << PRCM_PLL_FREQ_R_SHIFT)); 20226b6fae2bSMattias Nilsson break; 20236b6fae2bSMattias Nilsson } 20246b6fae2bSMattias Nilsson if ((rate - hwrate) < rem) { 20256b6fae2bSMattias Nilsson rem = (rate - hwrate); 20266b6fae2bSMattias Nilsson pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) | 20276b6fae2bSMattias Nilsson (r << PRCM_PLL_FREQ_R_SHIFT)); 20286b6fae2bSMattias Nilsson } 20296b6fae2bSMattias Nilsson } 20306b6fae2bSMattias Nilsson if (pll_freq == 0) 20313df57bcfSMattias Nilsson return -EINVAL; 20326b6fae2bSMattias Nilsson 20336b6fae2bSMattias Nilsson pll_freq |= (1 << PRCM_PLL_FREQ_N_SHIFT); 20346b6fae2bSMattias Nilsson writel(pll_freq, PRCM_PLLDSI_FREQ); 20356b6fae2bSMattias Nilsson 20366b6fae2bSMattias Nilsson return 0; 20376b6fae2bSMattias Nilsson } 20386b6fae2bSMattias Nilsson 20396b6fae2bSMattias Nilsson static void set_dsiclk_rate(u8 n, unsigned long rate) 20406b6fae2bSMattias Nilsson { 20416b6fae2bSMattias Nilsson u32 val; 20426b6fae2bSMattias Nilsson u32 div; 20436b6fae2bSMattias Nilsson 20446b6fae2bSMattias Nilsson div = clock_divider(pll_rate(PRCM_PLLDSI_FREQ, 20456b6fae2bSMattias Nilsson clock_rate(PRCMU_HDMICLK), PLL_RAW), rate); 20466b6fae2bSMattias Nilsson 20476b6fae2bSMattias Nilsson dsiclk[n].divsel = (div == 1) ? PRCM_DSI_PLLOUT_SEL_PHI : 20486b6fae2bSMattias Nilsson (div == 2) ? PRCM_DSI_PLLOUT_SEL_PHI_2 : 20496b6fae2bSMattias Nilsson /* else */ PRCM_DSI_PLLOUT_SEL_PHI_4; 20506b6fae2bSMattias Nilsson 20516b6fae2bSMattias Nilsson val = readl(PRCM_DSI_PLLOUT_SEL); 20526b6fae2bSMattias Nilsson val &= ~dsiclk[n].divsel_mask; 20536b6fae2bSMattias Nilsson val |= (dsiclk[n].divsel << dsiclk[n].divsel_shift); 20546b6fae2bSMattias Nilsson writel(val, PRCM_DSI_PLLOUT_SEL); 20556b6fae2bSMattias Nilsson } 20566b6fae2bSMattias Nilsson 20576b6fae2bSMattias Nilsson static void set_dsiescclk_rate(u8 n, unsigned long rate) 20586b6fae2bSMattias Nilsson { 20596b6fae2bSMattias Nilsson u32 val; 20606b6fae2bSMattias Nilsson u32 div; 20616b6fae2bSMattias Nilsson 20626b6fae2bSMattias Nilsson div = clock_divider(clock_rate(PRCMU_TVCLK), rate); 20636b6fae2bSMattias Nilsson val = readl(PRCM_DSITVCLK_DIV); 20646b6fae2bSMattias Nilsson val &= ~dsiescclk[n].div_mask; 20656b6fae2bSMattias Nilsson val |= (min(div, (u32)255) << dsiescclk[n].div_shift); 20666b6fae2bSMattias Nilsson writel(val, PRCM_DSITVCLK_DIV); 20676b6fae2bSMattias Nilsson } 20686b6fae2bSMattias Nilsson 20696b6fae2bSMattias Nilsson int prcmu_set_clock_rate(u8 clock, unsigned long rate) 20706b6fae2bSMattias Nilsson { 20716b6fae2bSMattias Nilsson if (clock < PRCMU_NUM_REG_CLOCKS) 20726b6fae2bSMattias Nilsson set_clock_rate(clock, rate); 2073b2302c87SUlf Hansson else if (clock == PRCMU_ARMSS) 2074b2302c87SUlf Hansson return set_armss_rate(rate); 20756b6fae2bSMattias Nilsson else if (clock == PRCMU_PLLDSI) 20766b6fae2bSMattias Nilsson return set_plldsi_rate(rate); 20776b6fae2bSMattias Nilsson else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK)) 20786b6fae2bSMattias Nilsson set_dsiclk_rate((clock - PRCMU_DSI0CLK), rate); 20796b6fae2bSMattias Nilsson else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK)) 20806b6fae2bSMattias Nilsson set_dsiescclk_rate((clock - PRCMU_DSI0ESCCLK), rate); 20816b6fae2bSMattias Nilsson return 0; 20823df57bcfSMattias Nilsson } 20833df57bcfSMattias Nilsson 208473180f85SMattias Nilsson int db8500_prcmu_config_esram0_deep_sleep(u8 state) 20853df57bcfSMattias Nilsson { 20863df57bcfSMattias Nilsson if ((state > ESRAM0_DEEP_SLEEP_STATE_RET) || 20873df57bcfSMattias Nilsson (state < ESRAM0_DEEP_SLEEP_STATE_OFF)) 20883df57bcfSMattias Nilsson return -EINVAL; 20893df57bcfSMattias Nilsson 20903df57bcfSMattias Nilsson mutex_lock(&mb4_transfer.lock); 20913df57bcfSMattias Nilsson 2092c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4)) 20933df57bcfSMattias Nilsson cpu_relax(); 20943df57bcfSMattias Nilsson 20953df57bcfSMattias Nilsson writeb(MB4H_MEM_ST, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4)); 20963df57bcfSMattias Nilsson writeb(((DDR_PWR_STATE_OFFHIGHLAT << 4) | DDR_PWR_STATE_ON), 20973df57bcfSMattias Nilsson (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE)); 20983df57bcfSMattias Nilsson writeb(DDR_PWR_STATE_ON, 20993df57bcfSMattias Nilsson (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE)); 21003df57bcfSMattias Nilsson writeb(state, (tcdm_base + PRCM_REQ_MB4_ESRAM0_ST)); 21013df57bcfSMattias Nilsson 2102c553b3caSMattias Nilsson writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET); 21033df57bcfSMattias Nilsson wait_for_completion(&mb4_transfer.work); 21043df57bcfSMattias Nilsson 21053df57bcfSMattias Nilsson mutex_unlock(&mb4_transfer.lock); 21063df57bcfSMattias Nilsson 21073df57bcfSMattias Nilsson return 0; 21083df57bcfSMattias Nilsson } 21093df57bcfSMattias Nilsson 21100508901cSMattias Nilsson int db8500_prcmu_config_hotdog(u8 threshold) 21113df57bcfSMattias Nilsson { 21123df57bcfSMattias Nilsson mutex_lock(&mb4_transfer.lock); 21133df57bcfSMattias Nilsson 2114c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4)) 21153df57bcfSMattias Nilsson cpu_relax(); 21163df57bcfSMattias Nilsson 21173df57bcfSMattias Nilsson writeb(threshold, (tcdm_base + PRCM_REQ_MB4_HOTDOG_THRESHOLD)); 21183df57bcfSMattias Nilsson writeb(MB4H_HOTDOG, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4)); 21193df57bcfSMattias Nilsson 2120c553b3caSMattias Nilsson writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET); 21213df57bcfSMattias Nilsson wait_for_completion(&mb4_transfer.work); 21223df57bcfSMattias Nilsson 21233df57bcfSMattias Nilsson mutex_unlock(&mb4_transfer.lock); 21243df57bcfSMattias Nilsson 21253df57bcfSMattias Nilsson return 0; 21263df57bcfSMattias Nilsson } 21273df57bcfSMattias Nilsson 21280508901cSMattias Nilsson int db8500_prcmu_config_hotmon(u8 low, u8 high) 21293df57bcfSMattias Nilsson { 21303df57bcfSMattias Nilsson mutex_lock(&mb4_transfer.lock); 21313df57bcfSMattias Nilsson 2132c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4)) 21333df57bcfSMattias Nilsson cpu_relax(); 21343df57bcfSMattias Nilsson 21353df57bcfSMattias Nilsson writeb(low, (tcdm_base + PRCM_REQ_MB4_HOTMON_LOW)); 21363df57bcfSMattias Nilsson writeb(high, (tcdm_base + PRCM_REQ_MB4_HOTMON_HIGH)); 21373df57bcfSMattias Nilsson writeb((HOTMON_CONFIG_LOW | HOTMON_CONFIG_HIGH), 21383df57bcfSMattias Nilsson (tcdm_base + PRCM_REQ_MB4_HOTMON_CONFIG)); 21393df57bcfSMattias Nilsson writeb(MB4H_HOTMON, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4)); 21403df57bcfSMattias Nilsson 2141c553b3caSMattias Nilsson writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET); 21423df57bcfSMattias Nilsson wait_for_completion(&mb4_transfer.work); 21433df57bcfSMattias Nilsson 21443df57bcfSMattias Nilsson mutex_unlock(&mb4_transfer.lock); 21453df57bcfSMattias Nilsson 21463df57bcfSMattias Nilsson return 0; 21473df57bcfSMattias Nilsson } 21483df57bcfSMattias Nilsson 21493df57bcfSMattias Nilsson static int config_hot_period(u16 val) 21503df57bcfSMattias Nilsson { 21513df57bcfSMattias Nilsson mutex_lock(&mb4_transfer.lock); 21523df57bcfSMattias Nilsson 2153c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4)) 21543df57bcfSMattias Nilsson cpu_relax(); 21553df57bcfSMattias Nilsson 21563df57bcfSMattias Nilsson writew(val, (tcdm_base + PRCM_REQ_MB4_HOT_PERIOD)); 21573df57bcfSMattias Nilsson writeb(MB4H_HOT_PERIOD, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4)); 21583df57bcfSMattias Nilsson 2159c553b3caSMattias Nilsson writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET); 21603df57bcfSMattias Nilsson wait_for_completion(&mb4_transfer.work); 21613df57bcfSMattias Nilsson 21623df57bcfSMattias Nilsson mutex_unlock(&mb4_transfer.lock); 21633df57bcfSMattias Nilsson 21643df57bcfSMattias Nilsson return 0; 21653df57bcfSMattias Nilsson } 21663df57bcfSMattias Nilsson 21670508901cSMattias Nilsson int db8500_prcmu_start_temp_sense(u16 cycles32k) 21683df57bcfSMattias Nilsson { 21693df57bcfSMattias Nilsson if (cycles32k == 0xFFFF) 21703df57bcfSMattias Nilsson return -EINVAL; 21713df57bcfSMattias Nilsson 21723df57bcfSMattias Nilsson return config_hot_period(cycles32k); 21733df57bcfSMattias Nilsson } 21743df57bcfSMattias Nilsson 21750508901cSMattias Nilsson int db8500_prcmu_stop_temp_sense(void) 21763df57bcfSMattias Nilsson { 21773df57bcfSMattias Nilsson return config_hot_period(0xFFFF); 21783df57bcfSMattias Nilsson } 21793df57bcfSMattias Nilsson 218084165b80SJonas Aberg static int prcmu_a9wdog(u8 cmd, u8 d0, u8 d1, u8 d2, u8 d3) 218184165b80SJonas Aberg { 218284165b80SJonas Aberg 218384165b80SJonas Aberg mutex_lock(&mb4_transfer.lock); 218484165b80SJonas Aberg 218584165b80SJonas Aberg while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4)) 218684165b80SJonas Aberg cpu_relax(); 218784165b80SJonas Aberg 218884165b80SJonas Aberg writeb(d0, (tcdm_base + PRCM_REQ_MB4_A9WDOG_0)); 218984165b80SJonas Aberg writeb(d1, (tcdm_base + PRCM_REQ_MB4_A9WDOG_1)); 219084165b80SJonas Aberg writeb(d2, (tcdm_base + PRCM_REQ_MB4_A9WDOG_2)); 219184165b80SJonas Aberg writeb(d3, (tcdm_base + PRCM_REQ_MB4_A9WDOG_3)); 219284165b80SJonas Aberg 219384165b80SJonas Aberg writeb(cmd, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4)); 219484165b80SJonas Aberg 219584165b80SJonas Aberg writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET); 219684165b80SJonas Aberg wait_for_completion(&mb4_transfer.work); 219784165b80SJonas Aberg 219884165b80SJonas Aberg mutex_unlock(&mb4_transfer.lock); 219984165b80SJonas Aberg 220084165b80SJonas Aberg return 0; 220184165b80SJonas Aberg 220284165b80SJonas Aberg } 220384165b80SJonas Aberg 22040508901cSMattias Nilsson int db8500_prcmu_config_a9wdog(u8 num, bool sleep_auto_off) 220584165b80SJonas Aberg { 220684165b80SJonas Aberg BUG_ON(num == 0 || num > 0xf); 220784165b80SJonas Aberg return prcmu_a9wdog(MB4H_A9WDOG_CONF, num, 0, 0, 220884165b80SJonas Aberg sleep_auto_off ? A9WDOG_AUTO_OFF_EN : 220984165b80SJonas Aberg A9WDOG_AUTO_OFF_DIS); 221084165b80SJonas Aberg } 22116f8cfa99SFabio Baltieri EXPORT_SYMBOL(db8500_prcmu_config_a9wdog); 221284165b80SJonas Aberg 22130508901cSMattias Nilsson int db8500_prcmu_enable_a9wdog(u8 id) 221484165b80SJonas Aberg { 221584165b80SJonas Aberg return prcmu_a9wdog(MB4H_A9WDOG_EN, id, 0, 0, 0); 221684165b80SJonas Aberg } 22176f8cfa99SFabio Baltieri EXPORT_SYMBOL(db8500_prcmu_enable_a9wdog); 221884165b80SJonas Aberg 22190508901cSMattias Nilsson int db8500_prcmu_disable_a9wdog(u8 id) 222084165b80SJonas Aberg { 222184165b80SJonas Aberg return prcmu_a9wdog(MB4H_A9WDOG_DIS, id, 0, 0, 0); 222284165b80SJonas Aberg } 22236f8cfa99SFabio Baltieri EXPORT_SYMBOL(db8500_prcmu_disable_a9wdog); 222484165b80SJonas Aberg 22250508901cSMattias Nilsson int db8500_prcmu_kick_a9wdog(u8 id) 222684165b80SJonas Aberg { 222784165b80SJonas Aberg return prcmu_a9wdog(MB4H_A9WDOG_KICK, id, 0, 0, 0); 222884165b80SJonas Aberg } 22296f8cfa99SFabio Baltieri EXPORT_SYMBOL(db8500_prcmu_kick_a9wdog); 223084165b80SJonas Aberg 223184165b80SJonas Aberg /* 223284165b80SJonas Aberg * timeout is 28 bit, in ms. 223384165b80SJonas Aberg */ 22340508901cSMattias Nilsson int db8500_prcmu_load_a9wdog(u8 id, u32 timeout) 223584165b80SJonas Aberg { 223684165b80SJonas Aberg return prcmu_a9wdog(MB4H_A9WDOG_LOAD, 223784165b80SJonas Aberg (id & A9WDOG_ID_MASK) | 223884165b80SJonas Aberg /* 223984165b80SJonas Aberg * Put the lowest 28 bits of timeout at 224084165b80SJonas Aberg * offset 4. Four first bits are used for id. 224184165b80SJonas Aberg */ 224284165b80SJonas Aberg (u8)((timeout << 4) & 0xf0), 224384165b80SJonas Aberg (u8)((timeout >> 4) & 0xff), 224484165b80SJonas Aberg (u8)((timeout >> 12) & 0xff), 224584165b80SJonas Aberg (u8)((timeout >> 20) & 0xff)); 224684165b80SJonas Aberg } 22476f8cfa99SFabio Baltieri EXPORT_SYMBOL(db8500_prcmu_load_a9wdog); 224884165b80SJonas Aberg 22493df57bcfSMattias Nilsson /** 2250650c2a21SLinus Walleij * prcmu_abb_read() - Read register value(s) from the ABB. 2251650c2a21SLinus Walleij * @slave: The I2C slave address. 2252650c2a21SLinus Walleij * @reg: The (start) register address. 2253650c2a21SLinus Walleij * @value: The read out value(s). 2254650c2a21SLinus Walleij * @size: The number of registers to read. 2255650c2a21SLinus Walleij * 2256650c2a21SLinus Walleij * Reads register value(s) from the ABB. 2257650c2a21SLinus Walleij * @size has to be 1 for the current firmware version. 2258650c2a21SLinus Walleij */ 2259650c2a21SLinus Walleij int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size) 2260650c2a21SLinus Walleij { 2261650c2a21SLinus Walleij int r; 2262650c2a21SLinus Walleij 2263650c2a21SLinus Walleij if (size != 1) 2264650c2a21SLinus Walleij return -EINVAL; 2265650c2a21SLinus Walleij 22663df57bcfSMattias Nilsson mutex_lock(&mb5_transfer.lock); 2267650c2a21SLinus Walleij 2268c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5)) 2269650c2a21SLinus Walleij cpu_relax(); 2270650c2a21SLinus Walleij 22713c3e4898SMattias Nilsson writeb(0, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5)); 22723df57bcfSMattias Nilsson writeb(PRCMU_I2C_READ(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP)); 22733df57bcfSMattias Nilsson writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS)); 22743df57bcfSMattias Nilsson writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG)); 22753df57bcfSMattias Nilsson writeb(0, (tcdm_base + PRCM_REQ_MB5_I2C_VAL)); 2276650c2a21SLinus Walleij 2277c553b3caSMattias Nilsson writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET); 22783df57bcfSMattias Nilsson 2279650c2a21SLinus Walleij if (!wait_for_completion_timeout(&mb5_transfer.work, 22803df57bcfSMattias Nilsson msecs_to_jiffies(20000))) { 22813df57bcfSMattias Nilsson pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n", 22823df57bcfSMattias Nilsson __func__); 2283650c2a21SLinus Walleij r = -EIO; 22843df57bcfSMattias Nilsson } else { 2285650c2a21SLinus Walleij r = ((mb5_transfer.ack.status == I2C_RD_OK) ? 0 : -EIO); 22863df57bcfSMattias Nilsson } 22873df57bcfSMattias Nilsson 2288650c2a21SLinus Walleij if (!r) 2289650c2a21SLinus Walleij *value = mb5_transfer.ack.value; 2290650c2a21SLinus Walleij 2291650c2a21SLinus Walleij mutex_unlock(&mb5_transfer.lock); 22923df57bcfSMattias Nilsson 2293650c2a21SLinus Walleij return r; 2294650c2a21SLinus Walleij } 2295650c2a21SLinus Walleij 2296650c2a21SLinus Walleij /** 22973c3e4898SMattias Nilsson * prcmu_abb_write_masked() - Write masked register value(s) to the ABB. 2298650c2a21SLinus Walleij * @slave: The I2C slave address. 2299650c2a21SLinus Walleij * @reg: The (start) register address. 2300650c2a21SLinus Walleij * @value: The value(s) to write. 23013c3e4898SMattias Nilsson * @mask: The mask(s) to use. 2302650c2a21SLinus Walleij * @size: The number of registers to write. 2303650c2a21SLinus Walleij * 23043c3e4898SMattias Nilsson * Writes masked register value(s) to the ABB. 23053c3e4898SMattias Nilsson * For each @value, only the bits set to 1 in the corresponding @mask 23063c3e4898SMattias Nilsson * will be written. The other bits are not changed. 2307650c2a21SLinus Walleij * @size has to be 1 for the current firmware version. 2308650c2a21SLinus Walleij */ 23093c3e4898SMattias Nilsson int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size) 2310650c2a21SLinus Walleij { 2311650c2a21SLinus Walleij int r; 2312650c2a21SLinus Walleij 2313650c2a21SLinus Walleij if (size != 1) 2314650c2a21SLinus Walleij return -EINVAL; 2315650c2a21SLinus Walleij 23163df57bcfSMattias Nilsson mutex_lock(&mb5_transfer.lock); 2317650c2a21SLinus Walleij 2318c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5)) 2319650c2a21SLinus Walleij cpu_relax(); 2320650c2a21SLinus Walleij 23213c3e4898SMattias Nilsson writeb(~*mask, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5)); 23223df57bcfSMattias Nilsson writeb(PRCMU_I2C_WRITE(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP)); 23233df57bcfSMattias Nilsson writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS)); 23243df57bcfSMattias Nilsson writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG)); 23253df57bcfSMattias Nilsson writeb(*value, (tcdm_base + PRCM_REQ_MB5_I2C_VAL)); 2326650c2a21SLinus Walleij 2327c553b3caSMattias Nilsson writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET); 23283df57bcfSMattias Nilsson 2329650c2a21SLinus Walleij if (!wait_for_completion_timeout(&mb5_transfer.work, 23303df57bcfSMattias Nilsson msecs_to_jiffies(20000))) { 23313df57bcfSMattias Nilsson pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n", 23323df57bcfSMattias Nilsson __func__); 2333650c2a21SLinus Walleij r = -EIO; 23343df57bcfSMattias Nilsson } else { 2335650c2a21SLinus Walleij r = ((mb5_transfer.ack.status == I2C_WR_OK) ? 0 : -EIO); 23363df57bcfSMattias Nilsson } 23373df57bcfSMattias Nilsson 23383df57bcfSMattias Nilsson mutex_unlock(&mb5_transfer.lock); 23393df57bcfSMattias Nilsson 23403df57bcfSMattias Nilsson return r; 23413df57bcfSMattias Nilsson } 23423df57bcfSMattias Nilsson 23433df57bcfSMattias Nilsson /** 23443c3e4898SMattias Nilsson * prcmu_abb_write() - Write register value(s) to the ABB. 23453c3e4898SMattias Nilsson * @slave: The I2C slave address. 23463c3e4898SMattias Nilsson * @reg: The (start) register address. 23473c3e4898SMattias Nilsson * @value: The value(s) to write. 23483c3e4898SMattias Nilsson * @size: The number of registers to write. 23493c3e4898SMattias Nilsson * 23503c3e4898SMattias Nilsson * Writes register value(s) to the ABB. 23513c3e4898SMattias Nilsson * @size has to be 1 for the current firmware version. 23523c3e4898SMattias Nilsson */ 23533c3e4898SMattias Nilsson int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size) 23543c3e4898SMattias Nilsson { 23553c3e4898SMattias Nilsson u8 mask = ~0; 23563c3e4898SMattias Nilsson 23573c3e4898SMattias Nilsson return prcmu_abb_write_masked(slave, reg, value, &mask, size); 23583c3e4898SMattias Nilsson } 23593c3e4898SMattias Nilsson 23603c3e4898SMattias Nilsson /** 23613df57bcfSMattias Nilsson * prcmu_ac_wake_req - should be called whenever ARM wants to wakeup Modem 23623df57bcfSMattias Nilsson */ 23635261e101SArun Murthy int prcmu_ac_wake_req(void) 23643df57bcfSMattias Nilsson { 23653df57bcfSMattias Nilsson u32 val; 23665261e101SArun Murthy int ret = 0; 23673df57bcfSMattias Nilsson 23683df57bcfSMattias Nilsson mutex_lock(&mb0_transfer.ac_wake_lock); 23693df57bcfSMattias Nilsson 2370c553b3caSMattias Nilsson val = readl(PRCM_HOSTACCESS_REQ); 23713df57bcfSMattias Nilsson if (val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ) 23723df57bcfSMattias Nilsson goto unlock_and_return; 23733df57bcfSMattias Nilsson 23743df57bcfSMattias Nilsson atomic_set(&ac_wake_req_state, 1); 23753df57bcfSMattias Nilsson 23765261e101SArun Murthy /* 23775261e101SArun Murthy * Force Modem Wake-up before hostaccess_req ping-pong. 23785261e101SArun Murthy * It prevents Modem to enter in Sleep while acking the hostaccess 23795261e101SArun Murthy * request. The 31us delay has been calculated by HWI. 23805261e101SArun Murthy */ 23815261e101SArun Murthy val |= PRCM_HOSTACCESS_REQ_WAKE_REQ; 23825261e101SArun Murthy writel(val, PRCM_HOSTACCESS_REQ); 23835261e101SArun Murthy 23845261e101SArun Murthy udelay(31); 23855261e101SArun Murthy 23865261e101SArun Murthy val |= PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ; 23875261e101SArun Murthy writel(val, PRCM_HOSTACCESS_REQ); 23883df57bcfSMattias Nilsson 23893df57bcfSMattias Nilsson if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work, 2390d6e3002eSMattias Nilsson msecs_to_jiffies(5000))) { 23915261e101SArun Murthy #if defined(CONFIG_DBX500_PRCMU_DEBUG) 23925261e101SArun Murthy db8500_prcmu_debug_dump(__func__, true, true); 23935261e101SArun Murthy #endif 239457265bc1SLinus Walleij pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n", 2395d6e3002eSMattias Nilsson __func__); 23965261e101SArun Murthy ret = -EFAULT; 23973df57bcfSMattias Nilsson } 2398650c2a21SLinus Walleij 2399650c2a21SLinus Walleij unlock_and_return: 24003df57bcfSMattias Nilsson mutex_unlock(&mb0_transfer.ac_wake_lock); 24015261e101SArun Murthy return ret; 2402650c2a21SLinus Walleij } 2403650c2a21SLinus Walleij 24043df57bcfSMattias Nilsson /** 24053df57bcfSMattias Nilsson * prcmu_ac_sleep_req - called when ARM no longer needs to talk to modem 24063df57bcfSMattias Nilsson */ 24073df57bcfSMattias Nilsson void prcmu_ac_sleep_req() 2408650c2a21SLinus Walleij { 24093df57bcfSMattias Nilsson u32 val; 2410650c2a21SLinus Walleij 24113df57bcfSMattias Nilsson mutex_lock(&mb0_transfer.ac_wake_lock); 2412650c2a21SLinus Walleij 2413c553b3caSMattias Nilsson val = readl(PRCM_HOSTACCESS_REQ); 24143df57bcfSMattias Nilsson if (!(val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ)) 24153df57bcfSMattias Nilsson goto unlock_and_return; 24163df57bcfSMattias Nilsson 24173df57bcfSMattias Nilsson writel((val & ~PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ), 2418c553b3caSMattias Nilsson PRCM_HOSTACCESS_REQ); 24193df57bcfSMattias Nilsson 24203df57bcfSMattias Nilsson if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work, 2421d6e3002eSMattias Nilsson msecs_to_jiffies(5000))) { 242257265bc1SLinus Walleij pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n", 24233df57bcfSMattias Nilsson __func__); 24243df57bcfSMattias Nilsson } 24253df57bcfSMattias Nilsson 24263df57bcfSMattias Nilsson atomic_set(&ac_wake_req_state, 0); 24273df57bcfSMattias Nilsson 24283df57bcfSMattias Nilsson unlock_and_return: 24293df57bcfSMattias Nilsson mutex_unlock(&mb0_transfer.ac_wake_lock); 24303df57bcfSMattias Nilsson } 24313df57bcfSMattias Nilsson 243273180f85SMattias Nilsson bool db8500_prcmu_is_ac_wake_requested(void) 24333df57bcfSMattias Nilsson { 24343df57bcfSMattias Nilsson return (atomic_read(&ac_wake_req_state) != 0); 24353df57bcfSMattias Nilsson } 24363df57bcfSMattias Nilsson 24373df57bcfSMattias Nilsson /** 243873180f85SMattias Nilsson * db8500_prcmu_system_reset - System reset 24393df57bcfSMattias Nilsson * 244073180f85SMattias Nilsson * Saves the reset reason code and then sets the APE_SOFTRST register which 24413df57bcfSMattias Nilsson * fires interrupt to fw 24423df57bcfSMattias Nilsson */ 244373180f85SMattias Nilsson void db8500_prcmu_system_reset(u16 reset_code) 24443df57bcfSMattias Nilsson { 24453df57bcfSMattias Nilsson writew(reset_code, (tcdm_base + PRCM_SW_RST_REASON)); 2446c553b3caSMattias Nilsson writel(1, PRCM_APE_SOFTRST); 24473df57bcfSMattias Nilsson } 24483df57bcfSMattias Nilsson 24493df57bcfSMattias Nilsson /** 2450597045deSSebastian Rasmussen * db8500_prcmu_get_reset_code - Retrieve SW reset reason code 2451597045deSSebastian Rasmussen * 2452597045deSSebastian Rasmussen * Retrieves the reset reason code stored by prcmu_system_reset() before 2453597045deSSebastian Rasmussen * last restart. 2454597045deSSebastian Rasmussen */ 2455597045deSSebastian Rasmussen u16 db8500_prcmu_get_reset_code(void) 2456597045deSSebastian Rasmussen { 2457597045deSSebastian Rasmussen return readw(tcdm_base + PRCM_SW_RST_REASON); 2458597045deSSebastian Rasmussen } 2459597045deSSebastian Rasmussen 2460597045deSSebastian Rasmussen /** 24610508901cSMattias Nilsson * db8500_prcmu_reset_modem - ask the PRCMU to reset modem 24623df57bcfSMattias Nilsson */ 24630508901cSMattias Nilsson void db8500_prcmu_modem_reset(void) 24643df57bcfSMattias Nilsson { 2465650c2a21SLinus Walleij mutex_lock(&mb1_transfer.lock); 2466650c2a21SLinus Walleij 2467c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1)) 2468650c2a21SLinus Walleij cpu_relax(); 2469650c2a21SLinus Walleij 24703df57bcfSMattias Nilsson writeb(MB1H_RESET_MODEM, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1)); 2471c553b3caSMattias Nilsson writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET); 2472650c2a21SLinus Walleij wait_for_completion(&mb1_transfer.work); 24733df57bcfSMattias Nilsson 24743df57bcfSMattias Nilsson /* 24753df57bcfSMattias Nilsson * No need to check return from PRCMU as modem should go in reset state 24763df57bcfSMattias Nilsson * This state is already managed by upper layer 24773df57bcfSMattias Nilsson */ 2478650c2a21SLinus Walleij 2479650c2a21SLinus Walleij mutex_unlock(&mb1_transfer.lock); 2480650c2a21SLinus Walleij } 2481650c2a21SLinus Walleij 24823df57bcfSMattias Nilsson static void ack_dbb_wakeup(void) 2483650c2a21SLinus Walleij { 24843df57bcfSMattias Nilsson unsigned long flags; 2485650c2a21SLinus Walleij 24863df57bcfSMattias Nilsson spin_lock_irqsave(&mb0_transfer.lock, flags); 2487650c2a21SLinus Walleij 2488c553b3caSMattias Nilsson while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0)) 24893df57bcfSMattias Nilsson cpu_relax(); 2490650c2a21SLinus Walleij 24913df57bcfSMattias Nilsson writeb(MB0H_READ_WAKEUP_ACK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0)); 2492c553b3caSMattias Nilsson writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET); 2493650c2a21SLinus Walleij 24943df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb0_transfer.lock, flags); 2495650c2a21SLinus Walleij } 2496650c2a21SLinus Walleij 24973df57bcfSMattias Nilsson static inline void print_unknown_header_warning(u8 n, u8 header) 2498650c2a21SLinus Walleij { 24993df57bcfSMattias Nilsson pr_warning("prcmu: Unknown message header (%d) in mailbox %d.\n", 25003df57bcfSMattias Nilsson header, n); 2501650c2a21SLinus Walleij } 2502650c2a21SLinus Walleij 25033df57bcfSMattias Nilsson static bool read_mailbox_0(void) 2504650c2a21SLinus Walleij { 25053df57bcfSMattias Nilsson bool r; 25063df57bcfSMattias Nilsson u32 ev; 25073df57bcfSMattias Nilsson unsigned int n; 25083df57bcfSMattias Nilsson u8 header; 25093df57bcfSMattias Nilsson 25103df57bcfSMattias Nilsson header = readb(tcdm_base + PRCM_MBOX_HEADER_ACK_MB0); 25113df57bcfSMattias Nilsson switch (header) { 25123df57bcfSMattias Nilsson case MB0H_WAKEUP_EXE: 25133df57bcfSMattias Nilsson case MB0H_WAKEUP_SLEEP: 25143df57bcfSMattias Nilsson if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1) 25153df57bcfSMattias Nilsson ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_1_8500); 25163df57bcfSMattias Nilsson else 25173df57bcfSMattias Nilsson ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_0_8500); 25183df57bcfSMattias Nilsson 25193df57bcfSMattias Nilsson if (ev & (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK)) 25203df57bcfSMattias Nilsson complete(&mb0_transfer.ac_wake_work); 25213df57bcfSMattias Nilsson if (ev & WAKEUP_BIT_SYSCLK_OK) 25223df57bcfSMattias Nilsson complete(&mb3_transfer.sysclk_work); 25233df57bcfSMattias Nilsson 25243df57bcfSMattias Nilsson ev &= mb0_transfer.req.dbb_irqs; 25253df57bcfSMattias Nilsson 25263df57bcfSMattias Nilsson for (n = 0; n < NUM_PRCMU_WAKEUPS; n++) { 25273df57bcfSMattias Nilsson if (ev & prcmu_irq_bit[n]) 252889d9b1c9SLinus Walleij generic_handle_irq(irq_find_mapping(db8500_irq_domain, n)); 25293df57bcfSMattias Nilsson } 25303df57bcfSMattias Nilsson r = true; 25313df57bcfSMattias Nilsson break; 25323df57bcfSMattias Nilsson default: 25333df57bcfSMattias Nilsson print_unknown_header_warning(0, header); 25343df57bcfSMattias Nilsson r = false; 25353df57bcfSMattias Nilsson break; 25363df57bcfSMattias Nilsson } 2537c553b3caSMattias Nilsson writel(MBOX_BIT(0), PRCM_ARM_IT1_CLR); 25383df57bcfSMattias Nilsson return r; 25393df57bcfSMattias Nilsson } 25403df57bcfSMattias Nilsson 25413df57bcfSMattias Nilsson static bool read_mailbox_1(void) 25423df57bcfSMattias Nilsson { 25433df57bcfSMattias Nilsson mb1_transfer.ack.header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB1); 25443df57bcfSMattias Nilsson mb1_transfer.ack.arm_opp = readb(tcdm_base + 25453df57bcfSMattias Nilsson PRCM_ACK_MB1_CURRENT_ARM_OPP); 25463df57bcfSMattias Nilsson mb1_transfer.ack.ape_opp = readb(tcdm_base + 25473df57bcfSMattias Nilsson PRCM_ACK_MB1_CURRENT_APE_OPP); 25483df57bcfSMattias Nilsson mb1_transfer.ack.ape_voltage_status = readb(tcdm_base + 25493df57bcfSMattias Nilsson PRCM_ACK_MB1_APE_VOLTAGE_STATUS); 2550c553b3caSMattias Nilsson writel(MBOX_BIT(1), PRCM_ARM_IT1_CLR); 2551650c2a21SLinus Walleij complete(&mb1_transfer.work); 25523df57bcfSMattias Nilsson return false; 2553650c2a21SLinus Walleij } 2554650c2a21SLinus Walleij 25553df57bcfSMattias Nilsson static bool read_mailbox_2(void) 2556650c2a21SLinus Walleij { 25573df57bcfSMattias Nilsson mb2_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB2_DPS_STATUS); 2558c553b3caSMattias Nilsson writel(MBOX_BIT(2), PRCM_ARM_IT1_CLR); 25593df57bcfSMattias Nilsson complete(&mb2_transfer.work); 25603df57bcfSMattias Nilsson return false; 2561650c2a21SLinus Walleij } 2562650c2a21SLinus Walleij 25633df57bcfSMattias Nilsson static bool read_mailbox_3(void) 2564650c2a21SLinus Walleij { 2565c553b3caSMattias Nilsson writel(MBOX_BIT(3), PRCM_ARM_IT1_CLR); 25663df57bcfSMattias Nilsson return false; 2567650c2a21SLinus Walleij } 2568650c2a21SLinus Walleij 25693df57bcfSMattias Nilsson static bool read_mailbox_4(void) 2570650c2a21SLinus Walleij { 25713df57bcfSMattias Nilsson u8 header; 25723df57bcfSMattias Nilsson bool do_complete = true; 25733df57bcfSMattias Nilsson 25743df57bcfSMattias Nilsson header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB4); 25753df57bcfSMattias Nilsson switch (header) { 25763df57bcfSMattias Nilsson case MB4H_MEM_ST: 25773df57bcfSMattias Nilsson case MB4H_HOTDOG: 25783df57bcfSMattias Nilsson case MB4H_HOTMON: 25793df57bcfSMattias Nilsson case MB4H_HOT_PERIOD: 2580a592c2e2SMattias Nilsson case MB4H_A9WDOG_CONF: 2581a592c2e2SMattias Nilsson case MB4H_A9WDOG_EN: 2582a592c2e2SMattias Nilsson case MB4H_A9WDOG_DIS: 2583a592c2e2SMattias Nilsson case MB4H_A9WDOG_LOAD: 2584a592c2e2SMattias Nilsson case MB4H_A9WDOG_KICK: 25853df57bcfSMattias Nilsson break; 25863df57bcfSMattias Nilsson default: 25873df57bcfSMattias Nilsson print_unknown_header_warning(4, header); 25883df57bcfSMattias Nilsson do_complete = false; 25893df57bcfSMattias Nilsson break; 2590650c2a21SLinus Walleij } 2591650c2a21SLinus Walleij 2592c553b3caSMattias Nilsson writel(MBOX_BIT(4), PRCM_ARM_IT1_CLR); 25933df57bcfSMattias Nilsson 25943df57bcfSMattias Nilsson if (do_complete) 25953df57bcfSMattias Nilsson complete(&mb4_transfer.work); 25963df57bcfSMattias Nilsson 25973df57bcfSMattias Nilsson return false; 25983df57bcfSMattias Nilsson } 25993df57bcfSMattias Nilsson 26003df57bcfSMattias Nilsson static bool read_mailbox_5(void) 2601650c2a21SLinus Walleij { 26023df57bcfSMattias Nilsson mb5_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB5_I2C_STATUS); 26033df57bcfSMattias Nilsson mb5_transfer.ack.value = readb(tcdm_base + PRCM_ACK_MB5_I2C_VAL); 2604c553b3caSMattias Nilsson writel(MBOX_BIT(5), PRCM_ARM_IT1_CLR); 2605650c2a21SLinus Walleij complete(&mb5_transfer.work); 26063df57bcfSMattias Nilsson return false; 2607650c2a21SLinus Walleij } 2608650c2a21SLinus Walleij 26093df57bcfSMattias Nilsson static bool read_mailbox_6(void) 2610650c2a21SLinus Walleij { 2611c553b3caSMattias Nilsson writel(MBOX_BIT(6), PRCM_ARM_IT1_CLR); 26123df57bcfSMattias Nilsson return false; 2613650c2a21SLinus Walleij } 2614650c2a21SLinus Walleij 26153df57bcfSMattias Nilsson static bool read_mailbox_7(void) 2616650c2a21SLinus Walleij { 2617c553b3caSMattias Nilsson writel(MBOX_BIT(7), PRCM_ARM_IT1_CLR); 26183df57bcfSMattias Nilsson return false; 2619650c2a21SLinus Walleij } 2620650c2a21SLinus Walleij 26213df57bcfSMattias Nilsson static bool (* const read_mailbox[NUM_MB])(void) = { 2622650c2a21SLinus Walleij read_mailbox_0, 2623650c2a21SLinus Walleij read_mailbox_1, 2624650c2a21SLinus Walleij read_mailbox_2, 2625650c2a21SLinus Walleij read_mailbox_3, 2626650c2a21SLinus Walleij read_mailbox_4, 2627650c2a21SLinus Walleij read_mailbox_5, 2628650c2a21SLinus Walleij read_mailbox_6, 2629650c2a21SLinus Walleij read_mailbox_7 2630650c2a21SLinus Walleij }; 2631650c2a21SLinus Walleij 2632650c2a21SLinus Walleij static irqreturn_t prcmu_irq_handler(int irq, void *data) 2633650c2a21SLinus Walleij { 2634650c2a21SLinus Walleij u32 bits; 2635650c2a21SLinus Walleij u8 n; 26363df57bcfSMattias Nilsson irqreturn_t r; 2637650c2a21SLinus Walleij 2638c553b3caSMattias Nilsson bits = (readl(PRCM_ARM_IT1_VAL) & ALL_MBOX_BITS); 2639650c2a21SLinus Walleij if (unlikely(!bits)) 2640650c2a21SLinus Walleij return IRQ_NONE; 2641650c2a21SLinus Walleij 26423df57bcfSMattias Nilsson r = IRQ_HANDLED; 2643650c2a21SLinus Walleij for (n = 0; bits; n++) { 2644650c2a21SLinus Walleij if (bits & MBOX_BIT(n)) { 2645650c2a21SLinus Walleij bits -= MBOX_BIT(n); 26463df57bcfSMattias Nilsson if (read_mailbox[n]()) 26473df57bcfSMattias Nilsson r = IRQ_WAKE_THREAD; 2648650c2a21SLinus Walleij } 2649650c2a21SLinus Walleij } 26503df57bcfSMattias Nilsson return r; 26513df57bcfSMattias Nilsson } 26523df57bcfSMattias Nilsson 26533df57bcfSMattias Nilsson static irqreturn_t prcmu_irq_thread_fn(int irq, void *data) 26543df57bcfSMattias Nilsson { 26553df57bcfSMattias Nilsson ack_dbb_wakeup(); 2656650c2a21SLinus Walleij return IRQ_HANDLED; 2657650c2a21SLinus Walleij } 2658650c2a21SLinus Walleij 26593df57bcfSMattias Nilsson static void prcmu_mask_work(struct work_struct *work) 26603df57bcfSMattias Nilsson { 26613df57bcfSMattias Nilsson unsigned long flags; 26623df57bcfSMattias Nilsson 26633df57bcfSMattias Nilsson spin_lock_irqsave(&mb0_transfer.lock, flags); 26643df57bcfSMattias Nilsson 26653df57bcfSMattias Nilsson config_wakeups(); 26663df57bcfSMattias Nilsson 26673df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb0_transfer.lock, flags); 26683df57bcfSMattias Nilsson } 26693df57bcfSMattias Nilsson 26703df57bcfSMattias Nilsson static void prcmu_irq_mask(struct irq_data *d) 26713df57bcfSMattias Nilsson { 26723df57bcfSMattias Nilsson unsigned long flags; 26733df57bcfSMattias Nilsson 26743df57bcfSMattias Nilsson spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags); 26753df57bcfSMattias Nilsson 2676f3f1f0a1SLee Jones mb0_transfer.req.dbb_irqs &= ~prcmu_irq_bit[d->hwirq]; 26773df57bcfSMattias Nilsson 26783df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags); 26793df57bcfSMattias Nilsson 26803df57bcfSMattias Nilsson if (d->irq != IRQ_PRCMU_CA_SLEEP) 26813df57bcfSMattias Nilsson schedule_work(&mb0_transfer.mask_work); 26823df57bcfSMattias Nilsson } 26833df57bcfSMattias Nilsson 26843df57bcfSMattias Nilsson static void prcmu_irq_unmask(struct irq_data *d) 26853df57bcfSMattias Nilsson { 26863df57bcfSMattias Nilsson unsigned long flags; 26873df57bcfSMattias Nilsson 26883df57bcfSMattias Nilsson spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags); 26893df57bcfSMattias Nilsson 2690f3f1f0a1SLee Jones mb0_transfer.req.dbb_irqs |= prcmu_irq_bit[d->hwirq]; 26913df57bcfSMattias Nilsson 26923df57bcfSMattias Nilsson spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags); 26933df57bcfSMattias Nilsson 26943df57bcfSMattias Nilsson if (d->irq != IRQ_PRCMU_CA_SLEEP) 26953df57bcfSMattias Nilsson schedule_work(&mb0_transfer.mask_work); 26963df57bcfSMattias Nilsson } 26973df57bcfSMattias Nilsson 26983df57bcfSMattias Nilsson static void noop(struct irq_data *d) 26993df57bcfSMattias Nilsson { 27003df57bcfSMattias Nilsson } 27013df57bcfSMattias Nilsson 27023df57bcfSMattias Nilsson static struct irq_chip prcmu_irq_chip = { 27033df57bcfSMattias Nilsson .name = "prcmu", 27043df57bcfSMattias Nilsson .irq_disable = prcmu_irq_mask, 27053df57bcfSMattias Nilsson .irq_ack = noop, 27063df57bcfSMattias Nilsson .irq_mask = prcmu_irq_mask, 27073df57bcfSMattias Nilsson .irq_unmask = prcmu_irq_unmask, 27083df57bcfSMattias Nilsson }; 27093df57bcfSMattias Nilsson 271005ec260eSLinus Walleij static __init char *fw_project_name(u32 project) 2711b58d12feSMattias Nilsson { 2712b58d12feSMattias Nilsson switch (project) { 2713b58d12feSMattias Nilsson case PRCMU_FW_PROJECT_U8500: 2714b58d12feSMattias Nilsson return "U8500"; 271505ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8400: 271605ec260eSLinus Walleij return "U8400"; 2717b58d12feSMattias Nilsson case PRCMU_FW_PROJECT_U9500: 2718b58d12feSMattias Nilsson return "U9500"; 271905ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8500_MBB: 272005ec260eSLinus Walleij return "U8500 MBB"; 272105ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8500_C1: 272205ec260eSLinus Walleij return "U8500 C1"; 272305ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8500_C2: 272405ec260eSLinus Walleij return "U8500 C2"; 272505ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8500_C3: 272605ec260eSLinus Walleij return "U8500 C3"; 272705ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8500_C4: 272805ec260eSLinus Walleij return "U8500 C4"; 272905ec260eSLinus Walleij case PRCMU_FW_PROJECT_U9500_MBL: 273005ec260eSLinus Walleij return "U9500 MBL"; 273105ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8500_MBL: 273205ec260eSLinus Walleij return "U8500 MBL"; 273305ec260eSLinus Walleij case PRCMU_FW_PROJECT_U8500_MBL2: 273405ec260eSLinus Walleij return "U8500 MBL2"; 27355f96a1a6SBengt Jonsson case PRCMU_FW_PROJECT_U8520: 273605ec260eSLinus Walleij return "U8520 MBL"; 27371927ddf6SBengt Jonsson case PRCMU_FW_PROJECT_U8420: 27381927ddf6SBengt Jonsson return "U8420"; 273905ec260eSLinus Walleij case PRCMU_FW_PROJECT_U9540: 274005ec260eSLinus Walleij return "U9540"; 274105ec260eSLinus Walleij case PRCMU_FW_PROJECT_A9420: 274205ec260eSLinus Walleij return "A9420"; 274305ec260eSLinus Walleij case PRCMU_FW_PROJECT_L8540: 274405ec260eSLinus Walleij return "L8540"; 274505ec260eSLinus Walleij case PRCMU_FW_PROJECT_L8580: 274605ec260eSLinus Walleij return "L8580"; 2747b58d12feSMattias Nilsson default: 2748b58d12feSMattias Nilsson return "Unknown"; 2749b58d12feSMattias Nilsson } 2750b58d12feSMattias Nilsson } 2751b58d12feSMattias Nilsson 2752f3f1f0a1SLee Jones static int db8500_irq_map(struct irq_domain *d, unsigned int virq, 2753f3f1f0a1SLee Jones irq_hw_number_t hwirq) 2754f3f1f0a1SLee Jones { 2755f3f1f0a1SLee Jones irq_set_chip_and_handler(virq, &prcmu_irq_chip, 2756f3f1f0a1SLee Jones handle_simple_irq); 2757f3f1f0a1SLee Jones set_irq_flags(virq, IRQF_VALID); 2758f3f1f0a1SLee Jones 2759f3f1f0a1SLee Jones return 0; 2760f3f1f0a1SLee Jones } 2761f3f1f0a1SLee Jones 2762f3f1f0a1SLee Jones static struct irq_domain_ops db8500_irq_ops = { 2763f3f1f0a1SLee Jones .map = db8500_irq_map, 2764f3f1f0a1SLee Jones .xlate = irq_domain_xlate_twocell, 2765f3f1f0a1SLee Jones }; 2766f3f1f0a1SLee Jones 2767f3f1f0a1SLee Jones static int db8500_irq_init(struct device_node *np) 2768f3f1f0a1SLee Jones { 276989d9b1c9SLinus Walleij int irq_base = 0; 277089d9b1c9SLinus Walleij int i; 2771a7238e43SLinus Walleij 2772a7238e43SLinus Walleij /* In the device tree case, just take some IRQs */ 2773a7238e43SLinus Walleij if (!np) 2774a7238e43SLinus Walleij irq_base = IRQ_PRCMU_BASE; 2775a7238e43SLinus Walleij 2776a7238e43SLinus Walleij db8500_irq_domain = irq_domain_add_simple( 2777a7238e43SLinus Walleij np, NUM_PRCMU_WAKEUPS, irq_base, 2778a7238e43SLinus Walleij &db8500_irq_ops, NULL); 2779f3f1f0a1SLee Jones 2780f3f1f0a1SLee Jones if (!db8500_irq_domain) { 2781f3f1f0a1SLee Jones pr_err("Failed to create irqdomain\n"); 2782f3f1f0a1SLee Jones return -ENOSYS; 2783f3f1f0a1SLee Jones } 2784f3f1f0a1SLee Jones 278589d9b1c9SLinus Walleij /* All wakeups will be used, so create mappings for all */ 278689d9b1c9SLinus Walleij for (i = 0; i < NUM_PRCMU_WAKEUPS; i++) 278789d9b1c9SLinus Walleij irq_create_mapping(db8500_irq_domain, i); 278889d9b1c9SLinus Walleij 2789f3f1f0a1SLee Jones return 0; 2790f3f1f0a1SLee Jones } 2791f3f1f0a1SLee Jones 279205ec260eSLinus Walleij static void dbx500_fw_version_init(struct platform_device *pdev, 279305ec260eSLinus Walleij u32 version_offset) 2794650c2a21SLinus Walleij { 279505ec260eSLinus Walleij struct resource *res; 279605ec260eSLinus Walleij void __iomem *tcpm_base; 27973df57bcfSMattias Nilsson 279805ec260eSLinus Walleij res = platform_get_resource_byname(pdev, IORESOURCE_MEM, 279905ec260eSLinus Walleij "prcmu-tcpm"); 280005ec260eSLinus Walleij if (!res) { 280105ec260eSLinus Walleij dev_err(&pdev->dev, 280205ec260eSLinus Walleij "Error: no prcmu tcpm memory region provided\n"); 280305ec260eSLinus Walleij return; 280405ec260eSLinus Walleij } 280505ec260eSLinus Walleij tcpm_base = ioremap(res->start, resource_size(res)); 28063df57bcfSMattias Nilsson if (tcpm_base != NULL) { 28073e2762c8SLinus Walleij u32 version; 280805ec260eSLinus Walleij 280905ec260eSLinus Walleij version = readl(tcpm_base + version_offset); 281005ec260eSLinus Walleij fw_info.version.project = (version & 0xFF); 2811b58d12feSMattias Nilsson fw_info.version.api_version = (version >> 8) & 0xFF; 2812b58d12feSMattias Nilsson fw_info.version.func_version = (version >> 16) & 0xFF; 2813b58d12feSMattias Nilsson fw_info.version.errata = (version >> 24) & 0xFF; 281405ec260eSLinus Walleij strncpy(fw_info.version.project_name, 2815b58d12feSMattias Nilsson fw_project_name(fw_info.version.project), 281605ec260eSLinus Walleij PRCMU_FW_PROJECT_NAME_LEN); 281705ec260eSLinus Walleij fw_info.valid = true; 281805ec260eSLinus Walleij pr_info("PRCMU firmware: %s(%d), version %d.%d.%d\n", 281905ec260eSLinus Walleij fw_info.version.project_name, 282005ec260eSLinus Walleij fw_info.version.project, 282105ec260eSLinus Walleij fw_info.version.api_version, 282205ec260eSLinus Walleij fw_info.version.func_version, 282305ec260eSLinus Walleij fw_info.version.errata); 28243df57bcfSMattias Nilsson iounmap(tcpm_base); 28253df57bcfSMattias Nilsson } 2826650c2a21SLinus Walleij } 2827650c2a21SLinus Walleij 28289a47a8dcSLinus Walleij void __init db8500_prcmu_early_init(u32 phy_base, u32 size) 282905ec260eSLinus Walleij { 28309a47a8dcSLinus Walleij /* 28319a47a8dcSLinus Walleij * This is a temporary remap to bring up the clocks. It is 28329a47a8dcSLinus Walleij * subsequently replaces with a real remap. After the merge of 28339a47a8dcSLinus Walleij * the mailbox subsystem all of this early code goes away, and the 28349a47a8dcSLinus Walleij * clock driver can probe independently. An early initcall will 28359a47a8dcSLinus Walleij * still be needed, but it can be diverted into drivers/clk/ux500. 28369a47a8dcSLinus Walleij */ 28379a47a8dcSLinus Walleij prcmu_base = ioremap(phy_base, size); 28389a47a8dcSLinus Walleij if (!prcmu_base) 28399a47a8dcSLinus Walleij pr_err("%s: ioremap() of prcmu registers failed!\n", __func__); 28409a47a8dcSLinus Walleij 28413df57bcfSMattias Nilsson spin_lock_init(&mb0_transfer.lock); 28423df57bcfSMattias Nilsson spin_lock_init(&mb0_transfer.dbb_irqs_lock); 28433df57bcfSMattias Nilsson mutex_init(&mb0_transfer.ac_wake_lock); 28443df57bcfSMattias Nilsson init_completion(&mb0_transfer.ac_wake_work); 2845650c2a21SLinus Walleij mutex_init(&mb1_transfer.lock); 2846650c2a21SLinus Walleij init_completion(&mb1_transfer.work); 28474d64d2e3SMattias Nilsson mb1_transfer.ape_opp = APE_NO_CHANGE; 28483df57bcfSMattias Nilsson mutex_init(&mb2_transfer.lock); 28493df57bcfSMattias Nilsson init_completion(&mb2_transfer.work); 28503df57bcfSMattias Nilsson spin_lock_init(&mb2_transfer.auto_pm_lock); 28513df57bcfSMattias Nilsson spin_lock_init(&mb3_transfer.lock); 28523df57bcfSMattias Nilsson mutex_init(&mb3_transfer.sysclk_lock); 28533df57bcfSMattias Nilsson init_completion(&mb3_transfer.sysclk_work); 28543df57bcfSMattias Nilsson mutex_init(&mb4_transfer.lock); 28553df57bcfSMattias Nilsson init_completion(&mb4_transfer.work); 2856650c2a21SLinus Walleij mutex_init(&mb5_transfer.lock); 2857650c2a21SLinus Walleij init_completion(&mb5_transfer.work); 2858650c2a21SLinus Walleij 28593df57bcfSMattias Nilsson INIT_WORK(&mb0_transfer.mask_work, prcmu_mask_work); 2860650c2a21SLinus Walleij } 2861650c2a21SLinus Walleij 28620508901cSMattias Nilsson static void __init init_prcm_registers(void) 2863d65e12d7SMattias Nilsson { 2864d65e12d7SMattias Nilsson u32 val; 2865d65e12d7SMattias Nilsson 2866d65e12d7SMattias Nilsson val = readl(PRCM_A9PL_FORCE_CLKEN); 2867d65e12d7SMattias Nilsson val &= ~(PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN | 2868d65e12d7SMattias Nilsson PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN); 2869d65e12d7SMattias Nilsson writel(val, (PRCM_A9PL_FORCE_CLKEN)); 2870d65e12d7SMattias Nilsson } 2871d65e12d7SMattias Nilsson 28721032fbfdSBengt Jonsson /* 28731032fbfdSBengt Jonsson * Power domain switches (ePODs) modeled as regulators for the DB8500 SoC 28741032fbfdSBengt Jonsson */ 28751032fbfdSBengt Jonsson static struct regulator_consumer_supply db8500_vape_consumers[] = { 28761032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-ape", NULL), 28771032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-i2c", "nmk-i2c.0"), 28781032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-i2c", "nmk-i2c.1"), 28791032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-i2c", "nmk-i2c.2"), 28801032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-i2c", "nmk-i2c.3"), 2881ae840635SLee Jones REGULATOR_SUPPLY("v-i2c", "nmk-i2c.4"), 28821032fbfdSBengt Jonsson /* "v-mmc" changed to "vcore" in the mainline kernel */ 28831032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "sdi0"), 28841032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "sdi1"), 28851032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "sdi2"), 28861032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "sdi3"), 28871032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "sdi4"), 28881032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-dma", "dma40.0"), 28891032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-ape", "ab8500-usb.0"), 28901032fbfdSBengt Jonsson /* "v-uart" changed to "vcore" in the mainline kernel */ 28911032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "uart0"), 28921032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "uart1"), 28931032fbfdSBengt Jonsson REGULATOR_SUPPLY("vcore", "uart2"), 28941032fbfdSBengt Jonsson REGULATOR_SUPPLY("v-ape", "nmk-ske-keypad.0"), 2895992b133aSBengt Jonsson REGULATOR_SUPPLY("v-hsi", "ste_hsi.0"), 2896bc367481SLee Jones REGULATOR_SUPPLY("vddvario", "smsc911x.0"), 28971032fbfdSBengt Jonsson }; 28981032fbfdSBengt Jonsson 28991032fbfdSBengt Jonsson static struct regulator_consumer_supply db8500_vsmps2_consumers[] = { 29001032fbfdSBengt Jonsson REGULATOR_SUPPLY("musb_1v8", "ab8500-usb.0"), 29011032fbfdSBengt Jonsson /* AV8100 regulator */ 29021032fbfdSBengt Jonsson REGULATOR_SUPPLY("hdmi_1v8", "0-0070"), 29031032fbfdSBengt Jonsson }; 29041032fbfdSBengt Jonsson 29051032fbfdSBengt Jonsson static struct regulator_consumer_supply db8500_b2r2_mcde_consumers[] = { 2906992b133aSBengt Jonsson REGULATOR_SUPPLY("vsupply", "b2r2_bus"), 2907624e87c2SBengt Jonsson REGULATOR_SUPPLY("vsupply", "mcde"), 2908624e87c2SBengt Jonsson }; 2909624e87c2SBengt Jonsson 2910624e87c2SBengt Jonsson /* SVA MMDSP regulator switch */ 2911624e87c2SBengt Jonsson static struct regulator_consumer_supply db8500_svammdsp_consumers[] = { 2912624e87c2SBengt Jonsson REGULATOR_SUPPLY("sva-mmdsp", "cm_control"), 2913624e87c2SBengt Jonsson }; 2914624e87c2SBengt Jonsson 2915624e87c2SBengt Jonsson /* SVA pipe regulator switch */ 2916624e87c2SBengt Jonsson static struct regulator_consumer_supply db8500_svapipe_consumers[] = { 2917624e87c2SBengt Jonsson REGULATOR_SUPPLY("sva-pipe", "cm_control"), 2918624e87c2SBengt Jonsson }; 2919624e87c2SBengt Jonsson 2920624e87c2SBengt Jonsson /* SIA MMDSP regulator switch */ 2921624e87c2SBengt Jonsson static struct regulator_consumer_supply db8500_siammdsp_consumers[] = { 2922624e87c2SBengt Jonsson REGULATOR_SUPPLY("sia-mmdsp", "cm_control"), 2923624e87c2SBengt Jonsson }; 2924624e87c2SBengt Jonsson 2925624e87c2SBengt Jonsson /* SIA pipe regulator switch */ 2926624e87c2SBengt Jonsson static struct regulator_consumer_supply db8500_siapipe_consumers[] = { 2927624e87c2SBengt Jonsson REGULATOR_SUPPLY("sia-pipe", "cm_control"), 2928624e87c2SBengt Jonsson }; 2929624e87c2SBengt Jonsson 2930624e87c2SBengt Jonsson static struct regulator_consumer_supply db8500_sga_consumers[] = { 2931624e87c2SBengt Jonsson REGULATOR_SUPPLY("v-mali", NULL), 2932624e87c2SBengt Jonsson }; 2933624e87c2SBengt Jonsson 2934624e87c2SBengt Jonsson /* ESRAM1 and 2 regulator switch */ 2935624e87c2SBengt Jonsson static struct regulator_consumer_supply db8500_esram12_consumers[] = { 2936624e87c2SBengt Jonsson REGULATOR_SUPPLY("esram12", "cm_control"), 2937624e87c2SBengt Jonsson }; 2938624e87c2SBengt Jonsson 2939624e87c2SBengt Jonsson /* ESRAM3 and 4 regulator switch */ 2940624e87c2SBengt Jonsson static struct regulator_consumer_supply db8500_esram34_consumers[] = { 2941624e87c2SBengt Jonsson REGULATOR_SUPPLY("v-esram34", "mcde"), 2942624e87c2SBengt Jonsson REGULATOR_SUPPLY("esram34", "cm_control"), 2943992b133aSBengt Jonsson REGULATOR_SUPPLY("lcla_esram", "dma40.0"), 29441032fbfdSBengt Jonsson }; 29451032fbfdSBengt Jonsson 29461032fbfdSBengt Jonsson static struct regulator_init_data db8500_regulators[DB8500_NUM_REGULATORS] = { 29471032fbfdSBengt Jonsson [DB8500_REGULATOR_VAPE] = { 29481032fbfdSBengt Jonsson .constraints = { 29491032fbfdSBengt Jonsson .name = "db8500-vape", 29501032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29511e45860fSMark Brown .always_on = true, 29521032fbfdSBengt Jonsson }, 29531032fbfdSBengt Jonsson .consumer_supplies = db8500_vape_consumers, 29541032fbfdSBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_vape_consumers), 29551032fbfdSBengt Jonsson }, 29561032fbfdSBengt Jonsson [DB8500_REGULATOR_VARM] = { 29571032fbfdSBengt Jonsson .constraints = { 29581032fbfdSBengt Jonsson .name = "db8500-varm", 29591032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29601032fbfdSBengt Jonsson }, 29611032fbfdSBengt Jonsson }, 29621032fbfdSBengt Jonsson [DB8500_REGULATOR_VMODEM] = { 29631032fbfdSBengt Jonsson .constraints = { 29641032fbfdSBengt Jonsson .name = "db8500-vmodem", 29651032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29661032fbfdSBengt Jonsson }, 29671032fbfdSBengt Jonsson }, 29681032fbfdSBengt Jonsson [DB8500_REGULATOR_VPLL] = { 29691032fbfdSBengt Jonsson .constraints = { 29701032fbfdSBengt Jonsson .name = "db8500-vpll", 29711032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29721032fbfdSBengt Jonsson }, 29731032fbfdSBengt Jonsson }, 29741032fbfdSBengt Jonsson [DB8500_REGULATOR_VSMPS1] = { 29751032fbfdSBengt Jonsson .constraints = { 29761032fbfdSBengt Jonsson .name = "db8500-vsmps1", 29771032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29781032fbfdSBengt Jonsson }, 29791032fbfdSBengt Jonsson }, 29801032fbfdSBengt Jonsson [DB8500_REGULATOR_VSMPS2] = { 29811032fbfdSBengt Jonsson .constraints = { 29821032fbfdSBengt Jonsson .name = "db8500-vsmps2", 29831032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29841032fbfdSBengt Jonsson }, 29851032fbfdSBengt Jonsson .consumer_supplies = db8500_vsmps2_consumers, 29861032fbfdSBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_vsmps2_consumers), 29871032fbfdSBengt Jonsson }, 29881032fbfdSBengt Jonsson [DB8500_REGULATOR_VSMPS3] = { 29891032fbfdSBengt Jonsson .constraints = { 29901032fbfdSBengt Jonsson .name = "db8500-vsmps3", 29911032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29921032fbfdSBengt Jonsson }, 29931032fbfdSBengt Jonsson }, 29941032fbfdSBengt Jonsson [DB8500_REGULATOR_VRF1] = { 29951032fbfdSBengt Jonsson .constraints = { 29961032fbfdSBengt Jonsson .name = "db8500-vrf1", 29971032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 29981032fbfdSBengt Jonsson }, 29991032fbfdSBengt Jonsson }, 30001032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_SVAMMDSP] = { 3001992b133aSBengt Jonsson /* dependency to u8500-vape is handled outside regulator framework */ 30021032fbfdSBengt Jonsson .constraints = { 30031032fbfdSBengt Jonsson .name = "db8500-sva-mmdsp", 30041032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30051032fbfdSBengt Jonsson }, 3006624e87c2SBengt Jonsson .consumer_supplies = db8500_svammdsp_consumers, 3007624e87c2SBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_svammdsp_consumers), 30081032fbfdSBengt Jonsson }, 30091032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_SVAMMDSPRET] = { 30101032fbfdSBengt Jonsson .constraints = { 30111032fbfdSBengt Jonsson /* "ret" means "retention" */ 30121032fbfdSBengt Jonsson .name = "db8500-sva-mmdsp-ret", 30131032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30141032fbfdSBengt Jonsson }, 30151032fbfdSBengt Jonsson }, 30161032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_SVAPIPE] = { 3017992b133aSBengt Jonsson /* dependency to u8500-vape is handled outside regulator framework */ 30181032fbfdSBengt Jonsson .constraints = { 30191032fbfdSBengt Jonsson .name = "db8500-sva-pipe", 30201032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30211032fbfdSBengt Jonsson }, 3022624e87c2SBengt Jonsson .consumer_supplies = db8500_svapipe_consumers, 3023624e87c2SBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_svapipe_consumers), 30241032fbfdSBengt Jonsson }, 30251032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_SIAMMDSP] = { 3026992b133aSBengt Jonsson /* dependency to u8500-vape is handled outside regulator framework */ 30271032fbfdSBengt Jonsson .constraints = { 30281032fbfdSBengt Jonsson .name = "db8500-sia-mmdsp", 30291032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30301032fbfdSBengt Jonsson }, 3031624e87c2SBengt Jonsson .consumer_supplies = db8500_siammdsp_consumers, 3032624e87c2SBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_siammdsp_consumers), 30331032fbfdSBengt Jonsson }, 30341032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_SIAMMDSPRET] = { 30351032fbfdSBengt Jonsson .constraints = { 30361032fbfdSBengt Jonsson .name = "db8500-sia-mmdsp-ret", 30371032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30381032fbfdSBengt Jonsson }, 30391032fbfdSBengt Jonsson }, 30401032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_SIAPIPE] = { 3041992b133aSBengt Jonsson /* dependency to u8500-vape is handled outside regulator framework */ 30421032fbfdSBengt Jonsson .constraints = { 30431032fbfdSBengt Jonsson .name = "db8500-sia-pipe", 30441032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30451032fbfdSBengt Jonsson }, 3046624e87c2SBengt Jonsson .consumer_supplies = db8500_siapipe_consumers, 3047624e87c2SBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_siapipe_consumers), 30481032fbfdSBengt Jonsson }, 30491032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_SGA] = { 30501032fbfdSBengt Jonsson .supply_regulator = "db8500-vape", 30511032fbfdSBengt Jonsson .constraints = { 30521032fbfdSBengt Jonsson .name = "db8500-sga", 30531032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30541032fbfdSBengt Jonsson }, 3055624e87c2SBengt Jonsson .consumer_supplies = db8500_sga_consumers, 3056624e87c2SBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_sga_consumers), 3057624e87c2SBengt Jonsson 30581032fbfdSBengt Jonsson }, 30591032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_B2R2_MCDE] = { 30601032fbfdSBengt Jonsson .supply_regulator = "db8500-vape", 30611032fbfdSBengt Jonsson .constraints = { 30621032fbfdSBengt Jonsson .name = "db8500-b2r2-mcde", 30631032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30641032fbfdSBengt Jonsson }, 30651032fbfdSBengt Jonsson .consumer_supplies = db8500_b2r2_mcde_consumers, 30661032fbfdSBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_b2r2_mcde_consumers), 30671032fbfdSBengt Jonsson }, 30681032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_ESRAM12] = { 3069992b133aSBengt Jonsson /* 3070992b133aSBengt Jonsson * esram12 is set in retention and supplied by Vsafe when Vape is off, 3071992b133aSBengt Jonsson * no need to hold Vape 3072992b133aSBengt Jonsson */ 30731032fbfdSBengt Jonsson .constraints = { 30741032fbfdSBengt Jonsson .name = "db8500-esram12", 30751032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30761032fbfdSBengt Jonsson }, 3077624e87c2SBengt Jonsson .consumer_supplies = db8500_esram12_consumers, 3078624e87c2SBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_esram12_consumers), 30791032fbfdSBengt Jonsson }, 30801032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_ESRAM12RET] = { 30811032fbfdSBengt Jonsson .constraints = { 30821032fbfdSBengt Jonsson .name = "db8500-esram12-ret", 30831032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30841032fbfdSBengt Jonsson }, 30851032fbfdSBengt Jonsson }, 30861032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_ESRAM34] = { 3087992b133aSBengt Jonsson /* 3088992b133aSBengt Jonsson * esram34 is set in retention and supplied by Vsafe when Vape is off, 3089992b133aSBengt Jonsson * no need to hold Vape 3090992b133aSBengt Jonsson */ 30911032fbfdSBengt Jonsson .constraints = { 30921032fbfdSBengt Jonsson .name = "db8500-esram34", 30931032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 30941032fbfdSBengt Jonsson }, 3095624e87c2SBengt Jonsson .consumer_supplies = db8500_esram34_consumers, 3096624e87c2SBengt Jonsson .num_consumer_supplies = ARRAY_SIZE(db8500_esram34_consumers), 30971032fbfdSBengt Jonsson }, 30981032fbfdSBengt Jonsson [DB8500_REGULATOR_SWITCH_ESRAM34RET] = { 30991032fbfdSBengt Jonsson .constraints = { 31001032fbfdSBengt Jonsson .name = "db8500-esram34-ret", 31011032fbfdSBengt Jonsson .valid_ops_mask = REGULATOR_CHANGE_STATUS, 31021032fbfdSBengt Jonsson }, 31031032fbfdSBengt Jonsson }, 31041032fbfdSBengt Jonsson }; 31051032fbfdSBengt Jonsson 31066d11d135SLee Jones static struct resource ab8500_resources[] = { 31076d11d135SLee Jones [0] = { 31086d11d135SLee Jones .start = IRQ_DB8500_AB8500, 31096d11d135SLee Jones .end = IRQ_DB8500_AB8500, 31106d11d135SLee Jones .flags = IORESOURCE_IRQ 31116d11d135SLee Jones } 31126d11d135SLee Jones }; 31136d11d135SLee Jones 3114b3aac62bSFabio Baltieri static struct ux500_wdt_data db8500_wdt_pdata = { 3115b3aac62bSFabio Baltieri .timeout = 600, /* 10 minutes */ 3116b3aac62bSFabio Baltieri .has_28_bits_resolution = true, 3117b3aac62bSFabio Baltieri }; 3118b3aac62bSFabio Baltieri 31193df57bcfSMattias Nilsson static struct mfd_cell db8500_prcmu_devs[] = { 31203df57bcfSMattias Nilsson { 31213df57bcfSMattias Nilsson .name = "db8500-prcmu-regulators", 31225d90322bSLee Jones .of_compatible = "stericsson,db8500-prcmu-regulator", 31231ed7891fSMattias Wallin .platform_data = &db8500_regulators, 31241ed7891fSMattias Wallin .pdata_size = sizeof(db8500_regulators), 31253df57bcfSMattias Nilsson }, 31263df57bcfSMattias Nilsson { 312784c7c20fSLee Jones .name = "cpufreq-ux500", 312884c7c20fSLee Jones .of_compatible = "stericsson,cpufreq-ux500", 3129c280f45fSUlf Hansson .platform_data = &db8500_cpufreq_table, 3130c280f45fSUlf Hansson .pdata_size = sizeof(db8500_cpufreq_table), 31313df57bcfSMattias Nilsson }, 31326d11d135SLee Jones { 3133b3aac62bSFabio Baltieri .name = "ux500_wdt", 3134b3aac62bSFabio Baltieri .platform_data = &db8500_wdt_pdata, 3135b3aac62bSFabio Baltieri .pdata_size = sizeof(db8500_wdt_pdata), 3136b3aac62bSFabio Baltieri .id = -1, 3137b3aac62bSFabio Baltieri }, 3138b3aac62bSFabio Baltieri { 31396d11d135SLee Jones .name = "ab8500-core", 31406d11d135SLee Jones .of_compatible = "stericsson,ab8500", 31416d11d135SLee Jones .num_resources = ARRAY_SIZE(ab8500_resources), 31426d11d135SLee Jones .resources = ab8500_resources, 31436d11d135SLee Jones .id = AB8500_VERSION_AB8500, 31446d11d135SLee Jones }, 31453df57bcfSMattias Nilsson }; 31463df57bcfSMattias Nilsson 3147c280f45fSUlf Hansson static void db8500_prcmu_update_cpufreq(void) 3148c280f45fSUlf Hansson { 3149c280f45fSUlf Hansson if (prcmu_has_arm_maxopp()) { 3150c280f45fSUlf Hansson db8500_cpufreq_table[3].frequency = 1000000; 3151c280f45fSUlf Hansson db8500_cpufreq_table[3].index = ARM_MAX_OPP; 3152c280f45fSUlf Hansson } 3153c280f45fSUlf Hansson } 3154c280f45fSUlf Hansson 31553df57bcfSMattias Nilsson /** 31563df57bcfSMattias Nilsson * prcmu_fw_init - arch init call for the Linux PRCMU fw init logic 31573df57bcfSMattias Nilsson * 31583df57bcfSMattias Nilsson */ 3159f791be49SBill Pemberton static int db8500_prcmu_probe(struct platform_device *pdev) 31603df57bcfSMattias Nilsson { 3161ca7edd16SLee Jones struct device_node *np = pdev->dev.of_node; 316205ec260eSLinus Walleij struct prcmu_pdata *pdata = dev_get_platdata(&pdev->dev); 31633a8e39c9SLee Jones int irq = 0, err = 0, i; 316405ec260eSLinus Walleij struct resource *res; 31653df57bcfSMattias Nilsson 31660508901cSMattias Nilsson init_prcm_registers(); 3167d65e12d7SMattias Nilsson 316805ec260eSLinus Walleij dbx500_fw_version_init(pdev, pdata->version_offset); 316905ec260eSLinus Walleij res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "prcmu-tcdm"); 317005ec260eSLinus Walleij if (!res) { 317105ec260eSLinus Walleij dev_err(&pdev->dev, "no prcmu tcdm region provided\n"); 317205ec260eSLinus Walleij return -ENOENT; 317305ec260eSLinus Walleij } 317405ec260eSLinus Walleij tcdm_base = devm_ioremap(&pdev->dev, res->start, 317505ec260eSLinus Walleij resource_size(res)); 317605ec260eSLinus Walleij 31773df57bcfSMattias Nilsson /* Clean up the mailbox interrupts after pre-kernel code. */ 3178c553b3caSMattias Nilsson writel(ALL_MBOX_BITS, PRCM_ARM_IT1_CLR); 31793df57bcfSMattias Nilsson 3180ca7edd16SLee Jones irq = platform_get_irq(pdev, 0); 318105ec260eSLinus Walleij if (irq <= 0) { 318205ec260eSLinus Walleij dev_err(&pdev->dev, "no prcmu irq provided\n"); 318305ec260eSLinus Walleij return -ENOENT; 318405ec260eSLinus Walleij } 3185ca7edd16SLee Jones 3186ca7edd16SLee Jones err = request_threaded_irq(irq, prcmu_irq_handler, 31873df57bcfSMattias Nilsson prcmu_irq_thread_fn, IRQF_NO_SUSPEND, "prcmu", NULL); 31883df57bcfSMattias Nilsson if (err < 0) { 31893df57bcfSMattias Nilsson pr_err("prcmu: Failed to allocate IRQ_DB8500_PRCMU1.\n"); 31903df57bcfSMattias Nilsson err = -EBUSY; 31913df57bcfSMattias Nilsson goto no_irq_return; 31923df57bcfSMattias Nilsson } 31933df57bcfSMattias Nilsson 3194f3f1f0a1SLee Jones db8500_irq_init(np); 3195f3f1f0a1SLee Jones 31963a8e39c9SLee Jones for (i = 0; i < ARRAY_SIZE(db8500_prcmu_devs); i++) { 31973a8e39c9SLee Jones if (!strcmp(db8500_prcmu_devs[i].name, "ab8500-core")) { 319805ec260eSLinus Walleij db8500_prcmu_devs[i].platform_data = pdata->ab_platdata; 31993c1534c7SLee Jones db8500_prcmu_devs[i].pdata_size = sizeof(struct ab8500_platform_data); 32003a8e39c9SLee Jones } 32013a8e39c9SLee Jones } 32023a8e39c9SLee Jones 32033df57bcfSMattias Nilsson prcmu_config_esram0_deep_sleep(ESRAM0_DEEP_SLEEP_STATE_RET); 32043df57bcfSMattias Nilsson 3205c280f45fSUlf Hansson db8500_prcmu_update_cpufreq(); 3206c280f45fSUlf Hansson 32073df57bcfSMattias Nilsson err = mfd_add_devices(&pdev->dev, 0, db8500_prcmu_devs, 32080848c94fSMark Brown ARRAY_SIZE(db8500_prcmu_devs), NULL, 0, NULL); 3209ca7edd16SLee Jones if (err) { 32103df57bcfSMattias Nilsson pr_err("prcmu: Failed to add subdevices\n"); 3211ca7edd16SLee Jones return err; 3212ca7edd16SLee Jones } 3213ca7edd16SLee Jones 32143df57bcfSMattias Nilsson pr_info("DB8500 PRCMU initialized\n"); 32153df57bcfSMattias Nilsson 32163df57bcfSMattias Nilsson no_irq_return: 32173df57bcfSMattias Nilsson return err; 32183df57bcfSMattias Nilsson } 32193c144762SLee Jones static const struct of_device_id db8500_prcmu_match[] = { 32203c144762SLee Jones { .compatible = "stericsson,db8500-prcmu"}, 32213c144762SLee Jones { }, 32223c144762SLee Jones }; 32233df57bcfSMattias Nilsson 32243df57bcfSMattias Nilsson static struct platform_driver db8500_prcmu_driver = { 32253df57bcfSMattias Nilsson .driver = { 32263df57bcfSMattias Nilsson .name = "db8500-prcmu", 32273df57bcfSMattias Nilsson .owner = THIS_MODULE, 32283c144762SLee Jones .of_match_table = db8500_prcmu_match, 32293df57bcfSMattias Nilsson }, 32309fc63f67SLee Jones .probe = db8500_prcmu_probe, 32313df57bcfSMattias Nilsson }; 32323df57bcfSMattias Nilsson 32333df57bcfSMattias Nilsson static int __init db8500_prcmu_init(void) 32343df57bcfSMattias Nilsson { 32359fc63f67SLee Jones return platform_driver_register(&db8500_prcmu_driver); 32363df57bcfSMattias Nilsson } 32373df57bcfSMattias Nilsson 3238a661aca4SLee Jones core_initcall(db8500_prcmu_init); 32393df57bcfSMattias Nilsson 32403df57bcfSMattias Nilsson MODULE_AUTHOR("Mattias Nilsson <mattias.i.nilsson@stericsson.com>"); 32413df57bcfSMattias Nilsson MODULE_DESCRIPTION("DB8500 PRCM Unit driver"); 32423df57bcfSMattias Nilsson MODULE_LICENSE("GPL v2"); 3243