xref: /openbmc/linux/drivers/mfd/da9062-core.c (revision dc0c386e)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29b40b030SS Twiss /*
3656211b1SSteve Twiss  * Core, IRQ and I2C device driver for DA9061 and DA9062 PMICs
4656211b1SSteve Twiss  * Copyright (C) 2015-2017  Dialog Semiconductor
59b40b030SS Twiss  */
69b40b030SS Twiss 
79b40b030SS Twiss #include <linux/kernel.h>
89b40b030SS Twiss #include <linux/module.h>
99b40b030SS Twiss #include <linux/init.h>
109b40b030SS Twiss #include <linux/device.h>
119b40b030SS Twiss #include <linux/interrupt.h>
12*dc0c386eSRob Herring #include <linux/of.h>
139b40b030SS Twiss #include <linux/regmap.h>
149b40b030SS Twiss #include <linux/irq.h>
159b40b030SS Twiss #include <linux/mfd/core.h>
169b40b030SS Twiss #include <linux/i2c.h>
179b40b030SS Twiss #include <linux/mfd/da9062/core.h>
189b40b030SS Twiss #include <linux/mfd/da9062/registers.h>
199b40b030SS Twiss #include <linux/regulator/of_regulator.h>
209b40b030SS Twiss 
219b40b030SS Twiss #define	DA9062_REG_EVENT_A_OFFSET	0
229b40b030SS Twiss #define	DA9062_REG_EVENT_B_OFFSET	1
239b40b030SS Twiss #define	DA9062_REG_EVENT_C_OFFSET	2
249b40b030SS Twiss 
25b1cc5409SShreyas Joshi #define	DA9062_IRQ_LOW	0
26b1cc5409SShreyas Joshi #define	DA9062_IRQ_HIGH	1
27b1cc5409SShreyas Joshi 
28656211b1SSteve Twiss static struct regmap_irq da9061_irqs[] = {
29656211b1SSteve Twiss 	/* EVENT A */
30656211b1SSteve Twiss 	[DA9061_IRQ_ONKEY] = {
31656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
32656211b1SSteve Twiss 		.mask = DA9062AA_M_NONKEY_MASK,
33656211b1SSteve Twiss 	},
34656211b1SSteve Twiss 	[DA9061_IRQ_WDG_WARN] = {
35656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
36656211b1SSteve Twiss 		.mask = DA9062AA_M_WDG_WARN_MASK,
37656211b1SSteve Twiss 	},
38656211b1SSteve Twiss 	[DA9061_IRQ_SEQ_RDY] = {
39656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
40656211b1SSteve Twiss 		.mask = DA9062AA_M_SEQ_RDY_MASK,
41656211b1SSteve Twiss 	},
42656211b1SSteve Twiss 	/* EVENT B */
43656211b1SSteve Twiss 	[DA9061_IRQ_TEMP] = {
44656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
45656211b1SSteve Twiss 		.mask = DA9062AA_M_TEMP_MASK,
46656211b1SSteve Twiss 	},
47656211b1SSteve Twiss 	[DA9061_IRQ_LDO_LIM] = {
48656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
49656211b1SSteve Twiss 		.mask = DA9062AA_M_LDO_LIM_MASK,
50656211b1SSteve Twiss 	},
51656211b1SSteve Twiss 	[DA9061_IRQ_DVC_RDY] = {
52656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
53656211b1SSteve Twiss 		.mask = DA9062AA_M_DVC_RDY_MASK,
54656211b1SSteve Twiss 	},
55656211b1SSteve Twiss 	[DA9061_IRQ_VDD_WARN] = {
56656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
57656211b1SSteve Twiss 		.mask = DA9062AA_M_VDD_WARN_MASK,
58656211b1SSteve Twiss 	},
59656211b1SSteve Twiss 	/* EVENT C */
60656211b1SSteve Twiss 	[DA9061_IRQ_GPI0] = {
61656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
62656211b1SSteve Twiss 		.mask = DA9062AA_M_GPI0_MASK,
63656211b1SSteve Twiss 	},
64656211b1SSteve Twiss 	[DA9061_IRQ_GPI1] = {
65656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
66656211b1SSteve Twiss 		.mask = DA9062AA_M_GPI1_MASK,
67656211b1SSteve Twiss 	},
68656211b1SSteve Twiss 	[DA9061_IRQ_GPI2] = {
69656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
70656211b1SSteve Twiss 		.mask = DA9062AA_M_GPI2_MASK,
71656211b1SSteve Twiss 	},
72656211b1SSteve Twiss 	[DA9061_IRQ_GPI3] = {
73656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
74656211b1SSteve Twiss 		.mask = DA9062AA_M_GPI3_MASK,
75656211b1SSteve Twiss 	},
76656211b1SSteve Twiss 	[DA9061_IRQ_GPI4] = {
77656211b1SSteve Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
78656211b1SSteve Twiss 		.mask = DA9062AA_M_GPI4_MASK,
79656211b1SSteve Twiss 	},
80656211b1SSteve Twiss };
81656211b1SSteve Twiss 
82656211b1SSteve Twiss static struct regmap_irq_chip da9061_irq_chip = {
83656211b1SSteve Twiss 	.name = "da9061-irq",
84656211b1SSteve Twiss 	.irqs = da9061_irqs,
85656211b1SSteve Twiss 	.num_irqs = DA9061_NUM_IRQ,
86656211b1SSteve Twiss 	.num_regs = 3,
87656211b1SSteve Twiss 	.status_base = DA9062AA_EVENT_A,
88656211b1SSteve Twiss 	.mask_base = DA9062AA_IRQ_MASK_A,
89656211b1SSteve Twiss 	.ack_base = DA9062AA_EVENT_A,
90656211b1SSteve Twiss };
91656211b1SSteve Twiss 
929b40b030SS Twiss static struct regmap_irq da9062_irqs[] = {
939b40b030SS Twiss 	/* EVENT A */
949b40b030SS Twiss 	[DA9062_IRQ_ONKEY] = {
959b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
969b40b030SS Twiss 		.mask = DA9062AA_M_NONKEY_MASK,
979b40b030SS Twiss 	},
989b40b030SS Twiss 	[DA9062_IRQ_ALARM] = {
999b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
1009b40b030SS Twiss 		.mask = DA9062AA_M_ALARM_MASK,
1019b40b030SS Twiss 	},
1029b40b030SS Twiss 	[DA9062_IRQ_TICK] = {
1039b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
1049b40b030SS Twiss 		.mask = DA9062AA_M_TICK_MASK,
1059b40b030SS Twiss 	},
1069b40b030SS Twiss 	[DA9062_IRQ_WDG_WARN] = {
1079b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
1089b40b030SS Twiss 		.mask = DA9062AA_M_WDG_WARN_MASK,
1099b40b030SS Twiss 	},
1109b40b030SS Twiss 	[DA9062_IRQ_SEQ_RDY] = {
1119b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_A_OFFSET,
1129b40b030SS Twiss 		.mask = DA9062AA_M_SEQ_RDY_MASK,
1139b40b030SS Twiss 	},
1149b40b030SS Twiss 	/* EVENT B */
1159b40b030SS Twiss 	[DA9062_IRQ_TEMP] = {
1169b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
1179b40b030SS Twiss 		.mask = DA9062AA_M_TEMP_MASK,
1189b40b030SS Twiss 	},
1199b40b030SS Twiss 	[DA9062_IRQ_LDO_LIM] = {
1209b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
1219b40b030SS Twiss 		.mask = DA9062AA_M_LDO_LIM_MASK,
1229b40b030SS Twiss 	},
1239b40b030SS Twiss 	[DA9062_IRQ_DVC_RDY] = {
1249b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
1259b40b030SS Twiss 		.mask = DA9062AA_M_DVC_RDY_MASK,
1269b40b030SS Twiss 	},
1279b40b030SS Twiss 	[DA9062_IRQ_VDD_WARN] = {
1289b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_B_OFFSET,
1299b40b030SS Twiss 		.mask = DA9062AA_M_VDD_WARN_MASK,
1309b40b030SS Twiss 	},
1319b40b030SS Twiss 	/* EVENT C */
1329b40b030SS Twiss 	[DA9062_IRQ_GPI0] = {
1339b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
1349b40b030SS Twiss 		.mask = DA9062AA_M_GPI0_MASK,
1359b40b030SS Twiss 	},
1369b40b030SS Twiss 	[DA9062_IRQ_GPI1] = {
1379b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
1389b40b030SS Twiss 		.mask = DA9062AA_M_GPI1_MASK,
1399b40b030SS Twiss 	},
1409b40b030SS Twiss 	[DA9062_IRQ_GPI2] = {
1419b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
1429b40b030SS Twiss 		.mask = DA9062AA_M_GPI2_MASK,
1439b40b030SS Twiss 	},
1449b40b030SS Twiss 	[DA9062_IRQ_GPI3] = {
1459b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
1469b40b030SS Twiss 		.mask = DA9062AA_M_GPI3_MASK,
1479b40b030SS Twiss 	},
1489b40b030SS Twiss 	[DA9062_IRQ_GPI4] = {
1499b40b030SS Twiss 		.reg_offset = DA9062_REG_EVENT_C_OFFSET,
1509b40b030SS Twiss 		.mask = DA9062AA_M_GPI4_MASK,
1519b40b030SS Twiss 	},
1529b40b030SS Twiss };
1539b40b030SS Twiss 
1549b40b030SS Twiss static struct regmap_irq_chip da9062_irq_chip = {
1559b40b030SS Twiss 	.name = "da9062-irq",
1569b40b030SS Twiss 	.irqs = da9062_irqs,
1579b40b030SS Twiss 	.num_irqs = DA9062_NUM_IRQ,
1589b40b030SS Twiss 	.num_regs = 3,
1599b40b030SS Twiss 	.status_base = DA9062AA_EVENT_A,
1609b40b030SS Twiss 	.mask_base = DA9062AA_IRQ_MASK_A,
1619b40b030SS Twiss 	.ack_base = DA9062AA_EVENT_A,
1629b40b030SS Twiss };
1639b40b030SS Twiss 
164a0fa0abeSRikard Falkeborn static const struct resource da9061_core_resources[] = {
165656211b1SSteve Twiss 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_VDD_WARN, "VDD_WARN"),
166656211b1SSteve Twiss };
167656211b1SSteve Twiss 
168a0fa0abeSRikard Falkeborn static const struct resource da9061_regulators_resources[] = {
169656211b1SSteve Twiss 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_LDO_LIM, "LDO_LIM"),
170656211b1SSteve Twiss };
171656211b1SSteve Twiss 
172a0fa0abeSRikard Falkeborn static const struct resource da9061_thermal_resources[] = {
173656211b1SSteve Twiss 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_TEMP, "THERMAL"),
174656211b1SSteve Twiss };
175656211b1SSteve Twiss 
176a0fa0abeSRikard Falkeborn static const struct resource da9061_wdt_resources[] = {
177656211b1SSteve Twiss 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_WDG_WARN, "WD_WARN"),
178656211b1SSteve Twiss };
179656211b1SSteve Twiss 
180a0fa0abeSRikard Falkeborn static const struct resource da9061_onkey_resources[] = {
181656211b1SSteve Twiss 	DEFINE_RES_IRQ_NAMED(DA9061_IRQ_ONKEY, "ONKEY"),
182656211b1SSteve Twiss };
183656211b1SSteve Twiss 
184c923d500SChristoph Niedermaier static const struct mfd_cell da9061_devs_irq[] = {
1857d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9061-core", da9061_core_resources, NULL, 0, 0,
1867d61f631SChristoph Niedermaier 		    NULL),
1877d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-regulators", da9061_regulators_resources, NULL, 0, 0,
1887d61f631SChristoph Niedermaier 		    NULL),
1897d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9061-watchdog", da9061_wdt_resources, NULL, 0, 0,
1907d61f631SChristoph Niedermaier 		    "dlg,da9061-watchdog"),
1917d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9061-thermal", da9061_thermal_resources, NULL, 0, 0,
1927d61f631SChristoph Niedermaier 		    "dlg,da9061-thermal"),
1937d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9061-onkey", da9061_onkey_resources, NULL, 0, 0,
1947d61f631SChristoph Niedermaier 		    "dlg,da9061-onkey"),
195656211b1SSteve Twiss };
196656211b1SSteve Twiss 
197c923d500SChristoph Niedermaier static const struct mfd_cell da9061_devs_noirq[] = {
198c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9061-core", NULL, NULL, 0, 0, NULL),
199c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-regulators", NULL, NULL, 0, 0, NULL),
200c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9061-watchdog", NULL, NULL, 0, 0, "dlg,da9061-watchdog"),
201c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9061-thermal", NULL, NULL, 0, 0, "dlg,da9061-thermal"),
202c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9061-onkey", NULL, NULL, 0, 0, "dlg,da9061-onkey"),
203c923d500SChristoph Niedermaier };
204c923d500SChristoph Niedermaier 
205a0fa0abeSRikard Falkeborn static const struct resource da9062_core_resources[] = {
2069b40b030SS Twiss 	DEFINE_RES_NAMED(DA9062_IRQ_VDD_WARN, 1, "VDD_WARN", IORESOURCE_IRQ),
2079b40b030SS Twiss };
2089b40b030SS Twiss 
209a0fa0abeSRikard Falkeborn static const struct resource da9062_regulators_resources[] = {
2109b40b030SS Twiss 	DEFINE_RES_NAMED(DA9062_IRQ_LDO_LIM, 1, "LDO_LIM", IORESOURCE_IRQ),
2119b40b030SS Twiss };
2129b40b030SS Twiss 
213a0fa0abeSRikard Falkeborn static const struct resource da9062_thermal_resources[] = {
2149b40b030SS Twiss 	DEFINE_RES_NAMED(DA9062_IRQ_TEMP, 1, "THERMAL", IORESOURCE_IRQ),
2159b40b030SS Twiss };
2169b40b030SS Twiss 
217a0fa0abeSRikard Falkeborn static const struct resource da9062_wdt_resources[] = {
2189b40b030SS Twiss 	DEFINE_RES_NAMED(DA9062_IRQ_WDG_WARN, 1, "WD_WARN", IORESOURCE_IRQ),
2199b40b030SS Twiss };
2209b40b030SS Twiss 
221a0fa0abeSRikard Falkeborn static const struct resource da9062_rtc_resources[] = {
222ca1ce176SS Twiss 	DEFINE_RES_NAMED(DA9062_IRQ_ALARM, 1, "ALARM", IORESOURCE_IRQ),
223ca1ce176SS Twiss 	DEFINE_RES_NAMED(DA9062_IRQ_TICK, 1, "TICK", IORESOURCE_IRQ),
224ca1ce176SS Twiss };
225ca1ce176SS Twiss 
226a0fa0abeSRikard Falkeborn static const struct resource da9062_onkey_resources[] = {
22768b6fd02SS Twiss 	DEFINE_RES_NAMED(DA9062_IRQ_ONKEY, 1, "ONKEY", IORESOURCE_IRQ),
22868b6fd02SS Twiss };
22968b6fd02SS Twiss 
230a0fa0abeSRikard Falkeborn static const struct resource da9062_gpio_resources[] = {
2311ea9bd88SMarco Felsch 	DEFINE_RES_NAMED(DA9062_IRQ_GPI0, 1, "GPI0", IORESOURCE_IRQ),
2321ea9bd88SMarco Felsch 	DEFINE_RES_NAMED(DA9062_IRQ_GPI1, 1, "GPI1", IORESOURCE_IRQ),
2331ea9bd88SMarco Felsch 	DEFINE_RES_NAMED(DA9062_IRQ_GPI2, 1, "GPI2", IORESOURCE_IRQ),
2341ea9bd88SMarco Felsch 	DEFINE_RES_NAMED(DA9062_IRQ_GPI3, 1, "GPI3", IORESOURCE_IRQ),
2351ea9bd88SMarco Felsch 	DEFINE_RES_NAMED(DA9062_IRQ_GPI4, 1, "GPI4", IORESOURCE_IRQ),
2361ea9bd88SMarco Felsch };
2371ea9bd88SMarco Felsch 
238c923d500SChristoph Niedermaier static const struct mfd_cell da9062_devs_irq[] = {
2397d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-core", da9062_core_resources, NULL, 0, 0,
2407d61f631SChristoph Niedermaier 		    NULL),
2417d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-regulators", da9062_regulators_resources, NULL, 0, 0,
2427d61f631SChristoph Niedermaier 		    NULL),
2437d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-watchdog", da9062_wdt_resources, NULL, 0, 0,
2447d61f631SChristoph Niedermaier 		    "dlg,da9062-watchdog"),
2457d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-thermal", da9062_thermal_resources, NULL, 0, 0,
2467d61f631SChristoph Niedermaier 		    "dlg,da9062-thermal"),
2477d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-rtc", da9062_rtc_resources, NULL, 0, 0,
2487d61f631SChristoph Niedermaier 		    "dlg,da9062-rtc"),
2497d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-onkey", da9062_onkey_resources, NULL, 0, 0,
2507d61f631SChristoph Niedermaier 		    "dlg,da9062-onkey"),
2517d61f631SChristoph Niedermaier 	MFD_CELL_OF("da9062-gpio", da9062_gpio_resources, NULL, 0, 0,
2527d61f631SChristoph Niedermaier 		    "dlg,da9062-gpio"),
2539b40b030SS Twiss };
2549b40b030SS Twiss 
255c923d500SChristoph Niedermaier static const struct mfd_cell da9062_devs_noirq[] = {
256c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-core", NULL, NULL, 0, 0, NULL),
257c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-regulators", NULL, NULL, 0, 0, NULL),
258c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-watchdog", NULL, NULL, 0, 0, "dlg,da9062-watchdog"),
259c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-thermal", NULL, NULL, 0, 0, "dlg,da9062-thermal"),
260c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-rtc", NULL, NULL, 0, 0, "dlg,da9062-rtc"),
261c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-onkey", NULL, NULL, 0, 0, "dlg,da9062-onkey"),
262c923d500SChristoph Niedermaier 	MFD_CELL_OF("da9062-gpio", NULL, NULL, 0, 0, "dlg,da9062-gpio"),
263c923d500SChristoph Niedermaier };
264c923d500SChristoph Niedermaier 
da9062_clear_fault_log(struct da9062 * chip)2659b40b030SS Twiss static int da9062_clear_fault_log(struct da9062 *chip)
2669b40b030SS Twiss {
2679b40b030SS Twiss 	int ret;
2689b40b030SS Twiss 	int fault_log;
2699b40b030SS Twiss 
2709b40b030SS Twiss 	ret = regmap_read(chip->regmap, DA9062AA_FAULT_LOG, &fault_log);
2719b40b030SS Twiss 	if (ret < 0)
2729b40b030SS Twiss 		return ret;
2739b40b030SS Twiss 
2749b40b030SS Twiss 	if (fault_log) {
2759b40b030SS Twiss 		if (fault_log & DA9062AA_TWD_ERROR_MASK)
2769b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: TWD_ERROR\n");
2779b40b030SS Twiss 		if (fault_log & DA9062AA_POR_MASK)
2789b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: POR\n");
2799b40b030SS Twiss 		if (fault_log & DA9062AA_VDD_FAULT_MASK)
2809b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: VDD_FAULT\n");
2819b40b030SS Twiss 		if (fault_log & DA9062AA_VDD_START_MASK)
2829b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: VDD_START\n");
2839b40b030SS Twiss 		if (fault_log & DA9062AA_TEMP_CRIT_MASK)
2849b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: TEMP_CRIT\n");
2859b40b030SS Twiss 		if (fault_log & DA9062AA_KEY_RESET_MASK)
2869b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: KEY_RESET\n");
2879b40b030SS Twiss 		if (fault_log & DA9062AA_NSHUTDOWN_MASK)
2889b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: NSHUTDOWN\n");
2899b40b030SS Twiss 		if (fault_log & DA9062AA_WAIT_SHUT_MASK)
2909b40b030SS Twiss 			dev_dbg(chip->dev, "Fault log entry detected: WAIT_SHUT\n");
2919b40b030SS Twiss 
2929b40b030SS Twiss 		ret = regmap_write(chip->regmap, DA9062AA_FAULT_LOG,
2939b40b030SS Twiss 				   fault_log);
2949b40b030SS Twiss 	}
2959b40b030SS Twiss 
2969b40b030SS Twiss 	return ret;
2979b40b030SS Twiss }
2989b40b030SS Twiss 
da9062_get_device_type(struct da9062 * chip)2996f44b148SAxel Lin static int da9062_get_device_type(struct da9062 *chip)
3009b40b030SS Twiss {
301656211b1SSteve Twiss 	int device_id, variant_id, variant_mrc, variant_vrc;
302656211b1SSteve Twiss 	char *type;
3039b40b030SS Twiss 	int ret;
3049b40b030SS Twiss 
3059b40b030SS Twiss 	ret = regmap_read(chip->regmap, DA9062AA_DEVICE_ID, &device_id);
3069b40b030SS Twiss 	if (ret < 0) {
3079b40b030SS Twiss 		dev_err(chip->dev, "Cannot read chip ID.\n");
3089b40b030SS Twiss 		return -EIO;
3099b40b030SS Twiss 	}
3109b40b030SS Twiss 	if (device_id != DA9062_PMIC_DEVICE_ID) {
3119b40b030SS Twiss 		dev_err(chip->dev, "Invalid device ID: 0x%02x\n", device_id);
3129b40b030SS Twiss 		return -ENODEV;
3139b40b030SS Twiss 	}
3149b40b030SS Twiss 
3159b40b030SS Twiss 	ret = regmap_read(chip->regmap, DA9062AA_VARIANT_ID, &variant_id);
3169b40b030SS Twiss 	if (ret < 0) {
3179b40b030SS Twiss 		dev_err(chip->dev, "Cannot read chip variant id.\n");
3189b40b030SS Twiss 		return -EIO;
3199b40b030SS Twiss 	}
3209b40b030SS Twiss 
321656211b1SSteve Twiss 	variant_vrc = (variant_id & DA9062AA_VRC_MASK) >> DA9062AA_VRC_SHIFT;
322656211b1SSteve Twiss 
323656211b1SSteve Twiss 	switch (variant_vrc) {
324656211b1SSteve Twiss 	case DA9062_PMIC_VARIANT_VRC_DA9061:
325656211b1SSteve Twiss 		type = "DA9061";
326656211b1SSteve Twiss 		break;
327656211b1SSteve Twiss 	case DA9062_PMIC_VARIANT_VRC_DA9062:
328656211b1SSteve Twiss 		type = "DA9062";
329656211b1SSteve Twiss 		break;
330656211b1SSteve Twiss 	default:
331656211b1SSteve Twiss 		type = "Unknown";
332656211b1SSteve Twiss 		break;
333656211b1SSteve Twiss 	}
334656211b1SSteve Twiss 
3359b40b030SS Twiss 	dev_info(chip->dev,
336656211b1SSteve Twiss 		 "Device detected (device-ID: 0x%02X, var-ID: 0x%02X, %s)\n",
337656211b1SSteve Twiss 		 device_id, variant_id, type);
3389b40b030SS Twiss 
3399b40b030SS Twiss 	variant_mrc = (variant_id & DA9062AA_MRC_MASK) >> DA9062AA_MRC_SHIFT;
3409b40b030SS Twiss 
3419b40b030SS Twiss 	if (variant_mrc < DA9062_PMIC_VARIANT_MRC_AA) {
3429b40b030SS Twiss 		dev_err(chip->dev,
3439b40b030SS Twiss 			"Cannot support variant MRC: 0x%02X\n", variant_mrc);
3449b40b030SS Twiss 		return -ENODEV;
3459b40b030SS Twiss 	}
3469b40b030SS Twiss 
3479b40b030SS Twiss 	return ret;
3489b40b030SS Twiss }
3499b40b030SS Twiss 
da9062_configure_irq_type(struct da9062 * chip,int irq,u32 * trigger)350b1cc5409SShreyas Joshi static u32 da9062_configure_irq_type(struct da9062 *chip, int irq, u32 *trigger)
351b1cc5409SShreyas Joshi {
352b1cc5409SShreyas Joshi 	u32 irq_type = 0;
353b1cc5409SShreyas Joshi 	struct irq_data *irq_data = irq_get_irq_data(irq);
354b1cc5409SShreyas Joshi 
355b1cc5409SShreyas Joshi 	if (!irq_data) {
356b1cc5409SShreyas Joshi 		dev_err(chip->dev, "Invalid IRQ: %d\n", irq);
357b1cc5409SShreyas Joshi 		return -EINVAL;
358b1cc5409SShreyas Joshi 	}
359b1cc5409SShreyas Joshi 	*trigger = irqd_get_trigger_type(irq_data);
360b1cc5409SShreyas Joshi 
361b1cc5409SShreyas Joshi 	switch (*trigger) {
362b1cc5409SShreyas Joshi 	case IRQ_TYPE_LEVEL_HIGH:
363b1cc5409SShreyas Joshi 		irq_type = DA9062_IRQ_HIGH;
364b1cc5409SShreyas Joshi 		break;
365b1cc5409SShreyas Joshi 	case IRQ_TYPE_LEVEL_LOW:
366b1cc5409SShreyas Joshi 		irq_type = DA9062_IRQ_LOW;
367b1cc5409SShreyas Joshi 		break;
368b1cc5409SShreyas Joshi 	default:
369b1cc5409SShreyas Joshi 		dev_warn(chip->dev, "Unsupported IRQ type: %d\n", *trigger);
370b1cc5409SShreyas Joshi 		return -EINVAL;
371b1cc5409SShreyas Joshi 	}
372b1cc5409SShreyas Joshi 	return regmap_update_bits(chip->regmap, DA9062AA_CONFIG_A,
373b1cc5409SShreyas Joshi 			DA9062AA_IRQ_TYPE_MASK,
374b1cc5409SShreyas Joshi 			irq_type << DA9062AA_IRQ_TYPE_SHIFT);
375b1cc5409SShreyas Joshi }
376b1cc5409SShreyas Joshi 
377656211b1SSteve Twiss static const struct regmap_range da9061_aa_readable_ranges[] = {
378b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
379b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
380b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
381b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
382b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_GPIO_OUT3_4),
383b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
384b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
385b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
386b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
387b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
388b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
389b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
390b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_WAIT),
391b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_RESET, DA9062AA_BUCK_ILIM_C),
392b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK1_CFG, DA9062AA_BUCK3_CFG),
393b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK1_A, DA9062AA_VBUCK4_A),
394b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
395b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
396b1cc5409SShreyas Joshi 	regmap_reg_range(DA9062AA_CONFIG_A, DA9062AA_CONFIG_A),
397b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK1_B, DA9062AA_VBUCK4_B),
398b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
399b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
400b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_INTERFACE, DA9062AA_CONFIG_E),
401b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONFIG_G, DA9062AA_CONFIG_K),
402b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONFIG_M, DA9062AA_CONFIG_M),
403b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
404b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DEVICE_ID, DA9062AA_CONFIG_ID),
405656211b1SSteve Twiss };
406656211b1SSteve Twiss 
407656211b1SSteve Twiss static const struct regmap_range da9061_aa_writeable_ranges[] = {
408b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_PAGE_CON),
409b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_FAULT_LOG, DA9062AA_EVENT_C),
410b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
411b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
412b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_GPIO_OUT3_4),
413b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
414b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
415b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
416b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
417b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
418b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
419b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
420b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_WAIT),
421b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_RESET, DA9062AA_BUCK_ILIM_C),
422b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK1_CFG, DA9062AA_BUCK3_CFG),
423b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK1_A, DA9062AA_VBUCK4_A),
424b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
425b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
426b1cc5409SShreyas Joshi 	regmap_reg_range(DA9062AA_CONFIG_A, DA9062AA_CONFIG_A),
427b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK1_B, DA9062AA_VBUCK4_B),
428b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
429b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
430834382eaSJens Hillenstedt 	regmap_reg_range(DA9062AA_CONFIG_J, DA9062AA_CONFIG_J),
431b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
432656211b1SSteve Twiss };
433656211b1SSteve Twiss 
434656211b1SSteve Twiss static const struct regmap_range da9061_aa_volatile_ranges[] = {
435b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
436b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
437b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_CONTROL_B),
438b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_E, DA9062AA_CONTROL_F),
439b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
440b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
441b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
442b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
443b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_SEQ),
444656211b1SSteve Twiss };
445656211b1SSteve Twiss 
446656211b1SSteve Twiss static const struct regmap_access_table da9061_aa_readable_table = {
447656211b1SSteve Twiss 	.yes_ranges = da9061_aa_readable_ranges,
448656211b1SSteve Twiss 	.n_yes_ranges = ARRAY_SIZE(da9061_aa_readable_ranges),
449656211b1SSteve Twiss };
450656211b1SSteve Twiss 
451656211b1SSteve Twiss static const struct regmap_access_table da9061_aa_writeable_table = {
452656211b1SSteve Twiss 	.yes_ranges = da9061_aa_writeable_ranges,
453656211b1SSteve Twiss 	.n_yes_ranges = ARRAY_SIZE(da9061_aa_writeable_ranges),
454656211b1SSteve Twiss };
455656211b1SSteve Twiss 
456656211b1SSteve Twiss static const struct regmap_access_table da9061_aa_volatile_table = {
457656211b1SSteve Twiss 	.yes_ranges = da9061_aa_volatile_ranges,
458656211b1SSteve Twiss 	.n_yes_ranges = ARRAY_SIZE(da9061_aa_volatile_ranges),
459656211b1SSteve Twiss };
460656211b1SSteve Twiss 
461656211b1SSteve Twiss static const struct regmap_range_cfg da9061_range_cfg[] = {
462656211b1SSteve Twiss 	{
463656211b1SSteve Twiss 		.range_min = DA9062AA_PAGE_CON,
464656211b1SSteve Twiss 		.range_max = DA9062AA_CONFIG_ID,
465656211b1SSteve Twiss 		.selector_reg = DA9062AA_PAGE_CON,
466656211b1SSteve Twiss 		.selector_mask = 1 << DA9062_I2C_PAGE_SEL_SHIFT,
467656211b1SSteve Twiss 		.selector_shift = DA9062_I2C_PAGE_SEL_SHIFT,
468656211b1SSteve Twiss 		.window_start = 0,
469656211b1SSteve Twiss 		.window_len = 256,
470656211b1SSteve Twiss 	}
471656211b1SSteve Twiss };
472656211b1SSteve Twiss 
473656211b1SSteve Twiss static struct regmap_config da9061_regmap_config = {
474656211b1SSteve Twiss 	.reg_bits = 8,
475656211b1SSteve Twiss 	.val_bits = 8,
476656211b1SSteve Twiss 	.ranges = da9061_range_cfg,
477656211b1SSteve Twiss 	.num_ranges = ARRAY_SIZE(da9061_range_cfg),
478656211b1SSteve Twiss 	.max_register = DA9062AA_CONFIG_ID,
479656211b1SSteve Twiss 	.cache_type = REGCACHE_RBTREE,
480656211b1SSteve Twiss 	.rd_table = &da9061_aa_readable_table,
481656211b1SSteve Twiss 	.wr_table = &da9061_aa_writeable_table,
482656211b1SSteve Twiss 	.volatile_table = &da9061_aa_volatile_table,
483656211b1SSteve Twiss };
484656211b1SSteve Twiss 
4859b40b030SS Twiss static const struct regmap_range da9062_aa_readable_ranges[] = {
486b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
487b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
488b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
489b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
490b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_BUCK4_CONT),
491b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
492b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
493b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
494b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_SECOND_D),
495b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
496b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
497b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
498b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_BUCK3_CFG),
499b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK2_A, DA9062AA_VBUCK4_A),
500b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
501b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
502b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK2_B, DA9062AA_VBUCK4_B),
503b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
504b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
505b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BBAT_CONT, DA9062AA_BBAT_CONT),
506b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_INTERFACE, DA9062AA_CONFIG_E),
507b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONFIG_G, DA9062AA_CONFIG_K),
508b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONFIG_M, DA9062AA_CONFIG_M),
509b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_TRIM_CLDR, DA9062AA_GP_ID_19),
510b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DEVICE_ID, DA9062AA_CONFIG_ID),
5119b40b030SS Twiss };
5129b40b030SS Twiss 
5139b40b030SS Twiss static const struct regmap_range da9062_aa_writeable_ranges[] = {
514b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_PAGE_CON),
515b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_FAULT_LOG, DA9062AA_EVENT_C),
516b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
517b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
518b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_BUCK4_CONT),
519b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
520b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
521b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
522b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_ALARM_Y),
523b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
524b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
525b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
526b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_BUCK3_CFG),
527b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK2_A, DA9062AA_VBUCK4_A),
528b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
529b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
530b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK2_B, DA9062AA_VBUCK4_B),
531b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
532b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
533b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BBAT_CONT, DA9062AA_BBAT_CONT),
5345c6f0f45SAndrej Picej 	regmap_reg_range(DA9062AA_CONFIG_J, DA9062AA_CONFIG_J),
535b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
5369b40b030SS Twiss };
5379b40b030SS Twiss 
5389b40b030SS Twiss static const struct regmap_range da9062_aa_volatile_ranges[] = {
539b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
540b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
541b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_CONTROL_B),
542b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_CONTROL_E, DA9062AA_CONTROL_F),
543b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK2_CONT, DA9062AA_BUCK4_CONT),
544b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
545b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
546b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
547b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_SECOND_D),
548b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_SEQ, DA9062AA_SEQ),
549b16d2393SSteve Twiss 	regmap_reg_range(DA9062AA_EN_32K, DA9062AA_EN_32K),
5509b40b030SS Twiss };
5519b40b030SS Twiss 
5529b40b030SS Twiss static const struct regmap_access_table da9062_aa_readable_table = {
5539b40b030SS Twiss 	.yes_ranges = da9062_aa_readable_ranges,
5549b40b030SS Twiss 	.n_yes_ranges = ARRAY_SIZE(da9062_aa_readable_ranges),
5559b40b030SS Twiss };
5569b40b030SS Twiss 
5579b40b030SS Twiss static const struct regmap_access_table da9062_aa_writeable_table = {
5589b40b030SS Twiss 	.yes_ranges = da9062_aa_writeable_ranges,
5599b40b030SS Twiss 	.n_yes_ranges = ARRAY_SIZE(da9062_aa_writeable_ranges),
5609b40b030SS Twiss };
5619b40b030SS Twiss 
5629b40b030SS Twiss static const struct regmap_access_table da9062_aa_volatile_table = {
5639b40b030SS Twiss 	.yes_ranges = da9062_aa_volatile_ranges,
5649b40b030SS Twiss 	.n_yes_ranges = ARRAY_SIZE(da9062_aa_volatile_ranges),
5659b40b030SS Twiss };
5669b40b030SS Twiss 
5679b40b030SS Twiss static const struct regmap_range_cfg da9062_range_cfg[] = {
5689b40b030SS Twiss 	{
5699b40b030SS Twiss 		.range_min = DA9062AA_PAGE_CON,
5709b40b030SS Twiss 		.range_max = DA9062AA_CONFIG_ID,
5719b40b030SS Twiss 		.selector_reg = DA9062AA_PAGE_CON,
5729b40b030SS Twiss 		.selector_mask = 1 << DA9062_I2C_PAGE_SEL_SHIFT,
5739b40b030SS Twiss 		.selector_shift = DA9062_I2C_PAGE_SEL_SHIFT,
5749b40b030SS Twiss 		.window_start = 0,
5759b40b030SS Twiss 		.window_len = 256,
5769b40b030SS Twiss 	}
5779b40b030SS Twiss };
5789b40b030SS Twiss 
5799b40b030SS Twiss static struct regmap_config da9062_regmap_config = {
5809b40b030SS Twiss 	.reg_bits = 8,
5819b40b030SS Twiss 	.val_bits = 8,
5829b40b030SS Twiss 	.ranges = da9062_range_cfg,
5839b40b030SS Twiss 	.num_ranges = ARRAY_SIZE(da9062_range_cfg),
5849b40b030SS Twiss 	.max_register = DA9062AA_CONFIG_ID,
5859b40b030SS Twiss 	.cache_type = REGCACHE_RBTREE,
5869b40b030SS Twiss 	.rd_table = &da9062_aa_readable_table,
5879b40b030SS Twiss 	.wr_table = &da9062_aa_writeable_table,
5889b40b030SS Twiss 	.volatile_table = &da9062_aa_volatile_table,
5899b40b030SS Twiss };
5909b40b030SS Twiss 
591656211b1SSteve Twiss static const struct of_device_id da9062_dt_ids[] = {
592656211b1SSteve Twiss 	{ .compatible = "dlg,da9061", .data = (void *)COMPAT_TYPE_DA9061, },
593656211b1SSteve Twiss 	{ .compatible = "dlg,da9062", .data = (void *)COMPAT_TYPE_DA9062, },
594656211b1SSteve Twiss 	{ }
595656211b1SSteve Twiss };
596656211b1SSteve Twiss MODULE_DEVICE_TABLE(of, da9062_dt_ids);
597656211b1SSteve Twiss 
da9062_i2c_probe(struct i2c_client * i2c)5987df5c3d8SUwe Kleine-König static int da9062_i2c_probe(struct i2c_client *i2c)
5999b40b030SS Twiss {
6007df5c3d8SUwe Kleine-König 	const struct i2c_device_id *id = i2c_client_get_device_id(i2c);
6019b40b030SS Twiss 	struct da9062 *chip;
602c923d500SChristoph Niedermaier 	unsigned int irq_base = 0;
603656211b1SSteve Twiss 	const struct mfd_cell *cell;
604656211b1SSteve Twiss 	const struct regmap_irq_chip *irq_chip;
605656211b1SSteve Twiss 	const struct regmap_config *config;
606656211b1SSteve Twiss 	int cell_num;
607b1cc5409SShreyas Joshi 	u32 trigger_type = 0;
6089b40b030SS Twiss 	int ret;
6099b40b030SS Twiss 
6109b40b030SS Twiss 	chip = devm_kzalloc(&i2c->dev, sizeof(*chip), GFP_KERNEL);
6119b40b030SS Twiss 	if (!chip)
6129b40b030SS Twiss 		return -ENOMEM;
6139b40b030SS Twiss 
6145783bbe9SKrzysztof Kozlowski 	if (i2c->dev.of_node)
6155783bbe9SKrzysztof Kozlowski 		chip->chip_type = (uintptr_t)of_device_get_match_data(&i2c->dev);
6165783bbe9SKrzysztof Kozlowski 	else
617656211b1SSteve Twiss 		chip->chip_type = id->driver_data;
618656211b1SSteve Twiss 
6199b40b030SS Twiss 	i2c_set_clientdata(i2c, chip);
6209b40b030SS Twiss 	chip->dev = &i2c->dev;
6219b40b030SS Twiss 
622c923d500SChristoph Niedermaier 	/* Start with a base configuration without IRQ */
623656211b1SSteve Twiss 	switch (chip->chip_type) {
624656211b1SSteve Twiss 	case COMPAT_TYPE_DA9061:
625c923d500SChristoph Niedermaier 		cell = da9061_devs_noirq;
626c923d500SChristoph Niedermaier 		cell_num = ARRAY_SIZE(da9061_devs_noirq);
627656211b1SSteve Twiss 		config = &da9061_regmap_config;
628656211b1SSteve Twiss 		break;
629656211b1SSteve Twiss 	case COMPAT_TYPE_DA9062:
630c923d500SChristoph Niedermaier 		cell = da9062_devs_noirq;
631c923d500SChristoph Niedermaier 		cell_num = ARRAY_SIZE(da9062_devs_noirq);
632656211b1SSteve Twiss 		config = &da9062_regmap_config;
633656211b1SSteve Twiss 		break;
634656211b1SSteve Twiss 	default:
635656211b1SSteve Twiss 		dev_err(chip->dev, "Unrecognised chip type\n");
636656211b1SSteve Twiss 		return -ENODEV;
637656211b1SSteve Twiss 	}
638656211b1SSteve Twiss 
639656211b1SSteve Twiss 	chip->regmap = devm_regmap_init_i2c(i2c, config);
6409b40b030SS Twiss 	if (IS_ERR(chip->regmap)) {
6419b40b030SS Twiss 		ret = PTR_ERR(chip->regmap);
6429b40b030SS Twiss 		dev_err(chip->dev, "Failed to allocate register map: %d\n",
6439b40b030SS Twiss 			ret);
6449b40b030SS Twiss 		return ret;
6459b40b030SS Twiss 	}
6469b40b030SS Twiss 
6475c6f0f45SAndrej Picej 	/* If SMBus is not available and only I2C is possible, enter I2C mode */
6485c6f0f45SAndrej Picej 	if (i2c_check_functionality(i2c->adapter, I2C_FUNC_I2C)) {
6495c6f0f45SAndrej Picej 		dev_info(chip->dev, "Entering I2C mode!\n");
6505c6f0f45SAndrej Picej 		ret = regmap_clear_bits(chip->regmap, DA9062AA_CONFIG_J,
6515c6f0f45SAndrej Picej 					DA9062AA_TWOWIRE_TO_MASK);
6525c6f0f45SAndrej Picej 		if (ret < 0) {
6535c6f0f45SAndrej Picej 			dev_err(chip->dev, "Failed to set Two-Wire Bus Mode.\n");
6545c6f0f45SAndrej Picej 			return ret;
6555c6f0f45SAndrej Picej 		}
6565c6f0f45SAndrej Picej 	}
6575c6f0f45SAndrej Picej 
6589b40b030SS Twiss 	ret = da9062_clear_fault_log(chip);
6599b40b030SS Twiss 	if (ret < 0)
6609b40b030SS Twiss 		dev_warn(chip->dev, "Cannot clear fault log\n");
6619b40b030SS Twiss 
6626f44b148SAxel Lin 	ret = da9062_get_device_type(chip);
6639b40b030SS Twiss 	if (ret)
6649b40b030SS Twiss 		return ret;
6659b40b030SS Twiss 
666c923d500SChristoph Niedermaier 	/* If IRQ is available, reconfigure it accordingly */
667c923d500SChristoph Niedermaier 	if (i2c->irq) {
668c923d500SChristoph Niedermaier 		if (chip->chip_type == COMPAT_TYPE_DA9061) {
669c923d500SChristoph Niedermaier 			cell = da9061_devs_irq;
670c923d500SChristoph Niedermaier 			cell_num = ARRAY_SIZE(da9061_devs_irq);
671c923d500SChristoph Niedermaier 			irq_chip = &da9061_irq_chip;
672c923d500SChristoph Niedermaier 		} else {
673c923d500SChristoph Niedermaier 			cell = da9062_devs_irq;
674c923d500SChristoph Niedermaier 			cell_num = ARRAY_SIZE(da9062_devs_irq);
675c923d500SChristoph Niedermaier 			irq_chip = &da9062_irq_chip;
676c923d500SChristoph Niedermaier 		}
677c923d500SChristoph Niedermaier 
678b1cc5409SShreyas Joshi 		ret = da9062_configure_irq_type(chip, i2c->irq, &trigger_type);
679b1cc5409SShreyas Joshi 		if (ret < 0) {
680b1cc5409SShreyas Joshi 			dev_err(chip->dev, "Failed to configure IRQ type\n");
681b1cc5409SShreyas Joshi 			return ret;
682b1cc5409SShreyas Joshi 		}
683b1cc5409SShreyas Joshi 
6849b40b030SS Twiss 		ret = regmap_add_irq_chip(chip->regmap, i2c->irq,
685b1cc5409SShreyas Joshi 					  trigger_type | IRQF_SHARED | IRQF_ONESHOT,
686b1cc5409SShreyas Joshi 					  -1, irq_chip, &chip->regmap_irq);
6879b40b030SS Twiss 		if (ret) {
6889b40b030SS Twiss 			dev_err(chip->dev, "Failed to request IRQ %d: %d\n",
6899b40b030SS Twiss 				i2c->irq, ret);
6909b40b030SS Twiss 			return ret;
6919b40b030SS Twiss 		}
6929b40b030SS Twiss 
6939b40b030SS Twiss 		irq_base = regmap_irq_chip_get_base(chip->regmap_irq);
694c923d500SChristoph Niedermaier 	}
6959b40b030SS Twiss 
696656211b1SSteve Twiss 	ret = mfd_add_devices(chip->dev, PLATFORM_DEVID_NONE, cell,
697656211b1SSteve Twiss 			      cell_num, NULL, irq_base,
6989b40b030SS Twiss 			      NULL);
6999b40b030SS Twiss 	if (ret) {
7009b40b030SS Twiss 		dev_err(chip->dev, "Cannot register child devices\n");
701c923d500SChristoph Niedermaier 		if (i2c->irq)
7029b40b030SS Twiss 			regmap_del_irq_chip(i2c->irq, chip->regmap_irq);
7039b40b030SS Twiss 		return ret;
7049b40b030SS Twiss 	}
7059b40b030SS Twiss 
7069b40b030SS Twiss 	return ret;
7079b40b030SS Twiss }
7089b40b030SS Twiss 
da9062_i2c_remove(struct i2c_client * i2c)709ed5c2f5fSUwe Kleine-König static void da9062_i2c_remove(struct i2c_client *i2c)
7109b40b030SS Twiss {
7119b40b030SS Twiss 	struct da9062 *chip = i2c_get_clientdata(i2c);
7129b40b030SS Twiss 
7139b40b030SS Twiss 	mfd_remove_devices(chip->dev);
7149b40b030SS Twiss 	regmap_del_irq_chip(i2c->irq, chip->regmap_irq);
7159b40b030SS Twiss }
7169b40b030SS Twiss 
7179b40b030SS Twiss static const struct i2c_device_id da9062_i2c_id[] = {
718656211b1SSteve Twiss 	{ "da9061", COMPAT_TYPE_DA9061 },
719656211b1SSteve Twiss 	{ "da9062", COMPAT_TYPE_DA9062 },
7209b40b030SS Twiss 	{ },
7219b40b030SS Twiss };
7229b40b030SS Twiss MODULE_DEVICE_TABLE(i2c, da9062_i2c_id);
7239b40b030SS Twiss 
7249b40b030SS Twiss static struct i2c_driver da9062_i2c_driver = {
7259b40b030SS Twiss 	.driver = {
7269b40b030SS Twiss 		.name = "da9062",
727b62a16a5SKrzysztof Kozlowski 		.of_match_table = da9062_dt_ids,
7289b40b030SS Twiss 	},
7299816d859SUwe Kleine-König 	.probe = da9062_i2c_probe,
7309b40b030SS Twiss 	.remove   = da9062_i2c_remove,
7319b40b030SS Twiss 	.id_table = da9062_i2c_id,
7329b40b030SS Twiss };
7339b40b030SS Twiss 
7349b40b030SS Twiss module_i2c_driver(da9062_i2c_driver);
7359b40b030SS Twiss 
736656211b1SSteve Twiss MODULE_DESCRIPTION("Core device driver for Dialog DA9061 and DA9062");
7379b40b030SS Twiss MODULE_AUTHOR("Steve Twiss <stwiss.opensource@diasemi.com>");
7389b40b030SS Twiss MODULE_LICENSE("GPL");
739