xref: /openbmc/linux/drivers/memory/mtk-smi.c (revision 8956500e)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2cc8bbe1aSYong Wu /*
3cc8bbe1aSYong Wu  * Copyright (c) 2015-2016 MediaTek Inc.
4cc8bbe1aSYong Wu  * Author: Yong Wu <yong.wu@mediatek.com>
5cc8bbe1aSYong Wu  */
6cc8bbe1aSYong Wu #include <linux/clk.h>
7cc8bbe1aSYong Wu #include <linux/component.h>
8cc8bbe1aSYong Wu #include <linux/device.h>
9cc8bbe1aSYong Wu #include <linux/err.h>
10cc8bbe1aSYong Wu #include <linux/io.h>
11*8956500eSYong Wu #include <linux/iopoll.h>
124f608d38SYong Wu #include <linux/module.h>
13cc8bbe1aSYong Wu #include <linux/of.h>
14cc8bbe1aSYong Wu #include <linux/of_platform.h>
15cc8bbe1aSYong Wu #include <linux/platform_device.h>
16cc8bbe1aSYong Wu #include <linux/pm_runtime.h>
17cc8bbe1aSYong Wu #include <soc/mediatek/smi.h>
183c8f4ad8SHonghui Zhang #include <dt-bindings/memory/mt2701-larb-port.h>
1966a28915SYong Wu #include <dt-bindings/memory/mtk-memory-port.h>
20cc8bbe1aSYong Wu 
21534e0ad2SYong Wu /* SMI COMMON */
22431e9cabSYong Wu #define SMI_L1LEN			0x100
23431e9cabSYong Wu 
24534e0ad2SYong Wu #define SMI_BUS_SEL			0x220
25534e0ad2SYong Wu #define SMI_BUS_LARB_SHIFT(larbid)	((larbid) << 1)
26534e0ad2SYong Wu /* All are MMU0 defaultly. Only specialize mmu1 here. */
27534e0ad2SYong Wu #define F_MMU1_LARB(larbid)		(0x1 << SMI_BUS_LARB_SHIFT(larbid))
28e6dec923SYong Wu 
29431e9cabSYong Wu #define SMI_M4U_TH			0x234
30431e9cabSYong Wu #define SMI_FIFO_TH1			0x238
31431e9cabSYong Wu #define SMI_FIFO_TH2			0x23c
32431e9cabSYong Wu #define SMI_DCM				0x300
33431e9cabSYong Wu #define SMI_DUMMY			0x444
34431e9cabSYong Wu 
35534e0ad2SYong Wu /* SMI LARB */
36*8956500eSYong Wu #define SMI_LARB_SLP_CON                0xc
37*8956500eSYong Wu #define SLP_PROT_EN                     BIT(0)
38*8956500eSYong Wu #define SLP_PROT_RDY                    BIT(16)
39*8956500eSYong Wu 
40fe6dd2a4SYong Wu #define SMI_LARB_CMD_THRT_CON		0x24
41fe6dd2a4SYong Wu #define SMI_LARB_THRT_RD_NU_LMT_MSK	GENMASK(7, 4)
42fe6dd2a4SYong Wu #define SMI_LARB_THRT_RD_NU_LMT		(5 << 4)
43fe6dd2a4SYong Wu 
44fe6dd2a4SYong Wu #define SMI_LARB_SW_FLAG		0x40
45fe6dd2a4SYong Wu #define SMI_LARB_SW_FLAG_1		0x1
46fe6dd2a4SYong Wu 
47fe6dd2a4SYong Wu #define SMI_LARB_OSTDL_PORT		0x200
48fe6dd2a4SYong Wu #define SMI_LARB_OSTDL_PORTx(id)	(SMI_LARB_OSTDL_PORT + (((id) & 0x1f) << 2))
49a8529f3bSFabien Parent 
50534e0ad2SYong Wu /* Below are about mmu enable registers, they are different in SoCs */
51534e0ad2SYong Wu /* gen1: mt2701 */
523c8f4ad8SHonghui Zhang #define REG_SMI_SECUR_CON_BASE		0x5c0
533c8f4ad8SHonghui Zhang 
543c8f4ad8SHonghui Zhang /* every register control 8 port, register offset 0x4 */
553c8f4ad8SHonghui Zhang #define REG_SMI_SECUR_CON_OFFSET(id)	(((id) >> 3) << 2)
563c8f4ad8SHonghui Zhang #define REG_SMI_SECUR_CON_ADDR(id)	\
573c8f4ad8SHonghui Zhang 	(REG_SMI_SECUR_CON_BASE + REG_SMI_SECUR_CON_OFFSET(id))
583c8f4ad8SHonghui Zhang 
593c8f4ad8SHonghui Zhang /*
603c8f4ad8SHonghui Zhang  * every port have 4 bit to control, bit[port + 3] control virtual or physical,
613c8f4ad8SHonghui Zhang  * bit[port + 2 : port + 1] control the domain, bit[port] control the security
623c8f4ad8SHonghui Zhang  * or non-security.
633c8f4ad8SHonghui Zhang  */
643c8f4ad8SHonghui Zhang #define SMI_SECUR_CON_VAL_MSK(id)	(~(0xf << (((id) & 0x7) << 2)))
653c8f4ad8SHonghui Zhang #define SMI_SECUR_CON_VAL_VIRT(id)	BIT((((id) & 0x7) << 2) + 3)
663c8f4ad8SHonghui Zhang /* mt2701 domain should be set to 3 */
673c8f4ad8SHonghui Zhang #define SMI_SECUR_CON_VAL_DOMAIN(id)	(0x3 << ((((id) & 0x7) << 2) + 1))
683c8f4ad8SHonghui Zhang 
69534e0ad2SYong Wu /* gen2: */
70534e0ad2SYong Wu /* mt8167 */
71534e0ad2SYong Wu #define MT8167_SMI_LARB_MMU_EN		0xfc0
72534e0ad2SYong Wu 
73534e0ad2SYong Wu /* mt8173 */
74534e0ad2SYong Wu #define MT8173_SMI_LARB_MMU_EN		0xf00
75534e0ad2SYong Wu 
76534e0ad2SYong Wu /* general */
77e6dec923SYong Wu #define SMI_LARB_NONSEC_CON(id)		(0x380 + ((id) * 4))
78e6dec923SYong Wu #define F_MMU_EN			BIT(0)
798d2c749eSYong Wu #define BANK_SEL(id)			({		\
808d2c749eSYong Wu 	u32 _id = (id) & 0x3;				\
818d2c749eSYong Wu 	(_id << 8 | _id << 10 | _id << 12 | _id << 14);	\
828d2c749eSYong Wu })
83e6dec923SYong Wu 
84431e9cabSYong Wu #define SMI_COMMON_INIT_REGS_NR		6
85fe6dd2a4SYong Wu #define SMI_LARB_PORT_NR_MAX		32
86fe6dd2a4SYong Wu 
87fe6dd2a4SYong Wu #define MTK_SMI_FLAG_THRT_UPDATE	BIT(0)
88fe6dd2a4SYong Wu #define MTK_SMI_FLAG_SW_FLAG		BIT(1)
89*8956500eSYong Wu #define MTK_SMI_FLAG_SLEEP_CTL		BIT(2)
90fe6dd2a4SYong Wu #define MTK_SMI_CAPS(flags, _x)		(!!((flags) & (_x)))
91431e9cabSYong Wu 
92431e9cabSYong Wu struct mtk_smi_reg_pair {
93431e9cabSYong Wu 	unsigned int		offset;
94431e9cabSYong Wu 	u32			value;
95431e9cabSYong Wu };
96431e9cabSYong Wu 
97a5c18986SYong Wu enum mtk_smi_type {
9842d42c76SYong Wu 	MTK_SMI_GEN1,
9947404757SYong Wu 	MTK_SMI_GEN2,		/* gen2 smi common */
10047404757SYong Wu 	MTK_SMI_GEN2_SUB_COMM,	/* gen2 smi sub common */
10142d42c76SYong Wu };
10242d42c76SYong Wu 
1030e14917cSYong Wu #define MTK_SMI_CLK_NR_MAX			4
1040e14917cSYong Wu 
1050e14917cSYong Wu /* larbs: Require apb/smi clocks while gals is optional. */
1060e14917cSYong Wu static const char * const mtk_smi_larb_clks[] = {"apb", "smi", "gals"};
1070e14917cSYong Wu #define MTK_SMI_LARB_REQ_CLK_NR		2
1080e14917cSYong Wu #define MTK_SMI_LARB_OPT_CLK_NR		1
1090e14917cSYong Wu 
1100e14917cSYong Wu /*
1110e14917cSYong Wu  * common: Require these four clocks in has_gals case. Otherwise, only apb/smi are required.
1123e4f74e0SYong Wu  * sub common: Require apb/smi/gals0 clocks in has_gals case. Otherwise, only apb/smi are required.
1130e14917cSYong Wu  */
1140e14917cSYong Wu static const char * const mtk_smi_common_clks[] = {"apb", "smi", "gals0", "gals1"};
1150e14917cSYong Wu #define MTK_SMI_COM_REQ_CLK_NR		2
1160e14917cSYong Wu #define MTK_SMI_COM_GALS_REQ_CLK_NR	MTK_SMI_CLK_NR_MAX
1173e4f74e0SYong Wu #define MTK_SMI_SUB_COM_GALS_REQ_CLK_NR 3
1180e14917cSYong Wu 
11942d42c76SYong Wu struct mtk_smi_common_plat {
120a5c18986SYong Wu 	enum mtk_smi_type	type;
12164fea74aSYong Wu 	bool			has_gals;
122567e58cfSYong Wu 	u32			bus_sel; /* Balance some larbs to enter mmu0 or mmu1 */
123431e9cabSYong Wu 
124431e9cabSYong Wu 	const struct mtk_smi_reg_pair	*init;
12542d42c76SYong Wu };
12642d42c76SYong Wu 
1273c8f4ad8SHonghui Zhang struct mtk_smi_larb_gen {
1283c8f4ad8SHonghui Zhang 	int port_in_larb[MTK_LARB_NR_MAX + 1];
1293aa5a6c2SKrzysztof Kozlowski 	void (*config_port)(struct device *dev);
1302e9b0908SYong Wu 	unsigned int			larb_direct_to_common_mask;
131fe6dd2a4SYong Wu 	unsigned int			flags_general;
132fe6dd2a4SYong Wu 	const u8			(*ostd)[SMI_LARB_PORT_NR_MAX];
1333c8f4ad8SHonghui Zhang };
134cc8bbe1aSYong Wu 
135cc8bbe1aSYong Wu struct mtk_smi {
136cc8bbe1aSYong Wu 	struct device			*dev;
1370e14917cSYong Wu 	unsigned int			clk_num;
1380e14917cSYong Wu 	struct clk_bulk_data		clks[MTK_SMI_CLK_NR_MAX];
1393c8f4ad8SHonghui Zhang 	struct clk			*clk_async; /*only needed by mt2701*/
140567e58cfSYong Wu 	union {
141567e58cfSYong Wu 		void __iomem		*smi_ao_base; /* only for gen1 */
142567e58cfSYong Wu 		void __iomem		*base;	      /* only for gen2 */
143567e58cfSYong Wu 	};
14447404757SYong Wu 	struct device			*smi_common_dev; /* for sub common */
14542d42c76SYong Wu 	const struct mtk_smi_common_plat *plat;
146cc8bbe1aSYong Wu };
147cc8bbe1aSYong Wu 
148cc8bbe1aSYong Wu struct mtk_smi_larb { /* larb: local arbiter */
149cc8bbe1aSYong Wu 	struct mtk_smi			smi;
150cc8bbe1aSYong Wu 	void __iomem			*base;
15147404757SYong Wu 	struct device			*smi_common_dev; /* common or sub-common dev */
1523c8f4ad8SHonghui Zhang 	const struct mtk_smi_larb_gen	*larb_gen;
1533c8f4ad8SHonghui Zhang 	int				larbid;
154cc8bbe1aSYong Wu 	u32				*mmu;
1558d2c749eSYong Wu 	unsigned char			*bank;
156cc8bbe1aSYong Wu };
157cc8bbe1aSYong Wu 
158cc8bbe1aSYong Wu int mtk_smi_larb_get(struct device *larbdev)
159cc8bbe1aSYong Wu {
160a2d522ffSZhang Qilong 	int ret = pm_runtime_resume_and_get(larbdev);
161cc8bbe1aSYong Wu 
1624f0a1a1aSYong Wu 	return (ret < 0) ? ret : 0;
163cc8bbe1aSYong Wu }
164cb1b5dffSPhilipp Zabel EXPORT_SYMBOL_GPL(mtk_smi_larb_get);
165cc8bbe1aSYong Wu 
166cc8bbe1aSYong Wu void mtk_smi_larb_put(struct device *larbdev)
167cc8bbe1aSYong Wu {
1684f0a1a1aSYong Wu 	pm_runtime_put_sync(larbdev);
169cc8bbe1aSYong Wu }
170cb1b5dffSPhilipp Zabel EXPORT_SYMBOL_GPL(mtk_smi_larb_put);
171cc8bbe1aSYong Wu 
172cc8bbe1aSYong Wu static int
173cc8bbe1aSYong Wu mtk_smi_larb_bind(struct device *dev, struct device *master, void *data)
174cc8bbe1aSYong Wu {
175cc8bbe1aSYong Wu 	struct mtk_smi_larb *larb = dev_get_drvdata(dev);
1761ee9feb2SYong Wu 	struct mtk_smi_larb_iommu *larb_mmu = data;
177cc8bbe1aSYong Wu 	unsigned int         i;
178cc8bbe1aSYong Wu 
179ec2da07cSYong Wu 	for (i = 0; i < MTK_LARB_NR_MAX; i++) {
1801ee9feb2SYong Wu 		if (dev == larb_mmu[i].dev) {
181ec2da07cSYong Wu 			larb->larbid = i;
1821ee9feb2SYong Wu 			larb->mmu = &larb_mmu[i].mmu;
1838d2c749eSYong Wu 			larb->bank = larb_mmu[i].bank;
184cc8bbe1aSYong Wu 			return 0;
185cc8bbe1aSYong Wu 		}
186cc8bbe1aSYong Wu 	}
187cc8bbe1aSYong Wu 	return -ENODEV;
188cc8bbe1aSYong Wu }
189cc8bbe1aSYong Wu 
190534e0ad2SYong Wu static void
191534e0ad2SYong Wu mtk_smi_larb_unbind(struct device *dev, struct device *master, void *data)
192e6dec923SYong Wu {
193534e0ad2SYong Wu 	/* Do nothing as the iommu is always enabled. */
194e6dec923SYong Wu }
195e6dec923SYong Wu 
196534e0ad2SYong Wu static const struct component_ops mtk_smi_larb_component_ops = {
197534e0ad2SYong Wu 	.bind = mtk_smi_larb_bind,
198534e0ad2SYong Wu 	.unbind = mtk_smi_larb_unbind,
199534e0ad2SYong Wu };
200a8529f3bSFabien Parent 
2013c8f4ad8SHonghui Zhang static void mtk_smi_larb_config_port_gen1(struct device *dev)
2023c8f4ad8SHonghui Zhang {
2033c8f4ad8SHonghui Zhang 	struct mtk_smi_larb *larb = dev_get_drvdata(dev);
2043c8f4ad8SHonghui Zhang 	const struct mtk_smi_larb_gen *larb_gen = larb->larb_gen;
2053c8f4ad8SHonghui Zhang 	struct mtk_smi *common = dev_get_drvdata(larb->smi_common_dev);
2063c8f4ad8SHonghui Zhang 	int i, m4u_port_id, larb_port_num;
2073c8f4ad8SHonghui Zhang 	u32 sec_con_val, reg_val;
2083c8f4ad8SHonghui Zhang 
2093c8f4ad8SHonghui Zhang 	m4u_port_id = larb_gen->port_in_larb[larb->larbid];
2103c8f4ad8SHonghui Zhang 	larb_port_num = larb_gen->port_in_larb[larb->larbid + 1]
2113c8f4ad8SHonghui Zhang 			- larb_gen->port_in_larb[larb->larbid];
2123c8f4ad8SHonghui Zhang 
2133c8f4ad8SHonghui Zhang 	for (i = 0; i < larb_port_num; i++, m4u_port_id++) {
2143c8f4ad8SHonghui Zhang 		if (*larb->mmu & BIT(i)) {
2153c8f4ad8SHonghui Zhang 			/* bit[port + 3] controls the virtual or physical */
2163c8f4ad8SHonghui Zhang 			sec_con_val = SMI_SECUR_CON_VAL_VIRT(m4u_port_id);
2173c8f4ad8SHonghui Zhang 		} else {
2183c8f4ad8SHonghui Zhang 			/* do not need to enable m4u for this port */
2193c8f4ad8SHonghui Zhang 			continue;
2203c8f4ad8SHonghui Zhang 		}
2213c8f4ad8SHonghui Zhang 		reg_val = readl(common->smi_ao_base
2223c8f4ad8SHonghui Zhang 			+ REG_SMI_SECUR_CON_ADDR(m4u_port_id));
2233c8f4ad8SHonghui Zhang 		reg_val &= SMI_SECUR_CON_VAL_MSK(m4u_port_id);
2243c8f4ad8SHonghui Zhang 		reg_val |= sec_con_val;
2253c8f4ad8SHonghui Zhang 		reg_val |= SMI_SECUR_CON_VAL_DOMAIN(m4u_port_id);
2263c8f4ad8SHonghui Zhang 		writel(reg_val,
2273c8f4ad8SHonghui Zhang 			common->smi_ao_base
2283c8f4ad8SHonghui Zhang 			+ REG_SMI_SECUR_CON_ADDR(m4u_port_id));
2293c8f4ad8SHonghui Zhang 	}
2303c8f4ad8SHonghui Zhang }
2313c8f4ad8SHonghui Zhang 
232534e0ad2SYong Wu static void mtk_smi_larb_config_port_mt8167(struct device *dev)
233cc8bbe1aSYong Wu {
234534e0ad2SYong Wu 	struct mtk_smi_larb *larb = dev_get_drvdata(dev);
235534e0ad2SYong Wu 
236534e0ad2SYong Wu 	writel(*larb->mmu, larb->base + MT8167_SMI_LARB_MMU_EN);
237cc8bbe1aSYong Wu }
238cc8bbe1aSYong Wu 
239534e0ad2SYong Wu static void mtk_smi_larb_config_port_mt8173(struct device *dev)
240534e0ad2SYong Wu {
241534e0ad2SYong Wu 	struct mtk_smi_larb *larb = dev_get_drvdata(dev);
242cc8bbe1aSYong Wu 
243534e0ad2SYong Wu 	writel(*larb->mmu, larb->base + MT8173_SMI_LARB_MMU_EN);
244534e0ad2SYong Wu }
2453c8f4ad8SHonghui Zhang 
246534e0ad2SYong Wu static void mtk_smi_larb_config_port_gen2_general(struct device *dev)
247534e0ad2SYong Wu {
248534e0ad2SYong Wu 	struct mtk_smi_larb *larb = dev_get_drvdata(dev);
249fe6dd2a4SYong Wu 	u32 reg, flags_general = larb->larb_gen->flags_general;
250383a44aeSYong Wu 	const u8 *larbostd = larb->larb_gen->ostd ? larb->larb_gen->ostd[larb->larbid] : NULL;
251534e0ad2SYong Wu 	int i;
252534e0ad2SYong Wu 
253534e0ad2SYong Wu 	if (BIT(larb->larbid) & larb->larb_gen->larb_direct_to_common_mask)
254534e0ad2SYong Wu 		return;
255534e0ad2SYong Wu 
256fe6dd2a4SYong Wu 	if (MTK_SMI_CAPS(flags_general, MTK_SMI_FLAG_THRT_UPDATE)) {
257fe6dd2a4SYong Wu 		reg = readl_relaxed(larb->base + SMI_LARB_CMD_THRT_CON);
258fe6dd2a4SYong Wu 		reg &= ~SMI_LARB_THRT_RD_NU_LMT_MSK;
259fe6dd2a4SYong Wu 		reg |= SMI_LARB_THRT_RD_NU_LMT;
260fe6dd2a4SYong Wu 		writel_relaxed(reg, larb->base + SMI_LARB_CMD_THRT_CON);
261fe6dd2a4SYong Wu 	}
262fe6dd2a4SYong Wu 
263fe6dd2a4SYong Wu 	if (MTK_SMI_CAPS(flags_general, MTK_SMI_FLAG_SW_FLAG))
264fe6dd2a4SYong Wu 		writel_relaxed(SMI_LARB_SW_FLAG_1, larb->base + SMI_LARB_SW_FLAG);
265fe6dd2a4SYong Wu 
266fe6dd2a4SYong Wu 	for (i = 0; i < SMI_LARB_PORT_NR_MAX && larbostd && !!larbostd[i]; i++)
267fe6dd2a4SYong Wu 		writel_relaxed(larbostd[i], larb->base + SMI_LARB_OSTDL_PORTx(i));
268fe6dd2a4SYong Wu 
269534e0ad2SYong Wu 	for_each_set_bit(i, (unsigned long *)larb->mmu, 32) {
270534e0ad2SYong Wu 		reg = readl_relaxed(larb->base + SMI_LARB_NONSEC_CON(i));
271534e0ad2SYong Wu 		reg |= F_MMU_EN;
272534e0ad2SYong Wu 		reg |= BANK_SEL(larb->bank[i]);
273534e0ad2SYong Wu 		writel(reg, larb->base + SMI_LARB_NONSEC_CON(i));
274534e0ad2SYong Wu 	}
275534e0ad2SYong Wu }
276a8529f3bSFabien Parent 
277fe6dd2a4SYong Wu static const u8 mtk_smi_larb_mt8195_ostd[][SMI_LARB_PORT_NR_MAX] = {
278fe6dd2a4SYong Wu 	[0] = {0x0a, 0xc, 0x22, 0x22, 0x01, 0x0a,}, /* larb0 */
279fe6dd2a4SYong Wu 	[1] = {0x0a, 0xc, 0x22, 0x22, 0x01, 0x0a,}, /* larb1 */
280fe6dd2a4SYong Wu 	[2] = {0x12, 0x12, 0x12, 0x12, 0x0a,},      /* ... */
281fe6dd2a4SYong Wu 	[3] = {0x12, 0x12, 0x12, 0x12, 0x28, 0x28, 0x0a,},
282fe6dd2a4SYong Wu 	[4] = {0x06, 0x01, 0x17, 0x06, 0x0a,},
283fe6dd2a4SYong Wu 	[5] = {0x06, 0x01, 0x17, 0x06, 0x06, 0x01, 0x06, 0x0a,},
284fe6dd2a4SYong Wu 	[6] = {0x06, 0x01, 0x06, 0x0a,},
285fe6dd2a4SYong Wu 	[7] = {0x0c, 0x0c, 0x12,},
286fe6dd2a4SYong Wu 	[8] = {0x0c, 0x0c, 0x12,},
287fe6dd2a4SYong Wu 	[9] = {0x0a, 0x08, 0x04, 0x06, 0x01, 0x01, 0x10, 0x18, 0x11, 0x0a,
288fe6dd2a4SYong Wu 		0x08, 0x04, 0x11, 0x06, 0x02, 0x06, 0x01, 0x11, 0x11, 0x06,},
289fe6dd2a4SYong Wu 	[10] = {0x18, 0x08, 0x01, 0x01, 0x20, 0x12, 0x18, 0x06, 0x05, 0x10,
290fe6dd2a4SYong Wu 		0x08, 0x08, 0x10, 0x08, 0x08, 0x18, 0x0c, 0x09, 0x0b, 0x0d,
291fe6dd2a4SYong Wu 		0x0d, 0x06, 0x10, 0x10,},
292fe6dd2a4SYong Wu 	[11] = {0x0e, 0x0e, 0x0e, 0x0e, 0x0e, 0x0e, 0x01, 0x01, 0x01, 0x01,},
293fe6dd2a4SYong Wu 	[12] = {0x09, 0x09, 0x05, 0x05, 0x0c, 0x18, 0x02, 0x02, 0x04, 0x02,},
294fe6dd2a4SYong Wu 	[13] = {0x02, 0x02, 0x12, 0x12, 0x02, 0x02, 0x02, 0x02, 0x08, 0x01,},
295fe6dd2a4SYong Wu 	[14] = {0x12, 0x12, 0x02, 0x02, 0x02, 0x02, 0x16, 0x01, 0x16, 0x01,
296fe6dd2a4SYong Wu 		0x01, 0x02, 0x02, 0x08, 0x02,},
297fe6dd2a4SYong Wu 	[15] = {},
298fe6dd2a4SYong Wu 	[16] = {0x28, 0x02, 0x02, 0x12, 0x02, 0x12, 0x10, 0x02, 0x02, 0x0a,
299fe6dd2a4SYong Wu 		0x12, 0x02, 0x0a, 0x16, 0x02, 0x04,},
300fe6dd2a4SYong Wu 	[17] = {0x1a, 0x0e, 0x0a, 0x0a, 0x0c, 0x0e, 0x10,},
301fe6dd2a4SYong Wu 	[18] = {0x12, 0x06, 0x12, 0x06,},
302fe6dd2a4SYong Wu 	[19] = {0x01, 0x04, 0x01, 0x01, 0x01, 0x01, 0x01, 0x04, 0x04, 0x01,
303fe6dd2a4SYong Wu 		0x01, 0x01, 0x04, 0x0a, 0x06, 0x01, 0x01, 0x01, 0x0a, 0x06,
304fe6dd2a4SYong Wu 		0x01, 0x01, 0x05, 0x03, 0x03, 0x04, 0x01,},
305fe6dd2a4SYong Wu 	[20] = {0x01, 0x04, 0x01, 0x01, 0x01, 0x01, 0x01, 0x04, 0x04, 0x01,
306fe6dd2a4SYong Wu 		0x01, 0x01, 0x04, 0x0a, 0x06, 0x01, 0x01, 0x01, 0x0a, 0x06,
307fe6dd2a4SYong Wu 		0x01, 0x01, 0x05, 0x03, 0x03, 0x04, 0x01,},
308fe6dd2a4SYong Wu 	[21] = {0x28, 0x19, 0x0c, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x04,},
309fe6dd2a4SYong Wu 	[22] = {0x28, 0x19, 0x0c, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x04,},
310fe6dd2a4SYong Wu 	[23] = {0x18, 0x01,},
311fe6dd2a4SYong Wu 	[24] = {0x01, 0x01, 0x04, 0x01, 0x01, 0x01, 0x01, 0x01, 0x04, 0x01,
312fe6dd2a4SYong Wu 		0x01, 0x01,},
313fe6dd2a4SYong Wu 	[25] = {0x02, 0x02, 0x02, 0x28, 0x16, 0x02, 0x02, 0x02, 0x12, 0x16,
314fe6dd2a4SYong Wu 		0x02, 0x01,},
315fe6dd2a4SYong Wu 	[26] = {0x02, 0x02, 0x02, 0x28, 0x16, 0x02, 0x02, 0x02, 0x12, 0x16,
316fe6dd2a4SYong Wu 		0x02, 0x01,},
317fe6dd2a4SYong Wu 	[27] = {0x02, 0x02, 0x02, 0x28, 0x16, 0x02, 0x02, 0x02, 0x12, 0x16,
318fe6dd2a4SYong Wu 		0x02, 0x01,},
319fe6dd2a4SYong Wu 	[28] = {0x1a, 0x0e, 0x0a, 0x0a, 0x0c, 0x0e, 0x10,},
320fe6dd2a4SYong Wu };
321fe6dd2a4SYong Wu 
3223c8f4ad8SHonghui Zhang static const struct mtk_smi_larb_gen mtk_smi_larb_mt2701 = {
3233c8f4ad8SHonghui Zhang 	.port_in_larb = {
3243c8f4ad8SHonghui Zhang 		LARB0_PORT_OFFSET, LARB1_PORT_OFFSET,
3253c8f4ad8SHonghui Zhang 		LARB2_PORT_OFFSET, LARB3_PORT_OFFSET
3263c8f4ad8SHonghui Zhang 	},
3273c8f4ad8SHonghui Zhang 	.config_port = mtk_smi_larb_config_port_gen1,
3283c8f4ad8SHonghui Zhang };
3293c8f4ad8SHonghui Zhang 
330e6dec923SYong Wu static const struct mtk_smi_larb_gen mtk_smi_larb_mt2712 = {
3312e9b0908SYong Wu 	.config_port                = mtk_smi_larb_config_port_gen2_general,
3322e9b0908SYong Wu 	.larb_direct_to_common_mask = BIT(8) | BIT(9),      /* bdpsys */
333e6dec923SYong Wu };
334e6dec923SYong Wu 
335fc492f33SMing-Fan Chen static const struct mtk_smi_larb_gen mtk_smi_larb_mt6779 = {
336fc492f33SMing-Fan Chen 	.config_port  = mtk_smi_larb_config_port_gen2_general,
337fc492f33SMing-Fan Chen 	.larb_direct_to_common_mask =
338fc492f33SMing-Fan Chen 		BIT(4) | BIT(6) | BIT(11) | BIT(12) | BIT(13),
339fc492f33SMing-Fan Chen 		/* DUMMY | IPU0 | IPU1 | CCU | MDLA */
340fc492f33SMing-Fan Chen };
341fc492f33SMing-Fan Chen 
342534e0ad2SYong Wu static const struct mtk_smi_larb_gen mtk_smi_larb_mt8167 = {
343534e0ad2SYong Wu 	/* mt8167 do not need the port in larb */
344534e0ad2SYong Wu 	.config_port = mtk_smi_larb_config_port_mt8167,
345534e0ad2SYong Wu };
346534e0ad2SYong Wu 
347534e0ad2SYong Wu static const struct mtk_smi_larb_gen mtk_smi_larb_mt8173 = {
348534e0ad2SYong Wu 	/* mt8173 do not need the port in larb */
349534e0ad2SYong Wu 	.config_port = mtk_smi_larb_config_port_mt8173,
350534e0ad2SYong Wu };
351534e0ad2SYong Wu 
352907ba6a1SYong Wu static const struct mtk_smi_larb_gen mtk_smi_larb_mt8183 = {
353907ba6a1SYong Wu 	.config_port                = mtk_smi_larb_config_port_gen2_general,
354907ba6a1SYong Wu 	.larb_direct_to_common_mask = BIT(2) | BIT(3) | BIT(7),
355907ba6a1SYong Wu 				      /* IPU0 | IPU1 | CCU */
356907ba6a1SYong Wu };
357907ba6a1SYong Wu 
35802c02ddcSYong Wu static const struct mtk_smi_larb_gen mtk_smi_larb_mt8192 = {
35902c02ddcSYong Wu 	.config_port                = mtk_smi_larb_config_port_gen2_general,
36002c02ddcSYong Wu };
36102c02ddcSYong Wu 
362cc4f9dcdSYong Wu static const struct mtk_smi_larb_gen mtk_smi_larb_mt8195 = {
363cc4f9dcdSYong Wu 	.config_port                = mtk_smi_larb_config_port_gen2_general,
364fe6dd2a4SYong Wu 	.flags_general	            = MTK_SMI_FLAG_THRT_UPDATE | MTK_SMI_FLAG_SW_FLAG,
365fe6dd2a4SYong Wu 	.ostd		            = mtk_smi_larb_mt8195_ostd,
366cc4f9dcdSYong Wu };
367cc4f9dcdSYong Wu 
3683c8f4ad8SHonghui Zhang static const struct of_device_id mtk_smi_larb_of_ids[] = {
369534e0ad2SYong Wu 	{.compatible = "mediatek,mt2701-smi-larb", .data = &mtk_smi_larb_mt2701},
370534e0ad2SYong Wu 	{.compatible = "mediatek,mt2712-smi-larb", .data = &mtk_smi_larb_mt2712},
371534e0ad2SYong Wu 	{.compatible = "mediatek,mt6779-smi-larb", .data = &mtk_smi_larb_mt6779},
372534e0ad2SYong Wu 	{.compatible = "mediatek,mt8167-smi-larb", .data = &mtk_smi_larb_mt8167},
373534e0ad2SYong Wu 	{.compatible = "mediatek,mt8173-smi-larb", .data = &mtk_smi_larb_mt8173},
374534e0ad2SYong Wu 	{.compatible = "mediatek,mt8183-smi-larb", .data = &mtk_smi_larb_mt8183},
375534e0ad2SYong Wu 	{.compatible = "mediatek,mt8192-smi-larb", .data = &mtk_smi_larb_mt8192},
376cc4f9dcdSYong Wu 	{.compatible = "mediatek,mt8195-smi-larb", .data = &mtk_smi_larb_mt8195},
3773c8f4ad8SHonghui Zhang 	{}
3783c8f4ad8SHonghui Zhang };
3793c8f4ad8SHonghui Zhang 
380*8956500eSYong Wu static int mtk_smi_larb_sleep_ctrl_enable(struct mtk_smi_larb *larb)
381*8956500eSYong Wu {
382*8956500eSYong Wu 	int ret;
383*8956500eSYong Wu 	u32 tmp;
384*8956500eSYong Wu 
385*8956500eSYong Wu 	writel_relaxed(SLP_PROT_EN, larb->base + SMI_LARB_SLP_CON);
386*8956500eSYong Wu 	ret = readl_poll_timeout_atomic(larb->base + SMI_LARB_SLP_CON,
387*8956500eSYong Wu 					tmp, !!(tmp & SLP_PROT_RDY), 10, 1000);
388*8956500eSYong Wu 	if (ret) {
389*8956500eSYong Wu 		/* TODO: Reset this larb if it fails here. */
390*8956500eSYong Wu 		dev_err(larb->smi.dev, "sleep ctrl is not ready(0x%x).\n", tmp);
391*8956500eSYong Wu 	}
392*8956500eSYong Wu 	return ret;
393*8956500eSYong Wu }
394*8956500eSYong Wu 
395*8956500eSYong Wu static void mtk_smi_larb_sleep_ctrl_disable(struct mtk_smi_larb *larb)
396*8956500eSYong Wu {
397*8956500eSYong Wu 	writel_relaxed(0, larb->base + SMI_LARB_SLP_CON);
398*8956500eSYong Wu }
399*8956500eSYong Wu 
40047404757SYong Wu static int mtk_smi_device_link_common(struct device *dev, struct device **com_dev)
40147404757SYong Wu {
40247404757SYong Wu 	struct platform_device *smi_com_pdev;
40347404757SYong Wu 	struct device_node *smi_com_node;
40447404757SYong Wu 	struct device *smi_com_dev;
40547404757SYong Wu 	struct device_link *link;
40647404757SYong Wu 
40747404757SYong Wu 	smi_com_node = of_parse_phandle(dev->of_node, "mediatek,smi", 0);
40847404757SYong Wu 	if (!smi_com_node)
40947404757SYong Wu 		return -EINVAL;
41047404757SYong Wu 
41147404757SYong Wu 	smi_com_pdev = of_find_device_by_node(smi_com_node);
41247404757SYong Wu 	of_node_put(smi_com_node);
41347404757SYong Wu 	if (smi_com_pdev) {
41447404757SYong Wu 		/* smi common is the supplier, Make sure it is ready before */
41547404757SYong Wu 		if (!platform_get_drvdata(smi_com_pdev))
41647404757SYong Wu 			return -EPROBE_DEFER;
41747404757SYong Wu 		smi_com_dev = &smi_com_pdev->dev;
41847404757SYong Wu 		link = device_link_add(dev, smi_com_dev,
41947404757SYong Wu 				       DL_FLAG_PM_RUNTIME | DL_FLAG_STATELESS);
42047404757SYong Wu 		if (!link) {
42147404757SYong Wu 			dev_err(dev, "Unable to link smi-common dev\n");
42247404757SYong Wu 			return -ENODEV;
42347404757SYong Wu 		}
42447404757SYong Wu 		*com_dev = smi_com_dev;
42547404757SYong Wu 	} else {
42647404757SYong Wu 		dev_err(dev, "Failed to get the smi_common device\n");
42747404757SYong Wu 		return -EINVAL;
42847404757SYong Wu 	}
42947404757SYong Wu 	return 0;
43047404757SYong Wu }
43147404757SYong Wu 
4320e14917cSYong Wu static int mtk_smi_dts_clk_init(struct device *dev, struct mtk_smi *smi,
4330e14917cSYong Wu 				const char * const clks[],
4340e14917cSYong Wu 				unsigned int clk_nr_required,
4350e14917cSYong Wu 				unsigned int clk_nr_optional)
4360e14917cSYong Wu {
4370e14917cSYong Wu 	int i, ret;
4380e14917cSYong Wu 
4390e14917cSYong Wu 	for (i = 0; i < clk_nr_required; i++)
4400e14917cSYong Wu 		smi->clks[i].id = clks[i];
4410e14917cSYong Wu 	ret = devm_clk_bulk_get(dev, clk_nr_required, smi->clks);
4420e14917cSYong Wu 	if (ret)
4430e14917cSYong Wu 		return ret;
4440e14917cSYong Wu 
4450e14917cSYong Wu 	for (i = clk_nr_required; i < clk_nr_required + clk_nr_optional; i++)
4460e14917cSYong Wu 		smi->clks[i].id = clks[i];
4470e14917cSYong Wu 	ret = devm_clk_bulk_get_optional(dev, clk_nr_optional,
4480e14917cSYong Wu 					 smi->clks + clk_nr_required);
4490e14917cSYong Wu 	smi->clk_num = clk_nr_required + clk_nr_optional;
4500e14917cSYong Wu 	return ret;
4510e14917cSYong Wu }
4520e14917cSYong Wu 
453cc8bbe1aSYong Wu static int mtk_smi_larb_probe(struct platform_device *pdev)
454cc8bbe1aSYong Wu {
455cc8bbe1aSYong Wu 	struct mtk_smi_larb *larb;
456cc8bbe1aSYong Wu 	struct device *dev = &pdev->dev;
4570e14917cSYong Wu 	int ret;
458cc8bbe1aSYong Wu 
459cc8bbe1aSYong Wu 	larb = devm_kzalloc(dev, sizeof(*larb), GFP_KERNEL);
460cc8bbe1aSYong Wu 	if (!larb)
461cc8bbe1aSYong Wu 		return -ENOMEM;
462cc8bbe1aSYong Wu 
46375487860SHonghui Zhang 	larb->larb_gen = of_device_get_match_data(dev);
464912fea8bSYong Wu 	larb->base = devm_platform_ioremap_resource(pdev, 0);
465cc8bbe1aSYong Wu 	if (IS_ERR(larb->base))
466cc8bbe1aSYong Wu 		return PTR_ERR(larb->base);
467cc8bbe1aSYong Wu 
4680e14917cSYong Wu 	ret = mtk_smi_dts_clk_init(dev, &larb->smi, mtk_smi_larb_clks,
4690e14917cSYong Wu 				   MTK_SMI_LARB_REQ_CLK_NR, MTK_SMI_LARB_OPT_CLK_NR);
4700e14917cSYong Wu 	if (ret)
4710e14917cSYong Wu 		return ret;
472cc8bbe1aSYong Wu 
473cc8bbe1aSYong Wu 	larb->smi.dev = dev;
474cc8bbe1aSYong Wu 
47547404757SYong Wu 	ret = mtk_smi_device_link_common(dev, &larb->smi_common_dev);
47647404757SYong Wu 	if (ret < 0)
47747404757SYong Wu 		return ret;
478cc8bbe1aSYong Wu 
479cc8bbe1aSYong Wu 	pm_runtime_enable(dev);
480cc8bbe1aSYong Wu 	platform_set_drvdata(pdev, larb);
48130b869e7SYong Wu 	ret = component_add(dev, &mtk_smi_larb_component_ops);
48230b869e7SYong Wu 	if (ret)
48330b869e7SYong Wu 		goto err_pm_disable;
48430b869e7SYong Wu 	return 0;
48530b869e7SYong Wu 
48630b869e7SYong Wu err_pm_disable:
48730b869e7SYong Wu 	pm_runtime_disable(dev);
48830b869e7SYong Wu 	device_link_remove(dev, larb->smi_common_dev);
48930b869e7SYong Wu 	return ret;
490cc8bbe1aSYong Wu }
491cc8bbe1aSYong Wu 
492cc8bbe1aSYong Wu static int mtk_smi_larb_remove(struct platform_device *pdev)
493cc8bbe1aSYong Wu {
4946ce2c05bSYong Wu 	struct mtk_smi_larb *larb = platform_get_drvdata(pdev);
4956ce2c05bSYong Wu 
4966ce2c05bSYong Wu 	device_link_remove(&pdev->dev, larb->smi_common_dev);
497cc8bbe1aSYong Wu 	pm_runtime_disable(&pdev->dev);
498cc8bbe1aSYong Wu 	component_del(&pdev->dev, &mtk_smi_larb_component_ops);
499cc8bbe1aSYong Wu 	return 0;
500cc8bbe1aSYong Wu }
501cc8bbe1aSYong Wu 
5024f0a1a1aSYong Wu static int __maybe_unused mtk_smi_larb_resume(struct device *dev)
5034f0a1a1aSYong Wu {
5044f0a1a1aSYong Wu 	struct mtk_smi_larb *larb = dev_get_drvdata(dev);
5054f0a1a1aSYong Wu 	const struct mtk_smi_larb_gen *larb_gen = larb->larb_gen;
5064f0a1a1aSYong Wu 	int ret;
5074f0a1a1aSYong Wu 
5080e14917cSYong Wu 	ret = clk_bulk_prepare_enable(larb->smi.clk_num, larb->smi.clks);
509a6945f45SYong Wu 	if (ret)
5104f0a1a1aSYong Wu 		return ret;
5114f0a1a1aSYong Wu 
512*8956500eSYong Wu 	if (MTK_SMI_CAPS(larb->larb_gen->flags_general, MTK_SMI_FLAG_SLEEP_CTL))
513*8956500eSYong Wu 		mtk_smi_larb_sleep_ctrl_disable(larb);
514*8956500eSYong Wu 
5154f0a1a1aSYong Wu 	/* Configure the basic setting for this larb */
5164f0a1a1aSYong Wu 	larb_gen->config_port(dev);
5174f0a1a1aSYong Wu 
5184f0a1a1aSYong Wu 	return 0;
5194f0a1a1aSYong Wu }
5204f0a1a1aSYong Wu 
5214f0a1a1aSYong Wu static int __maybe_unused mtk_smi_larb_suspend(struct device *dev)
5224f0a1a1aSYong Wu {
5234f0a1a1aSYong Wu 	struct mtk_smi_larb *larb = dev_get_drvdata(dev);
524*8956500eSYong Wu 	int ret;
525*8956500eSYong Wu 
526*8956500eSYong Wu 	if (MTK_SMI_CAPS(larb->larb_gen->flags_general, MTK_SMI_FLAG_SLEEP_CTL)) {
527*8956500eSYong Wu 		ret = mtk_smi_larb_sleep_ctrl_enable(larb);
528*8956500eSYong Wu 		if (ret)
529*8956500eSYong Wu 			return ret;
530*8956500eSYong Wu 	}
5314f0a1a1aSYong Wu 
5320e14917cSYong Wu 	clk_bulk_disable_unprepare(larb->smi.clk_num, larb->smi.clks);
5334f0a1a1aSYong Wu 	return 0;
5344f0a1a1aSYong Wu }
5354f0a1a1aSYong Wu 
5364f0a1a1aSYong Wu static const struct dev_pm_ops smi_larb_pm_ops = {
5374f0a1a1aSYong Wu 	SET_RUNTIME_PM_OPS(mtk_smi_larb_suspend, mtk_smi_larb_resume, NULL)
538fb03082aSYong Wu 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
539fb03082aSYong Wu 				     pm_runtime_force_resume)
5404f0a1a1aSYong Wu };
5414f0a1a1aSYong Wu 
542cc8bbe1aSYong Wu static struct platform_driver mtk_smi_larb_driver = {
543cc8bbe1aSYong Wu 	.probe	= mtk_smi_larb_probe,
544cc8bbe1aSYong Wu 	.remove	= mtk_smi_larb_remove,
545cc8bbe1aSYong Wu 	.driver	= {
546cc8bbe1aSYong Wu 		.name = "mtk-smi-larb",
547cc8bbe1aSYong Wu 		.of_match_table = mtk_smi_larb_of_ids,
5484f0a1a1aSYong Wu 		.pm             = &smi_larb_pm_ops,
549cc8bbe1aSYong Wu 	}
550cc8bbe1aSYong Wu };
551cc8bbe1aSYong Wu 
552431e9cabSYong Wu static const struct mtk_smi_reg_pair mtk_smi_common_mt8195_init[SMI_COMMON_INIT_REGS_NR] = {
553431e9cabSYong Wu 	{SMI_L1LEN, 0xb},
554431e9cabSYong Wu 	{SMI_M4U_TH, 0xe100e10},
555431e9cabSYong Wu 	{SMI_FIFO_TH1, 0x506090a},
556431e9cabSYong Wu 	{SMI_FIFO_TH2, 0x506090a},
557431e9cabSYong Wu 	{SMI_DCM, 0x4f1},
558431e9cabSYong Wu 	{SMI_DUMMY, 0x1},
559431e9cabSYong Wu };
560431e9cabSYong Wu 
56142d42c76SYong Wu static const struct mtk_smi_common_plat mtk_smi_common_gen1 = {
562a5c18986SYong Wu 	.type     = MTK_SMI_GEN1,
56342d42c76SYong Wu };
56442d42c76SYong Wu 
56542d42c76SYong Wu static const struct mtk_smi_common_plat mtk_smi_common_gen2 = {
566a5c18986SYong Wu 	.type	  = MTK_SMI_GEN2,
56742d42c76SYong Wu };
56842d42c76SYong Wu 
569fc492f33SMing-Fan Chen static const struct mtk_smi_common_plat mtk_smi_common_mt6779 = {
570a5c18986SYong Wu 	.type	  = MTK_SMI_GEN2,
571fc492f33SMing-Fan Chen 	.has_gals = true,
572fc492f33SMing-Fan Chen 	.bus_sel  = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(4) |
573fc492f33SMing-Fan Chen 		    F_MMU1_LARB(5) | F_MMU1_LARB(6) | F_MMU1_LARB(7),
574fc492f33SMing-Fan Chen };
575fc492f33SMing-Fan Chen 
576907ba6a1SYong Wu static const struct mtk_smi_common_plat mtk_smi_common_mt8183 = {
577a5c18986SYong Wu 	.type     = MTK_SMI_GEN2,
578907ba6a1SYong Wu 	.has_gals = true,
579567e58cfSYong Wu 	.bus_sel  = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(5) |
580567e58cfSYong Wu 		    F_MMU1_LARB(7),
581907ba6a1SYong Wu };
582907ba6a1SYong Wu 
58302c02ddcSYong Wu static const struct mtk_smi_common_plat mtk_smi_common_mt8192 = {
584a5c18986SYong Wu 	.type     = MTK_SMI_GEN2,
58502c02ddcSYong Wu 	.has_gals = true,
58602c02ddcSYong Wu 	.bus_sel  = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(5) |
58702c02ddcSYong Wu 		    F_MMU1_LARB(6),
58802c02ddcSYong Wu };
58902c02ddcSYong Wu 
590cc4f9dcdSYong Wu static const struct mtk_smi_common_plat mtk_smi_common_mt8195_vdo = {
591cc4f9dcdSYong Wu 	.type     = MTK_SMI_GEN2,
592cc4f9dcdSYong Wu 	.has_gals = true,
593cc4f9dcdSYong Wu 	.bus_sel  = F_MMU1_LARB(1) | F_MMU1_LARB(3) | F_MMU1_LARB(5) |
594cc4f9dcdSYong Wu 		    F_MMU1_LARB(7),
595431e9cabSYong Wu 	.init     = mtk_smi_common_mt8195_init,
596cc4f9dcdSYong Wu };
597cc4f9dcdSYong Wu 
598cc4f9dcdSYong Wu static const struct mtk_smi_common_plat mtk_smi_common_mt8195_vpp = {
599cc4f9dcdSYong Wu 	.type     = MTK_SMI_GEN2,
600cc4f9dcdSYong Wu 	.has_gals = true,
601cc4f9dcdSYong Wu 	.bus_sel  = F_MMU1_LARB(1) | F_MMU1_LARB(2) | F_MMU1_LARB(7),
602431e9cabSYong Wu 	.init     = mtk_smi_common_mt8195_init,
603cc4f9dcdSYong Wu };
604cc4f9dcdSYong Wu 
605cc4f9dcdSYong Wu static const struct mtk_smi_common_plat mtk_smi_sub_common_mt8195 = {
606cc4f9dcdSYong Wu 	.type     = MTK_SMI_GEN2_SUB_COMM,
607cc4f9dcdSYong Wu 	.has_gals = true,
608cc4f9dcdSYong Wu };
609cc4f9dcdSYong Wu 
6103c8f4ad8SHonghui Zhang static const struct of_device_id mtk_smi_common_of_ids[] = {
611534e0ad2SYong Wu 	{.compatible = "mediatek,mt2701-smi-common", .data = &mtk_smi_common_gen1},
612534e0ad2SYong Wu 	{.compatible = "mediatek,mt2712-smi-common", .data = &mtk_smi_common_gen2},
613534e0ad2SYong Wu 	{.compatible = "mediatek,mt6779-smi-common", .data = &mtk_smi_common_mt6779},
614534e0ad2SYong Wu 	{.compatible = "mediatek,mt8167-smi-common", .data = &mtk_smi_common_gen2},
615534e0ad2SYong Wu 	{.compatible = "mediatek,mt8173-smi-common", .data = &mtk_smi_common_gen2},
616534e0ad2SYong Wu 	{.compatible = "mediatek,mt8183-smi-common", .data = &mtk_smi_common_mt8183},
617534e0ad2SYong Wu 	{.compatible = "mediatek,mt8192-smi-common", .data = &mtk_smi_common_mt8192},
618cc4f9dcdSYong Wu 	{.compatible = "mediatek,mt8195-smi-common-vdo", .data = &mtk_smi_common_mt8195_vdo},
619cc4f9dcdSYong Wu 	{.compatible = "mediatek,mt8195-smi-common-vpp", .data = &mtk_smi_common_mt8195_vpp},
620cc4f9dcdSYong Wu 	{.compatible = "mediatek,mt8195-smi-sub-common", .data = &mtk_smi_sub_common_mt8195},
6213c8f4ad8SHonghui Zhang 	{}
6223c8f4ad8SHonghui Zhang };
6233c8f4ad8SHonghui Zhang 
624cc8bbe1aSYong Wu static int mtk_smi_common_probe(struct platform_device *pdev)
625cc8bbe1aSYong Wu {
626cc8bbe1aSYong Wu 	struct device *dev = &pdev->dev;
627cc8bbe1aSYong Wu 	struct mtk_smi *common;
6280e14917cSYong Wu 	int ret, clk_required = MTK_SMI_COM_REQ_CLK_NR;
629cc8bbe1aSYong Wu 
630cc8bbe1aSYong Wu 	common = devm_kzalloc(dev, sizeof(*common), GFP_KERNEL);
631cc8bbe1aSYong Wu 	if (!common)
632cc8bbe1aSYong Wu 		return -ENOMEM;
633cc8bbe1aSYong Wu 	common->dev = dev;
63442d42c76SYong Wu 	common->plat = of_device_get_match_data(dev);
635cc8bbe1aSYong Wu 
6363e4f74e0SYong Wu 	if (common->plat->has_gals) {
6373e4f74e0SYong Wu 		if (common->plat->type == MTK_SMI_GEN2)
6380e14917cSYong Wu 			clk_required = MTK_SMI_COM_GALS_REQ_CLK_NR;
6393e4f74e0SYong Wu 		else if (common->plat->type == MTK_SMI_GEN2_SUB_COMM)
6403e4f74e0SYong Wu 			clk_required = MTK_SMI_SUB_COM_GALS_REQ_CLK_NR;
6413e4f74e0SYong Wu 	}
6420e14917cSYong Wu 	ret = mtk_smi_dts_clk_init(dev, common, mtk_smi_common_clks, clk_required, 0);
6430e14917cSYong Wu 	if (ret)
6440e14917cSYong Wu 		return ret;
64564fea74aSYong Wu 
6463c8f4ad8SHonghui Zhang 	/*
6473c8f4ad8SHonghui Zhang 	 * for mtk smi gen 1, we need to get the ao(always on) base to config
6483c8f4ad8SHonghui Zhang 	 * m4u port, and we need to enable the aync clock for transform the smi
6493c8f4ad8SHonghui Zhang 	 * clock into emi clock domain, but for mtk smi gen2, there's no smi ao
6503c8f4ad8SHonghui Zhang 	 * base.
6513c8f4ad8SHonghui Zhang 	 */
652a5c18986SYong Wu 	if (common->plat->type == MTK_SMI_GEN1) {
653912fea8bSYong Wu 		common->smi_ao_base = devm_platform_ioremap_resource(pdev, 0);
6543c8f4ad8SHonghui Zhang 		if (IS_ERR(common->smi_ao_base))
6553c8f4ad8SHonghui Zhang 			return PTR_ERR(common->smi_ao_base);
6563c8f4ad8SHonghui Zhang 
6573c8f4ad8SHonghui Zhang 		common->clk_async = devm_clk_get(dev, "async");
6583c8f4ad8SHonghui Zhang 		if (IS_ERR(common->clk_async))
6593c8f4ad8SHonghui Zhang 			return PTR_ERR(common->clk_async);
6603c8f4ad8SHonghui Zhang 
66146cc815dSArvind Yadav 		ret = clk_prepare_enable(common->clk_async);
66246cc815dSArvind Yadav 		if (ret)
66346cc815dSArvind Yadav 			return ret;
664567e58cfSYong Wu 	} else {
665912fea8bSYong Wu 		common->base = devm_platform_ioremap_resource(pdev, 0);
666567e58cfSYong Wu 		if (IS_ERR(common->base))
667567e58cfSYong Wu 			return PTR_ERR(common->base);
6683c8f4ad8SHonghui Zhang 	}
66947404757SYong Wu 
67047404757SYong Wu 	/* link its smi-common if this is smi-sub-common */
67147404757SYong Wu 	if (common->plat->type == MTK_SMI_GEN2_SUB_COMM) {
67247404757SYong Wu 		ret = mtk_smi_device_link_common(dev, &common->smi_common_dev);
67347404757SYong Wu 		if (ret < 0)
67447404757SYong Wu 			return ret;
67547404757SYong Wu 	}
67647404757SYong Wu 
677cc8bbe1aSYong Wu 	pm_runtime_enable(dev);
678cc8bbe1aSYong Wu 	platform_set_drvdata(pdev, common);
679cc8bbe1aSYong Wu 	return 0;
680cc8bbe1aSYong Wu }
681cc8bbe1aSYong Wu 
682cc8bbe1aSYong Wu static int mtk_smi_common_remove(struct platform_device *pdev)
683cc8bbe1aSYong Wu {
68447404757SYong Wu 	struct mtk_smi *common = dev_get_drvdata(&pdev->dev);
68547404757SYong Wu 
68647404757SYong Wu 	if (common->plat->type == MTK_SMI_GEN2_SUB_COMM)
68747404757SYong Wu 		device_link_remove(&pdev->dev, common->smi_common_dev);
688cc8bbe1aSYong Wu 	pm_runtime_disable(&pdev->dev);
689cc8bbe1aSYong Wu 	return 0;
690cc8bbe1aSYong Wu }
691cc8bbe1aSYong Wu 
6924f0a1a1aSYong Wu static int __maybe_unused mtk_smi_common_resume(struct device *dev)
6934f0a1a1aSYong Wu {
6944f0a1a1aSYong Wu 	struct mtk_smi *common = dev_get_drvdata(dev);
695431e9cabSYong Wu 	const struct mtk_smi_reg_pair *init = common->plat->init;
696431e9cabSYong Wu 	u32 bus_sel = common->plat->bus_sel; /* default is 0 */
697431e9cabSYong Wu 	int ret, i;
6984f0a1a1aSYong Wu 
6990e14917cSYong Wu 	ret = clk_bulk_prepare_enable(common->clk_num, common->clks);
7000e14917cSYong Wu 	if (ret)
7014f0a1a1aSYong Wu 		return ret;
702567e58cfSYong Wu 
703431e9cabSYong Wu 	if (common->plat->type != MTK_SMI_GEN2)
704431e9cabSYong Wu 		return 0;
705431e9cabSYong Wu 
706431e9cabSYong Wu 	for (i = 0; i < SMI_COMMON_INIT_REGS_NR && init && init[i].offset; i++)
707431e9cabSYong Wu 		writel_relaxed(init[i].value, common->base + init[i].offset);
708431e9cabSYong Wu 
709567e58cfSYong Wu 	writel(bus_sel, common->base + SMI_BUS_SEL);
7104f0a1a1aSYong Wu 	return 0;
7114f0a1a1aSYong Wu }
7124f0a1a1aSYong Wu 
7134f0a1a1aSYong Wu static int __maybe_unused mtk_smi_common_suspend(struct device *dev)
7144f0a1a1aSYong Wu {
7154f0a1a1aSYong Wu 	struct mtk_smi *common = dev_get_drvdata(dev);
7164f0a1a1aSYong Wu 
7170e14917cSYong Wu 	clk_bulk_disable_unprepare(common->clk_num, common->clks);
7184f0a1a1aSYong Wu 	return 0;
7194f0a1a1aSYong Wu }
7204f0a1a1aSYong Wu 
7214f0a1a1aSYong Wu static const struct dev_pm_ops smi_common_pm_ops = {
7224f0a1a1aSYong Wu 	SET_RUNTIME_PM_OPS(mtk_smi_common_suspend, mtk_smi_common_resume, NULL)
723fb03082aSYong Wu 	SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
724fb03082aSYong Wu 				     pm_runtime_force_resume)
7254f0a1a1aSYong Wu };
7264f0a1a1aSYong Wu 
727cc8bbe1aSYong Wu static struct platform_driver mtk_smi_common_driver = {
728cc8bbe1aSYong Wu 	.probe	= mtk_smi_common_probe,
729cc8bbe1aSYong Wu 	.remove = mtk_smi_common_remove,
730cc8bbe1aSYong Wu 	.driver	= {
731cc8bbe1aSYong Wu 		.name = "mtk-smi-common",
732cc8bbe1aSYong Wu 		.of_match_table = mtk_smi_common_of_ids,
7334f0a1a1aSYong Wu 		.pm             = &smi_common_pm_ops,
734cc8bbe1aSYong Wu 	}
735cc8bbe1aSYong Wu };
736cc8bbe1aSYong Wu 
73718212031SYong Wu static struct platform_driver * const smidrivers[] = {
73818212031SYong Wu 	&mtk_smi_common_driver,
73918212031SYong Wu 	&mtk_smi_larb_driver,
74018212031SYong Wu };
74118212031SYong Wu 
742cc8bbe1aSYong Wu static int __init mtk_smi_init(void)
743cc8bbe1aSYong Wu {
74418212031SYong Wu 	return platform_register_drivers(smidrivers, ARRAY_SIZE(smidrivers));
745cc8bbe1aSYong Wu }
7464f608d38SYong Wu module_init(mtk_smi_init);
74750fc8d92SYong Wu 
74850fc8d92SYong Wu static void __exit mtk_smi_exit(void)
74950fc8d92SYong Wu {
75050fc8d92SYong Wu 	platform_unregister_drivers(smidrivers, ARRAY_SIZE(smidrivers));
75150fc8d92SYong Wu }
75250fc8d92SYong Wu module_exit(mtk_smi_exit);
75350fc8d92SYong Wu 
75450fc8d92SYong Wu MODULE_DESCRIPTION("MediaTek SMI driver");
75550fc8d92SYong Wu MODULE_LICENSE("GPL v2");
756