xref: /openbmc/linux/drivers/media/rc/nuvoton-cir.h (revision 3f1321cb)
132cf86f6SMauro Carvalho Chehab /*
232cf86f6SMauro Carvalho Chehab  * Driver for Nuvoton Technology Corporation w83667hg/w83677hg-i CIR
332cf86f6SMauro Carvalho Chehab  *
432cf86f6SMauro Carvalho Chehab  * Copyright (C) 2010 Jarod Wilson <jarod@redhat.com>
532cf86f6SMauro Carvalho Chehab  * Copyright (C) 2009 Nuvoton PS Team
632cf86f6SMauro Carvalho Chehab  *
732cf86f6SMauro Carvalho Chehab  * Special thanks to Nuvoton for providing hardware, spec sheets and
832cf86f6SMauro Carvalho Chehab  * sample code upon which portions of this driver are based. Indirect
932cf86f6SMauro Carvalho Chehab  * thanks also to Maxim Levitsky, whose ene_ir driver this driver is
1032cf86f6SMauro Carvalho Chehab  * modeled after.
1132cf86f6SMauro Carvalho Chehab  *
1232cf86f6SMauro Carvalho Chehab  * This program is free software; you can redistribute it and/or
1332cf86f6SMauro Carvalho Chehab  * modify it under the terms of the GNU General Public License as
1432cf86f6SMauro Carvalho Chehab  * published by the Free Software Foundation; either version 2 of the
1532cf86f6SMauro Carvalho Chehab  * License, or (at your option) any later version.
1632cf86f6SMauro Carvalho Chehab  *
1732cf86f6SMauro Carvalho Chehab  * This program is distributed in the hope that it will be useful, but
1832cf86f6SMauro Carvalho Chehab  * WITHOUT ANY WARRANTY; without even the implied warranty of
1932cf86f6SMauro Carvalho Chehab  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
2032cf86f6SMauro Carvalho Chehab  * General Public License for more details.
2132cf86f6SMauro Carvalho Chehab  *
2232cf86f6SMauro Carvalho Chehab  * You should have received a copy of the GNU General Public License
2332cf86f6SMauro Carvalho Chehab  * along with this program; if not, write to the Free Software
2432cf86f6SMauro Carvalho Chehab  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
2532cf86f6SMauro Carvalho Chehab  * USA
2632cf86f6SMauro Carvalho Chehab  */
2732cf86f6SMauro Carvalho Chehab 
2832cf86f6SMauro Carvalho Chehab #include <linux/spinlock.h>
2932cf86f6SMauro Carvalho Chehab #include <linux/ioctl.h>
3032cf86f6SMauro Carvalho Chehab 
3132cf86f6SMauro Carvalho Chehab /* platform driver name to register */
3232cf86f6SMauro Carvalho Chehab #define NVT_DRIVER_NAME "nuvoton-cir"
3332cf86f6SMauro Carvalho Chehab 
3432cf86f6SMauro Carvalho Chehab /* debugging module parameter */
3532cf86f6SMauro Carvalho Chehab static int debug;
3632cf86f6SMauro Carvalho Chehab 
3732cf86f6SMauro Carvalho Chehab 
3832cf86f6SMauro Carvalho Chehab #define nvt_dbg(text, ...) \
3932cf86f6SMauro Carvalho Chehab 	if (debug) \
4032cf86f6SMauro Carvalho Chehab 		printk(KERN_DEBUG \
4132cf86f6SMauro Carvalho Chehab 			KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__)
4232cf86f6SMauro Carvalho Chehab 
4332cf86f6SMauro Carvalho Chehab #define nvt_dbg_verbose(text, ...) \
4432cf86f6SMauro Carvalho Chehab 	if (debug > 1) \
4532cf86f6SMauro Carvalho Chehab 		printk(KERN_DEBUG \
4632cf86f6SMauro Carvalho Chehab 			KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__)
4732cf86f6SMauro Carvalho Chehab 
4832cf86f6SMauro Carvalho Chehab #define nvt_dbg_wake(text, ...) \
4932cf86f6SMauro Carvalho Chehab 	if (debug > 2) \
5032cf86f6SMauro Carvalho Chehab 		printk(KERN_DEBUG \
5132cf86f6SMauro Carvalho Chehab 			KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__)
5232cf86f6SMauro Carvalho Chehab 
5332cf86f6SMauro Carvalho Chehab 
5432cf86f6SMauro Carvalho Chehab /*
5532cf86f6SMauro Carvalho Chehab  * Original lirc driver said min value of 76, and recommended value of 256
5632cf86f6SMauro Carvalho Chehab  * for the buffer length, but then used 2048. Never mind that the size of the
5732cf86f6SMauro Carvalho Chehab  * RX FIFO is 32 bytes... So I'm using 32 for RX and 256 for TX atm, but I'm
5832cf86f6SMauro Carvalho Chehab  * not sure if maybe that TX value is off by a factor of 8 (bits vs. bytes),
5932cf86f6SMauro Carvalho Chehab  * and I don't have TX-capable hardware to test/debug on...
6032cf86f6SMauro Carvalho Chehab  */
6132cf86f6SMauro Carvalho Chehab #define TX_BUF_LEN 256
6232cf86f6SMauro Carvalho Chehab #define RX_BUF_LEN 32
6332cf86f6SMauro Carvalho Chehab 
64b5cf725cSHeiner Kallweit #define SIO_ID_MASK 0xfff0
65b5cf725cSHeiner Kallweit 
66b5cf725cSHeiner Kallweit enum nvt_chip_ver {
67b5cf725cSHeiner Kallweit 	NVT_UNKNOWN	= 0,
68b5cf725cSHeiner Kallweit 	NVT_W83667HG	= 0xa510,
69b5cf725cSHeiner Kallweit 	NVT_6775F	= 0xb470,
70d0b528d5SHeiner Kallweit 	NVT_6776F	= 0xc330,
713f1321cbSHeiner Kallweit 	NVT_6779D	= 0xc560,
723f1321cbSHeiner Kallweit 	NVT_INVALID	= 0xffff,
73b5cf725cSHeiner Kallweit };
74b5cf725cSHeiner Kallweit 
75b5cf725cSHeiner Kallweit struct nvt_chip {
76b5cf725cSHeiner Kallweit 	const char *name;
77b5cf725cSHeiner Kallweit 	enum nvt_chip_ver chip_ver;
78b5cf725cSHeiner Kallweit };
79b5cf725cSHeiner Kallweit 
8032cf86f6SMauro Carvalho Chehab struct nvt_dev {
8132cf86f6SMauro Carvalho Chehab 	struct pnp_dev *pdev;
82d8b4b582SDavid Härdeman 	struct rc_dev *rdev;
8332cf86f6SMauro Carvalho Chehab 
8432cf86f6SMauro Carvalho Chehab 	spinlock_t nvt_lock;
8532cf86f6SMauro Carvalho Chehab 
8632cf86f6SMauro Carvalho Chehab 	/* for rx */
8732cf86f6SMauro Carvalho Chehab 	u8 buf[RX_BUF_LEN];
8832cf86f6SMauro Carvalho Chehab 	unsigned int pkts;
8932cf86f6SMauro Carvalho Chehab 
9032cf86f6SMauro Carvalho Chehab 	struct {
9132cf86f6SMauro Carvalho Chehab 		spinlock_t lock;
9232cf86f6SMauro Carvalho Chehab 		u8 buf[TX_BUF_LEN];
9332cf86f6SMauro Carvalho Chehab 		unsigned int buf_count;
9432cf86f6SMauro Carvalho Chehab 		unsigned int cur_buf_num;
9532cf86f6SMauro Carvalho Chehab 		wait_queue_head_t queue;
9632cf86f6SMauro Carvalho Chehab 		u8 tx_state;
9732cf86f6SMauro Carvalho Chehab 	} tx;
9832cf86f6SMauro Carvalho Chehab 
9932cf86f6SMauro Carvalho Chehab 	/* EFER Config register index/data pair */
100221cefa4SMauro Carvalho Chehab 	u32 cr_efir;
101221cefa4SMauro Carvalho Chehab 	u32 cr_efdr;
10232cf86f6SMauro Carvalho Chehab 
10332cf86f6SMauro Carvalho Chehab 	/* hardware I/O settings */
10432cf86f6SMauro Carvalho Chehab 	unsigned long cir_addr;
10532cf86f6SMauro Carvalho Chehab 	unsigned long cir_wake_addr;
10632cf86f6SMauro Carvalho Chehab 	int cir_irq;
10732cf86f6SMauro Carvalho Chehab 	int cir_wake_irq;
10832cf86f6SMauro Carvalho Chehab 
109b5cf725cSHeiner Kallweit 	enum nvt_chip_ver chip_ver;
11032cf86f6SMauro Carvalho Chehab 	/* hardware id */
11132cf86f6SMauro Carvalho Chehab 	u8 chip_major;
11232cf86f6SMauro Carvalho Chehab 	u8 chip_minor;
11332cf86f6SMauro Carvalho Chehab 
11432cf86f6SMauro Carvalho Chehab 	/* hardware features */
11532cf86f6SMauro Carvalho Chehab 	bool hw_learning_capable;
11632cf86f6SMauro Carvalho Chehab 	bool hw_tx_capable;
11732cf86f6SMauro Carvalho Chehab 
11832cf86f6SMauro Carvalho Chehab 	/* rx settings */
11932cf86f6SMauro Carvalho Chehab 	bool learning_enabled;
12032cf86f6SMauro Carvalho Chehab 
12132cf86f6SMauro Carvalho Chehab 	/* track cir wake state */
12232cf86f6SMauro Carvalho Chehab 	u8 wake_state;
12332cf86f6SMauro Carvalho Chehab 	/* for study */
12432cf86f6SMauro Carvalho Chehab 	u8 study_state;
12532cf86f6SMauro Carvalho Chehab 	/* carrier period = 1 / frequency */
12632cf86f6SMauro Carvalho Chehab 	u32 carrier;
12732cf86f6SMauro Carvalho Chehab };
12832cf86f6SMauro Carvalho Chehab 
12932cf86f6SMauro Carvalho Chehab /* study states */
13032cf86f6SMauro Carvalho Chehab #define ST_STUDY_NONE      0x0
13132cf86f6SMauro Carvalho Chehab #define ST_STUDY_START     0x1
13232cf86f6SMauro Carvalho Chehab #define ST_STUDY_CARRIER   0x2
13332cf86f6SMauro Carvalho Chehab #define ST_STUDY_ALL_RECV  0x4
13432cf86f6SMauro Carvalho Chehab 
13532cf86f6SMauro Carvalho Chehab /* wake states */
13632cf86f6SMauro Carvalho Chehab #define ST_WAKE_NONE	0x0
13732cf86f6SMauro Carvalho Chehab #define ST_WAKE_START	0x1
13832cf86f6SMauro Carvalho Chehab #define ST_WAKE_FINISH	0x2
13932cf86f6SMauro Carvalho Chehab 
14032cf86f6SMauro Carvalho Chehab /* receive states */
14132cf86f6SMauro Carvalho Chehab #define ST_RX_WAIT_7F		0x1
14232cf86f6SMauro Carvalho Chehab #define ST_RX_WAIT_HEAD		0x2
14332cf86f6SMauro Carvalho Chehab #define ST_RX_WAIT_SILENT_END	0x4
14432cf86f6SMauro Carvalho Chehab 
14532cf86f6SMauro Carvalho Chehab /* send states */
14632cf86f6SMauro Carvalho Chehab #define ST_TX_NONE	0x0
14732cf86f6SMauro Carvalho Chehab #define ST_TX_REQUEST	0x2
14832cf86f6SMauro Carvalho Chehab #define ST_TX_REPLY	0x4
14932cf86f6SMauro Carvalho Chehab 
15032cf86f6SMauro Carvalho Chehab /* buffer packet constants */
15132cf86f6SMauro Carvalho Chehab #define BUF_PULSE_BIT	0x80
15232cf86f6SMauro Carvalho Chehab #define BUF_LEN_MASK	0x7f
15332cf86f6SMauro Carvalho Chehab #define BUF_REPEAT_BYTE	0x70
15432cf86f6SMauro Carvalho Chehab #define BUF_REPEAT_MASK	0xf0
15532cf86f6SMauro Carvalho Chehab 
15632cf86f6SMauro Carvalho Chehab /* CIR settings */
15732cf86f6SMauro Carvalho Chehab 
15832cf86f6SMauro Carvalho Chehab /* total length of CIR and CIR WAKE */
15932cf86f6SMauro Carvalho Chehab #define CIR_IOREG_LENGTH	0x0f
16032cf86f6SMauro Carvalho Chehab 
161f2c2ba0eSHeiner Kallweit /* RX limit length, 8 high bits for SLCH, 8 low bits for SLCL */
162f2c2ba0eSHeiner Kallweit #define CIR_RX_LIMIT_COUNT  (IR_DEFAULT_TIMEOUT / US_TO_NS(SAMPLE_PERIOD))
16332cf86f6SMauro Carvalho Chehab 
16432cf86f6SMauro Carvalho Chehab /* CIR Regs */
16532cf86f6SMauro Carvalho Chehab #define CIR_IRCON	0x00
16632cf86f6SMauro Carvalho Chehab #define CIR_IRSTS	0x01
16732cf86f6SMauro Carvalho Chehab #define CIR_IREN	0x02
16832cf86f6SMauro Carvalho Chehab #define CIR_RXFCONT	0x03
16932cf86f6SMauro Carvalho Chehab #define CIR_CP		0x04
17032cf86f6SMauro Carvalho Chehab #define CIR_CC		0x05
17132cf86f6SMauro Carvalho Chehab #define CIR_SLCH	0x06
17232cf86f6SMauro Carvalho Chehab #define CIR_SLCL	0x07
17332cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON	0x08
17432cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS	0x09
17532cf86f6SMauro Carvalho Chehab #define CIR_SRXFIFO	0x0a
17632cf86f6SMauro Carvalho Chehab #define CIR_TXFCONT	0x0b
17732cf86f6SMauro Carvalho Chehab #define CIR_STXFIFO	0x0c
17832cf86f6SMauro Carvalho Chehab #define CIR_FCCH	0x0d
17932cf86f6SMauro Carvalho Chehab #define CIR_FCCL	0x0e
18032cf86f6SMauro Carvalho Chehab #define CIR_IRFSM	0x0f
18132cf86f6SMauro Carvalho Chehab 
18232cf86f6SMauro Carvalho Chehab /* CIR IRCON settings */
18332cf86f6SMauro Carvalho Chehab #define CIR_IRCON_RECV	 0x80
18432cf86f6SMauro Carvalho Chehab #define CIR_IRCON_WIREN	 0x40
18532cf86f6SMauro Carvalho Chehab #define CIR_IRCON_TXEN	 0x20
18632cf86f6SMauro Carvalho Chehab #define CIR_IRCON_RXEN	 0x10
18732cf86f6SMauro Carvalho Chehab #define CIR_IRCON_WRXINV 0x08
18832cf86f6SMauro Carvalho Chehab #define CIR_IRCON_RXINV	 0x04
18932cf86f6SMauro Carvalho Chehab 
19032cf86f6SMauro Carvalho Chehab #define CIR_IRCON_SAMPLE_PERIOD_SEL_1	0x00
19132cf86f6SMauro Carvalho Chehab #define CIR_IRCON_SAMPLE_PERIOD_SEL_25	0x01
19232cf86f6SMauro Carvalho Chehab #define CIR_IRCON_SAMPLE_PERIOD_SEL_50	0x02
19332cf86f6SMauro Carvalho Chehab #define CIR_IRCON_SAMPLE_PERIOD_SEL_100	0x03
19432cf86f6SMauro Carvalho Chehab 
19532cf86f6SMauro Carvalho Chehab /* FIXME: make this a runtime option */
19632cf86f6SMauro Carvalho Chehab /* select sample period as 50us */
19732cf86f6SMauro Carvalho Chehab #define CIR_IRCON_SAMPLE_PERIOD_SEL	CIR_IRCON_SAMPLE_PERIOD_SEL_50
19832cf86f6SMauro Carvalho Chehab 
19932cf86f6SMauro Carvalho Chehab /* CIR IRSTS settings */
20032cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_RDR	0x80
20132cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_RTR	0x40
20232cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_PE	0x20
20332cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_RFO	0x10
20432cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_TE	0x08
20532cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_TTR	0x04
20632cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_TFU	0x02
20732cf86f6SMauro Carvalho Chehab #define CIR_IRSTS_GH	0x01
20832cf86f6SMauro Carvalho Chehab 
20932cf86f6SMauro Carvalho Chehab /* CIR IREN settings */
21032cf86f6SMauro Carvalho Chehab #define CIR_IREN_RDR	0x80
21132cf86f6SMauro Carvalho Chehab #define CIR_IREN_RTR	0x40
21232cf86f6SMauro Carvalho Chehab #define CIR_IREN_PE	0x20
21332cf86f6SMauro Carvalho Chehab #define CIR_IREN_RFO	0x10
21432cf86f6SMauro Carvalho Chehab #define CIR_IREN_TE	0x08
21532cf86f6SMauro Carvalho Chehab #define CIR_IREN_TTR	0x04
21632cf86f6SMauro Carvalho Chehab #define CIR_IREN_TFU	0x02
21732cf86f6SMauro Carvalho Chehab #define CIR_IREN_GH	0x01
21832cf86f6SMauro Carvalho Chehab 
21932cf86f6SMauro Carvalho Chehab /* CIR FIFOCON settings */
22032cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_TXFIFOCLR		0x80
22132cf86f6SMauro Carvalho Chehab 
22232cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_TX_TRIGGER_LEV_31	0x00
22332cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_TX_TRIGGER_LEV_24	0x10
22432cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_TX_TRIGGER_LEV_16	0x20
22532cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_TX_TRIGGER_LEV_8	0x30
22632cf86f6SMauro Carvalho Chehab 
22732cf86f6SMauro Carvalho Chehab /* FIXME: make this a runtime option */
22832cf86f6SMauro Carvalho Chehab /* select TX trigger level as 16 */
22932cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_TX_TRIGGER_LEV	CIR_FIFOCON_TX_TRIGGER_LEV_16
23032cf86f6SMauro Carvalho Chehab 
23132cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_RXFIFOCLR		0x08
23232cf86f6SMauro Carvalho Chehab 
23332cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_RX_TRIGGER_LEV_1	0x00
23432cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_RX_TRIGGER_LEV_8	0x01
23532cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_RX_TRIGGER_LEV_16	0x02
23632cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_RX_TRIGGER_LEV_24	0x03
23732cf86f6SMauro Carvalho Chehab 
23832cf86f6SMauro Carvalho Chehab /* FIXME: make this a runtime option */
23932cf86f6SMauro Carvalho Chehab /* select RX trigger level as 24 */
24032cf86f6SMauro Carvalho Chehab #define CIR_FIFOCON_RX_TRIGGER_LEV	CIR_FIFOCON_RX_TRIGGER_LEV_24
24132cf86f6SMauro Carvalho Chehab 
24232cf86f6SMauro Carvalho Chehab /* CIR IRFIFOSTS settings */
24332cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_IR_PENDING	0x80
24432cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_RX_GS		0x40
24532cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_RX_FTA		0x20
24632cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_RX_EMPTY		0x10
24732cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_RX_FULL		0x08
24832cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_TX_FTA		0x04
24932cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_TX_EMPTY		0x02
25032cf86f6SMauro Carvalho Chehab #define CIR_IRFIFOSTS_TX_FULL		0x01
25132cf86f6SMauro Carvalho Chehab 
25232cf86f6SMauro Carvalho Chehab 
25332cf86f6SMauro Carvalho Chehab /* CIR WAKE UP Regs */
25432cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON			0x00
25532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRSTS			0x01
25632cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN			0x02
25732cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFO_CMP_DEEP		0x03
25832cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFO_CMP_TOL		0x04
25932cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFO_COUNT		0x05
26032cf86f6SMauro Carvalho Chehab #define CIR_WAKE_SLCH			0x06
26132cf86f6SMauro Carvalho Chehab #define CIR_WAKE_SLCL			0x07
26232cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFOCON		0x08
26332cf86f6SMauro Carvalho Chehab #define CIR_WAKE_SRXFSTS		0x09
26432cf86f6SMauro Carvalho Chehab #define CIR_WAKE_SAMPLE_RX_FIFO		0x0a
26532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_WR_FIFO_DATA		0x0b
26632cf86f6SMauro Carvalho Chehab #define CIR_WAKE_RD_FIFO_ONLY		0x0c
26732cf86f6SMauro Carvalho Chehab #define CIR_WAKE_RD_FIFO_ONLY_IDX	0x0d
26832cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFO_IGNORE		0x0e
26932cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRFSM			0x0f
27032cf86f6SMauro Carvalho Chehab 
27132cf86f6SMauro Carvalho Chehab /* CIR WAKE UP IRCON settings */
27232cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON_DEC_RST		0x80
27332cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON_MODE1		0x40
27432cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON_MODE0		0x20
27532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON_RXEN		0x10
27632cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON_R		0x08
27732cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON_RXINV		0x04
27832cf86f6SMauro Carvalho Chehab 
27932cf86f6SMauro Carvalho Chehab /* FIXME/jarod: make this a runtime option */
28032cf86f6SMauro Carvalho Chehab /* select a same sample period like cir register */
28132cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL	CIR_IRCON_SAMPLE_PERIOD_SEL_50
28232cf86f6SMauro Carvalho Chehab 
28332cf86f6SMauro Carvalho Chehab /* CIR WAKE IRSTS Bits */
28432cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRSTS_RDR		0x80
28532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRSTS_RTR		0x40
28632cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRSTS_PE		0x20
28732cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRSTS_RFO		0x10
28832cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRSTS_GH		0x08
28932cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRSTS_IR_PENDING	0x01
29032cf86f6SMauro Carvalho Chehab 
29132cf86f6SMauro Carvalho Chehab /* CIR WAKE UP IREN Bits */
29232cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_RDR		0x80
29332cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_RTR		0x40
29432cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_PE		0x20
29532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_RFO		0x10
29632cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_TE		0x08
29732cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_TTR		0x04
29832cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_TFU		0x02
29932cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IREN_GH		0x01
30032cf86f6SMauro Carvalho Chehab 
30132cf86f6SMauro Carvalho Chehab /* CIR WAKE FIFOCON settings */
30232cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFOCON_RXFIFOCLR	0x08
30332cf86f6SMauro Carvalho Chehab 
30432cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_67	0x00
30532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_66	0x01
30632cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_65	0x02
30732cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_64	0x03
30832cf86f6SMauro Carvalho Chehab 
30932cf86f6SMauro Carvalho Chehab /* FIXME: make this a runtime option */
31032cf86f6SMauro Carvalho Chehab /* select WAKE UP RX trigger level as 67 */
31132cf86f6SMauro Carvalho Chehab #define CIR_WAKE_FIFOCON_RX_TRIGGER_LEV	CIR_WAKE_FIFOCON_RX_TRIGGER_LEV_67
31232cf86f6SMauro Carvalho Chehab 
31332cf86f6SMauro Carvalho Chehab /* CIR WAKE SRXFSTS settings */
31432cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRFIFOSTS_RX_GS	0x80
31532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRFIFOSTS_RX_FTA	0x40
31632cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRFIFOSTS_RX_EMPTY	0x20
31732cf86f6SMauro Carvalho Chehab #define CIR_WAKE_IRFIFOSTS_RX_FULL	0x10
31832cf86f6SMauro Carvalho Chehab 
3193198ed16SJarod Wilson /*
3203198ed16SJarod Wilson  * The CIR Wake FIFO buffer is 67 bytes long, but the stock remote wakes
3213198ed16SJarod Wilson  * the system comparing only 65 bytes (fails with this set to 67)
3223198ed16SJarod Wilson  */
3233198ed16SJarod Wilson #define CIR_WAKE_FIFO_CMP_BYTES		65
32432cf86f6SMauro Carvalho Chehab /* CIR Wake byte comparison tolerance */
32532cf86f6SMauro Carvalho Chehab #define CIR_WAKE_CMP_TOLERANCE		5
32632cf86f6SMauro Carvalho Chehab 
32732cf86f6SMauro Carvalho Chehab /*
32832cf86f6SMauro Carvalho Chehab  * Extended Function Enable Registers:
32932cf86f6SMauro Carvalho Chehab  *  Extended Function Index Register
33032cf86f6SMauro Carvalho Chehab  *  Extended Function Data Register
33132cf86f6SMauro Carvalho Chehab  */
33232cf86f6SMauro Carvalho Chehab #define CR_EFIR			0x2e
33332cf86f6SMauro Carvalho Chehab #define CR_EFDR			0x2f
33432cf86f6SMauro Carvalho Chehab 
33532cf86f6SMauro Carvalho Chehab /* Possible alternate EFER values, depends on how the chip is wired */
33632cf86f6SMauro Carvalho Chehab #define CR_EFIR2		0x4e
33732cf86f6SMauro Carvalho Chehab #define CR_EFDR2		0x4f
33832cf86f6SMauro Carvalho Chehab 
33932cf86f6SMauro Carvalho Chehab /* Extended Function Mode enable/disable magic values */
34032cf86f6SMauro Carvalho Chehab #define EFER_EFM_ENABLE		0x87
34132cf86f6SMauro Carvalho Chehab #define EFER_EFM_DISABLE	0xaa
34232cf86f6SMauro Carvalho Chehab 
34332cf86f6SMauro Carvalho Chehab /* Config regs we need to care about */
34432cf86f6SMauro Carvalho Chehab #define CR_SOFTWARE_RESET	0x02
34532cf86f6SMauro Carvalho Chehab #define CR_LOGICAL_DEV_SEL	0x07
34632cf86f6SMauro Carvalho Chehab #define CR_CHIP_ID_HI		0x20
34732cf86f6SMauro Carvalho Chehab #define CR_CHIP_ID_LO		0x21
34832cf86f6SMauro Carvalho Chehab #define CR_DEV_POWER_DOWN	0x22 /* bit 2 is CIR power, default power on */
34932cf86f6SMauro Carvalho Chehab #define CR_OUTPUT_PIN_SEL	0x27
35039381d4fSJarod Wilson #define CR_MULTIFUNC_PIN_SEL	0x2c
35132cf86f6SMauro Carvalho Chehab #define CR_LOGICAL_DEV_EN	0x30 /* valid for all logical devices */
35232cf86f6SMauro Carvalho Chehab /* next three regs valid for both the CIR and CIR_WAKE logical devices */
35332cf86f6SMauro Carvalho Chehab #define CR_CIR_BASE_ADDR_HI	0x60
35432cf86f6SMauro Carvalho Chehab #define CR_CIR_BASE_ADDR_LO	0x61
35532cf86f6SMauro Carvalho Chehab #define CR_CIR_IRQ_RSRC		0x70
35632cf86f6SMauro Carvalho Chehab /* next three regs valid only for ACPI logical dev */
35732cf86f6SMauro Carvalho Chehab #define CR_ACPI_CIR_WAKE	0xe0
35832cf86f6SMauro Carvalho Chehab #define CR_ACPI_IRQ_EVENTS	0xf6
35932cf86f6SMauro Carvalho Chehab #define CR_ACPI_IRQ_EVENTS2	0xf7
36032cf86f6SMauro Carvalho Chehab 
36132cf86f6SMauro Carvalho Chehab /* Logical devices that we need to care about */
36232cf86f6SMauro Carvalho Chehab #define LOGICAL_DEV_LPT		0x01
36332cf86f6SMauro Carvalho Chehab #define LOGICAL_DEV_CIR		0x06
36432cf86f6SMauro Carvalho Chehab #define LOGICAL_DEV_ACPI	0x0a
36532cf86f6SMauro Carvalho Chehab #define LOGICAL_DEV_CIR_WAKE	0x0e
36632cf86f6SMauro Carvalho Chehab 
36732cf86f6SMauro Carvalho Chehab #define LOGICAL_DEV_DISABLE	0x00
36832cf86f6SMauro Carvalho Chehab #define LOGICAL_DEV_ENABLE	0x01
36932cf86f6SMauro Carvalho Chehab 
37032cf86f6SMauro Carvalho Chehab #define CIR_WAKE_ENABLE_BIT	0x08
37132cf86f6SMauro Carvalho Chehab #define PME_INTR_CIR_PASS_BIT	0x08
37232cf86f6SMauro Carvalho Chehab 
37339381d4fSJarod Wilson /* w83677hg CIR pin config */
37432cf86f6SMauro Carvalho Chehab #define OUTPUT_PIN_SEL_MASK	0xbc
37532cf86f6SMauro Carvalho Chehab #define OUTPUT_ENABLE_CIR	0x01 /* Pin95=CIRRX, Pin96=CIRTX1 */
37632cf86f6SMauro Carvalho Chehab #define OUTPUT_ENABLE_CIRWB	0x40 /* enable wide-band sensor */
37732cf86f6SMauro Carvalho Chehab 
37839381d4fSJarod Wilson /* w83667hg CIR pin config */
37939381d4fSJarod Wilson #define MULTIFUNC_PIN_SEL_MASK	0x1f
38039381d4fSJarod Wilson #define MULTIFUNC_ENABLE_CIR	0x80 /* Pin75=CIRRX, Pin76=CIRTX1 */
38139381d4fSJarod Wilson #define MULTIFUNC_ENABLE_CIRWB	0x20 /* enable wide-band sensor */
38239381d4fSJarod Wilson 
38332cf86f6SMauro Carvalho Chehab /* MCE CIR signal length, related on sample period */
38432cf86f6SMauro Carvalho Chehab 
38532cf86f6SMauro Carvalho Chehab /* MCE CIR controller signal length: about 43ms
38632cf86f6SMauro Carvalho Chehab  * 43ms / 50us (sample period) * 0.85 (inaccuracy)
38732cf86f6SMauro Carvalho Chehab  */
38832cf86f6SMauro Carvalho Chehab #define CONTROLLER_BUF_LEN_MIN 830
38932cf86f6SMauro Carvalho Chehab 
39032cf86f6SMauro Carvalho Chehab /* MCE CIR keyboard signal length: about 26ms
39132cf86f6SMauro Carvalho Chehab  * 26ms / 50us (sample period) * 0.85 (inaccuracy)
39232cf86f6SMauro Carvalho Chehab  */
39332cf86f6SMauro Carvalho Chehab #define KEYBOARD_BUF_LEN_MAX 650
39432cf86f6SMauro Carvalho Chehab #define KEYBOARD_BUF_LEN_MIN 610
39532cf86f6SMauro Carvalho Chehab 
39632cf86f6SMauro Carvalho Chehab /* MCE CIR mouse signal length: about 24ms
39732cf86f6SMauro Carvalho Chehab  * 24ms / 50us (sample period) * 0.85 (inaccuracy)
39832cf86f6SMauro Carvalho Chehab  */
39932cf86f6SMauro Carvalho Chehab #define MOUSE_BUF_LEN_MIN 565
40032cf86f6SMauro Carvalho Chehab 
40132cf86f6SMauro Carvalho Chehab #define CIR_SAMPLE_PERIOD 50
40232cf86f6SMauro Carvalho Chehab #define CIR_SAMPLE_LOW_INACCURACY 0.85
40332cf86f6SMauro Carvalho Chehab 
40432cf86f6SMauro Carvalho Chehab /* MAX silence time that driver will sent to lirc */
40532cf86f6SMauro Carvalho Chehab #define MAX_SILENCE_TIME 60000
40632cf86f6SMauro Carvalho Chehab 
40732cf86f6SMauro Carvalho Chehab #if CIR_IRCON_SAMPLE_PERIOD_SEL == CIR_IRCON_SAMPLE_PERIOD_SEL_100
40832cf86f6SMauro Carvalho Chehab #define SAMPLE_PERIOD 100
40932cf86f6SMauro Carvalho Chehab 
41032cf86f6SMauro Carvalho Chehab #elif CIR_IRCON_SAMPLE_PERIOD_SEL == CIR_IRCON_SAMPLE_PERIOD_SEL_50
41132cf86f6SMauro Carvalho Chehab #define SAMPLE_PERIOD 50
41232cf86f6SMauro Carvalho Chehab 
41332cf86f6SMauro Carvalho Chehab #elif CIR_IRCON_SAMPLE_PERIOD_SEL == CIR_IRCON_SAMPLE_PERIOD_SEL_25
41432cf86f6SMauro Carvalho Chehab #define SAMPLE_PERIOD 25
41532cf86f6SMauro Carvalho Chehab 
41632cf86f6SMauro Carvalho Chehab #else
41732cf86f6SMauro Carvalho Chehab #define SAMPLE_PERIOD 1
41832cf86f6SMauro Carvalho Chehab #endif
41932cf86f6SMauro Carvalho Chehab 
42032cf86f6SMauro Carvalho Chehab /* as VISTA MCE definition, valid carrier value */
42132cf86f6SMauro Carvalho Chehab #define MAX_CARRIER 60000
42232cf86f6SMauro Carvalho Chehab #define MIN_CARRIER 30000
423