143ecec16SMauro Carvalho Chehab // SPDX-License-Identifier: GPL-2.0-only
243ecec16SMauro Carvalho Chehab /*
343ecec16SMauro Carvalho Chehab  * drivers/media/platform/samsung/s5p-mfc/s5p_mfc_opr_v6.c
443ecec16SMauro Carvalho Chehab  *
543ecec16SMauro Carvalho Chehab  * Samsung MFC (Multi Function Codec - FIMV) driver
643ecec16SMauro Carvalho Chehab  * This file contains hw related functions.
743ecec16SMauro Carvalho Chehab  *
843ecec16SMauro Carvalho Chehab  * Copyright (c) 2012 Samsung Electronics Co., Ltd.
943ecec16SMauro Carvalho Chehab  *		http://www.samsung.com/
1043ecec16SMauro Carvalho Chehab  */
1143ecec16SMauro Carvalho Chehab 
1243ecec16SMauro Carvalho Chehab #undef DEBUG
1343ecec16SMauro Carvalho Chehab 
1443ecec16SMauro Carvalho Chehab #include <linux/delay.h>
1543ecec16SMauro Carvalho Chehab #include <linux/mm.h>
1643ecec16SMauro Carvalho Chehab #include <linux/io.h>
1743ecec16SMauro Carvalho Chehab #include <linux/jiffies.h>
1843ecec16SMauro Carvalho Chehab #include <linux/firmware.h>
1943ecec16SMauro Carvalho Chehab #include <linux/err.h>
2043ecec16SMauro Carvalho Chehab #include <linux/sched.h>
2143ecec16SMauro Carvalho Chehab #include <linux/dma-mapping.h>
2243ecec16SMauro Carvalho Chehab 
2343ecec16SMauro Carvalho Chehab #include <asm/cacheflush.h>
2443ecec16SMauro Carvalho Chehab 
2543ecec16SMauro Carvalho Chehab #include "s5p_mfc_common.h"
2643ecec16SMauro Carvalho Chehab #include "s5p_mfc_cmd.h"
2743ecec16SMauro Carvalho Chehab #include "s5p_mfc_intr.h"
2843ecec16SMauro Carvalho Chehab #include "s5p_mfc_pm.h"
2943ecec16SMauro Carvalho Chehab #include "s5p_mfc_debug.h"
3043ecec16SMauro Carvalho Chehab #include "s5p_mfc_opr.h"
3143ecec16SMauro Carvalho Chehab #include "s5p_mfc_opr_v6.h"
3243ecec16SMauro Carvalho Chehab 
3343ecec16SMauro Carvalho Chehab /* #define S5P_MFC_DEBUG_REGWRITE  */
3443ecec16SMauro Carvalho Chehab #ifdef S5P_MFC_DEBUG_REGWRITE
3543ecec16SMauro Carvalho Chehab #undef writel
3643ecec16SMauro Carvalho Chehab #define writel(v, r)							\
3743ecec16SMauro Carvalho Chehab 	do {								\
3843ecec16SMauro Carvalho Chehab 		pr_err("MFCWRITE(%p): %08x\n", r, (unsigned int)v);	\
3943ecec16SMauro Carvalho Chehab 	__raw_writel(v, r);						\
4043ecec16SMauro Carvalho Chehab 	} while (0)
4143ecec16SMauro Carvalho Chehab #endif /* S5P_MFC_DEBUG_REGWRITE */
4243ecec16SMauro Carvalho Chehab 
4343ecec16SMauro Carvalho Chehab #define IS_MFCV6_V2(dev) (!IS_MFCV7_PLUS(dev) && dev->fw_ver == MFC_FW_V2)
4443ecec16SMauro Carvalho Chehab 
4543ecec16SMauro Carvalho Chehab /* Allocate temporary buffers for decoding */
s5p_mfc_alloc_dec_temp_buffers_v6(struct s5p_mfc_ctx * ctx)4643ecec16SMauro Carvalho Chehab static int s5p_mfc_alloc_dec_temp_buffers_v6(struct s5p_mfc_ctx *ctx)
4743ecec16SMauro Carvalho Chehab {
4843ecec16SMauro Carvalho Chehab 	/* NOP */
4943ecec16SMauro Carvalho Chehab 
5043ecec16SMauro Carvalho Chehab 	return 0;
5143ecec16SMauro Carvalho Chehab }
5243ecec16SMauro Carvalho Chehab 
5343ecec16SMauro Carvalho Chehab /* Release temporary buffers for decoding */
s5p_mfc_release_dec_desc_buffer_v6(struct s5p_mfc_ctx * ctx)5443ecec16SMauro Carvalho Chehab static void s5p_mfc_release_dec_desc_buffer_v6(struct s5p_mfc_ctx *ctx)
5543ecec16SMauro Carvalho Chehab {
5643ecec16SMauro Carvalho Chehab 	/* NOP */
5743ecec16SMauro Carvalho Chehab }
5843ecec16SMauro Carvalho Chehab 
5943ecec16SMauro Carvalho Chehab /* Allocate codec buffers */
s5p_mfc_alloc_codec_buffers_v6(struct s5p_mfc_ctx * ctx)6043ecec16SMauro Carvalho Chehab static int s5p_mfc_alloc_codec_buffers_v6(struct s5p_mfc_ctx *ctx)
6143ecec16SMauro Carvalho Chehab {
6243ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
6343ecec16SMauro Carvalho Chehab 	unsigned int mb_width, mb_height;
6443ecec16SMauro Carvalho Chehab 	unsigned int lcu_width = 0, lcu_height = 0;
6543ecec16SMauro Carvalho Chehab 	int ret;
6643ecec16SMauro Carvalho Chehab 
6743ecec16SMauro Carvalho Chehab 	mb_width = MB_WIDTH(ctx->img_width);
6843ecec16SMauro Carvalho Chehab 	mb_height = MB_HEIGHT(ctx->img_height);
6943ecec16SMauro Carvalho Chehab 
7043ecec16SMauro Carvalho Chehab 	if (ctx->type == MFCINST_DECODER) {
7143ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Luma size:%d Chroma size:%d MV size:%d\n",
7243ecec16SMauro Carvalho Chehab 			  ctx->luma_size, ctx->chroma_size, ctx->mv_size);
7343ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Totals bufs: %d\n", ctx->total_dpb_count);
7443ecec16SMauro Carvalho Chehab 	} else if (ctx->type == MFCINST_ENCODER) {
7543ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev)) {
7643ecec16SMauro Carvalho Chehab 			ctx->tmv_buffer_size = 0;
7743ecec16SMauro Carvalho Chehab 		} else if (IS_MFCV8_PLUS(dev))
7843ecec16SMauro Carvalho Chehab 			ctx->tmv_buffer_size = S5P_FIMV_NUM_TMV_BUFFERS_V6 *
7943ecec16SMauro Carvalho Chehab 			ALIGN(S5P_FIMV_TMV_BUFFER_SIZE_V8(mb_width, mb_height),
8043ecec16SMauro Carvalho Chehab 			S5P_FIMV_TMV_BUFFER_ALIGN_V6);
8143ecec16SMauro Carvalho Chehab 		else
8243ecec16SMauro Carvalho Chehab 			ctx->tmv_buffer_size = S5P_FIMV_NUM_TMV_BUFFERS_V6 *
8343ecec16SMauro Carvalho Chehab 			ALIGN(S5P_FIMV_TMV_BUFFER_SIZE_V6(mb_width, mb_height),
8443ecec16SMauro Carvalho Chehab 			S5P_FIMV_TMV_BUFFER_ALIGN_V6);
8543ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev)) {
8643ecec16SMauro Carvalho Chehab 			lcu_width = S5P_MFC_LCU_WIDTH(ctx->img_width);
8743ecec16SMauro Carvalho Chehab 			lcu_height = S5P_MFC_LCU_HEIGHT(ctx->img_height);
8843ecec16SMauro Carvalho Chehab 			if (ctx->codec_mode != S5P_FIMV_CODEC_HEVC_ENC) {
8943ecec16SMauro Carvalho Chehab 				ctx->luma_dpb_size =
9043ecec16SMauro Carvalho Chehab 					ALIGN((mb_width * 16), 64)
9143ecec16SMauro Carvalho Chehab 					* ALIGN((mb_height * 16), 32)
9243ecec16SMauro Carvalho Chehab 						+ 64;
9343ecec16SMauro Carvalho Chehab 				ctx->chroma_dpb_size =
9443ecec16SMauro Carvalho Chehab 					ALIGN((mb_width * 16), 64)
9543ecec16SMauro Carvalho Chehab 							* (mb_height * 8)
9643ecec16SMauro Carvalho Chehab 							+ 64;
9743ecec16SMauro Carvalho Chehab 			} else {
9843ecec16SMauro Carvalho Chehab 				ctx->luma_dpb_size =
9943ecec16SMauro Carvalho Chehab 					ALIGN((lcu_width * 32), 64)
10043ecec16SMauro Carvalho Chehab 					* ALIGN((lcu_height * 32), 32)
10143ecec16SMauro Carvalho Chehab 						+ 64;
10243ecec16SMauro Carvalho Chehab 				ctx->chroma_dpb_size =
10343ecec16SMauro Carvalho Chehab 					ALIGN((lcu_width * 32), 64)
10443ecec16SMauro Carvalho Chehab 							* (lcu_height * 16)
10543ecec16SMauro Carvalho Chehab 							+ 64;
10643ecec16SMauro Carvalho Chehab 			}
10743ecec16SMauro Carvalho Chehab 		} else {
10843ecec16SMauro Carvalho Chehab 			ctx->luma_dpb_size = ALIGN((mb_width * mb_height) *
10943ecec16SMauro Carvalho Chehab 					S5P_FIMV_LUMA_MB_TO_PIXEL_V6,
11043ecec16SMauro Carvalho Chehab 					S5P_FIMV_LUMA_DPB_BUFFER_ALIGN_V6);
11143ecec16SMauro Carvalho Chehab 			ctx->chroma_dpb_size = ALIGN((mb_width * mb_height) *
11243ecec16SMauro Carvalho Chehab 					S5P_FIMV_CHROMA_MB_TO_PIXEL_V6,
11343ecec16SMauro Carvalho Chehab 					S5P_FIMV_CHROMA_DPB_BUFFER_ALIGN_V6);
11443ecec16SMauro Carvalho Chehab 		}
11543ecec16SMauro Carvalho Chehab 		if (IS_MFCV8_PLUS(dev))
11643ecec16SMauro Carvalho Chehab 			ctx->me_buffer_size = ALIGN(S5P_FIMV_ME_BUFFER_SIZE_V8(
11743ecec16SMauro Carvalho Chehab 						ctx->img_width, ctx->img_height,
11843ecec16SMauro Carvalho Chehab 						mb_width, mb_height),
11943ecec16SMauro Carvalho Chehab 						S5P_FIMV_ME_BUFFER_ALIGN_V6);
12043ecec16SMauro Carvalho Chehab 		else
12143ecec16SMauro Carvalho Chehab 			ctx->me_buffer_size = ALIGN(S5P_FIMV_ME_BUFFER_SIZE_V6(
12243ecec16SMauro Carvalho Chehab 						ctx->img_width, ctx->img_height,
12343ecec16SMauro Carvalho Chehab 						mb_width, mb_height),
12443ecec16SMauro Carvalho Chehab 						S5P_FIMV_ME_BUFFER_ALIGN_V6);
12543ecec16SMauro Carvalho Chehab 
12643ecec16SMauro Carvalho Chehab 		mfc_debug(2, "recon luma size: %zu chroma size: %zu\n",
12743ecec16SMauro Carvalho Chehab 			  ctx->luma_dpb_size, ctx->chroma_dpb_size);
12843ecec16SMauro Carvalho Chehab 	} else {
12943ecec16SMauro Carvalho Chehab 		return -EINVAL;
13043ecec16SMauro Carvalho Chehab 	}
13143ecec16SMauro Carvalho Chehab 
13243ecec16SMauro Carvalho Chehab 	/* Codecs have different memory requirements */
13343ecec16SMauro Carvalho Chehab 	switch (ctx->codec_mode) {
13443ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H264_DEC:
13543ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H264_MVC_DEC:
13643ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev))
13743ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
13843ecec16SMauro Carvalho Chehab 		else if (IS_MFCV8_PLUS(dev))
13943ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
14043ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_H264_DEC_V8(
14143ecec16SMauro Carvalho Chehab 					mb_width,
14243ecec16SMauro Carvalho Chehab 					mb_height);
14343ecec16SMauro Carvalho Chehab 		else
14443ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
14543ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_H264_DEC_V6(
14643ecec16SMauro Carvalho Chehab 					mb_width,
14743ecec16SMauro Carvalho Chehab 					mb_height);
14843ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
14943ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
15043ecec16SMauro Carvalho Chehab 		ctx->bank1.size =
15143ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size +
15243ecec16SMauro Carvalho Chehab 			(ctx->mv_count * ctx->mv_size);
15343ecec16SMauro Carvalho Chehab 		break;
15443ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_MPEG4_DEC:
15543ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev))
15643ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
15743ecec16SMauro Carvalho Chehab 		else if (IS_MFCV7_PLUS(dev)) {
15843ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
15943ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_MPEG4_DEC_V7(
16043ecec16SMauro Carvalho Chehab 						mb_width,
16143ecec16SMauro Carvalho Chehab 						mb_height);
16243ecec16SMauro Carvalho Chehab 		} else {
16343ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
16443ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_MPEG4_DEC_V6(
16543ecec16SMauro Carvalho Chehab 						mb_width,
16643ecec16SMauro Carvalho Chehab 						mb_height);
16743ecec16SMauro Carvalho Chehab 		}
16843ecec16SMauro Carvalho Chehab 
16943ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
17043ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
17143ecec16SMauro Carvalho Chehab 		ctx->bank1.size = ctx->scratch_buf_size;
17243ecec16SMauro Carvalho Chehab 		break;
17343ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VC1RCV_DEC:
17443ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VC1_DEC:
17543ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev))
17643ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
17743ecec16SMauro Carvalho Chehab 		else
17843ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
17943ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_VC1_DEC_V6(
18043ecec16SMauro Carvalho Chehab 						mb_width,
18143ecec16SMauro Carvalho Chehab 						mb_height);
18243ecec16SMauro Carvalho Chehab 
18343ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
18443ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
18543ecec16SMauro Carvalho Chehab 		ctx->bank1.size = ctx->scratch_buf_size;
18643ecec16SMauro Carvalho Chehab 		break;
18743ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_MPEG2_DEC:
18843ecec16SMauro Carvalho Chehab 		ctx->bank1.size = 0;
18943ecec16SMauro Carvalho Chehab 		ctx->bank2.size = 0;
19043ecec16SMauro Carvalho Chehab 		break;
19143ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H263_DEC:
19243ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev))
19343ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
19443ecec16SMauro Carvalho Chehab 		else
19543ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
19643ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_H263_DEC_V6(
19743ecec16SMauro Carvalho Chehab 						mb_width,
19843ecec16SMauro Carvalho Chehab 						mb_height);
19943ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
20043ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
20143ecec16SMauro Carvalho Chehab 		ctx->bank1.size = ctx->scratch_buf_size;
20243ecec16SMauro Carvalho Chehab 		break;
20343ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VP8_DEC:
20443ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev))
20543ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
20643ecec16SMauro Carvalho Chehab 		else if (IS_MFCV8_PLUS(dev))
20743ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
20843ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_VP8_DEC_V8(
20943ecec16SMauro Carvalho Chehab 						mb_width,
21043ecec16SMauro Carvalho Chehab 						mb_height);
21143ecec16SMauro Carvalho Chehab 		else
21243ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
21343ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_VP8_DEC_V6(
21443ecec16SMauro Carvalho Chehab 						mb_width,
21543ecec16SMauro Carvalho Chehab 						mb_height);
21643ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
21743ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
21843ecec16SMauro Carvalho Chehab 		ctx->bank1.size = ctx->scratch_buf_size;
21943ecec16SMauro Carvalho Chehab 		break;
22043ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_HEVC_DEC:
22143ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Use min scratch buffer size\n");
22243ecec16SMauro Carvalho Chehab 		ctx->bank1.size =
22343ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size +
22443ecec16SMauro Carvalho Chehab 			(ctx->mv_count * ctx->mv_size);
22543ecec16SMauro Carvalho Chehab 		break;
22643ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VP9_DEC:
22743ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Use min scratch buffer size\n");
22843ecec16SMauro Carvalho Chehab 		ctx->bank1.size =
22943ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size +
23043ecec16SMauro Carvalho Chehab 			DEC_VP9_STATIC_BUFFER_SIZE;
23143ecec16SMauro Carvalho Chehab 		break;
23243ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H264_ENC:
23343ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev)) {
23443ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
23543ecec16SMauro Carvalho Chehab 			ctx->me_buffer_size =
23643ecec16SMauro Carvalho Chehab 			ALIGN(ENC_V100_H264_ME_SIZE(mb_width, mb_height), 16);
23743ecec16SMauro Carvalho Chehab 		} else if (IS_MFCV8_PLUS(dev))
23843ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
23943ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_H264_ENC_V8(
24043ecec16SMauro Carvalho Chehab 					mb_width,
24143ecec16SMauro Carvalho Chehab 					mb_height);
24243ecec16SMauro Carvalho Chehab 		else
24343ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
24443ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_H264_ENC_V6(
24543ecec16SMauro Carvalho Chehab 						mb_width,
24643ecec16SMauro Carvalho Chehab 						mb_height);
24743ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
24843ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
24943ecec16SMauro Carvalho Chehab 		ctx->bank1.size =
25043ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size + ctx->tmv_buffer_size +
25143ecec16SMauro Carvalho Chehab 			(ctx->pb_count * (ctx->luma_dpb_size +
25243ecec16SMauro Carvalho Chehab 			ctx->chroma_dpb_size + ctx->me_buffer_size));
25343ecec16SMauro Carvalho Chehab 		ctx->bank2.size = 0;
25443ecec16SMauro Carvalho Chehab 		break;
25543ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_MPEG4_ENC:
25643ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H263_ENC:
25743ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev)) {
25843ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
25943ecec16SMauro Carvalho Chehab 			ctx->me_buffer_size =
26043ecec16SMauro Carvalho Chehab 				ALIGN(ENC_V100_MPEG4_ME_SIZE(mb_width,
26143ecec16SMauro Carvalho Chehab 							mb_height), 16);
26243ecec16SMauro Carvalho Chehab 		} else
26343ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
26443ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_MPEG4_ENC_V6(
26543ecec16SMauro Carvalho Chehab 						mb_width,
26643ecec16SMauro Carvalho Chehab 						mb_height);
26743ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
26843ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
26943ecec16SMauro Carvalho Chehab 		ctx->bank1.size =
27043ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size + ctx->tmv_buffer_size +
27143ecec16SMauro Carvalho Chehab 			(ctx->pb_count * (ctx->luma_dpb_size +
27243ecec16SMauro Carvalho Chehab 			ctx->chroma_dpb_size + ctx->me_buffer_size));
27343ecec16SMauro Carvalho Chehab 		ctx->bank2.size = 0;
27443ecec16SMauro Carvalho Chehab 		break;
27543ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VP8_ENC:
27643ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev)) {
27743ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Use min scratch buffer size\n");
27843ecec16SMauro Carvalho Chehab 			ctx->me_buffer_size =
27943ecec16SMauro Carvalho Chehab 				ALIGN(ENC_V100_VP8_ME_SIZE(mb_width, mb_height),
28043ecec16SMauro Carvalho Chehab 						16);
28143ecec16SMauro Carvalho Chehab 		} else if (IS_MFCV8_PLUS(dev))
28243ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
28343ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_VP8_ENC_V8(
28443ecec16SMauro Carvalho Chehab 					mb_width,
28543ecec16SMauro Carvalho Chehab 					mb_height);
28643ecec16SMauro Carvalho Chehab 		else
28743ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size =
28843ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUF_SIZE_VP8_ENC_V7(
28943ecec16SMauro Carvalho Chehab 						mb_width,
29043ecec16SMauro Carvalho Chehab 						mb_height);
29143ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size,
29243ecec16SMauro Carvalho Chehab 				S5P_FIMV_SCRATCH_BUFFER_ALIGN_V6);
29343ecec16SMauro Carvalho Chehab 		ctx->bank1.size =
29443ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size + ctx->tmv_buffer_size +
29543ecec16SMauro Carvalho Chehab 			(ctx->pb_count * (ctx->luma_dpb_size +
29643ecec16SMauro Carvalho Chehab 			ctx->chroma_dpb_size + ctx->me_buffer_size));
29743ecec16SMauro Carvalho Chehab 		ctx->bank2.size = 0;
29843ecec16SMauro Carvalho Chehab 		break;
29943ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_HEVC_ENC:
30043ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Use min scratch buffer size\n");
30143ecec16SMauro Carvalho Chehab 		ctx->me_buffer_size =
30243ecec16SMauro Carvalho Chehab 			ALIGN(ENC_V100_HEVC_ME_SIZE(lcu_width, lcu_height), 16);
30343ecec16SMauro Carvalho Chehab 		ctx->scratch_buf_size = ALIGN(ctx->scratch_buf_size, 256);
30443ecec16SMauro Carvalho Chehab 		ctx->bank1.size =
30543ecec16SMauro Carvalho Chehab 			ctx->scratch_buf_size + ctx->tmv_buffer_size +
30643ecec16SMauro Carvalho Chehab 			(ctx->pb_count * (ctx->luma_dpb_size +
30743ecec16SMauro Carvalho Chehab 			ctx->chroma_dpb_size + ctx->me_buffer_size));
30843ecec16SMauro Carvalho Chehab 		ctx->bank2.size = 0;
30943ecec16SMauro Carvalho Chehab 		break;
31043ecec16SMauro Carvalho Chehab 	default:
31143ecec16SMauro Carvalho Chehab 		break;
31243ecec16SMauro Carvalho Chehab 	}
31343ecec16SMauro Carvalho Chehab 
31443ecec16SMauro Carvalho Chehab 	/* Allocate only if memory from bank 1 is necessary */
31543ecec16SMauro Carvalho Chehab 	if (ctx->bank1.size > 0) {
31643ecec16SMauro Carvalho Chehab 		ret = s5p_mfc_alloc_generic_buf(dev, BANK_L_CTX, &ctx->bank1);
31743ecec16SMauro Carvalho Chehab 		if (ret) {
31843ecec16SMauro Carvalho Chehab 			mfc_err("Failed to allocate Bank1 memory\n");
31943ecec16SMauro Carvalho Chehab 			return ret;
32043ecec16SMauro Carvalho Chehab 		}
32143ecec16SMauro Carvalho Chehab 		BUG_ON(ctx->bank1.dma & ((1 << MFC_BANK1_ALIGN_ORDER) - 1));
32243ecec16SMauro Carvalho Chehab 	}
32343ecec16SMauro Carvalho Chehab 	return 0;
32443ecec16SMauro Carvalho Chehab }
32543ecec16SMauro Carvalho Chehab 
32643ecec16SMauro Carvalho Chehab /* Release buffers allocated for codec */
s5p_mfc_release_codec_buffers_v6(struct s5p_mfc_ctx * ctx)32743ecec16SMauro Carvalho Chehab static void s5p_mfc_release_codec_buffers_v6(struct s5p_mfc_ctx *ctx)
32843ecec16SMauro Carvalho Chehab {
32943ecec16SMauro Carvalho Chehab 	s5p_mfc_release_generic_buf(ctx->dev, &ctx->bank1);
33043ecec16SMauro Carvalho Chehab }
33143ecec16SMauro Carvalho Chehab 
33243ecec16SMauro Carvalho Chehab /* Allocate memory for instance data buffer */
s5p_mfc_alloc_instance_buffer_v6(struct s5p_mfc_ctx * ctx)33343ecec16SMauro Carvalho Chehab static int s5p_mfc_alloc_instance_buffer_v6(struct s5p_mfc_ctx *ctx)
33443ecec16SMauro Carvalho Chehab {
33543ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
33643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf_size_v6 *buf_size = dev->variant->buf_size->priv;
33743ecec16SMauro Carvalho Chehab 	int ret;
33843ecec16SMauro Carvalho Chehab 
33943ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
34043ecec16SMauro Carvalho Chehab 
34143ecec16SMauro Carvalho Chehab 	switch (ctx->codec_mode) {
34243ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H264_DEC:
34343ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H264_MVC_DEC:
34443ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_HEVC_DEC:
34543ecec16SMauro Carvalho Chehab 		ctx->ctx.size = buf_size->h264_dec_ctx;
34643ecec16SMauro Carvalho Chehab 		break;
34743ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_MPEG4_DEC:
34843ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H263_DEC:
34943ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VC1RCV_DEC:
35043ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VC1_DEC:
35143ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_MPEG2_DEC:
35243ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VP8_DEC:
35343ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VP9_DEC:
35443ecec16SMauro Carvalho Chehab 		ctx->ctx.size = buf_size->other_dec_ctx;
35543ecec16SMauro Carvalho Chehab 		break;
35643ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H264_ENC:
35743ecec16SMauro Carvalho Chehab 		ctx->ctx.size = buf_size->h264_enc_ctx;
35843ecec16SMauro Carvalho Chehab 		break;
35943ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_HEVC_ENC:
36043ecec16SMauro Carvalho Chehab 		ctx->ctx.size = buf_size->hevc_enc_ctx;
36143ecec16SMauro Carvalho Chehab 		break;
36243ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_MPEG4_ENC:
36343ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_H263_ENC:
36443ecec16SMauro Carvalho Chehab 	case S5P_MFC_CODEC_VP8_ENC:
36543ecec16SMauro Carvalho Chehab 		ctx->ctx.size = buf_size->other_enc_ctx;
36643ecec16SMauro Carvalho Chehab 		break;
36743ecec16SMauro Carvalho Chehab 	default:
36843ecec16SMauro Carvalho Chehab 		ctx->ctx.size = 0;
36943ecec16SMauro Carvalho Chehab 		mfc_err("Codec type(%d) should be checked!\n", ctx->codec_mode);
37043ecec16SMauro Carvalho Chehab 		break;
37143ecec16SMauro Carvalho Chehab 	}
37243ecec16SMauro Carvalho Chehab 
37343ecec16SMauro Carvalho Chehab 	ret = s5p_mfc_alloc_priv_buf(dev, BANK_L_CTX, &ctx->ctx);
37443ecec16SMauro Carvalho Chehab 	if (ret) {
37543ecec16SMauro Carvalho Chehab 		mfc_err("Failed to allocate instance buffer\n");
37643ecec16SMauro Carvalho Chehab 		return ret;
37743ecec16SMauro Carvalho Chehab 	}
37843ecec16SMauro Carvalho Chehab 
37943ecec16SMauro Carvalho Chehab 	memset(ctx->ctx.virt, 0, ctx->ctx.size);
38043ecec16SMauro Carvalho Chehab 	wmb();
38143ecec16SMauro Carvalho Chehab 
38243ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
38343ecec16SMauro Carvalho Chehab 
38443ecec16SMauro Carvalho Chehab 	return 0;
38543ecec16SMauro Carvalho Chehab }
38643ecec16SMauro Carvalho Chehab 
38743ecec16SMauro Carvalho Chehab /* Release instance buffer */
s5p_mfc_release_instance_buffer_v6(struct s5p_mfc_ctx * ctx)38843ecec16SMauro Carvalho Chehab static void s5p_mfc_release_instance_buffer_v6(struct s5p_mfc_ctx *ctx)
38943ecec16SMauro Carvalho Chehab {
39043ecec16SMauro Carvalho Chehab 	s5p_mfc_release_priv_buf(ctx->dev, &ctx->ctx);
39143ecec16SMauro Carvalho Chehab }
39243ecec16SMauro Carvalho Chehab 
39343ecec16SMauro Carvalho Chehab /* Allocate context buffers for SYS_INIT */
s5p_mfc_alloc_dev_context_buffer_v6(struct s5p_mfc_dev * dev)39443ecec16SMauro Carvalho Chehab static int s5p_mfc_alloc_dev_context_buffer_v6(struct s5p_mfc_dev *dev)
39543ecec16SMauro Carvalho Chehab {
39643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf_size_v6 *buf_size = dev->variant->buf_size->priv;
39743ecec16SMauro Carvalho Chehab 	int ret;
39843ecec16SMauro Carvalho Chehab 
39943ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
40043ecec16SMauro Carvalho Chehab 
40143ecec16SMauro Carvalho Chehab 	dev->ctx_buf.size = buf_size->dev_ctx;
40243ecec16SMauro Carvalho Chehab 	ret = s5p_mfc_alloc_priv_buf(dev, BANK_L_CTX, &dev->ctx_buf);
40343ecec16SMauro Carvalho Chehab 	if (ret) {
40443ecec16SMauro Carvalho Chehab 		mfc_err("Failed to allocate device context buffer\n");
40543ecec16SMauro Carvalho Chehab 		return ret;
40643ecec16SMauro Carvalho Chehab 	}
40743ecec16SMauro Carvalho Chehab 
40843ecec16SMauro Carvalho Chehab 	memset(dev->ctx_buf.virt, 0, buf_size->dev_ctx);
40943ecec16SMauro Carvalho Chehab 	wmb();
41043ecec16SMauro Carvalho Chehab 
41143ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
41243ecec16SMauro Carvalho Chehab 
41343ecec16SMauro Carvalho Chehab 	return 0;
41443ecec16SMauro Carvalho Chehab }
41543ecec16SMauro Carvalho Chehab 
41643ecec16SMauro Carvalho Chehab /* Release context buffers for SYS_INIT */
s5p_mfc_release_dev_context_buffer_v6(struct s5p_mfc_dev * dev)41743ecec16SMauro Carvalho Chehab static void s5p_mfc_release_dev_context_buffer_v6(struct s5p_mfc_dev *dev)
41843ecec16SMauro Carvalho Chehab {
41943ecec16SMauro Carvalho Chehab 	s5p_mfc_release_priv_buf(dev, &dev->ctx_buf);
42043ecec16SMauro Carvalho Chehab }
42143ecec16SMauro Carvalho Chehab 
calc_plane(int width,int height)42243ecec16SMauro Carvalho Chehab static int calc_plane(int width, int height)
42343ecec16SMauro Carvalho Chehab {
42443ecec16SMauro Carvalho Chehab 	int mbX, mbY;
42543ecec16SMauro Carvalho Chehab 
42643ecec16SMauro Carvalho Chehab 	mbX = DIV_ROUND_UP(width, S5P_FIMV_NUM_PIXELS_IN_MB_ROW_V6);
42743ecec16SMauro Carvalho Chehab 	mbY = DIV_ROUND_UP(height, S5P_FIMV_NUM_PIXELS_IN_MB_COL_V6);
42843ecec16SMauro Carvalho Chehab 
42943ecec16SMauro Carvalho Chehab 	if (width * height < S5P_FIMV_MAX_FRAME_SIZE_V6)
43043ecec16SMauro Carvalho Chehab 		mbY = (mbY + 1) / 2 * 2;
43143ecec16SMauro Carvalho Chehab 
43243ecec16SMauro Carvalho Chehab 	return (mbX * S5P_FIMV_NUM_PIXELS_IN_MB_COL_V6) *
43343ecec16SMauro Carvalho Chehab 		(mbY * S5P_FIMV_NUM_PIXELS_IN_MB_ROW_V6);
43443ecec16SMauro Carvalho Chehab }
43543ecec16SMauro Carvalho Chehab 
s5p_mfc_dec_calc_dpb_size_v6(struct s5p_mfc_ctx * ctx)43643ecec16SMauro Carvalho Chehab static void s5p_mfc_dec_calc_dpb_size_v6(struct s5p_mfc_ctx *ctx)
43743ecec16SMauro Carvalho Chehab {
43843ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
43943ecec16SMauro Carvalho Chehab 	ctx->buf_width = ALIGN(ctx->img_width, S5P_FIMV_NV12MT_HALIGN_V6);
44043ecec16SMauro Carvalho Chehab 	ctx->buf_height = ALIGN(ctx->img_height, S5P_FIMV_NV12MT_VALIGN_V6);
44143ecec16SMauro Carvalho Chehab 	mfc_debug(2, "SEQ Done: Movie dimensions %dx%d,\n"
44243ecec16SMauro Carvalho Chehab 			"buffer dimensions: %dx%d\n", ctx->img_width,
44343ecec16SMauro Carvalho Chehab 			ctx->img_height, ctx->buf_width, ctx->buf_height);
44443ecec16SMauro Carvalho Chehab 
44543ecec16SMauro Carvalho Chehab 	ctx->luma_size = calc_plane(ctx->img_width, ctx->img_height);
44643ecec16SMauro Carvalho Chehab 	ctx->chroma_size = calc_plane(ctx->img_width, (ctx->img_height >> 1));
44743ecec16SMauro Carvalho Chehab 	if (IS_MFCV8_PLUS(ctx->dev)) {
44843ecec16SMauro Carvalho Chehab 		/* MFCv8 needs additional 64 bytes for luma,chroma dpb*/
44943ecec16SMauro Carvalho Chehab 		ctx->luma_size += S5P_FIMV_D_ALIGN_PLANE_SIZE_V8;
45043ecec16SMauro Carvalho Chehab 		ctx->chroma_size += S5P_FIMV_D_ALIGN_PLANE_SIZE_V8;
45143ecec16SMauro Carvalho Chehab 	}
45243ecec16SMauro Carvalho Chehab 
45343ecec16SMauro Carvalho Chehab 	if (ctx->codec_mode == S5P_MFC_CODEC_H264_DEC ||
45443ecec16SMauro Carvalho Chehab 			ctx->codec_mode == S5P_MFC_CODEC_H264_MVC_DEC) {
45543ecec16SMauro Carvalho Chehab 		if (IS_MFCV10(dev)) {
45643ecec16SMauro Carvalho Chehab 			ctx->mv_size = S5P_MFC_DEC_MV_SIZE_V10(ctx->img_width,
45743ecec16SMauro Carvalho Chehab 					ctx->img_height);
45843ecec16SMauro Carvalho Chehab 		} else {
45943ecec16SMauro Carvalho Chehab 			ctx->mv_size = S5P_MFC_DEC_MV_SIZE_V6(ctx->img_width,
46043ecec16SMauro Carvalho Chehab 					ctx->img_height);
46143ecec16SMauro Carvalho Chehab 		}
46243ecec16SMauro Carvalho Chehab 	} else if (ctx->codec_mode == S5P_MFC_CODEC_HEVC_DEC) {
46343ecec16SMauro Carvalho Chehab 		ctx->mv_size = s5p_mfc_dec_hevc_mv_size(ctx->img_width,
46443ecec16SMauro Carvalho Chehab 				ctx->img_height);
46543ecec16SMauro Carvalho Chehab 		ctx->mv_size = ALIGN(ctx->mv_size, 32);
46643ecec16SMauro Carvalho Chehab 	} else {
46743ecec16SMauro Carvalho Chehab 		ctx->mv_size = 0;
46843ecec16SMauro Carvalho Chehab 	}
46943ecec16SMauro Carvalho Chehab }
47043ecec16SMauro Carvalho Chehab 
s5p_mfc_enc_calc_src_size_v6(struct s5p_mfc_ctx * ctx)47143ecec16SMauro Carvalho Chehab static void s5p_mfc_enc_calc_src_size_v6(struct s5p_mfc_ctx *ctx)
47243ecec16SMauro Carvalho Chehab {
47343ecec16SMauro Carvalho Chehab 	unsigned int mb_width, mb_height;
47443ecec16SMauro Carvalho Chehab 
47543ecec16SMauro Carvalho Chehab 	mb_width = MB_WIDTH(ctx->img_width);
47643ecec16SMauro Carvalho Chehab 	mb_height = MB_HEIGHT(ctx->img_height);
47743ecec16SMauro Carvalho Chehab 
47843ecec16SMauro Carvalho Chehab 	ctx->buf_width = ALIGN(ctx->img_width, S5P_FIMV_NV12M_HALIGN_V6);
47943ecec16SMauro Carvalho Chehab 	ctx->luma_size = ALIGN((mb_width * mb_height) * 256, 256);
48043ecec16SMauro Carvalho Chehab 	ctx->chroma_size = ALIGN((mb_width * mb_height) * 128, 256);
48143ecec16SMauro Carvalho Chehab 
48243ecec16SMauro Carvalho Chehab 	/* MFCv7 needs pad bytes for Luma and Chroma */
48343ecec16SMauro Carvalho Chehab 	if (IS_MFCV7_PLUS(ctx->dev)) {
48443ecec16SMauro Carvalho Chehab 		ctx->luma_size += MFC_LUMA_PAD_BYTES_V7;
48543ecec16SMauro Carvalho Chehab 		ctx->chroma_size += MFC_CHROMA_PAD_BYTES_V7;
48643ecec16SMauro Carvalho Chehab 	}
48743ecec16SMauro Carvalho Chehab }
48843ecec16SMauro Carvalho Chehab 
48943ecec16SMauro Carvalho Chehab /* Set registers for decoding stream buffer */
s5p_mfc_set_dec_stream_buffer_v6(struct s5p_mfc_ctx * ctx,int buf_addr,unsigned int start_num_byte,unsigned int strm_size)49043ecec16SMauro Carvalho Chehab static int s5p_mfc_set_dec_stream_buffer_v6(struct s5p_mfc_ctx *ctx,
49143ecec16SMauro Carvalho Chehab 			int buf_addr, unsigned int start_num_byte,
49243ecec16SMauro Carvalho Chehab 			unsigned int strm_size)
49343ecec16SMauro Carvalho Chehab {
49443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
49543ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
49643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf_size *buf_size = dev->variant->buf_size;
49743ecec16SMauro Carvalho Chehab 
49843ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
49943ecec16SMauro Carvalho Chehab 	mfc_debug(2, "inst_no: %d, buf_addr: 0x%08x,\n"
50043ecec16SMauro Carvalho Chehab 		"buf_size: 0x%08x (%d)\n",
50143ecec16SMauro Carvalho Chehab 		ctx->inst_no, buf_addr, strm_size, strm_size);
50243ecec16SMauro Carvalho Chehab 	writel(strm_size, mfc_regs->d_stream_data_size);
50343ecec16SMauro Carvalho Chehab 	writel(buf_addr, mfc_regs->d_cpb_buffer_addr);
50443ecec16SMauro Carvalho Chehab 	writel(buf_size->cpb, mfc_regs->d_cpb_buffer_size);
50543ecec16SMauro Carvalho Chehab 	writel(start_num_byte, mfc_regs->d_cpb_buffer_offset);
50643ecec16SMauro Carvalho Chehab 
50743ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
50843ecec16SMauro Carvalho Chehab 	return 0;
50943ecec16SMauro Carvalho Chehab }
51043ecec16SMauro Carvalho Chehab 
51143ecec16SMauro Carvalho Chehab /* Set decoding frame buffer */
s5p_mfc_set_dec_frame_buffer_v6(struct s5p_mfc_ctx * ctx)51243ecec16SMauro Carvalho Chehab static int s5p_mfc_set_dec_frame_buffer_v6(struct s5p_mfc_ctx *ctx)
51343ecec16SMauro Carvalho Chehab {
51443ecec16SMauro Carvalho Chehab 	unsigned int frame_size, i;
51543ecec16SMauro Carvalho Chehab 	unsigned int frame_size_ch, frame_size_mv;
51643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
51743ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
51843ecec16SMauro Carvalho Chehab 	size_t buf_addr1;
51943ecec16SMauro Carvalho Chehab 	int buf_size1;
52043ecec16SMauro Carvalho Chehab 	int align_gap;
52143ecec16SMauro Carvalho Chehab 
52243ecec16SMauro Carvalho Chehab 	buf_addr1 = ctx->bank1.dma;
52343ecec16SMauro Carvalho Chehab 	buf_size1 = ctx->bank1.size;
52443ecec16SMauro Carvalho Chehab 
52543ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Buf1: %p (%d)\n", (void *)buf_addr1, buf_size1);
52643ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Total DPB COUNT: %d\n", ctx->total_dpb_count);
52743ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Setting display delay to %d\n", ctx->display_delay);
52843ecec16SMauro Carvalho Chehab 
52943ecec16SMauro Carvalho Chehab 	writel(ctx->total_dpb_count, mfc_regs->d_num_dpb);
53043ecec16SMauro Carvalho Chehab 	writel(ctx->luma_size, mfc_regs->d_first_plane_dpb_size);
53143ecec16SMauro Carvalho Chehab 	writel(ctx->chroma_size, mfc_regs->d_second_plane_dpb_size);
53243ecec16SMauro Carvalho Chehab 
53343ecec16SMauro Carvalho Chehab 	writel(buf_addr1, mfc_regs->d_scratch_buffer_addr);
53443ecec16SMauro Carvalho Chehab 	writel(ctx->scratch_buf_size, mfc_regs->d_scratch_buffer_size);
53543ecec16SMauro Carvalho Chehab 
53643ecec16SMauro Carvalho Chehab 	if (IS_MFCV8_PLUS(dev)) {
53743ecec16SMauro Carvalho Chehab 		writel(ctx->img_width,
53843ecec16SMauro Carvalho Chehab 			mfc_regs->d_first_plane_dpb_stride_size);
53943ecec16SMauro Carvalho Chehab 		writel(ctx->img_width,
54043ecec16SMauro Carvalho Chehab 			mfc_regs->d_second_plane_dpb_stride_size);
54143ecec16SMauro Carvalho Chehab 	}
54243ecec16SMauro Carvalho Chehab 
54343ecec16SMauro Carvalho Chehab 	buf_addr1 += ctx->scratch_buf_size;
54443ecec16SMauro Carvalho Chehab 	buf_size1 -= ctx->scratch_buf_size;
54543ecec16SMauro Carvalho Chehab 
54643ecec16SMauro Carvalho Chehab 	if (ctx->codec_mode == S5P_FIMV_CODEC_H264_DEC ||
54743ecec16SMauro Carvalho Chehab 			ctx->codec_mode == S5P_FIMV_CODEC_H264_MVC_DEC ||
54843ecec16SMauro Carvalho Chehab 			ctx->codec_mode == S5P_FIMV_CODEC_HEVC_DEC) {
54943ecec16SMauro Carvalho Chehab 		writel(ctx->mv_size, mfc_regs->d_mv_buffer_size);
55043ecec16SMauro Carvalho Chehab 		writel(ctx->mv_count, mfc_regs->d_num_mv);
55143ecec16SMauro Carvalho Chehab 	}
55243ecec16SMauro Carvalho Chehab 
55343ecec16SMauro Carvalho Chehab 	frame_size = ctx->luma_size;
55443ecec16SMauro Carvalho Chehab 	frame_size_ch = ctx->chroma_size;
55543ecec16SMauro Carvalho Chehab 	frame_size_mv = ctx->mv_size;
55643ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Frame size: %d ch: %d mv: %d\n",
55743ecec16SMauro Carvalho Chehab 			frame_size, frame_size_ch, frame_size_mv);
55843ecec16SMauro Carvalho Chehab 
55943ecec16SMauro Carvalho Chehab 	for (i = 0; i < ctx->total_dpb_count; i++) {
56043ecec16SMauro Carvalho Chehab 		/* Bank2 */
56143ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Luma %d: %zx\n", i,
56243ecec16SMauro Carvalho Chehab 					ctx->dst_bufs[i].cookie.raw.luma);
56343ecec16SMauro Carvalho Chehab 		writel(ctx->dst_bufs[i].cookie.raw.luma,
56443ecec16SMauro Carvalho Chehab 				mfc_regs->d_first_plane_dpb + i * 4);
56543ecec16SMauro Carvalho Chehab 		mfc_debug(2, "\tChroma %d: %zx\n", i,
56643ecec16SMauro Carvalho Chehab 					ctx->dst_bufs[i].cookie.raw.chroma);
56743ecec16SMauro Carvalho Chehab 		writel(ctx->dst_bufs[i].cookie.raw.chroma,
56843ecec16SMauro Carvalho Chehab 				mfc_regs->d_second_plane_dpb + i * 4);
56943ecec16SMauro Carvalho Chehab 	}
57043ecec16SMauro Carvalho Chehab 	if (ctx->codec_mode == S5P_MFC_CODEC_H264_DEC ||
57143ecec16SMauro Carvalho Chehab 			ctx->codec_mode == S5P_MFC_CODEC_H264_MVC_DEC ||
57243ecec16SMauro Carvalho Chehab 			ctx->codec_mode == S5P_MFC_CODEC_HEVC_DEC) {
57343ecec16SMauro Carvalho Chehab 		for (i = 0; i < ctx->mv_count; i++) {
57443ecec16SMauro Carvalho Chehab 			/* To test alignment */
57543ecec16SMauro Carvalho Chehab 			align_gap = buf_addr1;
57643ecec16SMauro Carvalho Chehab 			buf_addr1 = ALIGN(buf_addr1, 16);
57743ecec16SMauro Carvalho Chehab 			align_gap = buf_addr1 - align_gap;
57843ecec16SMauro Carvalho Chehab 			buf_size1 -= align_gap;
57943ecec16SMauro Carvalho Chehab 
58043ecec16SMauro Carvalho Chehab 			mfc_debug(2, "\tBuf1: %zx, size: %d\n",
58143ecec16SMauro Carvalho Chehab 					buf_addr1, buf_size1);
58243ecec16SMauro Carvalho Chehab 			writel(buf_addr1, mfc_regs->d_mv_buffer + i * 4);
58343ecec16SMauro Carvalho Chehab 			buf_addr1 += frame_size_mv;
58443ecec16SMauro Carvalho Chehab 			buf_size1 -= frame_size_mv;
58543ecec16SMauro Carvalho Chehab 		}
58643ecec16SMauro Carvalho Chehab 	}
58743ecec16SMauro Carvalho Chehab 	if (ctx->codec_mode == S5P_FIMV_CODEC_VP9_DEC) {
58843ecec16SMauro Carvalho Chehab 		writel(buf_addr1, mfc_regs->d_static_buffer_addr);
58943ecec16SMauro Carvalho Chehab 		writel(DEC_VP9_STATIC_BUFFER_SIZE,
59043ecec16SMauro Carvalho Chehab 				mfc_regs->d_static_buffer_size);
59143ecec16SMauro Carvalho Chehab 		buf_addr1 += DEC_VP9_STATIC_BUFFER_SIZE;
59243ecec16SMauro Carvalho Chehab 		buf_size1 -= DEC_VP9_STATIC_BUFFER_SIZE;
59343ecec16SMauro Carvalho Chehab 	}
59443ecec16SMauro Carvalho Chehab 
59543ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Buf1: %zx, buf_size1: %d (frames %d)\n",
59643ecec16SMauro Carvalho Chehab 			buf_addr1, buf_size1, ctx->total_dpb_count);
59743ecec16SMauro Carvalho Chehab 	if (buf_size1 < 0) {
59843ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Not enough memory has been allocated.\n");
59943ecec16SMauro Carvalho Chehab 		return -ENOMEM;
60043ecec16SMauro Carvalho Chehab 	}
60143ecec16SMauro Carvalho Chehab 
60243ecec16SMauro Carvalho Chehab 	writel(ctx->inst_no, mfc_regs->instance_id);
60343ecec16SMauro Carvalho Chehab 	s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev,
60443ecec16SMauro Carvalho Chehab 			S5P_FIMV_CH_INIT_BUFS_V6, NULL);
60543ecec16SMauro Carvalho Chehab 
60643ecec16SMauro Carvalho Chehab 	mfc_debug(2, "After setting buffers.\n");
60743ecec16SMauro Carvalho Chehab 	return 0;
60843ecec16SMauro Carvalho Chehab }
60943ecec16SMauro Carvalho Chehab 
61043ecec16SMauro Carvalho Chehab /* Set registers for encoding stream buffer */
s5p_mfc_set_enc_stream_buffer_v6(struct s5p_mfc_ctx * ctx,unsigned long addr,unsigned int size)61143ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_stream_buffer_v6(struct s5p_mfc_ctx *ctx,
61243ecec16SMauro Carvalho Chehab 		unsigned long addr, unsigned int size)
61343ecec16SMauro Carvalho Chehab {
61443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
61543ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
61643ecec16SMauro Carvalho Chehab 
61743ecec16SMauro Carvalho Chehab 	writel(addr, mfc_regs->e_stream_buffer_addr); /* 16B align */
61843ecec16SMauro Carvalho Chehab 	writel(size, mfc_regs->e_stream_buffer_size);
61943ecec16SMauro Carvalho Chehab 
62043ecec16SMauro Carvalho Chehab 	mfc_debug(2, "stream buf addr: 0x%08lx, size: 0x%x\n",
62143ecec16SMauro Carvalho Chehab 		  addr, size);
62243ecec16SMauro Carvalho Chehab 
62343ecec16SMauro Carvalho Chehab 	return 0;
62443ecec16SMauro Carvalho Chehab }
62543ecec16SMauro Carvalho Chehab 
s5p_mfc_set_enc_frame_buffer_v6(struct s5p_mfc_ctx * ctx,unsigned long y_addr,unsigned long c_addr)62643ecec16SMauro Carvalho Chehab static void s5p_mfc_set_enc_frame_buffer_v6(struct s5p_mfc_ctx *ctx,
62743ecec16SMauro Carvalho Chehab 		unsigned long y_addr, unsigned long c_addr)
62843ecec16SMauro Carvalho Chehab {
62943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
63043ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
63143ecec16SMauro Carvalho Chehab 
63243ecec16SMauro Carvalho Chehab 	writel(y_addr, mfc_regs->e_source_first_plane_addr);
63343ecec16SMauro Carvalho Chehab 	writel(c_addr, mfc_regs->e_source_second_plane_addr);
63443ecec16SMauro Carvalho Chehab 
63543ecec16SMauro Carvalho Chehab 	mfc_debug(2, "enc src y buf addr: 0x%08lx\n", y_addr);
63643ecec16SMauro Carvalho Chehab 	mfc_debug(2, "enc src c buf addr: 0x%08lx\n", c_addr);
63743ecec16SMauro Carvalho Chehab }
63843ecec16SMauro Carvalho Chehab 
s5p_mfc_get_enc_frame_buffer_v6(struct s5p_mfc_ctx * ctx,unsigned long * y_addr,unsigned long * c_addr)63943ecec16SMauro Carvalho Chehab static void s5p_mfc_get_enc_frame_buffer_v6(struct s5p_mfc_ctx *ctx,
64043ecec16SMauro Carvalho Chehab 		unsigned long *y_addr, unsigned long *c_addr)
64143ecec16SMauro Carvalho Chehab {
64243ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
64343ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
64443ecec16SMauro Carvalho Chehab 	unsigned long enc_recon_y_addr, enc_recon_c_addr;
64543ecec16SMauro Carvalho Chehab 
64643ecec16SMauro Carvalho Chehab 	*y_addr = readl(mfc_regs->e_encoded_source_first_plane_addr);
64743ecec16SMauro Carvalho Chehab 	*c_addr = readl(mfc_regs->e_encoded_source_second_plane_addr);
64843ecec16SMauro Carvalho Chehab 
64943ecec16SMauro Carvalho Chehab 	enc_recon_y_addr = readl(mfc_regs->e_recon_luma_dpb_addr);
65043ecec16SMauro Carvalho Chehab 	enc_recon_c_addr = readl(mfc_regs->e_recon_chroma_dpb_addr);
65143ecec16SMauro Carvalho Chehab 
65243ecec16SMauro Carvalho Chehab 	mfc_debug(2, "recon y addr: 0x%08lx y_addr: 0x%08lx\n", enc_recon_y_addr, *y_addr);
65343ecec16SMauro Carvalho Chehab 	mfc_debug(2, "recon c addr: 0x%08lx\n", enc_recon_c_addr);
65443ecec16SMauro Carvalho Chehab }
65543ecec16SMauro Carvalho Chehab 
65643ecec16SMauro Carvalho Chehab /* Set encoding ref & codec buffer */
s5p_mfc_set_enc_ref_buffer_v6(struct s5p_mfc_ctx * ctx)65743ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_ref_buffer_v6(struct s5p_mfc_ctx *ctx)
65843ecec16SMauro Carvalho Chehab {
65943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
66043ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
66143ecec16SMauro Carvalho Chehab 	size_t buf_addr1;
66243ecec16SMauro Carvalho Chehab 	int i, buf_size1;
66343ecec16SMauro Carvalho Chehab 
66443ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
66543ecec16SMauro Carvalho Chehab 
66643ecec16SMauro Carvalho Chehab 	buf_addr1 = ctx->bank1.dma;
66743ecec16SMauro Carvalho Chehab 	buf_size1 = ctx->bank1.size;
66843ecec16SMauro Carvalho Chehab 
66943ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Buf1: %p (%d)\n", (void *)buf_addr1, buf_size1);
67043ecec16SMauro Carvalho Chehab 
67143ecec16SMauro Carvalho Chehab 	if (IS_MFCV10(dev)) {
67243ecec16SMauro Carvalho Chehab 		/* start address of per buffer is aligned */
67343ecec16SMauro Carvalho Chehab 		for (i = 0; i < ctx->pb_count; i++) {
67443ecec16SMauro Carvalho Chehab 			writel(buf_addr1, mfc_regs->e_luma_dpb + (4 * i));
67543ecec16SMauro Carvalho Chehab 			buf_addr1 += ctx->luma_dpb_size;
67643ecec16SMauro Carvalho Chehab 			buf_size1 -= ctx->luma_dpb_size;
67743ecec16SMauro Carvalho Chehab 		}
67843ecec16SMauro Carvalho Chehab 		for (i = 0; i < ctx->pb_count; i++) {
67943ecec16SMauro Carvalho Chehab 			writel(buf_addr1, mfc_regs->e_chroma_dpb + (4 * i));
68043ecec16SMauro Carvalho Chehab 			buf_addr1 += ctx->chroma_dpb_size;
68143ecec16SMauro Carvalho Chehab 			buf_size1 -= ctx->chroma_dpb_size;
68243ecec16SMauro Carvalho Chehab 		}
68343ecec16SMauro Carvalho Chehab 		for (i = 0; i < ctx->pb_count; i++) {
68443ecec16SMauro Carvalho Chehab 			writel(buf_addr1, mfc_regs->e_me_buffer + (4 * i));
68543ecec16SMauro Carvalho Chehab 			buf_addr1 += ctx->me_buffer_size;
68643ecec16SMauro Carvalho Chehab 			buf_size1 -= ctx->me_buffer_size;
68743ecec16SMauro Carvalho Chehab 		}
68843ecec16SMauro Carvalho Chehab 	} else {
68943ecec16SMauro Carvalho Chehab 		for (i = 0; i < ctx->pb_count; i++) {
69043ecec16SMauro Carvalho Chehab 			writel(buf_addr1, mfc_regs->e_luma_dpb + (4 * i));
69143ecec16SMauro Carvalho Chehab 			buf_addr1 += ctx->luma_dpb_size;
69243ecec16SMauro Carvalho Chehab 			writel(buf_addr1, mfc_regs->e_chroma_dpb + (4 * i));
69343ecec16SMauro Carvalho Chehab 			buf_addr1 += ctx->chroma_dpb_size;
69443ecec16SMauro Carvalho Chehab 			writel(buf_addr1, mfc_regs->e_me_buffer + (4 * i));
69543ecec16SMauro Carvalho Chehab 			buf_addr1 += ctx->me_buffer_size;
69643ecec16SMauro Carvalho Chehab 			buf_size1 -= (ctx->luma_dpb_size + ctx->chroma_dpb_size
69743ecec16SMauro Carvalho Chehab 					+ ctx->me_buffer_size);
69843ecec16SMauro Carvalho Chehab 		}
69943ecec16SMauro Carvalho Chehab 	}
70043ecec16SMauro Carvalho Chehab 
70143ecec16SMauro Carvalho Chehab 	writel(buf_addr1, mfc_regs->e_scratch_buffer_addr);
70243ecec16SMauro Carvalho Chehab 	writel(ctx->scratch_buf_size, mfc_regs->e_scratch_buffer_size);
70343ecec16SMauro Carvalho Chehab 	buf_addr1 += ctx->scratch_buf_size;
70443ecec16SMauro Carvalho Chehab 	buf_size1 -= ctx->scratch_buf_size;
70543ecec16SMauro Carvalho Chehab 
70643ecec16SMauro Carvalho Chehab 	writel(buf_addr1, mfc_regs->e_tmv_buffer0);
70743ecec16SMauro Carvalho Chehab 	buf_addr1 += ctx->tmv_buffer_size >> 1;
70843ecec16SMauro Carvalho Chehab 	writel(buf_addr1, mfc_regs->e_tmv_buffer1);
70943ecec16SMauro Carvalho Chehab 	buf_addr1 += ctx->tmv_buffer_size >> 1;
71043ecec16SMauro Carvalho Chehab 	buf_size1 -= ctx->tmv_buffer_size;
71143ecec16SMauro Carvalho Chehab 
71243ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Buf1: %zu, buf_size1: %d (ref frames %d)\n",
71343ecec16SMauro Carvalho Chehab 			buf_addr1, buf_size1, ctx->pb_count);
71443ecec16SMauro Carvalho Chehab 	if (buf_size1 < 0) {
71543ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Not enough memory has been allocated.\n");
71643ecec16SMauro Carvalho Chehab 		return -ENOMEM;
71743ecec16SMauro Carvalho Chehab 	}
71843ecec16SMauro Carvalho Chehab 
71943ecec16SMauro Carvalho Chehab 	writel(ctx->inst_no, mfc_regs->instance_id);
72043ecec16SMauro Carvalho Chehab 	s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev,
72143ecec16SMauro Carvalho Chehab 			S5P_FIMV_CH_INIT_BUFS_V6, NULL);
72243ecec16SMauro Carvalho Chehab 
72343ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
72443ecec16SMauro Carvalho Chehab 
72543ecec16SMauro Carvalho Chehab 	return 0;
72643ecec16SMauro Carvalho Chehab }
72743ecec16SMauro Carvalho Chehab 
s5p_mfc_set_slice_mode(struct s5p_mfc_ctx * ctx)72843ecec16SMauro Carvalho Chehab static int s5p_mfc_set_slice_mode(struct s5p_mfc_ctx *ctx)
72943ecec16SMauro Carvalho Chehab {
73043ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
73143ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
73243ecec16SMauro Carvalho Chehab 
73343ecec16SMauro Carvalho Chehab 	/* multi-slice control */
73443ecec16SMauro Carvalho Chehab 	/* multi-slice MB number or bit size */
73543ecec16SMauro Carvalho Chehab 	writel(ctx->slice_mode, mfc_regs->e_mslice_mode);
73643ecec16SMauro Carvalho Chehab 	if (ctx->slice_mode == V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_MB) {
73743ecec16SMauro Carvalho Chehab 		writel(ctx->slice_size.mb, mfc_regs->e_mslice_size_mb);
73843ecec16SMauro Carvalho Chehab 	} else if (ctx->slice_mode ==
73943ecec16SMauro Carvalho Chehab 			V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES) {
74043ecec16SMauro Carvalho Chehab 		writel(ctx->slice_size.bits, mfc_regs->e_mslice_size_bits);
74143ecec16SMauro Carvalho Chehab 	} else {
74243ecec16SMauro Carvalho Chehab 		writel(0x0, mfc_regs->e_mslice_size_mb);
74343ecec16SMauro Carvalho Chehab 		writel(0x0, mfc_regs->e_mslice_size_bits);
74443ecec16SMauro Carvalho Chehab 	}
74543ecec16SMauro Carvalho Chehab 
74643ecec16SMauro Carvalho Chehab 	return 0;
74743ecec16SMauro Carvalho Chehab }
74843ecec16SMauro Carvalho Chehab 
s5p_mfc_set_enc_params(struct s5p_mfc_ctx * ctx)74943ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_params(struct s5p_mfc_ctx *ctx)
75043ecec16SMauro Carvalho Chehab {
75143ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
75243ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
75343ecec16SMauro Carvalho Chehab 	struct s5p_mfc_enc_params *p = &ctx->enc_params;
75443ecec16SMauro Carvalho Chehab 	unsigned int reg = 0;
75543ecec16SMauro Carvalho Chehab 
75643ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
75743ecec16SMauro Carvalho Chehab 
75843ecec16SMauro Carvalho Chehab 	/* width */
75943ecec16SMauro Carvalho Chehab 	writel(ctx->img_width, mfc_regs->e_frame_width); /* 16 align */
76043ecec16SMauro Carvalho Chehab 	/* height */
76143ecec16SMauro Carvalho Chehab 	writel(ctx->img_height, mfc_regs->e_frame_height); /* 16 align */
76243ecec16SMauro Carvalho Chehab 
76343ecec16SMauro Carvalho Chehab 	/* cropped width */
76443ecec16SMauro Carvalho Chehab 	writel(ctx->img_width, mfc_regs->e_cropped_frame_width);
76543ecec16SMauro Carvalho Chehab 	/* cropped height */
76643ecec16SMauro Carvalho Chehab 	writel(ctx->img_height, mfc_regs->e_cropped_frame_height);
76743ecec16SMauro Carvalho Chehab 	/* cropped offset */
76843ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_frame_crop_offset);
76943ecec16SMauro Carvalho Chehab 
77043ecec16SMauro Carvalho Chehab 	/* pictype : IDR period */
77143ecec16SMauro Carvalho Chehab 	reg = 0;
77243ecec16SMauro Carvalho Chehab 	reg |= p->gop_size & 0xFFFF;
77343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_gop_config);
77443ecec16SMauro Carvalho Chehab 
77543ecec16SMauro Carvalho Chehab 	/* multi-slice control */
77643ecec16SMauro Carvalho Chehab 	/* multi-slice MB number or bit size */
77743ecec16SMauro Carvalho Chehab 	ctx->slice_mode = p->slice_mode;
77843ecec16SMauro Carvalho Chehab 	reg = 0;
77943ecec16SMauro Carvalho Chehab 	if (p->slice_mode == V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_MB) {
78043ecec16SMauro Carvalho Chehab 		reg |= (0x1 << 3);
78143ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_enc_options);
78243ecec16SMauro Carvalho Chehab 		ctx->slice_size.mb = p->slice_mb;
78343ecec16SMauro Carvalho Chehab 	} else if (p->slice_mode == V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES) {
78443ecec16SMauro Carvalho Chehab 		reg |= (0x1 << 3);
78543ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_enc_options);
78643ecec16SMauro Carvalho Chehab 		ctx->slice_size.bits = p->slice_bit;
78743ecec16SMauro Carvalho Chehab 	} else {
78843ecec16SMauro Carvalho Chehab 		reg &= ~(0x1 << 3);
78943ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_enc_options);
79043ecec16SMauro Carvalho Chehab 	}
79143ecec16SMauro Carvalho Chehab 
79243ecec16SMauro Carvalho Chehab 	s5p_mfc_set_slice_mode(ctx);
79343ecec16SMauro Carvalho Chehab 
79443ecec16SMauro Carvalho Chehab 	/* cyclic intra refresh */
79543ecec16SMauro Carvalho Chehab 	writel(p->intra_refresh_mb, mfc_regs->e_ir_size);
79643ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_enc_options);
79743ecec16SMauro Carvalho Chehab 	if (p->intra_refresh_mb == 0)
79843ecec16SMauro Carvalho Chehab 		reg &= ~(0x1 << 4);
79943ecec16SMauro Carvalho Chehab 	else
80043ecec16SMauro Carvalho Chehab 		reg |= (0x1 << 4);
80143ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_enc_options);
80243ecec16SMauro Carvalho Chehab 
80343ecec16SMauro Carvalho Chehab 	/* 'NON_REFERENCE_STORE_ENABLE' for debugging */
80443ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_enc_options);
80543ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 9);
80643ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_enc_options);
80743ecec16SMauro Carvalho Chehab 
80843ecec16SMauro Carvalho Chehab 	/* memory structure cur. frame */
80943ecec16SMauro Carvalho Chehab 	if (ctx->src_fmt->fourcc == V4L2_PIX_FMT_NV12M) {
81043ecec16SMauro Carvalho Chehab 		/* 0: Linear, 1: 2D tiled*/
81143ecec16SMauro Carvalho Chehab 		reg = readl(mfc_regs->e_enc_options);
81243ecec16SMauro Carvalho Chehab 		reg &= ~(0x1 << 7);
81343ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_enc_options);
81443ecec16SMauro Carvalho Chehab 		/* 0: NV12(CbCr), 1: NV21(CrCb) */
81543ecec16SMauro Carvalho Chehab 		writel(0x0, mfc_regs->pixel_format);
81643ecec16SMauro Carvalho Chehab 	} else if (ctx->src_fmt->fourcc == V4L2_PIX_FMT_NV21M) {
81743ecec16SMauro Carvalho Chehab 		/* 0: Linear, 1: 2D tiled*/
81843ecec16SMauro Carvalho Chehab 		reg = readl(mfc_regs->e_enc_options);
81943ecec16SMauro Carvalho Chehab 		reg &= ~(0x1 << 7);
82043ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_enc_options);
82143ecec16SMauro Carvalho Chehab 		/* 0: NV12(CbCr), 1: NV21(CrCb) */
82243ecec16SMauro Carvalho Chehab 		writel(0x1, mfc_regs->pixel_format);
82343ecec16SMauro Carvalho Chehab 	} else if (ctx->src_fmt->fourcc == V4L2_PIX_FMT_NV12MT_16X16) {
82443ecec16SMauro Carvalho Chehab 		/* 0: Linear, 1: 2D tiled*/
82543ecec16SMauro Carvalho Chehab 		reg = readl(mfc_regs->e_enc_options);
82643ecec16SMauro Carvalho Chehab 		reg |= (0x1 << 7);
82743ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_enc_options);
82843ecec16SMauro Carvalho Chehab 		/* 0: NV12(CbCr), 1: NV21(CrCb) */
82943ecec16SMauro Carvalho Chehab 		writel(0x0, mfc_regs->pixel_format);
83043ecec16SMauro Carvalho Chehab 	}
83143ecec16SMauro Carvalho Chehab 
83243ecec16SMauro Carvalho Chehab 	/* memory structure recon. frame */
83343ecec16SMauro Carvalho Chehab 	/* 0: Linear, 1: 2D tiled */
83443ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_enc_options);
83543ecec16SMauro Carvalho Chehab 	reg |= (0x1 << 8);
83643ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_enc_options);
83743ecec16SMauro Carvalho Chehab 
83843ecec16SMauro Carvalho Chehab 	/* padding control & value */
83943ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_padding_ctrl);
84043ecec16SMauro Carvalho Chehab 	if (p->pad) {
84143ecec16SMauro Carvalho Chehab 		reg = 0;
84243ecec16SMauro Carvalho Chehab 		/** enable */
84343ecec16SMauro Carvalho Chehab 		reg |= (1UL << 31);
84443ecec16SMauro Carvalho Chehab 		/** cr value */
84543ecec16SMauro Carvalho Chehab 		reg |= ((p->pad_cr & 0xFF) << 16);
84643ecec16SMauro Carvalho Chehab 		/** cb value */
84743ecec16SMauro Carvalho Chehab 		reg |= ((p->pad_cb & 0xFF) << 8);
84843ecec16SMauro Carvalho Chehab 		/** y value */
84943ecec16SMauro Carvalho Chehab 		reg |= p->pad_luma & 0xFF;
85043ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_padding_ctrl);
85143ecec16SMauro Carvalho Chehab 	}
85243ecec16SMauro Carvalho Chehab 
85343ecec16SMauro Carvalho Chehab 	/* rate control config. */
85443ecec16SMauro Carvalho Chehab 	reg = 0;
85543ecec16SMauro Carvalho Chehab 	/* frame-level rate control */
85643ecec16SMauro Carvalho Chehab 	reg |= ((p->rc_frame & 0x1) << 9);
85743ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
85843ecec16SMauro Carvalho Chehab 
85943ecec16SMauro Carvalho Chehab 	/* bit rate */
86043ecec16SMauro Carvalho Chehab 	if (p->rc_frame)
86143ecec16SMauro Carvalho Chehab 		writel(p->rc_bitrate,
86243ecec16SMauro Carvalho Chehab 			mfc_regs->e_rc_bit_rate);
86343ecec16SMauro Carvalho Chehab 	else
86443ecec16SMauro Carvalho Chehab 		writel(1, mfc_regs->e_rc_bit_rate);
86543ecec16SMauro Carvalho Chehab 
86643ecec16SMauro Carvalho Chehab 	/* reaction coefficient */
86743ecec16SMauro Carvalho Chehab 	if (p->rc_frame) {
86843ecec16SMauro Carvalho Chehab 		if (p->rc_reaction_coeff < TIGHT_CBR_MAX) /* tight CBR */
86943ecec16SMauro Carvalho Chehab 			writel(1, mfc_regs->e_rc_mode);
87043ecec16SMauro Carvalho Chehab 		else					  /* loose CBR */
87143ecec16SMauro Carvalho Chehab 			writel(2, mfc_regs->e_rc_mode);
87243ecec16SMauro Carvalho Chehab 	}
87343ecec16SMauro Carvalho Chehab 
87443ecec16SMauro Carvalho Chehab 	/* seq header ctrl */
87543ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_enc_options);
87643ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 2);
87743ecec16SMauro Carvalho Chehab 	reg |= ((p->seq_hdr_mode & 0x1) << 2);
87843ecec16SMauro Carvalho Chehab 
87943ecec16SMauro Carvalho Chehab 	/* frame skip mode */
88043ecec16SMauro Carvalho Chehab 	reg &= ~(0x3);
88143ecec16SMauro Carvalho Chehab 	reg |= (p->frame_skip_mode & 0x3);
88243ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_enc_options);
88343ecec16SMauro Carvalho Chehab 
88443ecec16SMauro Carvalho Chehab 	/* 'DROP_CONTROL_ENABLE', disable */
88543ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_rc_config);
88643ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 10);
88743ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
88843ecec16SMauro Carvalho Chehab 
88943ecec16SMauro Carvalho Chehab 	/* setting for MV range [16, 256] */
89043ecec16SMauro Carvalho Chehab 	reg = (p->mv_h_range & S5P_FIMV_E_MV_RANGE_V6_MASK);
89143ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_mv_hor_range);
89243ecec16SMauro Carvalho Chehab 
89343ecec16SMauro Carvalho Chehab 	reg = (p->mv_v_range & S5P_FIMV_E_MV_RANGE_V6_MASK);
89443ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_mv_ver_range);
89543ecec16SMauro Carvalho Chehab 
89643ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_frame_insertion);
89743ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_roi_buffer_addr);
89843ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_param_change);
89943ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_rc_roi_ctrl);
90043ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_picture_tag);
90143ecec16SMauro Carvalho Chehab 
90243ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_bit_count_enable);
90343ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_max_bit_count);
90443ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_min_bit_count);
90543ecec16SMauro Carvalho Chehab 
90643ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_metadata_buffer_addr);
90743ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_metadata_buffer_size);
90843ecec16SMauro Carvalho Chehab 
90943ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
91043ecec16SMauro Carvalho Chehab 
91143ecec16SMauro Carvalho Chehab 	return 0;
91243ecec16SMauro Carvalho Chehab }
91343ecec16SMauro Carvalho Chehab 
s5p_mfc_set_enc_params_h264(struct s5p_mfc_ctx * ctx)91443ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_params_h264(struct s5p_mfc_ctx *ctx)
91543ecec16SMauro Carvalho Chehab {
91643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
91743ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
91843ecec16SMauro Carvalho Chehab 	struct s5p_mfc_enc_params *p = &ctx->enc_params;
91943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_h264_enc_params *p_h264 = &p->codec.h264;
92043ecec16SMauro Carvalho Chehab 	unsigned int reg = 0;
92143ecec16SMauro Carvalho Chehab 	int i;
92243ecec16SMauro Carvalho Chehab 
92343ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
92443ecec16SMauro Carvalho Chehab 
92543ecec16SMauro Carvalho Chehab 	s5p_mfc_set_enc_params(ctx);
92643ecec16SMauro Carvalho Chehab 
92743ecec16SMauro Carvalho Chehab 	/* pictype : number of B */
92843ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_gop_config);
92943ecec16SMauro Carvalho Chehab 	reg &= ~(0x3 << 16);
93043ecec16SMauro Carvalho Chehab 	reg |= ((p->num_b_frame & 0x3) << 16);
93143ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_gop_config);
93243ecec16SMauro Carvalho Chehab 
93343ecec16SMauro Carvalho Chehab 	/* profile & level */
93443ecec16SMauro Carvalho Chehab 	reg = 0;
93543ecec16SMauro Carvalho Chehab 	/** level */
93643ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->level & 0xFF) << 8);
93743ecec16SMauro Carvalho Chehab 	/** profile - 0 ~ 3 */
93843ecec16SMauro Carvalho Chehab 	reg |= p_h264->profile & 0x3F;
93943ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_picture_profile);
94043ecec16SMauro Carvalho Chehab 
94143ecec16SMauro Carvalho Chehab 	/* rate control config. */
94243ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_rc_config);
94343ecec16SMauro Carvalho Chehab 	/** macroblock level rate control */
94443ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 8);
94543ecec16SMauro Carvalho Chehab 	reg |= ((p->rc_mb & 0x1) << 8);
94643ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
94743ecec16SMauro Carvalho Chehab 
94843ecec16SMauro Carvalho Chehab 	/** frame QP */
94943ecec16SMauro Carvalho Chehab 	reg &= ~(0x3F);
95043ecec16SMauro Carvalho Chehab 	reg |= p_h264->rc_frame_qp & 0x3F;
95143ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
95243ecec16SMauro Carvalho Chehab 
95343ecec16SMauro Carvalho Chehab 	/* max & min value of QP */
95443ecec16SMauro Carvalho Chehab 	reg = 0;
95543ecec16SMauro Carvalho Chehab 	/** max QP */
95643ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->rc_max_qp & 0x3F) << 8);
95743ecec16SMauro Carvalho Chehab 	/** min QP */
95843ecec16SMauro Carvalho Chehab 	reg |= p_h264->rc_min_qp & 0x3F;
95943ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_qp_bound);
96043ecec16SMauro Carvalho Chehab 
96143ecec16SMauro Carvalho Chehab 	/* other QPs */
96243ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_fixed_picture_qp);
96343ecec16SMauro Carvalho Chehab 	if (!p->rc_frame && !p->rc_mb) {
96443ecec16SMauro Carvalho Chehab 		reg = 0;
96543ecec16SMauro Carvalho Chehab 		reg |= ((p_h264->rc_b_frame_qp & 0x3F) << 16);
96643ecec16SMauro Carvalho Chehab 		reg |= ((p_h264->rc_p_frame_qp & 0x3F) << 8);
96743ecec16SMauro Carvalho Chehab 		reg |= p_h264->rc_frame_qp & 0x3F;
96843ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_fixed_picture_qp);
96943ecec16SMauro Carvalho Chehab 	}
97043ecec16SMauro Carvalho Chehab 
97143ecec16SMauro Carvalho Chehab 	/* frame rate */
97243ecec16SMauro Carvalho Chehab 	if (p->rc_frame && p->rc_framerate_num && p->rc_framerate_denom) {
97343ecec16SMauro Carvalho Chehab 		reg = 0;
97443ecec16SMauro Carvalho Chehab 		reg |= ((p->rc_framerate_num & 0xFFFF) << 16);
97543ecec16SMauro Carvalho Chehab 		reg |= p->rc_framerate_denom & 0xFFFF;
97643ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_rc_frame_rate);
97743ecec16SMauro Carvalho Chehab 	}
97843ecec16SMauro Carvalho Chehab 
97943ecec16SMauro Carvalho Chehab 	/* vbv buffer size */
98043ecec16SMauro Carvalho Chehab 	if (p->frame_skip_mode ==
98143ecec16SMauro Carvalho Chehab 			V4L2_MPEG_MFC51_VIDEO_FRAME_SKIP_MODE_BUF_LIMIT) {
98243ecec16SMauro Carvalho Chehab 		writel(p_h264->cpb_size & 0xFFFF,
98343ecec16SMauro Carvalho Chehab 				mfc_regs->e_vbv_buffer_size);
98443ecec16SMauro Carvalho Chehab 
98543ecec16SMauro Carvalho Chehab 		if (p->rc_frame)
98643ecec16SMauro Carvalho Chehab 			writel(p->vbv_delay, mfc_regs->e_vbv_init_delay);
98743ecec16SMauro Carvalho Chehab 	}
98843ecec16SMauro Carvalho Chehab 
98943ecec16SMauro Carvalho Chehab 	/* interlace */
99043ecec16SMauro Carvalho Chehab 	reg = 0;
99143ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->interlace & 0x1) << 3);
99243ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
99343ecec16SMauro Carvalho Chehab 
99443ecec16SMauro Carvalho Chehab 	/* height */
99543ecec16SMauro Carvalho Chehab 	if (p_h264->interlace) {
99643ecec16SMauro Carvalho Chehab 		writel(ctx->img_height >> 1,
99743ecec16SMauro Carvalho Chehab 				mfc_regs->e_frame_height); /* 32 align */
99843ecec16SMauro Carvalho Chehab 		/* cropped height */
99943ecec16SMauro Carvalho Chehab 		writel(ctx->img_height >> 1,
100043ecec16SMauro Carvalho Chehab 				mfc_regs->e_cropped_frame_height);
100143ecec16SMauro Carvalho Chehab 	}
100243ecec16SMauro Carvalho Chehab 
100343ecec16SMauro Carvalho Chehab 	/* loop filter ctrl */
100443ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_h264_options);
100543ecec16SMauro Carvalho Chehab 	reg &= ~(0x3 << 1);
100643ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->loop_filter_mode & 0x3) << 1);
100743ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
100843ecec16SMauro Carvalho Chehab 
100943ecec16SMauro Carvalho Chehab 	/* loopfilter alpha offset */
101043ecec16SMauro Carvalho Chehab 	if (p_h264->loop_filter_alpha < 0) {
101143ecec16SMauro Carvalho Chehab 		reg = 0x10;
101243ecec16SMauro Carvalho Chehab 		reg |= (0xFF - p_h264->loop_filter_alpha) + 1;
101343ecec16SMauro Carvalho Chehab 	} else {
101443ecec16SMauro Carvalho Chehab 		reg = 0x00;
101543ecec16SMauro Carvalho Chehab 		reg |= (p_h264->loop_filter_alpha & 0xF);
101643ecec16SMauro Carvalho Chehab 	}
101743ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_lf_alpha_offset);
101843ecec16SMauro Carvalho Chehab 
101943ecec16SMauro Carvalho Chehab 	/* loopfilter beta offset */
102043ecec16SMauro Carvalho Chehab 	if (p_h264->loop_filter_beta < 0) {
102143ecec16SMauro Carvalho Chehab 		reg = 0x10;
102243ecec16SMauro Carvalho Chehab 		reg |= (0xFF - p_h264->loop_filter_beta) + 1;
102343ecec16SMauro Carvalho Chehab 	} else {
102443ecec16SMauro Carvalho Chehab 		reg = 0x00;
102543ecec16SMauro Carvalho Chehab 		reg |= (p_h264->loop_filter_beta & 0xF);
102643ecec16SMauro Carvalho Chehab 	}
102743ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_lf_beta_offset);
102843ecec16SMauro Carvalho Chehab 
102943ecec16SMauro Carvalho Chehab 	/* entropy coding mode */
103043ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_h264_options);
103143ecec16SMauro Carvalho Chehab 	reg &= ~(0x1);
103243ecec16SMauro Carvalho Chehab 	reg |= p_h264->entropy_mode & 0x1;
103343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
103443ecec16SMauro Carvalho Chehab 
103543ecec16SMauro Carvalho Chehab 	/* number of ref. picture */
103643ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_h264_options);
103743ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 7);
103843ecec16SMauro Carvalho Chehab 	reg |= (((p_h264->num_ref_pic_4p - 1) & 0x1) << 7);
103943ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
104043ecec16SMauro Carvalho Chehab 
104143ecec16SMauro Carvalho Chehab 	/* 8x8 transform enable */
104243ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_h264_options);
104343ecec16SMauro Carvalho Chehab 	reg &= ~(0x3 << 12);
104443ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->_8x8_transform & 0x3) << 12);
104543ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
104643ecec16SMauro Carvalho Chehab 
104743ecec16SMauro Carvalho Chehab 	/* macroblock adaptive scaling features */
104843ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_mb_rc_config);
104943ecec16SMauro Carvalho Chehab 	if (p->rc_mb) {
105043ecec16SMauro Carvalho Chehab 		reg = 0;
105143ecec16SMauro Carvalho Chehab 		/** dark region */
105243ecec16SMauro Carvalho Chehab 		reg |= ((p_h264->rc_mb_dark & 0x1) << 3);
105343ecec16SMauro Carvalho Chehab 		/** smooth region */
105443ecec16SMauro Carvalho Chehab 		reg |= ((p_h264->rc_mb_smooth & 0x1) << 2);
105543ecec16SMauro Carvalho Chehab 		/** static region */
105643ecec16SMauro Carvalho Chehab 		reg |= ((p_h264->rc_mb_static & 0x1) << 1);
105743ecec16SMauro Carvalho Chehab 		/** high activity region */
105843ecec16SMauro Carvalho Chehab 		reg |= p_h264->rc_mb_activity & 0x1;
105943ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_mb_rc_config);
106043ecec16SMauro Carvalho Chehab 	}
106143ecec16SMauro Carvalho Chehab 
106243ecec16SMauro Carvalho Chehab 	/* aspect ratio VUI */
1063*06710cd5SSmitha T Murthy 	reg = readl(mfc_regs->e_h264_options);
106443ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 5);
106543ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->vui_sar & 0x1) << 5);
106643ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
106743ecec16SMauro Carvalho Chehab 
106843ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_aspect_ratio);
106943ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_extended_sar);
107043ecec16SMauro Carvalho Chehab 	if (p_h264->vui_sar) {
107143ecec16SMauro Carvalho Chehab 		/* aspect ration IDC */
107243ecec16SMauro Carvalho Chehab 		reg = 0;
107343ecec16SMauro Carvalho Chehab 		reg |= p_h264->vui_sar_idc & 0xFF;
107443ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_aspect_ratio);
107543ecec16SMauro Carvalho Chehab 		if (p_h264->vui_sar_idc == 0xFF) {
107643ecec16SMauro Carvalho Chehab 			/* extended SAR */
107743ecec16SMauro Carvalho Chehab 			reg = 0;
107843ecec16SMauro Carvalho Chehab 			reg |= (p_h264->vui_ext_sar_width & 0xFFFF) << 16;
107943ecec16SMauro Carvalho Chehab 			reg |= p_h264->vui_ext_sar_height & 0xFFFF;
108043ecec16SMauro Carvalho Chehab 			writel(reg, mfc_regs->e_extended_sar);
108143ecec16SMauro Carvalho Chehab 		}
108243ecec16SMauro Carvalho Chehab 	}
108343ecec16SMauro Carvalho Chehab 
108443ecec16SMauro Carvalho Chehab 	/* intra picture period for H.264 open GOP */
108543ecec16SMauro Carvalho Chehab 	/* control */
1086*06710cd5SSmitha T Murthy 	reg = readl(mfc_regs->e_h264_options);
108743ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 4);
108843ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->open_gop & 0x1) << 4);
108943ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
109043ecec16SMauro Carvalho Chehab 
109143ecec16SMauro Carvalho Chehab 	/* value */
109243ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_h264_i_period);
109343ecec16SMauro Carvalho Chehab 	if (p_h264->open_gop) {
109443ecec16SMauro Carvalho Chehab 		reg = 0;
109543ecec16SMauro Carvalho Chehab 		reg |= p_h264->open_gop_size & 0xFFFF;
109643ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_h264_i_period);
109743ecec16SMauro Carvalho Chehab 	}
109843ecec16SMauro Carvalho Chehab 
109943ecec16SMauro Carvalho Chehab 	/* 'WEIGHTED_BI_PREDICTION' for B is disable */
1100*06710cd5SSmitha T Murthy 	reg = readl(mfc_regs->e_h264_options);
110143ecec16SMauro Carvalho Chehab 	reg &= ~(0x3 << 9);
110243ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
110343ecec16SMauro Carvalho Chehab 
110443ecec16SMauro Carvalho Chehab 	/* 'CONSTRAINED_INTRA_PRED_ENABLE' is disable */
1105*06710cd5SSmitha T Murthy 	reg = readl(mfc_regs->e_h264_options);
110643ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 14);
110743ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
110843ecec16SMauro Carvalho Chehab 
110943ecec16SMauro Carvalho Chehab 	/* ASO */
1110*06710cd5SSmitha T Murthy 	reg = readl(mfc_regs->e_h264_options);
111143ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 6);
111243ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->aso & 0x1) << 6);
111343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
111443ecec16SMauro Carvalho Chehab 
111543ecec16SMauro Carvalho Chehab 	/* hier qp enable */
1116*06710cd5SSmitha T Murthy 	reg = readl(mfc_regs->e_h264_options);
111743ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 8);
111843ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->open_gop & 0x1) << 8);
111943ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
112043ecec16SMauro Carvalho Chehab 	reg = 0;
112143ecec16SMauro Carvalho Chehab 	if (p_h264->hier_qp && p_h264->hier_qp_layer) {
112243ecec16SMauro Carvalho Chehab 		reg |= (p_h264->hier_qp_type & 0x1) << 0x3;
112343ecec16SMauro Carvalho Chehab 		reg |= p_h264->hier_qp_layer & 0x7;
112443ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_h264_num_t_layer);
112543ecec16SMauro Carvalho Chehab 		/* QP value for each layer */
112643ecec16SMauro Carvalho Chehab 		for (i = 0; i < p_h264->hier_qp_layer &&
112743ecec16SMauro Carvalho Chehab 				i < ARRAY_SIZE(p_h264->hier_qp_layer_qp); i++) {
112843ecec16SMauro Carvalho Chehab 			writel(p_h264->hier_qp_layer_qp[i],
112943ecec16SMauro Carvalho Chehab 				mfc_regs->e_h264_hierarchical_qp_layer0
113043ecec16SMauro Carvalho Chehab 				+ i * 4);
113143ecec16SMauro Carvalho Chehab 		}
113243ecec16SMauro Carvalho Chehab 	}
113343ecec16SMauro Carvalho Chehab 	/* number of coding layer should be zero when hierarchical is disable */
113443ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_num_t_layer);
113543ecec16SMauro Carvalho Chehab 
113643ecec16SMauro Carvalho Chehab 	/* frame packing SEI generation */
1137*06710cd5SSmitha T Murthy 	reg = readl(mfc_regs->e_h264_options);
113843ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 25);
113943ecec16SMauro Carvalho Chehab 	reg |= ((p_h264->sei_frame_packing & 0x1) << 25);
114043ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_h264_options);
114143ecec16SMauro Carvalho Chehab 	if (p_h264->sei_frame_packing) {
114243ecec16SMauro Carvalho Chehab 		reg = 0;
114343ecec16SMauro Carvalho Chehab 		/** current frame0 flag */
114443ecec16SMauro Carvalho Chehab 		reg |= ((p_h264->sei_fp_curr_frame_0 & 0x1) << 2);
114543ecec16SMauro Carvalho Chehab 		/** arrangement type */
114643ecec16SMauro Carvalho Chehab 		reg |= p_h264->sei_fp_arrangement_type & 0x3;
114743ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_h264_frame_packing_sei_info);
114843ecec16SMauro Carvalho Chehab 	}
114943ecec16SMauro Carvalho Chehab 
115043ecec16SMauro Carvalho Chehab 	if (p_h264->fmo) {
115143ecec16SMauro Carvalho Chehab 		switch (p_h264->fmo_map_type) {
115243ecec16SMauro Carvalho Chehab 		case V4L2_MPEG_VIDEO_H264_FMO_MAP_TYPE_INTERLEAVED_SLICES:
115343ecec16SMauro Carvalho Chehab 			if (p_h264->fmo_slice_grp > 4)
115443ecec16SMauro Carvalho Chehab 				p_h264->fmo_slice_grp = 4;
115543ecec16SMauro Carvalho Chehab 			for (i = 0; i < (p_h264->fmo_slice_grp & 0xF); i++)
115643ecec16SMauro Carvalho Chehab 				writel(p_h264->fmo_run_len[i] - 1,
115743ecec16SMauro Carvalho Chehab 					mfc_regs->e_h264_fmo_run_length_minus1_0
115843ecec16SMauro Carvalho Chehab 					+ i * 4);
115943ecec16SMauro Carvalho Chehab 			break;
116043ecec16SMauro Carvalho Chehab 		case V4L2_MPEG_VIDEO_H264_FMO_MAP_TYPE_SCATTERED_SLICES:
116143ecec16SMauro Carvalho Chehab 			if (p_h264->fmo_slice_grp > 4)
116243ecec16SMauro Carvalho Chehab 				p_h264->fmo_slice_grp = 4;
116343ecec16SMauro Carvalho Chehab 			break;
116443ecec16SMauro Carvalho Chehab 		case V4L2_MPEG_VIDEO_H264_FMO_MAP_TYPE_RASTER_SCAN:
116543ecec16SMauro Carvalho Chehab 		case V4L2_MPEG_VIDEO_H264_FMO_MAP_TYPE_WIPE_SCAN:
116643ecec16SMauro Carvalho Chehab 			if (p_h264->fmo_slice_grp > 2)
116743ecec16SMauro Carvalho Chehab 				p_h264->fmo_slice_grp = 2;
116843ecec16SMauro Carvalho Chehab 			writel(p_h264->fmo_chg_dir & 0x1,
116943ecec16SMauro Carvalho Chehab 				mfc_regs->e_h264_fmo_slice_grp_change_dir);
117043ecec16SMauro Carvalho Chehab 			/* the valid range is 0 ~ number of macroblocks -1 */
117143ecec16SMauro Carvalho Chehab 			writel(p_h264->fmo_chg_rate,
117243ecec16SMauro Carvalho Chehab 			mfc_regs->e_h264_fmo_slice_grp_change_rate_minus1);
117343ecec16SMauro Carvalho Chehab 			break;
117443ecec16SMauro Carvalho Chehab 		default:
117543ecec16SMauro Carvalho Chehab 			mfc_err("Unsupported map type for FMO: %d\n",
117643ecec16SMauro Carvalho Chehab 					p_h264->fmo_map_type);
117743ecec16SMauro Carvalho Chehab 			p_h264->fmo_map_type = 0;
117843ecec16SMauro Carvalho Chehab 			p_h264->fmo_slice_grp = 1;
117943ecec16SMauro Carvalho Chehab 			break;
118043ecec16SMauro Carvalho Chehab 		}
118143ecec16SMauro Carvalho Chehab 
118243ecec16SMauro Carvalho Chehab 		writel(p_h264->fmo_map_type,
118343ecec16SMauro Carvalho Chehab 				mfc_regs->e_h264_fmo_slice_grp_map_type);
118443ecec16SMauro Carvalho Chehab 		writel(p_h264->fmo_slice_grp - 1,
118543ecec16SMauro Carvalho Chehab 				mfc_regs->e_h264_fmo_num_slice_grp_minus1);
118643ecec16SMauro Carvalho Chehab 	} else {
118743ecec16SMauro Carvalho Chehab 		writel(0, mfc_regs->e_h264_fmo_num_slice_grp_minus1);
118843ecec16SMauro Carvalho Chehab 	}
118943ecec16SMauro Carvalho Chehab 
119043ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
119143ecec16SMauro Carvalho Chehab 
119243ecec16SMauro Carvalho Chehab 	return 0;
119343ecec16SMauro Carvalho Chehab }
119443ecec16SMauro Carvalho Chehab 
s5p_mfc_set_enc_params_mpeg4(struct s5p_mfc_ctx * ctx)119543ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_params_mpeg4(struct s5p_mfc_ctx *ctx)
119643ecec16SMauro Carvalho Chehab {
119743ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
119843ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
119943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_enc_params *p = &ctx->enc_params;
120043ecec16SMauro Carvalho Chehab 	struct s5p_mfc_mpeg4_enc_params *p_mpeg4 = &p->codec.mpeg4;
120143ecec16SMauro Carvalho Chehab 	unsigned int reg = 0;
120243ecec16SMauro Carvalho Chehab 
120343ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
120443ecec16SMauro Carvalho Chehab 
120543ecec16SMauro Carvalho Chehab 	s5p_mfc_set_enc_params(ctx);
120643ecec16SMauro Carvalho Chehab 
120743ecec16SMauro Carvalho Chehab 	/* pictype : number of B */
120843ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_gop_config);
120943ecec16SMauro Carvalho Chehab 	reg &= ~(0x3 << 16);
121043ecec16SMauro Carvalho Chehab 	reg |= ((p->num_b_frame & 0x3) << 16);
121143ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_gop_config);
121243ecec16SMauro Carvalho Chehab 
121343ecec16SMauro Carvalho Chehab 	/* profile & level */
121443ecec16SMauro Carvalho Chehab 	reg = 0;
121543ecec16SMauro Carvalho Chehab 	/** level */
121643ecec16SMauro Carvalho Chehab 	reg |= ((p_mpeg4->level & 0xFF) << 8);
121743ecec16SMauro Carvalho Chehab 	/** profile - 0 ~ 1 */
121843ecec16SMauro Carvalho Chehab 	reg |= p_mpeg4->profile & 0x3F;
121943ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_picture_profile);
122043ecec16SMauro Carvalho Chehab 
122143ecec16SMauro Carvalho Chehab 	/* rate control config. */
122243ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_rc_config);
122343ecec16SMauro Carvalho Chehab 	/** macroblock level rate control */
122443ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 8);
122543ecec16SMauro Carvalho Chehab 	reg |= ((p->rc_mb & 0x1) << 8);
122643ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
122743ecec16SMauro Carvalho Chehab 
122843ecec16SMauro Carvalho Chehab 	/** frame QP */
122943ecec16SMauro Carvalho Chehab 	reg &= ~(0x3F);
123043ecec16SMauro Carvalho Chehab 	reg |= p_mpeg4->rc_frame_qp & 0x3F;
123143ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
123243ecec16SMauro Carvalho Chehab 
123343ecec16SMauro Carvalho Chehab 	/* max & min value of QP */
123443ecec16SMauro Carvalho Chehab 	reg = 0;
123543ecec16SMauro Carvalho Chehab 	/** max QP */
123643ecec16SMauro Carvalho Chehab 	reg |= ((p_mpeg4->rc_max_qp & 0x3F) << 8);
123743ecec16SMauro Carvalho Chehab 	/** min QP */
123843ecec16SMauro Carvalho Chehab 	reg |= p_mpeg4->rc_min_qp & 0x3F;
123943ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_qp_bound);
124043ecec16SMauro Carvalho Chehab 
124143ecec16SMauro Carvalho Chehab 	/* other QPs */
124243ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_fixed_picture_qp);
124343ecec16SMauro Carvalho Chehab 	if (!p->rc_frame && !p->rc_mb) {
124443ecec16SMauro Carvalho Chehab 		reg = 0;
124543ecec16SMauro Carvalho Chehab 		reg |= ((p_mpeg4->rc_b_frame_qp & 0x3F) << 16);
124643ecec16SMauro Carvalho Chehab 		reg |= ((p_mpeg4->rc_p_frame_qp & 0x3F) << 8);
124743ecec16SMauro Carvalho Chehab 		reg |= p_mpeg4->rc_frame_qp & 0x3F;
124843ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_fixed_picture_qp);
124943ecec16SMauro Carvalho Chehab 	}
125043ecec16SMauro Carvalho Chehab 
125143ecec16SMauro Carvalho Chehab 	/* frame rate */
125243ecec16SMauro Carvalho Chehab 	if (p->rc_frame && p->rc_framerate_num && p->rc_framerate_denom) {
125343ecec16SMauro Carvalho Chehab 		reg = 0;
125443ecec16SMauro Carvalho Chehab 		reg |= ((p->rc_framerate_num & 0xFFFF) << 16);
125543ecec16SMauro Carvalho Chehab 		reg |= p->rc_framerate_denom & 0xFFFF;
125643ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_rc_frame_rate);
125743ecec16SMauro Carvalho Chehab 	}
125843ecec16SMauro Carvalho Chehab 
125943ecec16SMauro Carvalho Chehab 	/* vbv buffer size */
126043ecec16SMauro Carvalho Chehab 	if (p->frame_skip_mode ==
126143ecec16SMauro Carvalho Chehab 			V4L2_MPEG_MFC51_VIDEO_FRAME_SKIP_MODE_BUF_LIMIT) {
126243ecec16SMauro Carvalho Chehab 		writel(p->vbv_size & 0xFFFF, mfc_regs->e_vbv_buffer_size);
126343ecec16SMauro Carvalho Chehab 
126443ecec16SMauro Carvalho Chehab 		if (p->rc_frame)
126543ecec16SMauro Carvalho Chehab 			writel(p->vbv_delay, mfc_regs->e_vbv_init_delay);
126643ecec16SMauro Carvalho Chehab 	}
126743ecec16SMauro Carvalho Chehab 
126843ecec16SMauro Carvalho Chehab 	/* Disable HEC */
126943ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_mpeg4_options);
127043ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_mpeg4_hec_period);
127143ecec16SMauro Carvalho Chehab 
127243ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
127343ecec16SMauro Carvalho Chehab 
127443ecec16SMauro Carvalho Chehab 	return 0;
127543ecec16SMauro Carvalho Chehab }
127643ecec16SMauro Carvalho Chehab 
s5p_mfc_set_enc_params_h263(struct s5p_mfc_ctx * ctx)127743ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_params_h263(struct s5p_mfc_ctx *ctx)
127843ecec16SMauro Carvalho Chehab {
127943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
128043ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
128143ecec16SMauro Carvalho Chehab 	struct s5p_mfc_enc_params *p = &ctx->enc_params;
128243ecec16SMauro Carvalho Chehab 	struct s5p_mfc_mpeg4_enc_params *p_h263 = &p->codec.mpeg4;
128343ecec16SMauro Carvalho Chehab 	unsigned int reg = 0;
128443ecec16SMauro Carvalho Chehab 
128543ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
128643ecec16SMauro Carvalho Chehab 
128743ecec16SMauro Carvalho Chehab 	s5p_mfc_set_enc_params(ctx);
128843ecec16SMauro Carvalho Chehab 
128943ecec16SMauro Carvalho Chehab 	/* profile & level */
129043ecec16SMauro Carvalho Chehab 	reg = 0;
129143ecec16SMauro Carvalho Chehab 	/** profile */
129243ecec16SMauro Carvalho Chehab 	reg |= (0x1 << 4);
129343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_picture_profile);
129443ecec16SMauro Carvalho Chehab 
129543ecec16SMauro Carvalho Chehab 	/* rate control config. */
129643ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_rc_config);
129743ecec16SMauro Carvalho Chehab 	/** macroblock level rate control */
129843ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 8);
129943ecec16SMauro Carvalho Chehab 	reg |= ((p->rc_mb & 0x1) << 8);
130043ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
130143ecec16SMauro Carvalho Chehab 
130243ecec16SMauro Carvalho Chehab 	/** frame QP */
130343ecec16SMauro Carvalho Chehab 	reg &= ~(0x3F);
130443ecec16SMauro Carvalho Chehab 	reg |= p_h263->rc_frame_qp & 0x3F;
130543ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
130643ecec16SMauro Carvalho Chehab 
130743ecec16SMauro Carvalho Chehab 	/* max & min value of QP */
130843ecec16SMauro Carvalho Chehab 	reg = 0;
130943ecec16SMauro Carvalho Chehab 	/** max QP */
131043ecec16SMauro Carvalho Chehab 	reg |= ((p_h263->rc_max_qp & 0x3F) << 8);
131143ecec16SMauro Carvalho Chehab 	/** min QP */
131243ecec16SMauro Carvalho Chehab 	reg |= p_h263->rc_min_qp & 0x3F;
131343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_qp_bound);
131443ecec16SMauro Carvalho Chehab 
131543ecec16SMauro Carvalho Chehab 	/* other QPs */
131643ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_fixed_picture_qp);
131743ecec16SMauro Carvalho Chehab 	if (!p->rc_frame && !p->rc_mb) {
131843ecec16SMauro Carvalho Chehab 		reg = 0;
131943ecec16SMauro Carvalho Chehab 		reg |= ((p_h263->rc_b_frame_qp & 0x3F) << 16);
132043ecec16SMauro Carvalho Chehab 		reg |= ((p_h263->rc_p_frame_qp & 0x3F) << 8);
132143ecec16SMauro Carvalho Chehab 		reg |= p_h263->rc_frame_qp & 0x3F;
132243ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_fixed_picture_qp);
132343ecec16SMauro Carvalho Chehab 	}
132443ecec16SMauro Carvalho Chehab 
132543ecec16SMauro Carvalho Chehab 	/* frame rate */
132643ecec16SMauro Carvalho Chehab 	if (p->rc_frame && p->rc_framerate_num && p->rc_framerate_denom) {
132743ecec16SMauro Carvalho Chehab 		reg = 0;
132843ecec16SMauro Carvalho Chehab 		reg |= ((p->rc_framerate_num & 0xFFFF) << 16);
132943ecec16SMauro Carvalho Chehab 		reg |= p->rc_framerate_denom & 0xFFFF;
133043ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_rc_frame_rate);
133143ecec16SMauro Carvalho Chehab 	}
133243ecec16SMauro Carvalho Chehab 
133343ecec16SMauro Carvalho Chehab 	/* vbv buffer size */
133443ecec16SMauro Carvalho Chehab 	if (p->frame_skip_mode ==
133543ecec16SMauro Carvalho Chehab 			V4L2_MPEG_MFC51_VIDEO_FRAME_SKIP_MODE_BUF_LIMIT) {
133643ecec16SMauro Carvalho Chehab 		writel(p->vbv_size & 0xFFFF, mfc_regs->e_vbv_buffer_size);
133743ecec16SMauro Carvalho Chehab 
133843ecec16SMauro Carvalho Chehab 		if (p->rc_frame)
133943ecec16SMauro Carvalho Chehab 			writel(p->vbv_delay, mfc_regs->e_vbv_init_delay);
134043ecec16SMauro Carvalho Chehab 	}
134143ecec16SMauro Carvalho Chehab 
134243ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
134343ecec16SMauro Carvalho Chehab 
134443ecec16SMauro Carvalho Chehab 	return 0;
134543ecec16SMauro Carvalho Chehab }
134643ecec16SMauro Carvalho Chehab 
s5p_mfc_set_enc_params_vp8(struct s5p_mfc_ctx * ctx)134743ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_params_vp8(struct s5p_mfc_ctx *ctx)
134843ecec16SMauro Carvalho Chehab {
134943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
135043ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
135143ecec16SMauro Carvalho Chehab 	struct s5p_mfc_enc_params *p = &ctx->enc_params;
135243ecec16SMauro Carvalho Chehab 	struct s5p_mfc_vp8_enc_params *p_vp8 = &p->codec.vp8;
135343ecec16SMauro Carvalho Chehab 	unsigned int reg = 0;
135443ecec16SMauro Carvalho Chehab 	unsigned int val = 0;
135543ecec16SMauro Carvalho Chehab 
135643ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
135743ecec16SMauro Carvalho Chehab 
135843ecec16SMauro Carvalho Chehab 	s5p_mfc_set_enc_params(ctx);
135943ecec16SMauro Carvalho Chehab 
136043ecec16SMauro Carvalho Chehab 	/* pictype : number of B */
136143ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_gop_config);
136243ecec16SMauro Carvalho Chehab 	reg &= ~(0x3 << 16);
136343ecec16SMauro Carvalho Chehab 	reg |= ((p->num_b_frame & 0x3) << 16);
136443ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_gop_config);
136543ecec16SMauro Carvalho Chehab 
136643ecec16SMauro Carvalho Chehab 	/* profile - 0 ~ 3 */
136743ecec16SMauro Carvalho Chehab 	reg = p_vp8->profile & 0x3;
136843ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_picture_profile);
136943ecec16SMauro Carvalho Chehab 
137043ecec16SMauro Carvalho Chehab 	/* rate control config. */
137143ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_rc_config);
137243ecec16SMauro Carvalho Chehab 	/** macroblock level rate control */
137343ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 8);
137443ecec16SMauro Carvalho Chehab 	reg |= ((p->rc_mb & 0x1) << 8);
137543ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
137643ecec16SMauro Carvalho Chehab 
137743ecec16SMauro Carvalho Chehab 	/* frame rate */
137843ecec16SMauro Carvalho Chehab 	if (p->rc_frame && p->rc_framerate_num && p->rc_framerate_denom) {
137943ecec16SMauro Carvalho Chehab 		reg = 0;
138043ecec16SMauro Carvalho Chehab 		reg |= ((p->rc_framerate_num & 0xFFFF) << 16);
138143ecec16SMauro Carvalho Chehab 		reg |= p->rc_framerate_denom & 0xFFFF;
138243ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_rc_frame_rate);
138343ecec16SMauro Carvalho Chehab 	}
138443ecec16SMauro Carvalho Chehab 
138543ecec16SMauro Carvalho Chehab 	/* frame QP */
138643ecec16SMauro Carvalho Chehab 	reg &= ~(0x7F);
138743ecec16SMauro Carvalho Chehab 	reg |= p_vp8->rc_frame_qp & 0x7F;
138843ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
138943ecec16SMauro Carvalho Chehab 
139043ecec16SMauro Carvalho Chehab 	/* other QPs */
139143ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_fixed_picture_qp);
139243ecec16SMauro Carvalho Chehab 	if (!p->rc_frame && !p->rc_mb) {
139343ecec16SMauro Carvalho Chehab 		reg = 0;
139443ecec16SMauro Carvalho Chehab 		reg |= ((p_vp8->rc_p_frame_qp & 0x7F) << 8);
139543ecec16SMauro Carvalho Chehab 		reg |= p_vp8->rc_frame_qp & 0x7F;
139643ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_fixed_picture_qp);
139743ecec16SMauro Carvalho Chehab 	}
139843ecec16SMauro Carvalho Chehab 
139943ecec16SMauro Carvalho Chehab 	/* max QP */
140043ecec16SMauro Carvalho Chehab 	reg = ((p_vp8->rc_max_qp & 0x7F) << 8);
140143ecec16SMauro Carvalho Chehab 	/* min QP */
140243ecec16SMauro Carvalho Chehab 	reg |= p_vp8->rc_min_qp & 0x7F;
140343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_qp_bound);
140443ecec16SMauro Carvalho Chehab 
140543ecec16SMauro Carvalho Chehab 	/* vbv buffer size */
140643ecec16SMauro Carvalho Chehab 	if (p->frame_skip_mode ==
140743ecec16SMauro Carvalho Chehab 			V4L2_MPEG_MFC51_VIDEO_FRAME_SKIP_MODE_BUF_LIMIT) {
140843ecec16SMauro Carvalho Chehab 		writel(p->vbv_size & 0xFFFF, mfc_regs->e_vbv_buffer_size);
140943ecec16SMauro Carvalho Chehab 
141043ecec16SMauro Carvalho Chehab 		if (p->rc_frame)
141143ecec16SMauro Carvalho Chehab 			writel(p->vbv_delay, mfc_regs->e_vbv_init_delay);
141243ecec16SMauro Carvalho Chehab 	}
141343ecec16SMauro Carvalho Chehab 
141443ecec16SMauro Carvalho Chehab 	/* VP8 specific params */
141543ecec16SMauro Carvalho Chehab 	reg = 0;
141643ecec16SMauro Carvalho Chehab 	reg |= (p_vp8->imd_4x4 & 0x1) << 10;
141743ecec16SMauro Carvalho Chehab 	switch (p_vp8->num_partitions) {
141843ecec16SMauro Carvalho Chehab 	case V4L2_CID_MPEG_VIDEO_VPX_1_PARTITION:
141943ecec16SMauro Carvalho Chehab 		val = 0;
142043ecec16SMauro Carvalho Chehab 		break;
142143ecec16SMauro Carvalho Chehab 	case V4L2_CID_MPEG_VIDEO_VPX_2_PARTITIONS:
142243ecec16SMauro Carvalho Chehab 		val = 2;
142343ecec16SMauro Carvalho Chehab 		break;
142443ecec16SMauro Carvalho Chehab 	case V4L2_CID_MPEG_VIDEO_VPX_4_PARTITIONS:
142543ecec16SMauro Carvalho Chehab 		val = 4;
142643ecec16SMauro Carvalho Chehab 		break;
142743ecec16SMauro Carvalho Chehab 	case V4L2_CID_MPEG_VIDEO_VPX_8_PARTITIONS:
142843ecec16SMauro Carvalho Chehab 		val = 8;
142943ecec16SMauro Carvalho Chehab 		break;
143043ecec16SMauro Carvalho Chehab 	}
143143ecec16SMauro Carvalho Chehab 	reg |= (val & 0xF) << 3;
143243ecec16SMauro Carvalho Chehab 	reg |= (p_vp8->num_ref & 0x2);
143343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_vp8_options);
143443ecec16SMauro Carvalho Chehab 
143543ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
143643ecec16SMauro Carvalho Chehab 
143743ecec16SMauro Carvalho Chehab 	return 0;
143843ecec16SMauro Carvalho Chehab }
143943ecec16SMauro Carvalho Chehab 
s5p_mfc_set_enc_params_hevc(struct s5p_mfc_ctx * ctx)144043ecec16SMauro Carvalho Chehab static int s5p_mfc_set_enc_params_hevc(struct s5p_mfc_ctx *ctx)
144143ecec16SMauro Carvalho Chehab {
144243ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
144343ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
144443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_enc_params *p = &ctx->enc_params;
144543ecec16SMauro Carvalho Chehab 	struct s5p_mfc_hevc_enc_params *p_hevc = &p->codec.hevc;
144643ecec16SMauro Carvalho Chehab 	unsigned int reg = 0;
144743ecec16SMauro Carvalho Chehab 	int i;
144843ecec16SMauro Carvalho Chehab 
144943ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
145043ecec16SMauro Carvalho Chehab 
145143ecec16SMauro Carvalho Chehab 	s5p_mfc_set_enc_params(ctx);
145243ecec16SMauro Carvalho Chehab 
145343ecec16SMauro Carvalho Chehab 	/* pictype : number of B */
145443ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_gop_config);
145543ecec16SMauro Carvalho Chehab 	/* num_b_frame - 0 ~ 2 */
145643ecec16SMauro Carvalho Chehab 	reg &= ~(0x3 << 16);
145743ecec16SMauro Carvalho Chehab 	reg |= (p->num_b_frame << 16);
145843ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_gop_config);
145943ecec16SMauro Carvalho Chehab 
146043ecec16SMauro Carvalho Chehab 	/* UHD encoding case */
146143ecec16SMauro Carvalho Chehab 	if ((ctx->img_width == 3840) && (ctx->img_height == 2160)) {
146243ecec16SMauro Carvalho Chehab 		p_hevc->level = 51;
146343ecec16SMauro Carvalho Chehab 		p_hevc->tier = 0;
146443ecec16SMauro Carvalho Chehab 	/* this tier can be changed */
146543ecec16SMauro Carvalho Chehab 	}
146643ecec16SMauro Carvalho Chehab 
146743ecec16SMauro Carvalho Chehab 	/* tier & level */
146843ecec16SMauro Carvalho Chehab 	reg = 0;
146943ecec16SMauro Carvalho Chehab 	/* profile */
147043ecec16SMauro Carvalho Chehab 	reg |= p_hevc->profile & 0x3;
147143ecec16SMauro Carvalho Chehab 	/* level */
147243ecec16SMauro Carvalho Chehab 	reg &= ~(0xFF << 8);
147343ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->level << 8);
147443ecec16SMauro Carvalho Chehab 	/* tier - 0 ~ 1 */
147543ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->tier << 16);
147643ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_picture_profile);
147743ecec16SMauro Carvalho Chehab 
147843ecec16SMauro Carvalho Chehab 	switch (p_hevc->loopfilter) {
147943ecec16SMauro Carvalho Chehab 	case V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED:
148043ecec16SMauro Carvalho Chehab 		p_hevc->loopfilter_disable = 1;
148143ecec16SMauro Carvalho Chehab 		break;
148243ecec16SMauro Carvalho Chehab 	case V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_ENABLED:
148343ecec16SMauro Carvalho Chehab 		p_hevc->loopfilter_disable = 0;
148443ecec16SMauro Carvalho Chehab 		p_hevc->loopfilter_across = 1;
148543ecec16SMauro Carvalho Chehab 		break;
148643ecec16SMauro Carvalho Chehab 	case V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY:
148743ecec16SMauro Carvalho Chehab 		p_hevc->loopfilter_disable = 0;
148843ecec16SMauro Carvalho Chehab 		p_hevc->loopfilter_across = 0;
148943ecec16SMauro Carvalho Chehab 		break;
149043ecec16SMauro Carvalho Chehab 	}
149143ecec16SMauro Carvalho Chehab 
149243ecec16SMauro Carvalho Chehab 	/* max partition depth */
149343ecec16SMauro Carvalho Chehab 	reg = 0;
149443ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->max_partition_depth & 0x1);
149543ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->num_refs_for_p-1) << 2;
149643ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->refreshtype & 0x3) << 3;
149743ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->const_intra_period_enable & 0x1) << 5;
149843ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->lossless_cu_enable & 0x1) << 6;
149943ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->wavefront_enable & 0x1) << 7;
150043ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->loopfilter_disable & 0x1) << 8;
150143ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->loopfilter_across & 0x1) << 9;
150243ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->enable_ltr & 0x1) << 10;
150343ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->hier_qp_enable & 0x1) << 11;
150443ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->general_pb_enable & 0x1) << 13;
150543ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->temporal_id_enable & 0x1) << 14;
150643ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->strong_intra_smooth & 0x1) << 15;
150743ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->intra_pu_split_disable & 0x1) << 16;
150843ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->tmv_prediction_disable & 0x1) << 17;
150943ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->max_num_merge_mv & 0x7) << 18;
151043ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->encoding_nostartcode_enable & 0x1) << 23;
151143ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->prepend_sps_pps_to_idr << 26);
151243ecec16SMauro Carvalho Chehab 
151343ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_hevc_options);
151443ecec16SMauro Carvalho Chehab 	/* refresh period */
151543ecec16SMauro Carvalho Chehab 	if (p_hevc->refreshtype) {
151643ecec16SMauro Carvalho Chehab 		reg = 0;
151743ecec16SMauro Carvalho Chehab 		reg |= (p_hevc->refreshperiod & 0xFFFF);
151843ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_hevc_refresh_period);
151943ecec16SMauro Carvalho Chehab 	}
152043ecec16SMauro Carvalho Chehab 	/* loop filter setting */
152143ecec16SMauro Carvalho Chehab 	if (!(p_hevc->loopfilter_disable & 0x1)) {
152243ecec16SMauro Carvalho Chehab 		reg = 0;
152343ecec16SMauro Carvalho Chehab 		reg |= (p_hevc->lf_beta_offset_div2);
152443ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_hevc_lf_beta_offset_div2);
152543ecec16SMauro Carvalho Chehab 		reg = 0;
152643ecec16SMauro Carvalho Chehab 		reg |= (p_hevc->lf_tc_offset_div2);
152743ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_hevc_lf_tc_offset_div2);
152843ecec16SMauro Carvalho Chehab 	}
152943ecec16SMauro Carvalho Chehab 	/* hier qp enable */
153043ecec16SMauro Carvalho Chehab 	if (p_hevc->num_hier_layer) {
153143ecec16SMauro Carvalho Chehab 		reg = 0;
153243ecec16SMauro Carvalho Chehab 		reg |= (p_hevc->hier_qp_type & 0x1) << 0x3;
153343ecec16SMauro Carvalho Chehab 		reg |= p_hevc->num_hier_layer & 0x7;
153443ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_num_t_layer);
153543ecec16SMauro Carvalho Chehab 		/* QP value for each layer */
153643ecec16SMauro Carvalho Chehab 		if (p_hevc->hier_qp_enable) {
153743ecec16SMauro Carvalho Chehab 			for (i = 0; i < 7; i++)
153843ecec16SMauro Carvalho Chehab 				writel(p_hevc->hier_qp_layer[i],
153943ecec16SMauro Carvalho Chehab 					mfc_regs->e_hier_qp_layer0 + i * 4);
154043ecec16SMauro Carvalho Chehab 		}
154143ecec16SMauro Carvalho Chehab 		if (p->rc_frame) {
154243ecec16SMauro Carvalho Chehab 			for (i = 0; i < 7; i++)
154343ecec16SMauro Carvalho Chehab 				writel(p_hevc->hier_bit_layer[i],
154443ecec16SMauro Carvalho Chehab 						mfc_regs->e_hier_bit_rate_layer0
154543ecec16SMauro Carvalho Chehab 						+ i * 4);
154643ecec16SMauro Carvalho Chehab 		}
154743ecec16SMauro Carvalho Chehab 	}
154843ecec16SMauro Carvalho Chehab 
154943ecec16SMauro Carvalho Chehab 	/* rate control config. */
155043ecec16SMauro Carvalho Chehab 	reg = readl(mfc_regs->e_rc_config);
155143ecec16SMauro Carvalho Chehab 	/* macroblock level rate control */
155243ecec16SMauro Carvalho Chehab 	reg &= ~(0x1 << 8);
155343ecec16SMauro Carvalho Chehab 	reg |= (p->rc_mb << 8);
155443ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
155543ecec16SMauro Carvalho Chehab 	/* frame QP */
155643ecec16SMauro Carvalho Chehab 	reg &= ~(0xFF);
155743ecec16SMauro Carvalho Chehab 	reg |= p_hevc->rc_frame_qp;
155843ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_config);
155943ecec16SMauro Carvalho Chehab 
156043ecec16SMauro Carvalho Chehab 	/* frame rate */
156143ecec16SMauro Carvalho Chehab 	if (p->rc_frame) {
156243ecec16SMauro Carvalho Chehab 		reg = 0;
156343ecec16SMauro Carvalho Chehab 		reg &= ~(0xFFFF << 16);
156443ecec16SMauro Carvalho Chehab 		reg |= ((p_hevc->rc_framerate) << 16);
156543ecec16SMauro Carvalho Chehab 		reg &= ~(0xFFFF);
156643ecec16SMauro Carvalho Chehab 		reg |= FRAME_DELTA_DEFAULT;
156743ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_rc_frame_rate);
156843ecec16SMauro Carvalho Chehab 	}
156943ecec16SMauro Carvalho Chehab 
157043ecec16SMauro Carvalho Chehab 	/* max & min value of QP */
157143ecec16SMauro Carvalho Chehab 	reg = 0;
157243ecec16SMauro Carvalho Chehab 	/* max QP */
157343ecec16SMauro Carvalho Chehab 	reg &= ~(0xFF << 8);
157443ecec16SMauro Carvalho Chehab 	reg |= (p_hevc->rc_max_qp << 8);
157543ecec16SMauro Carvalho Chehab 	/* min QP */
157643ecec16SMauro Carvalho Chehab 	reg &= ~(0xFF);
157743ecec16SMauro Carvalho Chehab 	reg |= p_hevc->rc_min_qp;
157843ecec16SMauro Carvalho Chehab 	writel(reg, mfc_regs->e_rc_qp_bound);
157943ecec16SMauro Carvalho Chehab 
158043ecec16SMauro Carvalho Chehab 	writel(0x0, mfc_regs->e_fixed_picture_qp);
158143ecec16SMauro Carvalho Chehab 	if (!p->rc_frame && !p->rc_mb) {
158243ecec16SMauro Carvalho Chehab 		reg = 0;
158343ecec16SMauro Carvalho Chehab 		reg &= ~(0xFF << 16);
158443ecec16SMauro Carvalho Chehab 		reg |= (p_hevc->rc_b_frame_qp << 16);
158543ecec16SMauro Carvalho Chehab 		reg &= ~(0xFF << 8);
158643ecec16SMauro Carvalho Chehab 		reg |= (p_hevc->rc_p_frame_qp << 8);
158743ecec16SMauro Carvalho Chehab 		reg &= ~(0xFF);
158843ecec16SMauro Carvalho Chehab 		reg |= p_hevc->rc_frame_qp;
158943ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->e_fixed_picture_qp);
159043ecec16SMauro Carvalho Chehab 	}
159143ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
159243ecec16SMauro Carvalho Chehab 
159343ecec16SMauro Carvalho Chehab 	return 0;
159443ecec16SMauro Carvalho Chehab }
159543ecec16SMauro Carvalho Chehab 
159643ecec16SMauro Carvalho Chehab /* Initialize decoding */
s5p_mfc_init_decode_v6(struct s5p_mfc_ctx * ctx)159743ecec16SMauro Carvalho Chehab static int s5p_mfc_init_decode_v6(struct s5p_mfc_ctx *ctx)
159843ecec16SMauro Carvalho Chehab {
159943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
160043ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
160143ecec16SMauro Carvalho Chehab 	unsigned int reg = 0;
160243ecec16SMauro Carvalho Chehab 	int fmo_aso_ctrl = 0;
160343ecec16SMauro Carvalho Chehab 
160443ecec16SMauro Carvalho Chehab 	mfc_debug_enter();
160543ecec16SMauro Carvalho Chehab 	mfc_debug(2, "InstNo: %d/%d\n", ctx->inst_no,
160643ecec16SMauro Carvalho Chehab 			S5P_FIMV_CH_SEQ_HEADER_V6);
160743ecec16SMauro Carvalho Chehab 	mfc_debug(2, "BUFs: %08x %08x %08x\n",
160843ecec16SMauro Carvalho Chehab 		  readl(mfc_regs->d_cpb_buffer_addr),
160943ecec16SMauro Carvalho Chehab 		  readl(mfc_regs->d_cpb_buffer_addr),
161043ecec16SMauro Carvalho Chehab 		  readl(mfc_regs->d_cpb_buffer_addr));
161143ecec16SMauro Carvalho Chehab 
161243ecec16SMauro Carvalho Chehab 	/* FMO_ASO_CTRL - 0: Enable, 1: Disable */
161343ecec16SMauro Carvalho Chehab 	reg |= (fmo_aso_ctrl << S5P_FIMV_D_OPT_FMO_ASO_CTRL_MASK_V6);
161443ecec16SMauro Carvalho Chehab 
161543ecec16SMauro Carvalho Chehab 	if (ctx->display_delay_enable) {
161643ecec16SMauro Carvalho Chehab 		reg |= (0x1 << S5P_FIMV_D_OPT_DDELAY_EN_SHIFT_V6);
161743ecec16SMauro Carvalho Chehab 		writel(ctx->display_delay, mfc_regs->d_display_delay);
161843ecec16SMauro Carvalho Chehab 	}
161943ecec16SMauro Carvalho Chehab 
162043ecec16SMauro Carvalho Chehab 	if (IS_MFCV7_PLUS(dev) || IS_MFCV6_V2(dev)) {
162143ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->d_dec_options);
162243ecec16SMauro Carvalho Chehab 		reg = 0;
162343ecec16SMauro Carvalho Chehab 	}
162443ecec16SMauro Carvalho Chehab 
162543ecec16SMauro Carvalho Chehab 	/* Setup loop filter, for decoding this is only valid for MPEG4 */
162643ecec16SMauro Carvalho Chehab 	if (ctx->codec_mode == S5P_MFC_CODEC_MPEG4_DEC) {
162743ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Set loop filter to: %d\n",
162843ecec16SMauro Carvalho Chehab 				ctx->loop_filter_mpeg4);
162943ecec16SMauro Carvalho Chehab 		reg |= (ctx->loop_filter_mpeg4 <<
163043ecec16SMauro Carvalho Chehab 				S5P_FIMV_D_OPT_LF_CTRL_SHIFT_V6);
163143ecec16SMauro Carvalho Chehab 	}
163243ecec16SMauro Carvalho Chehab 	if (ctx->dst_fmt->fourcc == V4L2_PIX_FMT_NV12MT_16X16)
163343ecec16SMauro Carvalho Chehab 		reg |= (0x1 << S5P_FIMV_D_OPT_TILE_MODE_SHIFT_V6);
163443ecec16SMauro Carvalho Chehab 
163543ecec16SMauro Carvalho Chehab 	if (IS_MFCV7_PLUS(dev) || IS_MFCV6_V2(dev))
163643ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->d_init_buffer_options);
163743ecec16SMauro Carvalho Chehab 	else
163843ecec16SMauro Carvalho Chehab 		writel(reg, mfc_regs->d_dec_options);
163943ecec16SMauro Carvalho Chehab 
164043ecec16SMauro Carvalho Chehab 	/* 0: NV12(CbCr), 1: NV21(CrCb) */
164143ecec16SMauro Carvalho Chehab 	if (ctx->dst_fmt->fourcc == V4L2_PIX_FMT_NV21M)
164243ecec16SMauro Carvalho Chehab 		writel(0x1, mfc_regs->pixel_format);
164343ecec16SMauro Carvalho Chehab 	else
164443ecec16SMauro Carvalho Chehab 		writel(0x0, mfc_regs->pixel_format);
164543ecec16SMauro Carvalho Chehab 
164643ecec16SMauro Carvalho Chehab 
164743ecec16SMauro Carvalho Chehab 	/* sei parse */
164843ecec16SMauro Carvalho Chehab 	writel(ctx->sei_fp_parse & 0x1, mfc_regs->d_sei_enable);
164943ecec16SMauro Carvalho Chehab 
165043ecec16SMauro Carvalho Chehab 	writel(ctx->inst_no, mfc_regs->instance_id);
165143ecec16SMauro Carvalho Chehab 	s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev,
165243ecec16SMauro Carvalho Chehab 			S5P_FIMV_CH_SEQ_HEADER_V6, NULL);
165343ecec16SMauro Carvalho Chehab 
165443ecec16SMauro Carvalho Chehab 	mfc_debug_leave();
165543ecec16SMauro Carvalho Chehab 	return 0;
165643ecec16SMauro Carvalho Chehab }
165743ecec16SMauro Carvalho Chehab 
s5p_mfc_set_flush(struct s5p_mfc_ctx * ctx,int flush)165843ecec16SMauro Carvalho Chehab static inline void s5p_mfc_set_flush(struct s5p_mfc_ctx *ctx, int flush)
165943ecec16SMauro Carvalho Chehab {
166043ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
166143ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
166243ecec16SMauro Carvalho Chehab 
166343ecec16SMauro Carvalho Chehab 	if (flush) {
166443ecec16SMauro Carvalho Chehab 		dev->curr_ctx = ctx->num;
166543ecec16SMauro Carvalho Chehab 		writel(ctx->inst_no, mfc_regs->instance_id);
166643ecec16SMauro Carvalho Chehab 		s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev,
166743ecec16SMauro Carvalho Chehab 				S5P_FIMV_H2R_CMD_FLUSH_V6, NULL);
166843ecec16SMauro Carvalho Chehab 	}
166943ecec16SMauro Carvalho Chehab }
167043ecec16SMauro Carvalho Chehab 
167143ecec16SMauro Carvalho Chehab /* Decode a single frame */
s5p_mfc_decode_one_frame_v6(struct s5p_mfc_ctx * ctx,enum s5p_mfc_decode_arg last_frame)167243ecec16SMauro Carvalho Chehab static int s5p_mfc_decode_one_frame_v6(struct s5p_mfc_ctx *ctx,
167343ecec16SMauro Carvalho Chehab 			enum s5p_mfc_decode_arg last_frame)
167443ecec16SMauro Carvalho Chehab {
167543ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
167643ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
167743ecec16SMauro Carvalho Chehab 
167843ecec16SMauro Carvalho Chehab 	writel(ctx->dec_dst_flag, mfc_regs->d_available_dpb_flag_lower);
167943ecec16SMauro Carvalho Chehab 	writel(ctx->slice_interface & 0x1, mfc_regs->d_slice_if_enable);
168043ecec16SMauro Carvalho Chehab 
168143ecec16SMauro Carvalho Chehab 	writel(ctx->inst_no, mfc_regs->instance_id);
168243ecec16SMauro Carvalho Chehab 	/* Issue different commands to instance basing on whether it
168343ecec16SMauro Carvalho Chehab 	 * is the last frame or not. */
168443ecec16SMauro Carvalho Chehab 	switch (last_frame) {
168543ecec16SMauro Carvalho Chehab 	case 0:
168643ecec16SMauro Carvalho Chehab 		s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev,
168743ecec16SMauro Carvalho Chehab 				S5P_FIMV_CH_FRAME_START_V6, NULL);
168843ecec16SMauro Carvalho Chehab 		break;
168943ecec16SMauro Carvalho Chehab 	case 1:
169043ecec16SMauro Carvalho Chehab 		s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev,
169143ecec16SMauro Carvalho Chehab 				S5P_FIMV_CH_LAST_FRAME_V6, NULL);
169243ecec16SMauro Carvalho Chehab 		break;
169343ecec16SMauro Carvalho Chehab 	default:
169443ecec16SMauro Carvalho Chehab 		mfc_err("Unsupported last frame arg.\n");
169543ecec16SMauro Carvalho Chehab 		return -EINVAL;
169643ecec16SMauro Carvalho Chehab 	}
169743ecec16SMauro Carvalho Chehab 
169843ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Decoding a usual frame.\n");
169943ecec16SMauro Carvalho Chehab 	return 0;
170043ecec16SMauro Carvalho Chehab }
170143ecec16SMauro Carvalho Chehab 
s5p_mfc_init_encode_v6(struct s5p_mfc_ctx * ctx)170243ecec16SMauro Carvalho Chehab static int s5p_mfc_init_encode_v6(struct s5p_mfc_ctx *ctx)
170343ecec16SMauro Carvalho Chehab {
170443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
170543ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
170643ecec16SMauro Carvalho Chehab 
170743ecec16SMauro Carvalho Chehab 	if (ctx->codec_mode == S5P_MFC_CODEC_H264_ENC)
170843ecec16SMauro Carvalho Chehab 		s5p_mfc_set_enc_params_h264(ctx);
170943ecec16SMauro Carvalho Chehab 	else if (ctx->codec_mode == S5P_MFC_CODEC_MPEG4_ENC)
171043ecec16SMauro Carvalho Chehab 		s5p_mfc_set_enc_params_mpeg4(ctx);
171143ecec16SMauro Carvalho Chehab 	else if (ctx->codec_mode == S5P_MFC_CODEC_H263_ENC)
171243ecec16SMauro Carvalho Chehab 		s5p_mfc_set_enc_params_h263(ctx);
171343ecec16SMauro Carvalho Chehab 	else if (ctx->codec_mode == S5P_MFC_CODEC_VP8_ENC)
171443ecec16SMauro Carvalho Chehab 		s5p_mfc_set_enc_params_vp8(ctx);
171543ecec16SMauro Carvalho Chehab 	else if (ctx->codec_mode == S5P_FIMV_CODEC_HEVC_ENC)
171643ecec16SMauro Carvalho Chehab 		s5p_mfc_set_enc_params_hevc(ctx);
171743ecec16SMauro Carvalho Chehab 	else {
171843ecec16SMauro Carvalho Chehab 		mfc_err("Unknown codec for encoding (%x).\n",
171943ecec16SMauro Carvalho Chehab 			ctx->codec_mode);
172043ecec16SMauro Carvalho Chehab 		return -EINVAL;
172143ecec16SMauro Carvalho Chehab 	}
172243ecec16SMauro Carvalho Chehab 
172343ecec16SMauro Carvalho Chehab 	/* Set stride lengths for v7 & above */
172443ecec16SMauro Carvalho Chehab 	if (IS_MFCV7_PLUS(dev)) {
172543ecec16SMauro Carvalho Chehab 		writel(ctx->img_width, mfc_regs->e_source_first_plane_stride);
172643ecec16SMauro Carvalho Chehab 		writel(ctx->img_width, mfc_regs->e_source_second_plane_stride);
172743ecec16SMauro Carvalho Chehab 	}
172843ecec16SMauro Carvalho Chehab 
172943ecec16SMauro Carvalho Chehab 	writel(ctx->inst_no, mfc_regs->instance_id);
173043ecec16SMauro Carvalho Chehab 	s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev,
173143ecec16SMauro Carvalho Chehab 			S5P_FIMV_CH_SEQ_HEADER_V6, NULL);
173243ecec16SMauro Carvalho Chehab 
173343ecec16SMauro Carvalho Chehab 	return 0;
173443ecec16SMauro Carvalho Chehab }
173543ecec16SMauro Carvalho Chehab 
s5p_mfc_h264_set_aso_slice_order_v6(struct s5p_mfc_ctx * ctx)173643ecec16SMauro Carvalho Chehab static int s5p_mfc_h264_set_aso_slice_order_v6(struct s5p_mfc_ctx *ctx)
173743ecec16SMauro Carvalho Chehab {
173843ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
173943ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
174043ecec16SMauro Carvalho Chehab 	struct s5p_mfc_enc_params *p = &ctx->enc_params;
174143ecec16SMauro Carvalho Chehab 	struct s5p_mfc_h264_enc_params *p_h264 = &p->codec.h264;
174243ecec16SMauro Carvalho Chehab 	int i;
174343ecec16SMauro Carvalho Chehab 
174443ecec16SMauro Carvalho Chehab 	if (p_h264->aso) {
174543ecec16SMauro Carvalho Chehab 		for (i = 0; i < ARRAY_SIZE(p_h264->aso_slice_order); i++) {
174643ecec16SMauro Carvalho Chehab 			writel(p_h264->aso_slice_order[i],
174743ecec16SMauro Carvalho Chehab 				mfc_regs->e_h264_aso_slice_order_0 + i * 4);
174843ecec16SMauro Carvalho Chehab 		}
174943ecec16SMauro Carvalho Chehab 	}
175043ecec16SMauro Carvalho Chehab 	return 0;
175143ecec16SMauro Carvalho Chehab }
175243ecec16SMauro Carvalho Chehab 
175343ecec16SMauro Carvalho Chehab /* Encode a single frame */
s5p_mfc_encode_one_frame_v6(struct s5p_mfc_ctx * ctx)175443ecec16SMauro Carvalho Chehab static int s5p_mfc_encode_one_frame_v6(struct s5p_mfc_ctx *ctx)
175543ecec16SMauro Carvalho Chehab {
175643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
175743ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
175843ecec16SMauro Carvalho Chehab 	int cmd;
175943ecec16SMauro Carvalho Chehab 
176043ecec16SMauro Carvalho Chehab 	mfc_debug(2, "++\n");
176143ecec16SMauro Carvalho Chehab 
176243ecec16SMauro Carvalho Chehab 	/* memory structure cur. frame */
176343ecec16SMauro Carvalho Chehab 
176443ecec16SMauro Carvalho Chehab 	if (ctx->codec_mode == S5P_MFC_CODEC_H264_ENC)
176543ecec16SMauro Carvalho Chehab 		s5p_mfc_h264_set_aso_slice_order_v6(ctx);
176643ecec16SMauro Carvalho Chehab 
176743ecec16SMauro Carvalho Chehab 	s5p_mfc_set_slice_mode(ctx);
176843ecec16SMauro Carvalho Chehab 
176943ecec16SMauro Carvalho Chehab 	if (ctx->state != MFCINST_FINISHING)
177043ecec16SMauro Carvalho Chehab 		cmd = S5P_FIMV_CH_FRAME_START_V6;
177143ecec16SMauro Carvalho Chehab 	else
177243ecec16SMauro Carvalho Chehab 		cmd = S5P_FIMV_CH_LAST_FRAME_V6;
177343ecec16SMauro Carvalho Chehab 
177443ecec16SMauro Carvalho Chehab 	writel(ctx->inst_no, mfc_regs->instance_id);
177543ecec16SMauro Carvalho Chehab 	s5p_mfc_hw_call(dev->mfc_cmds, cmd_host2risc, dev, cmd, NULL);
177643ecec16SMauro Carvalho Chehab 
177743ecec16SMauro Carvalho Chehab 	mfc_debug(2, "--\n");
177843ecec16SMauro Carvalho Chehab 
177943ecec16SMauro Carvalho Chehab 	return 0;
178043ecec16SMauro Carvalho Chehab }
178143ecec16SMauro Carvalho Chehab 
s5p_mfc_run_dec_last_frames(struct s5p_mfc_ctx * ctx)178243ecec16SMauro Carvalho Chehab static inline void s5p_mfc_run_dec_last_frames(struct s5p_mfc_ctx *ctx)
178343ecec16SMauro Carvalho Chehab {
178443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
178543ecec16SMauro Carvalho Chehab 
178643ecec16SMauro Carvalho Chehab 	s5p_mfc_set_dec_stream_buffer_v6(ctx, 0, 0, 0);
178743ecec16SMauro Carvalho Chehab 	dev->curr_ctx = ctx->num;
178843ecec16SMauro Carvalho Chehab 	s5p_mfc_decode_one_frame_v6(ctx, MFC_DEC_LAST_FRAME);
178943ecec16SMauro Carvalho Chehab }
179043ecec16SMauro Carvalho Chehab 
s5p_mfc_run_dec_frame(struct s5p_mfc_ctx * ctx)179143ecec16SMauro Carvalho Chehab static inline int s5p_mfc_run_dec_frame(struct s5p_mfc_ctx *ctx)
179243ecec16SMauro Carvalho Chehab {
179343ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
179443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf *temp_vb;
179543ecec16SMauro Carvalho Chehab 	int last_frame = 0;
179643ecec16SMauro Carvalho Chehab 
179743ecec16SMauro Carvalho Chehab 	if (ctx->state == MFCINST_FINISHING) {
179843ecec16SMauro Carvalho Chehab 		last_frame = MFC_DEC_LAST_FRAME;
179943ecec16SMauro Carvalho Chehab 		s5p_mfc_set_dec_stream_buffer_v6(ctx, 0, 0, 0);
180043ecec16SMauro Carvalho Chehab 		dev->curr_ctx = ctx->num;
180143ecec16SMauro Carvalho Chehab 		s5p_mfc_clean_ctx_int_flags(ctx);
180243ecec16SMauro Carvalho Chehab 		s5p_mfc_decode_one_frame_v6(ctx, last_frame);
180343ecec16SMauro Carvalho Chehab 		return 0;
180443ecec16SMauro Carvalho Chehab 	}
180543ecec16SMauro Carvalho Chehab 
180643ecec16SMauro Carvalho Chehab 	/* Frames are being decoded */
180743ecec16SMauro Carvalho Chehab 	if (list_empty(&ctx->src_queue)) {
180843ecec16SMauro Carvalho Chehab 		mfc_debug(2, "No src buffers.\n");
180943ecec16SMauro Carvalho Chehab 		return -EAGAIN;
181043ecec16SMauro Carvalho Chehab 	}
181143ecec16SMauro Carvalho Chehab 	/* Get the next source buffer */
181243ecec16SMauro Carvalho Chehab 	temp_vb = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
181343ecec16SMauro Carvalho Chehab 	temp_vb->flags |= MFC_BUF_FLAG_USED;
181443ecec16SMauro Carvalho Chehab 	s5p_mfc_set_dec_stream_buffer_v6(ctx,
181543ecec16SMauro Carvalho Chehab 		vb2_dma_contig_plane_dma_addr(&temp_vb->b->vb2_buf, 0),
181643ecec16SMauro Carvalho Chehab 			ctx->consumed_stream,
181743ecec16SMauro Carvalho Chehab 			temp_vb->b->vb2_buf.planes[0].bytesused);
181843ecec16SMauro Carvalho Chehab 
181943ecec16SMauro Carvalho Chehab 	dev->curr_ctx = ctx->num;
182043ecec16SMauro Carvalho Chehab 	if (temp_vb->b->vb2_buf.planes[0].bytesused == 0) {
182143ecec16SMauro Carvalho Chehab 		last_frame = 1;
182243ecec16SMauro Carvalho Chehab 		mfc_debug(2, "Setting ctx->state to FINISHING\n");
182343ecec16SMauro Carvalho Chehab 		ctx->state = MFCINST_FINISHING;
182443ecec16SMauro Carvalho Chehab 	}
182543ecec16SMauro Carvalho Chehab 	s5p_mfc_decode_one_frame_v6(ctx, last_frame);
182643ecec16SMauro Carvalho Chehab 
182743ecec16SMauro Carvalho Chehab 	return 0;
182843ecec16SMauro Carvalho Chehab }
182943ecec16SMauro Carvalho Chehab 
s5p_mfc_run_enc_frame(struct s5p_mfc_ctx * ctx)183043ecec16SMauro Carvalho Chehab static inline int s5p_mfc_run_enc_frame(struct s5p_mfc_ctx *ctx)
183143ecec16SMauro Carvalho Chehab {
183243ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
183343ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf *dst_mb;
183443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf *src_mb;
183543ecec16SMauro Carvalho Chehab 	unsigned long src_y_addr, src_c_addr, dst_addr;
183643ecec16SMauro Carvalho Chehab 	/*
183743ecec16SMauro Carvalho Chehab 	unsigned int src_y_size, src_c_size;
183843ecec16SMauro Carvalho Chehab 	*/
183943ecec16SMauro Carvalho Chehab 	unsigned int dst_size;
184043ecec16SMauro Carvalho Chehab 
184143ecec16SMauro Carvalho Chehab 	if (list_empty(&ctx->src_queue) && ctx->state != MFCINST_FINISHING) {
184243ecec16SMauro Carvalho Chehab 		mfc_debug(2, "no src buffers.\n");
184343ecec16SMauro Carvalho Chehab 		return -EAGAIN;
184443ecec16SMauro Carvalho Chehab 	}
184543ecec16SMauro Carvalho Chehab 
184643ecec16SMauro Carvalho Chehab 	if (list_empty(&ctx->dst_queue)) {
184743ecec16SMauro Carvalho Chehab 		mfc_debug(2, "no dst buffers.\n");
184843ecec16SMauro Carvalho Chehab 		return -EAGAIN;
184943ecec16SMauro Carvalho Chehab 	}
185043ecec16SMauro Carvalho Chehab 
185143ecec16SMauro Carvalho Chehab 	if (list_empty(&ctx->src_queue)) {
185243ecec16SMauro Carvalho Chehab 		/* send null frame */
185343ecec16SMauro Carvalho Chehab 		s5p_mfc_set_enc_frame_buffer_v6(ctx, 0, 0);
185443ecec16SMauro Carvalho Chehab 		src_mb = NULL;
185543ecec16SMauro Carvalho Chehab 	} else {
185643ecec16SMauro Carvalho Chehab 		src_mb = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
185743ecec16SMauro Carvalho Chehab 		src_mb->flags |= MFC_BUF_FLAG_USED;
185843ecec16SMauro Carvalho Chehab 		if (src_mb->b->vb2_buf.planes[0].bytesused == 0) {
185943ecec16SMauro Carvalho Chehab 			s5p_mfc_set_enc_frame_buffer_v6(ctx, 0, 0);
186043ecec16SMauro Carvalho Chehab 			ctx->state = MFCINST_FINISHING;
186143ecec16SMauro Carvalho Chehab 		} else {
186243ecec16SMauro Carvalho Chehab 			src_y_addr = vb2_dma_contig_plane_dma_addr(&src_mb->b->vb2_buf, 0);
186343ecec16SMauro Carvalho Chehab 			src_c_addr = vb2_dma_contig_plane_dma_addr(&src_mb->b->vb2_buf, 1);
186443ecec16SMauro Carvalho Chehab 
186543ecec16SMauro Carvalho Chehab 			mfc_debug(2, "enc src y addr: 0x%08lx\n", src_y_addr);
186643ecec16SMauro Carvalho Chehab 			mfc_debug(2, "enc src c addr: 0x%08lx\n", src_c_addr);
186743ecec16SMauro Carvalho Chehab 
186843ecec16SMauro Carvalho Chehab 			s5p_mfc_set_enc_frame_buffer_v6(ctx, src_y_addr, src_c_addr);
186943ecec16SMauro Carvalho Chehab 			if (src_mb->flags & MFC_BUF_FLAG_EOS)
187043ecec16SMauro Carvalho Chehab 				ctx->state = MFCINST_FINISHING;
187143ecec16SMauro Carvalho Chehab 		}
187243ecec16SMauro Carvalho Chehab 	}
187343ecec16SMauro Carvalho Chehab 
187443ecec16SMauro Carvalho Chehab 	dst_mb = list_entry(ctx->dst_queue.next, struct s5p_mfc_buf, list);
187543ecec16SMauro Carvalho Chehab 	dst_mb->flags |= MFC_BUF_FLAG_USED;
187643ecec16SMauro Carvalho Chehab 	dst_addr = vb2_dma_contig_plane_dma_addr(&dst_mb->b->vb2_buf, 0);
187743ecec16SMauro Carvalho Chehab 	dst_size = vb2_plane_size(&dst_mb->b->vb2_buf, 0);
187843ecec16SMauro Carvalho Chehab 
187943ecec16SMauro Carvalho Chehab 	s5p_mfc_set_enc_stream_buffer_v6(ctx, dst_addr, dst_size);
188043ecec16SMauro Carvalho Chehab 
188143ecec16SMauro Carvalho Chehab 	dev->curr_ctx = ctx->num;
188243ecec16SMauro Carvalho Chehab 	s5p_mfc_encode_one_frame_v6(ctx);
188343ecec16SMauro Carvalho Chehab 
188443ecec16SMauro Carvalho Chehab 	return 0;
188543ecec16SMauro Carvalho Chehab }
188643ecec16SMauro Carvalho Chehab 
s5p_mfc_run_init_dec(struct s5p_mfc_ctx * ctx)188743ecec16SMauro Carvalho Chehab static inline void s5p_mfc_run_init_dec(struct s5p_mfc_ctx *ctx)
188843ecec16SMauro Carvalho Chehab {
188943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
189043ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf *temp_vb;
189143ecec16SMauro Carvalho Chehab 
189243ecec16SMauro Carvalho Chehab 	/* Initializing decoding - parsing header */
189343ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Preparing to init decoding.\n");
189443ecec16SMauro Carvalho Chehab 	temp_vb = list_entry(ctx->src_queue.next, struct s5p_mfc_buf, list);
189543ecec16SMauro Carvalho Chehab 	mfc_debug(2, "Header size: %d\n", temp_vb->b->vb2_buf.planes[0].bytesused);
189643ecec16SMauro Carvalho Chehab 	s5p_mfc_set_dec_stream_buffer_v6(ctx,
189743ecec16SMauro Carvalho Chehab 		vb2_dma_contig_plane_dma_addr(&temp_vb->b->vb2_buf, 0), 0,
189843ecec16SMauro Carvalho Chehab 			temp_vb->b->vb2_buf.planes[0].bytesused);
189943ecec16SMauro Carvalho Chehab 	dev->curr_ctx = ctx->num;
190043ecec16SMauro Carvalho Chehab 	s5p_mfc_init_decode_v6(ctx);
190143ecec16SMauro Carvalho Chehab }
190243ecec16SMauro Carvalho Chehab 
s5p_mfc_run_init_enc(struct s5p_mfc_ctx * ctx)190343ecec16SMauro Carvalho Chehab static inline void s5p_mfc_run_init_enc(struct s5p_mfc_ctx *ctx)
190443ecec16SMauro Carvalho Chehab {
190543ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
190643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_buf *dst_mb;
190743ecec16SMauro Carvalho Chehab 	unsigned long dst_addr;
190843ecec16SMauro Carvalho Chehab 	unsigned int dst_size;
190943ecec16SMauro Carvalho Chehab 
191043ecec16SMauro Carvalho Chehab 	dst_mb = list_entry(ctx->dst_queue.next, struct s5p_mfc_buf, list);
191143ecec16SMauro Carvalho Chehab 	dst_addr = vb2_dma_contig_plane_dma_addr(&dst_mb->b->vb2_buf, 0);
191243ecec16SMauro Carvalho Chehab 	dst_size = vb2_plane_size(&dst_mb->b->vb2_buf, 0);
191343ecec16SMauro Carvalho Chehab 	s5p_mfc_set_enc_stream_buffer_v6(ctx, dst_addr, dst_size);
191443ecec16SMauro Carvalho Chehab 	dev->curr_ctx = ctx->num;
191543ecec16SMauro Carvalho Chehab 	s5p_mfc_init_encode_v6(ctx);
191643ecec16SMauro Carvalho Chehab }
191743ecec16SMauro Carvalho Chehab 
s5p_mfc_run_init_dec_buffers(struct s5p_mfc_ctx * ctx)191843ecec16SMauro Carvalho Chehab static inline int s5p_mfc_run_init_dec_buffers(struct s5p_mfc_ctx *ctx)
191943ecec16SMauro Carvalho Chehab {
192043ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
192143ecec16SMauro Carvalho Chehab 	int ret;
192243ecec16SMauro Carvalho Chehab 	/* Header was parsed now start processing
192343ecec16SMauro Carvalho Chehab 	 * First set the output frame buffers
192443ecec16SMauro Carvalho Chehab 	 * s5p_mfc_alloc_dec_buffers(ctx); */
192543ecec16SMauro Carvalho Chehab 
192643ecec16SMauro Carvalho Chehab 	if (ctx->capture_state != QUEUE_BUFS_MMAPED) {
192743ecec16SMauro Carvalho Chehab 		mfc_err("It seems that not all destination buffers were\n"
192843ecec16SMauro Carvalho Chehab 			"mmapped.MFC requires that all destination are mmapped\n"
192943ecec16SMauro Carvalho Chehab 			"before starting processing.\n");
193043ecec16SMauro Carvalho Chehab 		return -EAGAIN;
193143ecec16SMauro Carvalho Chehab 	}
193243ecec16SMauro Carvalho Chehab 
193343ecec16SMauro Carvalho Chehab 	dev->curr_ctx = ctx->num;
193443ecec16SMauro Carvalho Chehab 	ret = s5p_mfc_set_dec_frame_buffer_v6(ctx);
193543ecec16SMauro Carvalho Chehab 	if (ret) {
193643ecec16SMauro Carvalho Chehab 		mfc_err("Failed to alloc frame mem.\n");
193743ecec16SMauro Carvalho Chehab 		ctx->state = MFCINST_ERROR;
193843ecec16SMauro Carvalho Chehab 	}
193943ecec16SMauro Carvalho Chehab 	return ret;
194043ecec16SMauro Carvalho Chehab }
194143ecec16SMauro Carvalho Chehab 
s5p_mfc_run_init_enc_buffers(struct s5p_mfc_ctx * ctx)194243ecec16SMauro Carvalho Chehab static inline int s5p_mfc_run_init_enc_buffers(struct s5p_mfc_ctx *ctx)
194343ecec16SMauro Carvalho Chehab {
194443ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
194543ecec16SMauro Carvalho Chehab 	int ret;
194643ecec16SMauro Carvalho Chehab 
194743ecec16SMauro Carvalho Chehab 	dev->curr_ctx = ctx->num;
194843ecec16SMauro Carvalho Chehab 	ret = s5p_mfc_set_enc_ref_buffer_v6(ctx);
194943ecec16SMauro Carvalho Chehab 	if (ret) {
195043ecec16SMauro Carvalho Chehab 		mfc_err("Failed to alloc frame mem.\n");
195143ecec16SMauro Carvalho Chehab 		ctx->state = MFCINST_ERROR;
195243ecec16SMauro Carvalho Chehab 	}
195343ecec16SMauro Carvalho Chehab 	return ret;
195443ecec16SMauro Carvalho Chehab }
195543ecec16SMauro Carvalho Chehab 
195643ecec16SMauro Carvalho Chehab /* Try running an operation on hardware */
s5p_mfc_try_run_v6(struct s5p_mfc_dev * dev)195743ecec16SMauro Carvalho Chehab static void s5p_mfc_try_run_v6(struct s5p_mfc_dev *dev)
195843ecec16SMauro Carvalho Chehab {
195943ecec16SMauro Carvalho Chehab 	struct s5p_mfc_ctx *ctx;
196043ecec16SMauro Carvalho Chehab 	int new_ctx;
196143ecec16SMauro Carvalho Chehab 	unsigned int ret = 0;
196243ecec16SMauro Carvalho Chehab 
196343ecec16SMauro Carvalho Chehab 	mfc_debug(1, "Try run dev: %p\n", dev);
196443ecec16SMauro Carvalho Chehab 
196543ecec16SMauro Carvalho Chehab 	/* Check whether hardware is not running */
196643ecec16SMauro Carvalho Chehab 	if (test_and_set_bit(0, &dev->hw_lock) != 0) {
196743ecec16SMauro Carvalho Chehab 		/* This is perfectly ok, the scheduled ctx should wait */
196843ecec16SMauro Carvalho Chehab 		mfc_debug(1, "Couldn't lock HW.\n");
196943ecec16SMauro Carvalho Chehab 		return;
197043ecec16SMauro Carvalho Chehab 	}
197143ecec16SMauro Carvalho Chehab 
197243ecec16SMauro Carvalho Chehab 	/* Choose the context to run */
197343ecec16SMauro Carvalho Chehab 	new_ctx = s5p_mfc_get_new_ctx(dev);
197443ecec16SMauro Carvalho Chehab 	if (new_ctx < 0) {
197543ecec16SMauro Carvalho Chehab 		/* No contexts to run */
197643ecec16SMauro Carvalho Chehab 		if (test_and_clear_bit(0, &dev->hw_lock) == 0) {
197743ecec16SMauro Carvalho Chehab 			mfc_err("Failed to unlock hardware.\n");
197843ecec16SMauro Carvalho Chehab 			return;
197943ecec16SMauro Carvalho Chehab 		}
198043ecec16SMauro Carvalho Chehab 
198143ecec16SMauro Carvalho Chehab 		mfc_debug(1, "No ctx is scheduled to be run.\n");
198243ecec16SMauro Carvalho Chehab 		return;
198343ecec16SMauro Carvalho Chehab 	}
198443ecec16SMauro Carvalho Chehab 
198543ecec16SMauro Carvalho Chehab 	mfc_debug(1, "New context: %d\n", new_ctx);
198643ecec16SMauro Carvalho Chehab 	ctx = dev->ctx[new_ctx];
198743ecec16SMauro Carvalho Chehab 	mfc_debug(1, "Setting new context to %p\n", ctx);
198843ecec16SMauro Carvalho Chehab 	/* Got context to run in ctx */
198943ecec16SMauro Carvalho Chehab 	mfc_debug(1, "ctx->dst_queue_cnt=%d ctx->dpb_count=%d ctx->src_queue_cnt=%d\n",
199043ecec16SMauro Carvalho Chehab 		ctx->dst_queue_cnt, ctx->pb_count, ctx->src_queue_cnt);
199143ecec16SMauro Carvalho Chehab 	mfc_debug(1, "ctx->state=%d\n", ctx->state);
199243ecec16SMauro Carvalho Chehab 	/* Last frame has already been sent to MFC
199343ecec16SMauro Carvalho Chehab 	 * Now obtaining frames from MFC buffer */
199443ecec16SMauro Carvalho Chehab 
199543ecec16SMauro Carvalho Chehab 	s5p_mfc_clock_on();
199643ecec16SMauro Carvalho Chehab 	s5p_mfc_clean_ctx_int_flags(ctx);
199743ecec16SMauro Carvalho Chehab 
199843ecec16SMauro Carvalho Chehab 	if (ctx->type == MFCINST_DECODER) {
199943ecec16SMauro Carvalho Chehab 		switch (ctx->state) {
200043ecec16SMauro Carvalho Chehab 		case MFCINST_FINISHING:
200143ecec16SMauro Carvalho Chehab 			s5p_mfc_run_dec_last_frames(ctx);
200243ecec16SMauro Carvalho Chehab 			break;
200343ecec16SMauro Carvalho Chehab 		case MFCINST_RUNNING:
200443ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_run_dec_frame(ctx);
200543ecec16SMauro Carvalho Chehab 			break;
200643ecec16SMauro Carvalho Chehab 		case MFCINST_INIT:
200743ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_hw_call(dev->mfc_cmds, open_inst_cmd,
200843ecec16SMauro Carvalho Chehab 					ctx);
200943ecec16SMauro Carvalho Chehab 			break;
201043ecec16SMauro Carvalho Chehab 		case MFCINST_RETURN_INST:
201143ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_hw_call(dev->mfc_cmds, close_inst_cmd,
201243ecec16SMauro Carvalho Chehab 					ctx);
201343ecec16SMauro Carvalho Chehab 			break;
201443ecec16SMauro Carvalho Chehab 		case MFCINST_GOT_INST:
201543ecec16SMauro Carvalho Chehab 			s5p_mfc_run_init_dec(ctx);
201643ecec16SMauro Carvalho Chehab 			break;
201743ecec16SMauro Carvalho Chehab 		case MFCINST_HEAD_PARSED:
201843ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_run_init_dec_buffers(ctx);
201943ecec16SMauro Carvalho Chehab 			break;
202043ecec16SMauro Carvalho Chehab 		case MFCINST_FLUSH:
202143ecec16SMauro Carvalho Chehab 			s5p_mfc_set_flush(ctx, ctx->dpb_flush_flag);
202243ecec16SMauro Carvalho Chehab 			break;
202343ecec16SMauro Carvalho Chehab 		case MFCINST_RES_CHANGE_INIT:
202443ecec16SMauro Carvalho Chehab 			s5p_mfc_run_dec_last_frames(ctx);
202543ecec16SMauro Carvalho Chehab 			break;
202643ecec16SMauro Carvalho Chehab 		case MFCINST_RES_CHANGE_FLUSH:
202743ecec16SMauro Carvalho Chehab 			s5p_mfc_run_dec_last_frames(ctx);
202843ecec16SMauro Carvalho Chehab 			break;
202943ecec16SMauro Carvalho Chehab 		case MFCINST_RES_CHANGE_END:
203043ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Finished remaining frames after resolution change.\n");
203143ecec16SMauro Carvalho Chehab 			ctx->capture_state = QUEUE_FREE;
203243ecec16SMauro Carvalho Chehab 			mfc_debug(2, "Will re-init the codec`.\n");
203343ecec16SMauro Carvalho Chehab 			s5p_mfc_run_init_dec(ctx);
203443ecec16SMauro Carvalho Chehab 			break;
203543ecec16SMauro Carvalho Chehab 		default:
203643ecec16SMauro Carvalho Chehab 			ret = -EAGAIN;
203743ecec16SMauro Carvalho Chehab 		}
203843ecec16SMauro Carvalho Chehab 	} else if (ctx->type == MFCINST_ENCODER) {
203943ecec16SMauro Carvalho Chehab 		switch (ctx->state) {
204043ecec16SMauro Carvalho Chehab 		case MFCINST_FINISHING:
204143ecec16SMauro Carvalho Chehab 		case MFCINST_RUNNING:
204243ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_run_enc_frame(ctx);
204343ecec16SMauro Carvalho Chehab 			break;
204443ecec16SMauro Carvalho Chehab 		case MFCINST_INIT:
204543ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_hw_call(dev->mfc_cmds, open_inst_cmd,
204643ecec16SMauro Carvalho Chehab 					ctx);
204743ecec16SMauro Carvalho Chehab 			break;
204843ecec16SMauro Carvalho Chehab 		case MFCINST_RETURN_INST:
204943ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_hw_call(dev->mfc_cmds, close_inst_cmd,
205043ecec16SMauro Carvalho Chehab 					ctx);
205143ecec16SMauro Carvalho Chehab 			break;
205243ecec16SMauro Carvalho Chehab 		case MFCINST_GOT_INST:
205343ecec16SMauro Carvalho Chehab 			s5p_mfc_run_init_enc(ctx);
205443ecec16SMauro Carvalho Chehab 			break;
205543ecec16SMauro Carvalho Chehab 		case MFCINST_HEAD_PRODUCED:
205643ecec16SMauro Carvalho Chehab 			ret = s5p_mfc_run_init_enc_buffers(ctx);
205743ecec16SMauro Carvalho Chehab 			break;
205843ecec16SMauro Carvalho Chehab 		default:
205943ecec16SMauro Carvalho Chehab 			ret = -EAGAIN;
206043ecec16SMauro Carvalho Chehab 		}
206143ecec16SMauro Carvalho Chehab 	} else {
206243ecec16SMauro Carvalho Chehab 		mfc_err("invalid context type: %d\n", ctx->type);
206343ecec16SMauro Carvalho Chehab 		ret = -EAGAIN;
206443ecec16SMauro Carvalho Chehab 	}
206543ecec16SMauro Carvalho Chehab 
206643ecec16SMauro Carvalho Chehab 	if (ret) {
206743ecec16SMauro Carvalho Chehab 		/* Free hardware lock */
206843ecec16SMauro Carvalho Chehab 		if (test_and_clear_bit(0, &dev->hw_lock) == 0)
206943ecec16SMauro Carvalho Chehab 			mfc_err("Failed to unlock hardware.\n");
207043ecec16SMauro Carvalho Chehab 
207143ecec16SMauro Carvalho Chehab 		/* This is in deed imporant, as no operation has been
207243ecec16SMauro Carvalho Chehab 		 * scheduled, reduce the clock count as no one will
207343ecec16SMauro Carvalho Chehab 		 * ever do this, because no interrupt related to this try_run
207443ecec16SMauro Carvalho Chehab 		 * will ever come from hardware. */
207543ecec16SMauro Carvalho Chehab 		s5p_mfc_clock_off();
207643ecec16SMauro Carvalho Chehab 	}
207743ecec16SMauro Carvalho Chehab }
207843ecec16SMauro Carvalho Chehab 
s5p_mfc_clear_int_flags_v6(struct s5p_mfc_dev * dev)207943ecec16SMauro Carvalho Chehab static void s5p_mfc_clear_int_flags_v6(struct s5p_mfc_dev *dev)
208043ecec16SMauro Carvalho Chehab {
208143ecec16SMauro Carvalho Chehab 	const struct s5p_mfc_regs *mfc_regs = dev->mfc_regs;
208243ecec16SMauro Carvalho Chehab 	writel(0, mfc_regs->risc2host_command);
208343ecec16SMauro Carvalho Chehab 	writel(0, mfc_regs->risc2host_int);
208443ecec16SMauro Carvalho Chehab }
208543ecec16SMauro Carvalho Chehab 
208643ecec16SMauro Carvalho Chehab static unsigned int
s5p_mfc_read_info_v6(struct s5p_mfc_ctx * ctx,unsigned long ofs)208743ecec16SMauro Carvalho Chehab s5p_mfc_read_info_v6(struct s5p_mfc_ctx *ctx, unsigned long ofs)
208843ecec16SMauro Carvalho Chehab {
208943ecec16SMauro Carvalho Chehab 	int ret;
209043ecec16SMauro Carvalho Chehab 
209143ecec16SMauro Carvalho Chehab 	s5p_mfc_clock_on();
209243ecec16SMauro Carvalho Chehab 	ret = readl((void __iomem *)ofs);
209343ecec16SMauro Carvalho Chehab 	s5p_mfc_clock_off();
209443ecec16SMauro Carvalho Chehab 
209543ecec16SMauro Carvalho Chehab 	return ret;
209643ecec16SMauro Carvalho Chehab }
209743ecec16SMauro Carvalho Chehab 
s5p_mfc_get_dspl_y_adr_v6(struct s5p_mfc_dev * dev)209843ecec16SMauro Carvalho Chehab static int s5p_mfc_get_dspl_y_adr_v6(struct s5p_mfc_dev *dev)
209943ecec16SMauro Carvalho Chehab {
210043ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_display_first_plane_addr);
210143ecec16SMauro Carvalho Chehab }
210243ecec16SMauro Carvalho Chehab 
s5p_mfc_get_dec_y_adr_v6(struct s5p_mfc_dev * dev)210343ecec16SMauro Carvalho Chehab static int s5p_mfc_get_dec_y_adr_v6(struct s5p_mfc_dev *dev)
210443ecec16SMauro Carvalho Chehab {
210543ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_decoded_first_plane_addr);
210643ecec16SMauro Carvalho Chehab }
210743ecec16SMauro Carvalho Chehab 
s5p_mfc_get_dspl_status_v6(struct s5p_mfc_dev * dev)210843ecec16SMauro Carvalho Chehab static int s5p_mfc_get_dspl_status_v6(struct s5p_mfc_dev *dev)
210943ecec16SMauro Carvalho Chehab {
211043ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_display_status);
211143ecec16SMauro Carvalho Chehab }
211243ecec16SMauro Carvalho Chehab 
s5p_mfc_get_dec_status_v6(struct s5p_mfc_dev * dev)211343ecec16SMauro Carvalho Chehab static int s5p_mfc_get_dec_status_v6(struct s5p_mfc_dev *dev)
211443ecec16SMauro Carvalho Chehab {
211543ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_decoded_status);
211643ecec16SMauro Carvalho Chehab }
211743ecec16SMauro Carvalho Chehab 
s5p_mfc_get_dec_frame_type_v6(struct s5p_mfc_dev * dev)211843ecec16SMauro Carvalho Chehab static int s5p_mfc_get_dec_frame_type_v6(struct s5p_mfc_dev *dev)
211943ecec16SMauro Carvalho Chehab {
212043ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_decoded_frame_type) &
212143ecec16SMauro Carvalho Chehab 		S5P_FIMV_DECODE_FRAME_MASK_V6;
212243ecec16SMauro Carvalho Chehab }
212343ecec16SMauro Carvalho Chehab 
s5p_mfc_get_disp_frame_type_v6(struct s5p_mfc_ctx * ctx)212443ecec16SMauro Carvalho Chehab static int s5p_mfc_get_disp_frame_type_v6(struct s5p_mfc_ctx *ctx)
212543ecec16SMauro Carvalho Chehab {
212643ecec16SMauro Carvalho Chehab 	struct s5p_mfc_dev *dev = ctx->dev;
212743ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_display_frame_type) &
212843ecec16SMauro Carvalho Chehab 		S5P_FIMV_DECODE_FRAME_MASK_V6;
212943ecec16SMauro Carvalho Chehab }
213043ecec16SMauro Carvalho Chehab 
s5p_mfc_get_consumed_stream_v6(struct s5p_mfc_dev * dev)213143ecec16SMauro Carvalho Chehab static int s5p_mfc_get_consumed_stream_v6(struct s5p_mfc_dev *dev)
213243ecec16SMauro Carvalho Chehab {
213343ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_decoded_nal_size);
213443ecec16SMauro Carvalho Chehab }
213543ecec16SMauro Carvalho Chehab 
s5p_mfc_get_int_reason_v6(struct s5p_mfc_dev * dev)213643ecec16SMauro Carvalho Chehab static int s5p_mfc_get_int_reason_v6(struct s5p_mfc_dev *dev)
213743ecec16SMauro Carvalho Chehab {
213843ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->risc2host_command) &
213943ecec16SMauro Carvalho Chehab 		S5P_FIMV_RISC2HOST_CMD_MASK;
214043ecec16SMauro Carvalho Chehab }
214143ecec16SMauro Carvalho Chehab 
s5p_mfc_get_int_err_v6(struct s5p_mfc_dev * dev)214243ecec16SMauro Carvalho Chehab static int s5p_mfc_get_int_err_v6(struct s5p_mfc_dev *dev)
214343ecec16SMauro Carvalho Chehab {
214443ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->error_code);
214543ecec16SMauro Carvalho Chehab }
214643ecec16SMauro Carvalho Chehab 
s5p_mfc_err_dec_v6(unsigned int err)214743ecec16SMauro Carvalho Chehab static int s5p_mfc_err_dec_v6(unsigned int err)
214843ecec16SMauro Carvalho Chehab {
214943ecec16SMauro Carvalho Chehab 	return (err & S5P_FIMV_ERR_DEC_MASK_V6) >> S5P_FIMV_ERR_DEC_SHIFT_V6;
215043ecec16SMauro Carvalho Chehab }
215143ecec16SMauro Carvalho Chehab 
s5p_mfc_get_img_width_v6(struct s5p_mfc_dev * dev)215243ecec16SMauro Carvalho Chehab static int s5p_mfc_get_img_width_v6(struct s5p_mfc_dev *dev)
215343ecec16SMauro Carvalho Chehab {
215443ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_display_frame_width);
215543ecec16SMauro Carvalho Chehab }
215643ecec16SMauro Carvalho Chehab 
s5p_mfc_get_img_height_v6(struct s5p_mfc_dev * dev)215743ecec16SMauro Carvalho Chehab static int s5p_mfc_get_img_height_v6(struct s5p_mfc_dev *dev)
215843ecec16SMauro Carvalho Chehab {
215943ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_display_frame_height);
216043ecec16SMauro Carvalho Chehab }
216143ecec16SMauro Carvalho Chehab 
s5p_mfc_get_dpb_count_v6(struct s5p_mfc_dev * dev)216243ecec16SMauro Carvalho Chehab static int s5p_mfc_get_dpb_count_v6(struct s5p_mfc_dev *dev)
216343ecec16SMauro Carvalho Chehab {
216443ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_min_num_dpb);
216543ecec16SMauro Carvalho Chehab }
216643ecec16SMauro Carvalho Chehab 
s5p_mfc_get_mv_count_v6(struct s5p_mfc_dev * dev)216743ecec16SMauro Carvalho Chehab static int s5p_mfc_get_mv_count_v6(struct s5p_mfc_dev *dev)
216843ecec16SMauro Carvalho Chehab {
216943ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_min_num_mv);
217043ecec16SMauro Carvalho Chehab }
217143ecec16SMauro Carvalho Chehab 
s5p_mfc_get_min_scratch_buf_size(struct s5p_mfc_dev * dev)217243ecec16SMauro Carvalho Chehab static int s5p_mfc_get_min_scratch_buf_size(struct s5p_mfc_dev *dev)
217343ecec16SMauro Carvalho Chehab {
217443ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->d_min_scratch_buffer_size);
217543ecec16SMauro Carvalho Chehab }
217643ecec16SMauro Carvalho Chehab 
s5p_mfc_get_e_min_scratch_buf_size(struct s5p_mfc_dev * dev)217743ecec16SMauro Carvalho Chehab static int s5p_mfc_get_e_min_scratch_buf_size(struct s5p_mfc_dev *dev)
217843ecec16SMauro Carvalho Chehab {
217943ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->e_min_scratch_buffer_size);
218043ecec16SMauro Carvalho Chehab }
218143ecec16SMauro Carvalho Chehab 
s5p_mfc_get_inst_no_v6(struct s5p_mfc_dev * dev)218243ecec16SMauro Carvalho Chehab static int s5p_mfc_get_inst_no_v6(struct s5p_mfc_dev *dev)
218343ecec16SMauro Carvalho Chehab {
218443ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->ret_instance_id);
218543ecec16SMauro Carvalho Chehab }
218643ecec16SMauro Carvalho Chehab 
s5p_mfc_get_enc_dpb_count_v6(struct s5p_mfc_dev * dev)218743ecec16SMauro Carvalho Chehab static int s5p_mfc_get_enc_dpb_count_v6(struct s5p_mfc_dev *dev)
218843ecec16SMauro Carvalho Chehab {
218943ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->e_num_dpb);
219043ecec16SMauro Carvalho Chehab }
219143ecec16SMauro Carvalho Chehab 
s5p_mfc_get_enc_strm_size_v6(struct s5p_mfc_dev * dev)219243ecec16SMauro Carvalho Chehab static int s5p_mfc_get_enc_strm_size_v6(struct s5p_mfc_dev *dev)
219343ecec16SMauro Carvalho Chehab {
219443ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->e_stream_size);
219543ecec16SMauro Carvalho Chehab }
219643ecec16SMauro Carvalho Chehab 
s5p_mfc_get_enc_slice_type_v6(struct s5p_mfc_dev * dev)219743ecec16SMauro Carvalho Chehab static int s5p_mfc_get_enc_slice_type_v6(struct s5p_mfc_dev *dev)
219843ecec16SMauro Carvalho Chehab {
219943ecec16SMauro Carvalho Chehab 	return readl(dev->mfc_regs->e_slice_type);
220043ecec16SMauro Carvalho Chehab }
220143ecec16SMauro Carvalho Chehab 
s5p_mfc_get_pic_type_top_v6(struct s5p_mfc_ctx * ctx)220243ecec16SMauro Carvalho Chehab static unsigned int s5p_mfc_get_pic_type_top_v6(struct s5p_mfc_ctx *ctx)
220343ecec16SMauro Carvalho Chehab {
220443ecec16SMauro Carvalho Chehab 	return s5p_mfc_read_info_v6(ctx,
220543ecec16SMauro Carvalho Chehab 		(__force unsigned long) ctx->dev->mfc_regs->d_ret_picture_tag_top);
220643ecec16SMauro Carvalho Chehab }
220743ecec16SMauro Carvalho Chehab 
s5p_mfc_get_pic_type_bot_v6(struct s5p_mfc_ctx * ctx)220843ecec16SMauro Carvalho Chehab static unsigned int s5p_mfc_get_pic_type_bot_v6(struct s5p_mfc_ctx *ctx)
220943ecec16SMauro Carvalho Chehab {
221043ecec16SMauro Carvalho Chehab 	return s5p_mfc_read_info_v6(ctx,
221143ecec16SMauro Carvalho Chehab 		(__force unsigned long) ctx->dev->mfc_regs->d_ret_picture_tag_bot);
221243ecec16SMauro Carvalho Chehab }
221343ecec16SMauro Carvalho Chehab 
s5p_mfc_get_crop_info_h_v6(struct s5p_mfc_ctx * ctx)221443ecec16SMauro Carvalho Chehab static unsigned int s5p_mfc_get_crop_info_h_v6(struct s5p_mfc_ctx *ctx)
221543ecec16SMauro Carvalho Chehab {
221643ecec16SMauro Carvalho Chehab 	return s5p_mfc_read_info_v6(ctx,
221743ecec16SMauro Carvalho Chehab 		(__force unsigned long) ctx->dev->mfc_regs->d_display_crop_info1);
221843ecec16SMauro Carvalho Chehab }
221943ecec16SMauro Carvalho Chehab 
s5p_mfc_get_crop_info_v_v6(struct s5p_mfc_ctx * ctx)222043ecec16SMauro Carvalho Chehab static unsigned int s5p_mfc_get_crop_info_v_v6(struct s5p_mfc_ctx *ctx)
222143ecec16SMauro Carvalho Chehab {
222243ecec16SMauro Carvalho Chehab 	return s5p_mfc_read_info_v6(ctx,
222343ecec16SMauro Carvalho Chehab 		(__force unsigned long) ctx->dev->mfc_regs->d_display_crop_info2);
222443ecec16SMauro Carvalho Chehab }
222543ecec16SMauro Carvalho Chehab 
222643ecec16SMauro Carvalho Chehab static struct s5p_mfc_regs mfc_regs;
222743ecec16SMauro Carvalho Chehab 
222843ecec16SMauro Carvalho Chehab /* Initialize registers for MFC v6 onwards */
s5p_mfc_init_regs_v6_plus(struct s5p_mfc_dev * dev)222943ecec16SMauro Carvalho Chehab const struct s5p_mfc_regs *s5p_mfc_init_regs_v6_plus(struct s5p_mfc_dev *dev)
223043ecec16SMauro Carvalho Chehab {
223143ecec16SMauro Carvalho Chehab 	memset(&mfc_regs, 0, sizeof(mfc_regs));
223243ecec16SMauro Carvalho Chehab 
223343ecec16SMauro Carvalho Chehab #define S5P_MFC_REG_ADDR(dev, reg) ((dev)->regs_base + (reg))
223443ecec16SMauro Carvalho Chehab #define R(m, r) mfc_regs.m = S5P_MFC_REG_ADDR(dev, r)
223543ecec16SMauro Carvalho Chehab 	/* codec common registers */
223643ecec16SMauro Carvalho Chehab 	R(risc_on, S5P_FIMV_RISC_ON_V6);
223743ecec16SMauro Carvalho Chehab 	R(risc2host_int, S5P_FIMV_RISC2HOST_INT_V6);
223843ecec16SMauro Carvalho Chehab 	R(host2risc_int, S5P_FIMV_HOST2RISC_INT_V6);
223943ecec16SMauro Carvalho Chehab 	R(risc_base_address, S5P_FIMV_RISC_BASE_ADDRESS_V6);
224043ecec16SMauro Carvalho Chehab 	R(mfc_reset, S5P_FIMV_MFC_RESET_V6);
224143ecec16SMauro Carvalho Chehab 	R(host2risc_command, S5P_FIMV_HOST2RISC_CMD_V6);
224243ecec16SMauro Carvalho Chehab 	R(risc2host_command, S5P_FIMV_RISC2HOST_CMD_V6);
224343ecec16SMauro Carvalho Chehab 	R(firmware_version, S5P_FIMV_FW_VERSION_V6);
224443ecec16SMauro Carvalho Chehab 	R(instance_id, S5P_FIMV_INSTANCE_ID_V6);
224543ecec16SMauro Carvalho Chehab 	R(codec_type, S5P_FIMV_CODEC_TYPE_V6);
224643ecec16SMauro Carvalho Chehab 	R(context_mem_addr, S5P_FIMV_CONTEXT_MEM_ADDR_V6);
224743ecec16SMauro Carvalho Chehab 	R(context_mem_size, S5P_FIMV_CONTEXT_MEM_SIZE_V6);
224843ecec16SMauro Carvalho Chehab 	R(pixel_format, S5P_FIMV_PIXEL_FORMAT_V6);
224943ecec16SMauro Carvalho Chehab 	R(ret_instance_id, S5P_FIMV_RET_INSTANCE_ID_V6);
225043ecec16SMauro Carvalho Chehab 	R(error_code, S5P_FIMV_ERROR_CODE_V6);
225143ecec16SMauro Carvalho Chehab 
225243ecec16SMauro Carvalho Chehab 	/* decoder registers */
225343ecec16SMauro Carvalho Chehab 	R(d_crc_ctrl, S5P_FIMV_D_CRC_CTRL_V6);
225443ecec16SMauro Carvalho Chehab 	R(d_dec_options, S5P_FIMV_D_DEC_OPTIONS_V6);
225543ecec16SMauro Carvalho Chehab 	R(d_display_delay, S5P_FIMV_D_DISPLAY_DELAY_V6);
225643ecec16SMauro Carvalho Chehab 	R(d_sei_enable, S5P_FIMV_D_SEI_ENABLE_V6);
225743ecec16SMauro Carvalho Chehab 	R(d_min_num_dpb, S5P_FIMV_D_MIN_NUM_DPB_V6);
225843ecec16SMauro Carvalho Chehab 	R(d_min_num_mv, S5P_FIMV_D_MIN_NUM_MV_V6);
225943ecec16SMauro Carvalho Chehab 	R(d_mvc_num_views, S5P_FIMV_D_MVC_NUM_VIEWS_V6);
226043ecec16SMauro Carvalho Chehab 	R(d_num_dpb, S5P_FIMV_D_NUM_DPB_V6);
226143ecec16SMauro Carvalho Chehab 	R(d_num_mv, S5P_FIMV_D_NUM_MV_V6);
226243ecec16SMauro Carvalho Chehab 	R(d_init_buffer_options, S5P_FIMV_D_INIT_BUFFER_OPTIONS_V6);
226343ecec16SMauro Carvalho Chehab 	R(d_first_plane_dpb_size, S5P_FIMV_D_LUMA_DPB_SIZE_V6);
226443ecec16SMauro Carvalho Chehab 	R(d_second_plane_dpb_size, S5P_FIMV_D_CHROMA_DPB_SIZE_V6);
226543ecec16SMauro Carvalho Chehab 	R(d_mv_buffer_size, S5P_FIMV_D_MV_BUFFER_SIZE_V6);
226643ecec16SMauro Carvalho Chehab 	R(d_first_plane_dpb, S5P_FIMV_D_LUMA_DPB_V6);
226743ecec16SMauro Carvalho Chehab 	R(d_second_plane_dpb, S5P_FIMV_D_CHROMA_DPB_V6);
226843ecec16SMauro Carvalho Chehab 	R(d_mv_buffer, S5P_FIMV_D_MV_BUFFER_V6);
226943ecec16SMauro Carvalho Chehab 	R(d_scratch_buffer_addr, S5P_FIMV_D_SCRATCH_BUFFER_ADDR_V6);
227043ecec16SMauro Carvalho Chehab 	R(d_scratch_buffer_size, S5P_FIMV_D_SCRATCH_BUFFER_SIZE_V6);
227143ecec16SMauro Carvalho Chehab 	R(d_cpb_buffer_addr, S5P_FIMV_D_CPB_BUFFER_ADDR_V6);
227243ecec16SMauro Carvalho Chehab 	R(d_cpb_buffer_size, S5P_FIMV_D_CPB_BUFFER_SIZE_V6);
227343ecec16SMauro Carvalho Chehab 	R(d_available_dpb_flag_lower, S5P_FIMV_D_AVAILABLE_DPB_FLAG_LOWER_V6);
227443ecec16SMauro Carvalho Chehab 	R(d_cpb_buffer_offset, S5P_FIMV_D_CPB_BUFFER_OFFSET_V6);
227543ecec16SMauro Carvalho Chehab 	R(d_slice_if_enable, S5P_FIMV_D_SLICE_IF_ENABLE_V6);
227643ecec16SMauro Carvalho Chehab 	R(d_stream_data_size, S5P_FIMV_D_STREAM_DATA_SIZE_V6);
227743ecec16SMauro Carvalho Chehab 	R(d_display_frame_width, S5P_FIMV_D_DISPLAY_FRAME_WIDTH_V6);
227843ecec16SMauro Carvalho Chehab 	R(d_display_frame_height, S5P_FIMV_D_DISPLAY_FRAME_HEIGHT_V6);
227943ecec16SMauro Carvalho Chehab 	R(d_display_status, S5P_FIMV_D_DISPLAY_STATUS_V6);
228043ecec16SMauro Carvalho Chehab 	R(d_display_first_plane_addr, S5P_FIMV_D_DISPLAY_LUMA_ADDR_V6);
228143ecec16SMauro Carvalho Chehab 	R(d_display_second_plane_addr, S5P_FIMV_D_DISPLAY_CHROMA_ADDR_V6);
228243ecec16SMauro Carvalho Chehab 	R(d_display_frame_type, S5P_FIMV_D_DISPLAY_FRAME_TYPE_V6);
228343ecec16SMauro Carvalho Chehab 	R(d_display_crop_info1, S5P_FIMV_D_DISPLAY_CROP_INFO1_V6);
228443ecec16SMauro Carvalho Chehab 	R(d_display_crop_info2, S5P_FIMV_D_DISPLAY_CROP_INFO2_V6);
228543ecec16SMauro Carvalho Chehab 	R(d_display_aspect_ratio, S5P_FIMV_D_DISPLAY_ASPECT_RATIO_V6);
228643ecec16SMauro Carvalho Chehab 	R(d_display_extended_ar, S5P_FIMV_D_DISPLAY_EXTENDED_AR_V6);
228743ecec16SMauro Carvalho Chehab 	R(d_decoded_status, S5P_FIMV_D_DECODED_STATUS_V6);
228843ecec16SMauro Carvalho Chehab 	R(d_decoded_first_plane_addr, S5P_FIMV_D_DECODED_LUMA_ADDR_V6);
228943ecec16SMauro Carvalho Chehab 	R(d_decoded_second_plane_addr, S5P_FIMV_D_DECODED_CHROMA_ADDR_V6);
229043ecec16SMauro Carvalho Chehab 	R(d_decoded_frame_type, S5P_FIMV_D_DECODED_FRAME_TYPE_V6);
229143ecec16SMauro Carvalho Chehab 	R(d_decoded_nal_size, S5P_FIMV_D_DECODED_NAL_SIZE_V6);
229243ecec16SMauro Carvalho Chehab 	R(d_ret_picture_tag_top, S5P_FIMV_D_RET_PICTURE_TAG_TOP_V6);
229343ecec16SMauro Carvalho Chehab 	R(d_ret_picture_tag_bot, S5P_FIMV_D_RET_PICTURE_TAG_BOT_V6);
229443ecec16SMauro Carvalho Chehab 	R(d_h264_info, S5P_FIMV_D_H264_INFO_V6);
229543ecec16SMauro Carvalho Chehab 	R(d_mvc_view_id, S5P_FIMV_D_MVC_VIEW_ID_V6);
229643ecec16SMauro Carvalho Chehab 	R(d_frame_pack_sei_avail, S5P_FIMV_D_FRAME_PACK_SEI_AVAIL_V6);
229743ecec16SMauro Carvalho Chehab 
229843ecec16SMauro Carvalho Chehab 	/* encoder registers */
229943ecec16SMauro Carvalho Chehab 	R(e_frame_width, S5P_FIMV_E_FRAME_WIDTH_V6);
230043ecec16SMauro Carvalho Chehab 	R(e_frame_height, S5P_FIMV_E_FRAME_HEIGHT_V6);
230143ecec16SMauro Carvalho Chehab 	R(e_cropped_frame_width, S5P_FIMV_E_CROPPED_FRAME_WIDTH_V6);
230243ecec16SMauro Carvalho Chehab 	R(e_cropped_frame_height, S5P_FIMV_E_CROPPED_FRAME_HEIGHT_V6);
230343ecec16SMauro Carvalho Chehab 	R(e_frame_crop_offset, S5P_FIMV_E_FRAME_CROP_OFFSET_V6);
230443ecec16SMauro Carvalho Chehab 	R(e_enc_options, S5P_FIMV_E_ENC_OPTIONS_V6);
230543ecec16SMauro Carvalho Chehab 	R(e_picture_profile, S5P_FIMV_E_PICTURE_PROFILE_V6);
230643ecec16SMauro Carvalho Chehab 	R(e_vbv_buffer_size, S5P_FIMV_E_VBV_BUFFER_SIZE_V6);
230743ecec16SMauro Carvalho Chehab 	R(e_vbv_init_delay, S5P_FIMV_E_VBV_INIT_DELAY_V6);
230843ecec16SMauro Carvalho Chehab 	R(e_fixed_picture_qp, S5P_FIMV_E_FIXED_PICTURE_QP_V6);
230943ecec16SMauro Carvalho Chehab 	R(e_rc_config, S5P_FIMV_E_RC_CONFIG_V6);
231043ecec16SMauro Carvalho Chehab 	R(e_rc_qp_bound, S5P_FIMV_E_RC_QP_BOUND_V6);
231143ecec16SMauro Carvalho Chehab 	R(e_rc_mode, S5P_FIMV_E_RC_RPARAM_V6);
231243ecec16SMauro Carvalho Chehab 	R(e_mb_rc_config, S5P_FIMV_E_MB_RC_CONFIG_V6);
231343ecec16SMauro Carvalho Chehab 	R(e_padding_ctrl, S5P_FIMV_E_PADDING_CTRL_V6);
231443ecec16SMauro Carvalho Chehab 	R(e_mv_hor_range, S5P_FIMV_E_MV_HOR_RANGE_V6);
231543ecec16SMauro Carvalho Chehab 	R(e_mv_ver_range, S5P_FIMV_E_MV_VER_RANGE_V6);
231643ecec16SMauro Carvalho Chehab 	R(e_num_dpb, S5P_FIMV_E_NUM_DPB_V6);
231743ecec16SMauro Carvalho Chehab 	R(e_luma_dpb, S5P_FIMV_E_LUMA_DPB_V6);
231843ecec16SMauro Carvalho Chehab 	R(e_chroma_dpb, S5P_FIMV_E_CHROMA_DPB_V6);
231943ecec16SMauro Carvalho Chehab 	R(e_me_buffer, S5P_FIMV_E_ME_BUFFER_V6);
232043ecec16SMauro Carvalho Chehab 	R(e_scratch_buffer_addr, S5P_FIMV_E_SCRATCH_BUFFER_ADDR_V6);
232143ecec16SMauro Carvalho Chehab 	R(e_scratch_buffer_size, S5P_FIMV_E_SCRATCH_BUFFER_SIZE_V6);
232243ecec16SMauro Carvalho Chehab 	R(e_tmv_buffer0, S5P_FIMV_E_TMV_BUFFER0_V6);
232343ecec16SMauro Carvalho Chehab 	R(e_tmv_buffer1, S5P_FIMV_E_TMV_BUFFER1_V6);
232443ecec16SMauro Carvalho Chehab 	R(e_source_first_plane_addr, S5P_FIMV_E_SOURCE_LUMA_ADDR_V6);
232543ecec16SMauro Carvalho Chehab 	R(e_source_second_plane_addr, S5P_FIMV_E_SOURCE_CHROMA_ADDR_V6);
232643ecec16SMauro Carvalho Chehab 	R(e_stream_buffer_addr, S5P_FIMV_E_STREAM_BUFFER_ADDR_V6);
232743ecec16SMauro Carvalho Chehab 	R(e_stream_buffer_size, S5P_FIMV_E_STREAM_BUFFER_SIZE_V6);
232843ecec16SMauro Carvalho Chehab 	R(e_roi_buffer_addr, S5P_FIMV_E_ROI_BUFFER_ADDR_V6);
232943ecec16SMauro Carvalho Chehab 	R(e_param_change, S5P_FIMV_E_PARAM_CHANGE_V6);
233043ecec16SMauro Carvalho Chehab 	R(e_ir_size, S5P_FIMV_E_IR_SIZE_V6);
233143ecec16SMauro Carvalho Chehab 	R(e_gop_config, S5P_FIMV_E_GOP_CONFIG_V6);
233243ecec16SMauro Carvalho Chehab 	R(e_mslice_mode, S5P_FIMV_E_MSLICE_MODE_V6);
233343ecec16SMauro Carvalho Chehab 	R(e_mslice_size_mb, S5P_FIMV_E_MSLICE_SIZE_MB_V6);
233443ecec16SMauro Carvalho Chehab 	R(e_mslice_size_bits, S5P_FIMV_E_MSLICE_SIZE_BITS_V6);
233543ecec16SMauro Carvalho Chehab 	R(e_frame_insertion, S5P_FIMV_E_FRAME_INSERTION_V6);
233643ecec16SMauro Carvalho Chehab 	R(e_rc_frame_rate, S5P_FIMV_E_RC_FRAME_RATE_V6);
233743ecec16SMauro Carvalho Chehab 	R(e_rc_bit_rate, S5P_FIMV_E_RC_BIT_RATE_V6);
233843ecec16SMauro Carvalho Chehab 	R(e_rc_roi_ctrl, S5P_FIMV_E_RC_ROI_CTRL_V6);
233943ecec16SMauro Carvalho Chehab 	R(e_picture_tag, S5P_FIMV_E_PICTURE_TAG_V6);
234043ecec16SMauro Carvalho Chehab 	R(e_bit_count_enable, S5P_FIMV_E_BIT_COUNT_ENABLE_V6);
234143ecec16SMauro Carvalho Chehab 	R(e_max_bit_count, S5P_FIMV_E_MAX_BIT_COUNT_V6);
234243ecec16SMauro Carvalho Chehab 	R(e_min_bit_count, S5P_FIMV_E_MIN_BIT_COUNT_V6);
234343ecec16SMauro Carvalho Chehab 	R(e_metadata_buffer_addr, S5P_FIMV_E_METADATA_BUFFER_ADDR_V6);
234443ecec16SMauro Carvalho Chehab 	R(e_metadata_buffer_size, S5P_FIMV_E_METADATA_BUFFER_SIZE_V6);
234543ecec16SMauro Carvalho Chehab 	R(e_encoded_source_first_plane_addr,
234643ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_ENCODED_SOURCE_LUMA_ADDR_V6);
234743ecec16SMauro Carvalho Chehab 	R(e_encoded_source_second_plane_addr,
234843ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_ENCODED_SOURCE_CHROMA_ADDR_V6);
234943ecec16SMauro Carvalho Chehab 	R(e_stream_size, S5P_FIMV_E_STREAM_SIZE_V6);
235043ecec16SMauro Carvalho Chehab 	R(e_slice_type, S5P_FIMV_E_SLICE_TYPE_V6);
235143ecec16SMauro Carvalho Chehab 	R(e_picture_count, S5P_FIMV_E_PICTURE_COUNT_V6);
235243ecec16SMauro Carvalho Chehab 	R(e_ret_picture_tag, S5P_FIMV_E_RET_PICTURE_TAG_V6);
235343ecec16SMauro Carvalho Chehab 	R(e_recon_luma_dpb_addr, S5P_FIMV_E_RECON_LUMA_DPB_ADDR_V6);
235443ecec16SMauro Carvalho Chehab 	R(e_recon_chroma_dpb_addr, S5P_FIMV_E_RECON_CHROMA_DPB_ADDR_V6);
235543ecec16SMauro Carvalho Chehab 	R(e_mpeg4_options, S5P_FIMV_E_MPEG4_OPTIONS_V6);
235643ecec16SMauro Carvalho Chehab 	R(e_mpeg4_hec_period, S5P_FIMV_E_MPEG4_HEC_PERIOD_V6);
235743ecec16SMauro Carvalho Chehab 	R(e_aspect_ratio, S5P_FIMV_E_ASPECT_RATIO_V6);
235843ecec16SMauro Carvalho Chehab 	R(e_extended_sar, S5P_FIMV_E_EXTENDED_SAR_V6);
235943ecec16SMauro Carvalho Chehab 	R(e_h264_options, S5P_FIMV_E_H264_OPTIONS_V6);
236043ecec16SMauro Carvalho Chehab 	R(e_h264_lf_alpha_offset, S5P_FIMV_E_H264_LF_ALPHA_OFFSET_V6);
236143ecec16SMauro Carvalho Chehab 	R(e_h264_lf_beta_offset, S5P_FIMV_E_H264_LF_BETA_OFFSET_V6);
236243ecec16SMauro Carvalho Chehab 	R(e_h264_i_period, S5P_FIMV_E_H264_I_PERIOD_V6);
236343ecec16SMauro Carvalho Chehab 	R(e_h264_fmo_slice_grp_map_type,
236443ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_H264_FMO_SLICE_GRP_MAP_TYPE_V6);
236543ecec16SMauro Carvalho Chehab 	R(e_h264_fmo_num_slice_grp_minus1,
236643ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_H264_FMO_NUM_SLICE_GRP_MINUS1_V6);
236743ecec16SMauro Carvalho Chehab 	R(e_h264_fmo_slice_grp_change_dir,
236843ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_H264_FMO_SLICE_GRP_CHANGE_DIR_V6);
236943ecec16SMauro Carvalho Chehab 	R(e_h264_fmo_slice_grp_change_rate_minus1,
237043ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_H264_FMO_SLICE_GRP_CHANGE_RATE_MINUS1_V6);
237143ecec16SMauro Carvalho Chehab 	R(e_h264_fmo_run_length_minus1_0,
237243ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_H264_FMO_RUN_LENGTH_MINUS1_0_V6);
237343ecec16SMauro Carvalho Chehab 	R(e_h264_aso_slice_order_0, S5P_FIMV_E_H264_ASO_SLICE_ORDER_0_V6);
237443ecec16SMauro Carvalho Chehab 	R(e_h264_num_t_layer, S5P_FIMV_E_H264_NUM_T_LAYER_V6);
237543ecec16SMauro Carvalho Chehab 	R(e_h264_hierarchical_qp_layer0,
237643ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_H264_HIERARCHICAL_QP_LAYER0_V6);
237743ecec16SMauro Carvalho Chehab 	R(e_h264_frame_packing_sei_info,
237843ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_H264_FRAME_PACKING_SEI_INFO_V6);
237943ecec16SMauro Carvalho Chehab 
238043ecec16SMauro Carvalho Chehab 	if (!IS_MFCV7_PLUS(dev))
238143ecec16SMauro Carvalho Chehab 		goto done;
238243ecec16SMauro Carvalho Chehab 
238343ecec16SMauro Carvalho Chehab 	/* Initialize registers used in MFC v7+ */
238443ecec16SMauro Carvalho Chehab 	R(e_source_first_plane_addr, S5P_FIMV_E_SOURCE_FIRST_ADDR_V7);
238543ecec16SMauro Carvalho Chehab 	R(e_source_second_plane_addr, S5P_FIMV_E_SOURCE_SECOND_ADDR_V7);
238643ecec16SMauro Carvalho Chehab 	R(e_source_third_plane_addr, S5P_FIMV_E_SOURCE_THIRD_ADDR_V7);
238743ecec16SMauro Carvalho Chehab 	R(e_source_first_plane_stride, S5P_FIMV_E_SOURCE_FIRST_STRIDE_V7);
238843ecec16SMauro Carvalho Chehab 	R(e_source_second_plane_stride, S5P_FIMV_E_SOURCE_SECOND_STRIDE_V7);
238943ecec16SMauro Carvalho Chehab 	R(e_source_third_plane_stride, S5P_FIMV_E_SOURCE_THIRD_STRIDE_V7);
239043ecec16SMauro Carvalho Chehab 	R(e_encoded_source_first_plane_addr,
239143ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_ENCODED_SOURCE_FIRST_ADDR_V7);
239243ecec16SMauro Carvalho Chehab 	R(e_encoded_source_second_plane_addr,
239343ecec16SMauro Carvalho Chehab 			S5P_FIMV_E_ENCODED_SOURCE_SECOND_ADDR_V7);
239443ecec16SMauro Carvalho Chehab 	R(e_vp8_options, S5P_FIMV_E_VP8_OPTIONS_V7);
239543ecec16SMauro Carvalho Chehab 
239643ecec16SMauro Carvalho Chehab 	if (!IS_MFCV8_PLUS(dev))
239743ecec16SMauro Carvalho Chehab 		goto done;
239843ecec16SMauro Carvalho Chehab 
239943ecec16SMauro Carvalho Chehab 	/* Initialize registers used in MFC v8 only.
240043ecec16SMauro Carvalho Chehab 	 * Also, over-write the registers which have
240143ecec16SMauro Carvalho Chehab 	 * a different offset for MFC v8. */
240243ecec16SMauro Carvalho Chehab 	R(d_stream_data_size, S5P_FIMV_D_STREAM_DATA_SIZE_V8);
240343ecec16SMauro Carvalho Chehab 	R(d_cpb_buffer_addr, S5P_FIMV_D_CPB_BUFFER_ADDR_V8);
240443ecec16SMauro Carvalho Chehab 	R(d_cpb_buffer_size, S5P_FIMV_D_CPB_BUFFER_SIZE_V8);
240543ecec16SMauro Carvalho Chehab 	R(d_cpb_buffer_offset, S5P_FIMV_D_CPB_BUFFER_OFFSET_V8);
240643ecec16SMauro Carvalho Chehab 	R(d_first_plane_dpb_size, S5P_FIMV_D_FIRST_PLANE_DPB_SIZE_V8);
240743ecec16SMauro Carvalho Chehab 	R(d_second_plane_dpb_size, S5P_FIMV_D_SECOND_PLANE_DPB_SIZE_V8);
240843ecec16SMauro Carvalho Chehab 	R(d_scratch_buffer_addr, S5P_FIMV_D_SCRATCH_BUFFER_ADDR_V8);
240943ecec16SMauro Carvalho Chehab 	R(d_scratch_buffer_size, S5P_FIMV_D_SCRATCH_BUFFER_SIZE_V8);
241043ecec16SMauro Carvalho Chehab 	R(d_first_plane_dpb_stride_size,
241143ecec16SMauro Carvalho Chehab 			S5P_FIMV_D_FIRST_PLANE_DPB_STRIDE_SIZE_V8);
241243ecec16SMauro Carvalho Chehab 	R(d_second_plane_dpb_stride_size,
241343ecec16SMauro Carvalho Chehab 			S5P_FIMV_D_SECOND_PLANE_DPB_STRIDE_SIZE_V8);
241443ecec16SMauro Carvalho Chehab 	R(d_mv_buffer_size, S5P_FIMV_D_MV_BUFFER_SIZE_V8);
241543ecec16SMauro Carvalho Chehab 	R(d_num_mv, S5P_FIMV_D_NUM_MV_V8);
241643ecec16SMauro Carvalho Chehab 	R(d_first_plane_dpb, S5P_FIMV_D_FIRST_PLANE_DPB_V8);
241743ecec16SMauro Carvalho Chehab 	R(d_second_plane_dpb, S5P_FIMV_D_SECOND_PLANE_DPB_V8);
241843ecec16SMauro Carvalho Chehab 	R(d_mv_buffer, S5P_FIMV_D_MV_BUFFER_V8);
241943ecec16SMauro Carvalho Chehab 	R(d_init_buffer_options, S5P_FIMV_D_INIT_BUFFER_OPTIONS_V8);
242043ecec16SMauro Carvalho Chehab 	R(d_available_dpb_flag_lower, S5P_FIMV_D_AVAILABLE_DPB_FLAG_LOWER_V8);
242143ecec16SMauro Carvalho Chehab 	R(d_slice_if_enable, S5P_FIMV_D_SLICE_IF_ENABLE_V8);
242243ecec16SMauro Carvalho Chehab 	R(d_display_first_plane_addr, S5P_FIMV_D_DISPLAY_FIRST_PLANE_ADDR_V8);
242343ecec16SMauro Carvalho Chehab 	R(d_display_second_plane_addr, S5P_FIMV_D_DISPLAY_SECOND_PLANE_ADDR_V8);
242443ecec16SMauro Carvalho Chehab 	R(d_decoded_first_plane_addr, S5P_FIMV_D_DECODED_FIRST_PLANE_ADDR_V8);
242543ecec16SMauro Carvalho Chehab 	R(d_decoded_second_plane_addr, S5P_FIMV_D_DECODED_SECOND_PLANE_ADDR_V8);
242643ecec16SMauro Carvalho Chehab 	R(d_display_status, S5P_FIMV_D_DISPLAY_STATUS_V8);
242743ecec16SMauro Carvalho Chehab 	R(d_decoded_status, S5P_FIMV_D_DECODED_STATUS_V8);
242843ecec16SMauro Carvalho Chehab 	R(d_decoded_frame_type, S5P_FIMV_D_DECODED_FRAME_TYPE_V8);
242943ecec16SMauro Carvalho Chehab 	R(d_display_frame_type, S5P_FIMV_D_DISPLAY_FRAME_TYPE_V8);
243043ecec16SMauro Carvalho Chehab 	R(d_decoded_nal_size, S5P_FIMV_D_DECODED_NAL_SIZE_V8);
243143ecec16SMauro Carvalho Chehab 	R(d_display_frame_width, S5P_FIMV_D_DISPLAY_FRAME_WIDTH_V8);
243243ecec16SMauro Carvalho Chehab 	R(d_display_frame_height, S5P_FIMV_D_DISPLAY_FRAME_HEIGHT_V8);
243343ecec16SMauro Carvalho Chehab 	R(d_frame_pack_sei_avail, S5P_FIMV_D_FRAME_PACK_SEI_AVAIL_V8);
243443ecec16SMauro Carvalho Chehab 	R(d_mvc_num_views, S5P_FIMV_D_MVC_NUM_VIEWS_V8);
243543ecec16SMauro Carvalho Chehab 	R(d_mvc_view_id, S5P_FIMV_D_MVC_VIEW_ID_V8);
243643ecec16SMauro Carvalho Chehab 	R(d_ret_picture_tag_top, S5P_FIMV_D_RET_PICTURE_TAG_TOP_V8);
243743ecec16SMauro Carvalho Chehab 	R(d_ret_picture_tag_bot, S5P_FIMV_D_RET_PICTURE_TAG_BOT_V8);
243843ecec16SMauro Carvalho Chehab 	R(d_display_crop_info1, S5P_FIMV_D_DISPLAY_CROP_INFO1_V8);
243943ecec16SMauro Carvalho Chehab 	R(d_display_crop_info2, S5P_FIMV_D_DISPLAY_CROP_INFO2_V8);
244043ecec16SMauro Carvalho Chehab 	R(d_min_scratch_buffer_size, S5P_FIMV_D_MIN_SCRATCH_BUFFER_SIZE_V8);
244143ecec16SMauro Carvalho Chehab 
244243ecec16SMauro Carvalho Chehab 	/* encoder registers */
244343ecec16SMauro Carvalho Chehab 	R(e_padding_ctrl, S5P_FIMV_E_PADDING_CTRL_V8);
244443ecec16SMauro Carvalho Chehab 	R(e_rc_config, S5P_FIMV_E_RC_CONFIG_V8);
244543ecec16SMauro Carvalho Chehab 	R(e_rc_mode, S5P_FIMV_E_RC_RPARAM_V8);
244643ecec16SMauro Carvalho Chehab 	R(e_mv_hor_range, S5P_FIMV_E_MV_HOR_RANGE_V8);
244743ecec16SMauro Carvalho Chehab 	R(e_mv_ver_range, S5P_FIMV_E_MV_VER_RANGE_V8);
244843ecec16SMauro Carvalho Chehab 	R(e_rc_qp_bound, S5P_FIMV_E_RC_QP_BOUND_V8);
244943ecec16SMauro Carvalho Chehab 	R(e_fixed_picture_qp, S5P_FIMV_E_FIXED_PICTURE_QP_V8);
245043ecec16SMauro Carvalho Chehab 	R(e_vbv_buffer_size, S5P_FIMV_E_VBV_BUFFER_SIZE_V8);
245143ecec16SMauro Carvalho Chehab 	R(e_vbv_init_delay, S5P_FIMV_E_VBV_INIT_DELAY_V8);
245243ecec16SMauro Carvalho Chehab 	R(e_mb_rc_config, S5P_FIMV_E_MB_RC_CONFIG_V8);
245343ecec16SMauro Carvalho Chehab 	R(e_aspect_ratio, S5P_FIMV_E_ASPECT_RATIO_V8);
245443ecec16SMauro Carvalho Chehab 	R(e_extended_sar, S5P_FIMV_E_EXTENDED_SAR_V8);
245543ecec16SMauro Carvalho Chehab 	R(e_h264_options, S5P_FIMV_E_H264_OPTIONS_V8);
245643ecec16SMauro Carvalho Chehab 	R(e_min_scratch_buffer_size, S5P_FIMV_E_MIN_SCRATCH_BUFFER_SIZE_V8);
245743ecec16SMauro Carvalho Chehab 
245843ecec16SMauro Carvalho Chehab 	if (!IS_MFCV10(dev))
245943ecec16SMauro Carvalho Chehab 		goto done;
246043ecec16SMauro Carvalho Chehab 
246143ecec16SMauro Carvalho Chehab 	/* Initialize registers used in MFC v10 only.
246243ecec16SMauro Carvalho Chehab 	 * Also, over-write the registers which have
246343ecec16SMauro Carvalho Chehab 	 * a different offset for MFC v10.
246443ecec16SMauro Carvalho Chehab 	 */
246543ecec16SMauro Carvalho Chehab 
246643ecec16SMauro Carvalho Chehab 	/* decoder registers */
246743ecec16SMauro Carvalho Chehab 	R(d_static_buffer_addr, S5P_FIMV_D_STATIC_BUFFER_ADDR_V10);
246843ecec16SMauro Carvalho Chehab 	R(d_static_buffer_size, S5P_FIMV_D_STATIC_BUFFER_SIZE_V10);
246943ecec16SMauro Carvalho Chehab 
247043ecec16SMauro Carvalho Chehab 	/* encoder registers */
247143ecec16SMauro Carvalho Chehab 	R(e_num_t_layer, S5P_FIMV_E_NUM_T_LAYER_V10);
247243ecec16SMauro Carvalho Chehab 	R(e_hier_qp_layer0, S5P_FIMV_E_HIERARCHICAL_QP_LAYER0_V10);
247343ecec16SMauro Carvalho Chehab 	R(e_hier_bit_rate_layer0, S5P_FIMV_E_HIERARCHICAL_BIT_RATE_LAYER0_V10);
247443ecec16SMauro Carvalho Chehab 	R(e_hevc_options, S5P_FIMV_E_HEVC_OPTIONS_V10);
247543ecec16SMauro Carvalho Chehab 	R(e_hevc_refresh_period, S5P_FIMV_E_HEVC_REFRESH_PERIOD_V10);
247643ecec16SMauro Carvalho Chehab 	R(e_hevc_lf_beta_offset_div2, S5P_FIMV_E_HEVC_LF_BETA_OFFSET_DIV2_V10);
247743ecec16SMauro Carvalho Chehab 	R(e_hevc_lf_tc_offset_div2, S5P_FIMV_E_HEVC_LF_TC_OFFSET_DIV2_V10);
247843ecec16SMauro Carvalho Chehab 	R(e_hevc_nal_control, S5P_FIMV_E_HEVC_NAL_CONTROL_V10);
247943ecec16SMauro Carvalho Chehab 
248043ecec16SMauro Carvalho Chehab done:
248143ecec16SMauro Carvalho Chehab 	return &mfc_regs;
248243ecec16SMauro Carvalho Chehab #undef S5P_MFC_REG_ADDR
248343ecec16SMauro Carvalho Chehab #undef R
248443ecec16SMauro Carvalho Chehab }
248543ecec16SMauro Carvalho Chehab 
248643ecec16SMauro Carvalho Chehab /* Initialize opr function pointers for MFC v6 */
248743ecec16SMauro Carvalho Chehab static struct s5p_mfc_hw_ops s5p_mfc_ops_v6 = {
248843ecec16SMauro Carvalho Chehab 	.alloc_dec_temp_buffers = s5p_mfc_alloc_dec_temp_buffers_v6,
248943ecec16SMauro Carvalho Chehab 	.release_dec_desc_buffer = s5p_mfc_release_dec_desc_buffer_v6,
249043ecec16SMauro Carvalho Chehab 	.alloc_codec_buffers = s5p_mfc_alloc_codec_buffers_v6,
249143ecec16SMauro Carvalho Chehab 	.release_codec_buffers = s5p_mfc_release_codec_buffers_v6,
249243ecec16SMauro Carvalho Chehab 	.alloc_instance_buffer = s5p_mfc_alloc_instance_buffer_v6,
249343ecec16SMauro Carvalho Chehab 	.release_instance_buffer = s5p_mfc_release_instance_buffer_v6,
249443ecec16SMauro Carvalho Chehab 	.alloc_dev_context_buffer =
249543ecec16SMauro Carvalho Chehab 		s5p_mfc_alloc_dev_context_buffer_v6,
249643ecec16SMauro Carvalho Chehab 	.release_dev_context_buffer =
249743ecec16SMauro Carvalho Chehab 		s5p_mfc_release_dev_context_buffer_v6,
249843ecec16SMauro Carvalho Chehab 	.dec_calc_dpb_size = s5p_mfc_dec_calc_dpb_size_v6,
249943ecec16SMauro Carvalho Chehab 	.enc_calc_src_size = s5p_mfc_enc_calc_src_size_v6,
250043ecec16SMauro Carvalho Chehab 	.set_enc_stream_buffer = s5p_mfc_set_enc_stream_buffer_v6,
250143ecec16SMauro Carvalho Chehab 	.set_enc_frame_buffer = s5p_mfc_set_enc_frame_buffer_v6,
250243ecec16SMauro Carvalho Chehab 	.get_enc_frame_buffer = s5p_mfc_get_enc_frame_buffer_v6,
250343ecec16SMauro Carvalho Chehab 	.try_run = s5p_mfc_try_run_v6,
250443ecec16SMauro Carvalho Chehab 	.clear_int_flags = s5p_mfc_clear_int_flags_v6,
250543ecec16SMauro Carvalho Chehab 	.get_dspl_y_adr = s5p_mfc_get_dspl_y_adr_v6,
250643ecec16SMauro Carvalho Chehab 	.get_dec_y_adr = s5p_mfc_get_dec_y_adr_v6,
250743ecec16SMauro Carvalho Chehab 	.get_dspl_status = s5p_mfc_get_dspl_status_v6,
250843ecec16SMauro Carvalho Chehab 	.get_dec_status = s5p_mfc_get_dec_status_v6,
250943ecec16SMauro Carvalho Chehab 	.get_dec_frame_type = s5p_mfc_get_dec_frame_type_v6,
251043ecec16SMauro Carvalho Chehab 	.get_disp_frame_type = s5p_mfc_get_disp_frame_type_v6,
251143ecec16SMauro Carvalho Chehab 	.get_consumed_stream = s5p_mfc_get_consumed_stream_v6,
251243ecec16SMauro Carvalho Chehab 	.get_int_reason = s5p_mfc_get_int_reason_v6,
251343ecec16SMauro Carvalho Chehab 	.get_int_err = s5p_mfc_get_int_err_v6,
251443ecec16SMauro Carvalho Chehab 	.err_dec = s5p_mfc_err_dec_v6,
251543ecec16SMauro Carvalho Chehab 	.get_img_width = s5p_mfc_get_img_width_v6,
251643ecec16SMauro Carvalho Chehab 	.get_img_height = s5p_mfc_get_img_height_v6,
251743ecec16SMauro Carvalho Chehab 	.get_dpb_count = s5p_mfc_get_dpb_count_v6,
251843ecec16SMauro Carvalho Chehab 	.get_mv_count = s5p_mfc_get_mv_count_v6,
251943ecec16SMauro Carvalho Chehab 	.get_inst_no = s5p_mfc_get_inst_no_v6,
252043ecec16SMauro Carvalho Chehab 	.get_enc_strm_size = s5p_mfc_get_enc_strm_size_v6,
252143ecec16SMauro Carvalho Chehab 	.get_enc_slice_type = s5p_mfc_get_enc_slice_type_v6,
252243ecec16SMauro Carvalho Chehab 	.get_enc_dpb_count = s5p_mfc_get_enc_dpb_count_v6,
252343ecec16SMauro Carvalho Chehab 	.get_pic_type_top = s5p_mfc_get_pic_type_top_v6,
252443ecec16SMauro Carvalho Chehab 	.get_pic_type_bot = s5p_mfc_get_pic_type_bot_v6,
252543ecec16SMauro Carvalho Chehab 	.get_crop_info_h = s5p_mfc_get_crop_info_h_v6,
252643ecec16SMauro Carvalho Chehab 	.get_crop_info_v = s5p_mfc_get_crop_info_v_v6,
252743ecec16SMauro Carvalho Chehab 	.get_min_scratch_buf_size = s5p_mfc_get_min_scratch_buf_size,
252843ecec16SMauro Carvalho Chehab 	.get_e_min_scratch_buf_size = s5p_mfc_get_e_min_scratch_buf_size,
252943ecec16SMauro Carvalho Chehab };
253043ecec16SMauro Carvalho Chehab 
s5p_mfc_init_hw_ops_v6(void)253143ecec16SMauro Carvalho Chehab struct s5p_mfc_hw_ops *s5p_mfc_init_hw_ops_v6(void)
253243ecec16SMauro Carvalho Chehab {
253343ecec16SMauro Carvalho Chehab 	return &s5p_mfc_ops_v6;
253443ecec16SMauro Carvalho Chehab }
2535