1*238c84f7SMauro Carvalho Chehab // SPDX-License-Identifier: GPL-2.0-only
2*238c84f7SMauro Carvalho Chehab /*
3*238c84f7SMauro Carvalho Chehab  * Register interface file for Samsung Camera Interface (FIMC) driver
4*238c84f7SMauro Carvalho Chehab  *
5*238c84f7SMauro Carvalho Chehab  * Copyright (C) 2010 - 2013 Samsung Electronics Co., Ltd.
6*238c84f7SMauro Carvalho Chehab  * Sylwester Nawrocki <s.nawrocki@samsung.com>
7*238c84f7SMauro Carvalho Chehab */
8*238c84f7SMauro Carvalho Chehab 
9*238c84f7SMauro Carvalho Chehab #include <linux/delay.h>
10*238c84f7SMauro Carvalho Chehab #include <linux/io.h>
11*238c84f7SMauro Carvalho Chehab #include <linux/regmap.h>
12*238c84f7SMauro Carvalho Chehab 
13*238c84f7SMauro Carvalho Chehab #include <media/drv-intf/exynos-fimc.h>
14*238c84f7SMauro Carvalho Chehab #include "media-dev.h"
15*238c84f7SMauro Carvalho Chehab 
16*238c84f7SMauro Carvalho Chehab #include "fimc-reg.h"
17*238c84f7SMauro Carvalho Chehab #include "fimc-core.h"
18*238c84f7SMauro Carvalho Chehab 
fimc_hw_reset(struct fimc_dev * dev)19*238c84f7SMauro Carvalho Chehab void fimc_hw_reset(struct fimc_dev *dev)
20*238c84f7SMauro Carvalho Chehab {
21*238c84f7SMauro Carvalho Chehab 	u32 cfg;
22*238c84f7SMauro Carvalho Chehab 
23*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CISRCFMT);
24*238c84f7SMauro Carvalho Chehab 	cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
25*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CISRCFMT);
26*238c84f7SMauro Carvalho Chehab 
27*238c84f7SMauro Carvalho Chehab 	/* Software reset. */
28*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
29*238c84f7SMauro Carvalho Chehab 	cfg |= (FIMC_REG_CIGCTRL_SWRST | FIMC_REG_CIGCTRL_IRQ_LEVEL);
30*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
31*238c84f7SMauro Carvalho Chehab 	udelay(10);
32*238c84f7SMauro Carvalho Chehab 
33*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
34*238c84f7SMauro Carvalho Chehab 	cfg &= ~FIMC_REG_CIGCTRL_SWRST;
35*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
36*238c84f7SMauro Carvalho Chehab 
37*238c84f7SMauro Carvalho Chehab 	if (dev->drv_data->out_buf_count > 4)
38*238c84f7SMauro Carvalho Chehab 		fimc_hw_set_dma_seq(dev, 0xF);
39*238c84f7SMauro Carvalho Chehab }
40*238c84f7SMauro Carvalho Chehab 
fimc_hw_get_in_flip(struct fimc_ctx * ctx)41*238c84f7SMauro Carvalho Chehab static u32 fimc_hw_get_in_flip(struct fimc_ctx *ctx)
42*238c84f7SMauro Carvalho Chehab {
43*238c84f7SMauro Carvalho Chehab 	u32 flip = FIMC_REG_MSCTRL_FLIP_NORMAL;
44*238c84f7SMauro Carvalho Chehab 
45*238c84f7SMauro Carvalho Chehab 	if (ctx->hflip)
46*238c84f7SMauro Carvalho Chehab 		flip = FIMC_REG_MSCTRL_FLIP_Y_MIRROR;
47*238c84f7SMauro Carvalho Chehab 	if (ctx->vflip)
48*238c84f7SMauro Carvalho Chehab 		flip = FIMC_REG_MSCTRL_FLIP_X_MIRROR;
49*238c84f7SMauro Carvalho Chehab 
50*238c84f7SMauro Carvalho Chehab 	if (ctx->rotation <= 90)
51*238c84f7SMauro Carvalho Chehab 		return flip;
52*238c84f7SMauro Carvalho Chehab 
53*238c84f7SMauro Carvalho Chehab 	return (flip ^ FIMC_REG_MSCTRL_FLIP_180) & FIMC_REG_MSCTRL_FLIP_180;
54*238c84f7SMauro Carvalho Chehab }
55*238c84f7SMauro Carvalho Chehab 
fimc_hw_get_target_flip(struct fimc_ctx * ctx)56*238c84f7SMauro Carvalho Chehab static u32 fimc_hw_get_target_flip(struct fimc_ctx *ctx)
57*238c84f7SMauro Carvalho Chehab {
58*238c84f7SMauro Carvalho Chehab 	u32 flip = FIMC_REG_CITRGFMT_FLIP_NORMAL;
59*238c84f7SMauro Carvalho Chehab 
60*238c84f7SMauro Carvalho Chehab 	if (ctx->hflip)
61*238c84f7SMauro Carvalho Chehab 		flip |= FIMC_REG_CITRGFMT_FLIP_Y_MIRROR;
62*238c84f7SMauro Carvalho Chehab 	if (ctx->vflip)
63*238c84f7SMauro Carvalho Chehab 		flip |= FIMC_REG_CITRGFMT_FLIP_X_MIRROR;
64*238c84f7SMauro Carvalho Chehab 
65*238c84f7SMauro Carvalho Chehab 	if (ctx->rotation <= 90)
66*238c84f7SMauro Carvalho Chehab 		return flip;
67*238c84f7SMauro Carvalho Chehab 
68*238c84f7SMauro Carvalho Chehab 	return (flip ^ FIMC_REG_CITRGFMT_FLIP_180) & FIMC_REG_CITRGFMT_FLIP_180;
69*238c84f7SMauro Carvalho Chehab }
70*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_rotation(struct fimc_ctx * ctx)71*238c84f7SMauro Carvalho Chehab void fimc_hw_set_rotation(struct fimc_ctx *ctx)
72*238c84f7SMauro Carvalho Chehab {
73*238c84f7SMauro Carvalho Chehab 	u32 cfg, flip;
74*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
75*238c84f7SMauro Carvalho Chehab 
76*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
77*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CITRGFMT_INROT90 | FIMC_REG_CITRGFMT_OUTROT90 |
78*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CITRGFMT_FLIP_180);
79*238c84f7SMauro Carvalho Chehab 
80*238c84f7SMauro Carvalho Chehab 	/*
81*238c84f7SMauro Carvalho Chehab 	 * The input and output rotator cannot work simultaneously.
82*238c84f7SMauro Carvalho Chehab 	 * Use the output rotator in output DMA mode or the input rotator
83*238c84f7SMauro Carvalho Chehab 	 * in direct fifo output mode.
84*238c84f7SMauro Carvalho Chehab 	 */
85*238c84f7SMauro Carvalho Chehab 	if (ctx->rotation == 90 || ctx->rotation == 270) {
86*238c84f7SMauro Carvalho Chehab 		if (ctx->out_path == FIMC_IO_LCDFIFO)
87*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CITRGFMT_INROT90;
88*238c84f7SMauro Carvalho Chehab 		else
89*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CITRGFMT_OUTROT90;
90*238c84f7SMauro Carvalho Chehab 	}
91*238c84f7SMauro Carvalho Chehab 
92*238c84f7SMauro Carvalho Chehab 	if (ctx->out_path == FIMC_IO_DMA) {
93*238c84f7SMauro Carvalho Chehab 		cfg |= fimc_hw_get_target_flip(ctx);
94*238c84f7SMauro Carvalho Chehab 		writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
95*238c84f7SMauro Carvalho Chehab 	} else {
96*238c84f7SMauro Carvalho Chehab 		/* LCD FIFO path */
97*238c84f7SMauro Carvalho Chehab 		flip = readl(dev->regs + FIMC_REG_MSCTRL);
98*238c84f7SMauro Carvalho Chehab 		flip &= ~FIMC_REG_MSCTRL_FLIP_MASK;
99*238c84f7SMauro Carvalho Chehab 		flip |= fimc_hw_get_in_flip(ctx);
100*238c84f7SMauro Carvalho Chehab 		writel(flip, dev->regs + FIMC_REG_MSCTRL);
101*238c84f7SMauro Carvalho Chehab 	}
102*238c84f7SMauro Carvalho Chehab }
103*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_target_format(struct fimc_ctx * ctx)104*238c84f7SMauro Carvalho Chehab void fimc_hw_set_target_format(struct fimc_ctx *ctx)
105*238c84f7SMauro Carvalho Chehab {
106*238c84f7SMauro Carvalho Chehab 	u32 cfg;
107*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
108*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *frame = &ctx->d_frame;
109*238c84f7SMauro Carvalho Chehab 
110*238c84f7SMauro Carvalho Chehab 	dbg("w= %d, h= %d color: %d", frame->width,
111*238c84f7SMauro Carvalho Chehab 	    frame->height, frame->fmt->color);
112*238c84f7SMauro Carvalho Chehab 
113*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CITRGFMT);
114*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CITRGFMT_FMT_MASK | FIMC_REG_CITRGFMT_HSIZE_MASK |
115*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CITRGFMT_VSIZE_MASK);
116*238c84f7SMauro Carvalho Chehab 
117*238c84f7SMauro Carvalho Chehab 	switch (frame->fmt->color) {
118*238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_RGB444...FIMC_FMT_RGB888:
119*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CITRGFMT_RGB;
120*238c84f7SMauro Carvalho Chehab 		break;
121*238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCBCR420:
122*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CITRGFMT_YCBCR420;
123*238c84f7SMauro Carvalho Chehab 		break;
124*238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
125*238c84f7SMauro Carvalho Chehab 		if (frame->fmt->colplanes == 1)
126*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CITRGFMT_YCBCR422_1P;
127*238c84f7SMauro Carvalho Chehab 		else
128*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CITRGFMT_YCBCR422;
129*238c84f7SMauro Carvalho Chehab 		break;
130*238c84f7SMauro Carvalho Chehab 	default:
131*238c84f7SMauro Carvalho Chehab 		break;
132*238c84f7SMauro Carvalho Chehab 	}
133*238c84f7SMauro Carvalho Chehab 
134*238c84f7SMauro Carvalho Chehab 	if (ctx->rotation == 90 || ctx->rotation == 270)
135*238c84f7SMauro Carvalho Chehab 		cfg |= (frame->height << 16) | frame->width;
136*238c84f7SMauro Carvalho Chehab 	else
137*238c84f7SMauro Carvalho Chehab 		cfg |= (frame->width << 16) | frame->height;
138*238c84f7SMauro Carvalho Chehab 
139*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CITRGFMT);
140*238c84f7SMauro Carvalho Chehab 
141*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CITAREA);
142*238c84f7SMauro Carvalho Chehab 	cfg &= ~FIMC_REG_CITAREA_MASK;
143*238c84f7SMauro Carvalho Chehab 	cfg |= (frame->width * frame->height);
144*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CITAREA);
145*238c84f7SMauro Carvalho Chehab }
146*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_out_dma_size(struct fimc_ctx * ctx)147*238c84f7SMauro Carvalho Chehab static void fimc_hw_set_out_dma_size(struct fimc_ctx *ctx)
148*238c84f7SMauro Carvalho Chehab {
149*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
150*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *frame = &ctx->d_frame;
151*238c84f7SMauro Carvalho Chehab 	u32 cfg;
152*238c84f7SMauro Carvalho Chehab 
153*238c84f7SMauro Carvalho Chehab 	cfg = (frame->f_height << 16) | frame->f_width;
154*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_ORGOSIZE);
155*238c84f7SMauro Carvalho Chehab 
156*238c84f7SMauro Carvalho Chehab 	/* Select color space conversion equation (HD/SD size).*/
157*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
158*238c84f7SMauro Carvalho Chehab 	if (frame->f_width >= 1280) /* HD */
159*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_CSC_ITU601_709;
160*238c84f7SMauro Carvalho Chehab 	else	/* SD */
161*238c84f7SMauro Carvalho Chehab 		cfg &= ~FIMC_REG_CIGCTRL_CSC_ITU601_709;
162*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
163*238c84f7SMauro Carvalho Chehab 
164*238c84f7SMauro Carvalho Chehab }
165*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_out_dma(struct fimc_ctx * ctx)166*238c84f7SMauro Carvalho Chehab void fimc_hw_set_out_dma(struct fimc_ctx *ctx)
167*238c84f7SMauro Carvalho Chehab {
168*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
169*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *frame = &ctx->d_frame;
170*238c84f7SMauro Carvalho Chehab 	struct fimc_dma_offset *offset = &frame->dma_offset;
171*238c84f7SMauro Carvalho Chehab 	struct fimc_fmt *fmt = frame->fmt;
172*238c84f7SMauro Carvalho Chehab 	u32 cfg;
173*238c84f7SMauro Carvalho Chehab 
174*238c84f7SMauro Carvalho Chehab 	/* Set the input dma offsets. */
175*238c84f7SMauro Carvalho Chehab 	cfg = (offset->y_v << 16) | offset->y_h;
176*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIOYOFF);
177*238c84f7SMauro Carvalho Chehab 
178*238c84f7SMauro Carvalho Chehab 	cfg = (offset->cb_v << 16) | offset->cb_h;
179*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIOCBOFF);
180*238c84f7SMauro Carvalho Chehab 
181*238c84f7SMauro Carvalho Chehab 	cfg = (offset->cr_v << 16) | offset->cr_h;
182*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIOCROFF);
183*238c84f7SMauro Carvalho Chehab 
184*238c84f7SMauro Carvalho Chehab 	fimc_hw_set_out_dma_size(ctx);
185*238c84f7SMauro Carvalho Chehab 
186*238c84f7SMauro Carvalho Chehab 	/* Configure chroma components order. */
187*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
188*238c84f7SMauro Carvalho Chehab 
189*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CIOCTRL_ORDER2P_MASK |
190*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CIOCTRL_ORDER422_MASK |
191*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CIOCTRL_YCBCR_PLANE_MASK |
192*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CIOCTRL_RGB16FMT_MASK);
193*238c84f7SMauro Carvalho Chehab 
194*238c84f7SMauro Carvalho Chehab 	if (fmt->colplanes == 1)
195*238c84f7SMauro Carvalho Chehab 		cfg |= ctx->out_order_1p;
196*238c84f7SMauro Carvalho Chehab 	else if (fmt->colplanes == 2)
197*238c84f7SMauro Carvalho Chehab 		cfg |= ctx->out_order_2p | FIMC_REG_CIOCTRL_YCBCR_2PLANE;
198*238c84f7SMauro Carvalho Chehab 	else if (fmt->colplanes == 3)
199*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIOCTRL_YCBCR_3PLANE;
200*238c84f7SMauro Carvalho Chehab 
201*238c84f7SMauro Carvalho Chehab 	if (fmt->color == FIMC_FMT_RGB565)
202*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIOCTRL_RGB565;
203*238c84f7SMauro Carvalho Chehab 	else if (fmt->color == FIMC_FMT_RGB555)
204*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIOCTRL_ARGB1555;
205*238c84f7SMauro Carvalho Chehab 	else if (fmt->color == FIMC_FMT_RGB444)
206*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIOCTRL_ARGB4444;
207*238c84f7SMauro Carvalho Chehab 
208*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
209*238c84f7SMauro Carvalho Chehab }
210*238c84f7SMauro Carvalho Chehab 
fimc_hw_en_autoload(struct fimc_dev * dev,int enable)211*238c84f7SMauro Carvalho Chehab static void fimc_hw_en_autoload(struct fimc_dev *dev, int enable)
212*238c84f7SMauro Carvalho Chehab {
213*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_ORGISIZE);
214*238c84f7SMauro Carvalho Chehab 	if (enable)
215*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
216*238c84f7SMauro Carvalho Chehab 	else
217*238c84f7SMauro Carvalho Chehab 		cfg &= ~FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
218*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_ORGISIZE);
219*238c84f7SMauro Carvalho Chehab }
220*238c84f7SMauro Carvalho Chehab 
fimc_hw_en_lastirq(struct fimc_dev * dev,int enable)221*238c84f7SMauro Carvalho Chehab void fimc_hw_en_lastirq(struct fimc_dev *dev, int enable)
222*238c84f7SMauro Carvalho Chehab {
223*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
224*238c84f7SMauro Carvalho Chehab 	if (enable)
225*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
226*238c84f7SMauro Carvalho Chehab 	else
227*238c84f7SMauro Carvalho Chehab 		cfg &= ~FIMC_REG_CIOCTRL_LASTIRQ_ENABLE;
228*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
229*238c84f7SMauro Carvalho Chehab }
230*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_prescaler(struct fimc_ctx * ctx)231*238c84f7SMauro Carvalho Chehab void fimc_hw_set_prescaler(struct fimc_ctx *ctx)
232*238c84f7SMauro Carvalho Chehab {
233*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev =  ctx->fimc_dev;
234*238c84f7SMauro Carvalho Chehab 	struct fimc_scaler *sc = &ctx->scaler;
235*238c84f7SMauro Carvalho Chehab 	u32 cfg, shfactor;
236*238c84f7SMauro Carvalho Chehab 
237*238c84f7SMauro Carvalho Chehab 	shfactor = 10 - (sc->hfactor + sc->vfactor);
238*238c84f7SMauro Carvalho Chehab 	cfg = shfactor << 28;
239*238c84f7SMauro Carvalho Chehab 
240*238c84f7SMauro Carvalho Chehab 	cfg |= (sc->pre_hratio << 16) | sc->pre_vratio;
241*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CISCPRERATIO);
242*238c84f7SMauro Carvalho Chehab 
243*238c84f7SMauro Carvalho Chehab 	cfg = (sc->pre_dst_width << 16) | sc->pre_dst_height;
244*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CISCPREDST);
245*238c84f7SMauro Carvalho Chehab }
246*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_scaler(struct fimc_ctx * ctx)247*238c84f7SMauro Carvalho Chehab static void fimc_hw_set_scaler(struct fimc_ctx *ctx)
248*238c84f7SMauro Carvalho Chehab {
249*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
250*238c84f7SMauro Carvalho Chehab 	struct fimc_scaler *sc = &ctx->scaler;
251*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *src_frame = &ctx->s_frame;
252*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *dst_frame = &ctx->d_frame;
253*238c84f7SMauro Carvalho Chehab 
254*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
255*238c84f7SMauro Carvalho Chehab 
256*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CISCCTRL_CSCR2Y_WIDE | FIMC_REG_CISCCTRL_CSCY2R_WIDE |
257*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CISCCTRL_SCALEUP_H | FIMC_REG_CISCCTRL_SCALEUP_V |
258*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CISCCTRL_SCALERBYPASS | FIMC_REG_CISCCTRL_ONE2ONE |
259*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CISCCTRL_INRGB_FMT_MASK | FIMC_REG_CISCCTRL_OUTRGB_FMT_MASK |
260*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CISCCTRL_INTERLACE | FIMC_REG_CISCCTRL_RGB_EXT);
261*238c84f7SMauro Carvalho Chehab 
262*238c84f7SMauro Carvalho Chehab 	if (!(ctx->flags & FIMC_COLOR_RANGE_NARROW))
263*238c84f7SMauro Carvalho Chehab 		cfg |= (FIMC_REG_CISCCTRL_CSCR2Y_WIDE |
264*238c84f7SMauro Carvalho Chehab 			FIMC_REG_CISCCTRL_CSCY2R_WIDE);
265*238c84f7SMauro Carvalho Chehab 
266*238c84f7SMauro Carvalho Chehab 	if (!sc->enabled)
267*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_SCALERBYPASS;
268*238c84f7SMauro Carvalho Chehab 
269*238c84f7SMauro Carvalho Chehab 	if (sc->scaleup_h)
270*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_SCALEUP_H;
271*238c84f7SMauro Carvalho Chehab 
272*238c84f7SMauro Carvalho Chehab 	if (sc->scaleup_v)
273*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_SCALEUP_V;
274*238c84f7SMauro Carvalho Chehab 
275*238c84f7SMauro Carvalho Chehab 	if (sc->copy_mode)
276*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_ONE2ONE;
277*238c84f7SMauro Carvalho Chehab 
278*238c84f7SMauro Carvalho Chehab 	if (ctx->in_path == FIMC_IO_DMA) {
279*238c84f7SMauro Carvalho Chehab 		switch (src_frame->fmt->color) {
280*238c84f7SMauro Carvalho Chehab 		case FIMC_FMT_RGB565:
281*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB565;
282*238c84f7SMauro Carvalho Chehab 			break;
283*238c84f7SMauro Carvalho Chehab 		case FIMC_FMT_RGB666:
284*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB666;
285*238c84f7SMauro Carvalho Chehab 			break;
286*238c84f7SMauro Carvalho Chehab 		case FIMC_FMT_RGB888:
287*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISCCTRL_INRGB_FMT_RGB888;
288*238c84f7SMauro Carvalho Chehab 			break;
289*238c84f7SMauro Carvalho Chehab 		}
290*238c84f7SMauro Carvalho Chehab 	}
291*238c84f7SMauro Carvalho Chehab 
292*238c84f7SMauro Carvalho Chehab 	if (ctx->out_path == FIMC_IO_DMA) {
293*238c84f7SMauro Carvalho Chehab 		u32 color = dst_frame->fmt->color;
294*238c84f7SMauro Carvalho Chehab 
295*238c84f7SMauro Carvalho Chehab 		if (color >= FIMC_FMT_RGB444 && color <= FIMC_FMT_RGB565)
296*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB565;
297*238c84f7SMauro Carvalho Chehab 		else if (color == FIMC_FMT_RGB666)
298*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB666;
299*238c84f7SMauro Carvalho Chehab 		else if (color == FIMC_FMT_RGB888)
300*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
301*238c84f7SMauro Carvalho Chehab 	} else {
302*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_OUTRGB_FMT_RGB888;
303*238c84f7SMauro Carvalho Chehab 
304*238c84f7SMauro Carvalho Chehab 		if (ctx->flags & FIMC_SCAN_MODE_INTERLACED)
305*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISCCTRL_INTERLACE;
306*238c84f7SMauro Carvalho Chehab 	}
307*238c84f7SMauro Carvalho Chehab 
308*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
309*238c84f7SMauro Carvalho Chehab }
310*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_mainscaler(struct fimc_ctx * ctx)311*238c84f7SMauro Carvalho Chehab void fimc_hw_set_mainscaler(struct fimc_ctx *ctx)
312*238c84f7SMauro Carvalho Chehab {
313*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
314*238c84f7SMauro Carvalho Chehab 	const struct fimc_variant *variant = dev->variant;
315*238c84f7SMauro Carvalho Chehab 	struct fimc_scaler *sc = &ctx->scaler;
316*238c84f7SMauro Carvalho Chehab 	u32 cfg;
317*238c84f7SMauro Carvalho Chehab 
318*238c84f7SMauro Carvalho Chehab 	dbg("main_hratio= 0x%X  main_vratio= 0x%X",
319*238c84f7SMauro Carvalho Chehab 	    sc->main_hratio, sc->main_vratio);
320*238c84f7SMauro Carvalho Chehab 
321*238c84f7SMauro Carvalho Chehab 	fimc_hw_set_scaler(ctx);
322*238c84f7SMauro Carvalho Chehab 
323*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
324*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CISCCTRL_MHRATIO_MASK |
325*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CISCCTRL_MVRATIO_MASK);
326*238c84f7SMauro Carvalho Chehab 
327*238c84f7SMauro Carvalho Chehab 	if (variant->has_mainscaler_ext) {
328*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_MHRATIO_EXT(sc->main_hratio);
329*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_MVRATIO_EXT(sc->main_vratio);
330*238c84f7SMauro Carvalho Chehab 		writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
331*238c84f7SMauro Carvalho Chehab 
332*238c84f7SMauro Carvalho Chehab 		cfg = readl(dev->regs + FIMC_REG_CIEXTEN);
333*238c84f7SMauro Carvalho Chehab 
334*238c84f7SMauro Carvalho Chehab 		cfg &= ~(FIMC_REG_CIEXTEN_MVRATIO_EXT_MASK |
335*238c84f7SMauro Carvalho Chehab 			 FIMC_REG_CIEXTEN_MHRATIO_EXT_MASK);
336*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIEXTEN_MHRATIO_EXT(sc->main_hratio);
337*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIEXTEN_MVRATIO_EXT(sc->main_vratio);
338*238c84f7SMauro Carvalho Chehab 		writel(cfg, dev->regs + FIMC_REG_CIEXTEN);
339*238c84f7SMauro Carvalho Chehab 	} else {
340*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_MHRATIO(sc->main_hratio);
341*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_MVRATIO(sc->main_vratio);
342*238c84f7SMauro Carvalho Chehab 		writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
343*238c84f7SMauro Carvalho Chehab 	}
344*238c84f7SMauro Carvalho Chehab }
345*238c84f7SMauro Carvalho Chehab 
fimc_hw_enable_capture(struct fimc_ctx * ctx)346*238c84f7SMauro Carvalho Chehab void fimc_hw_enable_capture(struct fimc_ctx *ctx)
347*238c84f7SMauro Carvalho Chehab {
348*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
349*238c84f7SMauro Carvalho Chehab 	u32 cfg;
350*238c84f7SMauro Carvalho Chehab 
351*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
352*238c84f7SMauro Carvalho Chehab 	cfg |= FIMC_REG_CIIMGCPT_CPT_FREN_ENABLE;
353*238c84f7SMauro Carvalho Chehab 
354*238c84f7SMauro Carvalho Chehab 	if (ctx->scaler.enabled)
355*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN_SC;
356*238c84f7SMauro Carvalho Chehab 	else
357*238c84f7SMauro Carvalho Chehab 		cfg &= FIMC_REG_CIIMGCPT_IMGCPTEN_SC;
358*238c84f7SMauro Carvalho Chehab 
359*238c84f7SMauro Carvalho Chehab 	cfg |= FIMC_REG_CIIMGCPT_IMGCPTEN;
360*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
361*238c84f7SMauro Carvalho Chehab }
362*238c84f7SMauro Carvalho Chehab 
fimc_hw_disable_capture(struct fimc_dev * dev)363*238c84f7SMauro Carvalho Chehab void fimc_hw_disable_capture(struct fimc_dev *dev)
364*238c84f7SMauro Carvalho Chehab {
365*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_CIIMGCPT);
366*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CIIMGCPT_IMGCPTEN |
367*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CIIMGCPT_IMGCPTEN_SC);
368*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIIMGCPT);
369*238c84f7SMauro Carvalho Chehab }
370*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_effect(struct fimc_ctx * ctx)371*238c84f7SMauro Carvalho Chehab void fimc_hw_set_effect(struct fimc_ctx *ctx)
372*238c84f7SMauro Carvalho Chehab {
373*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
374*238c84f7SMauro Carvalho Chehab 	struct fimc_effect *effect = &ctx->effect;
375*238c84f7SMauro Carvalho Chehab 	u32 cfg = 0;
376*238c84f7SMauro Carvalho Chehab 
377*238c84f7SMauro Carvalho Chehab 	if (effect->type != FIMC_REG_CIIMGEFF_FIN_BYPASS) {
378*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIIMGEFF_IE_SC_AFTER |
379*238c84f7SMauro Carvalho Chehab 			FIMC_REG_CIIMGEFF_IE_ENABLE;
380*238c84f7SMauro Carvalho Chehab 		cfg |= effect->type;
381*238c84f7SMauro Carvalho Chehab 		if (effect->type == FIMC_REG_CIIMGEFF_FIN_ARBITRARY)
382*238c84f7SMauro Carvalho Chehab 			cfg |= (effect->pat_cb << 13) | effect->pat_cr;
383*238c84f7SMauro Carvalho Chehab 	}
384*238c84f7SMauro Carvalho Chehab 
385*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIIMGEFF);
386*238c84f7SMauro Carvalho Chehab }
387*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_rgb_alpha(struct fimc_ctx * ctx)388*238c84f7SMauro Carvalho Chehab void fimc_hw_set_rgb_alpha(struct fimc_ctx *ctx)
389*238c84f7SMauro Carvalho Chehab {
390*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
391*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *frame = &ctx->d_frame;
392*238c84f7SMauro Carvalho Chehab 	u32 cfg;
393*238c84f7SMauro Carvalho Chehab 
394*238c84f7SMauro Carvalho Chehab 	if (!(frame->fmt->flags & FMT_HAS_ALPHA))
395*238c84f7SMauro Carvalho Chehab 		return;
396*238c84f7SMauro Carvalho Chehab 
397*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CIOCTRL);
398*238c84f7SMauro Carvalho Chehab 	cfg &= ~FIMC_REG_CIOCTRL_ALPHA_OUT_MASK;
399*238c84f7SMauro Carvalho Chehab 	cfg |= (frame->alpha << 4);
400*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIOCTRL);
401*238c84f7SMauro Carvalho Chehab }
402*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_in_dma_size(struct fimc_ctx * ctx)403*238c84f7SMauro Carvalho Chehab static void fimc_hw_set_in_dma_size(struct fimc_ctx *ctx)
404*238c84f7SMauro Carvalho Chehab {
405*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
406*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *frame = &ctx->s_frame;
407*238c84f7SMauro Carvalho Chehab 	u32 cfg_o = 0;
408*238c84f7SMauro Carvalho Chehab 	u32 cfg_r = 0;
409*238c84f7SMauro Carvalho Chehab 
410*238c84f7SMauro Carvalho Chehab 	if (FIMC_IO_LCDFIFO == ctx->out_path)
411*238c84f7SMauro Carvalho Chehab 		cfg_r |= FIMC_REG_CIREAL_ISIZE_AUTOLOAD_EN;
412*238c84f7SMauro Carvalho Chehab 
413*238c84f7SMauro Carvalho Chehab 	cfg_o |= (frame->f_height << 16) | frame->f_width;
414*238c84f7SMauro Carvalho Chehab 	cfg_r |= (frame->height << 16) | frame->width;
415*238c84f7SMauro Carvalho Chehab 
416*238c84f7SMauro Carvalho Chehab 	writel(cfg_o, dev->regs + FIMC_REG_ORGISIZE);
417*238c84f7SMauro Carvalho Chehab 	writel(cfg_r, dev->regs + FIMC_REG_CIREAL_ISIZE);
418*238c84f7SMauro Carvalho Chehab }
419*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_in_dma(struct fimc_ctx * ctx)420*238c84f7SMauro Carvalho Chehab void fimc_hw_set_in_dma(struct fimc_ctx *ctx)
421*238c84f7SMauro Carvalho Chehab {
422*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
423*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *frame = &ctx->s_frame;
424*238c84f7SMauro Carvalho Chehab 	struct fimc_dma_offset *offset = &frame->dma_offset;
425*238c84f7SMauro Carvalho Chehab 	u32 cfg;
426*238c84f7SMauro Carvalho Chehab 
427*238c84f7SMauro Carvalho Chehab 	/* Set the pixel offsets. */
428*238c84f7SMauro Carvalho Chehab 	cfg = (offset->y_v << 16) | offset->y_h;
429*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIIYOFF);
430*238c84f7SMauro Carvalho Chehab 
431*238c84f7SMauro Carvalho Chehab 	cfg = (offset->cb_v << 16) | offset->cb_h;
432*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIICBOFF);
433*238c84f7SMauro Carvalho Chehab 
434*238c84f7SMauro Carvalho Chehab 	cfg = (offset->cr_v << 16) | offset->cr_h;
435*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIICROFF);
436*238c84f7SMauro Carvalho Chehab 
437*238c84f7SMauro Carvalho Chehab 	/* Input original and real size. */
438*238c84f7SMauro Carvalho Chehab 	fimc_hw_set_in_dma_size(ctx);
439*238c84f7SMauro Carvalho Chehab 
440*238c84f7SMauro Carvalho Chehab 	/* Use DMA autoload only in FIFO mode. */
441*238c84f7SMauro Carvalho Chehab 	fimc_hw_en_autoload(dev, ctx->out_path == FIMC_IO_LCDFIFO);
442*238c84f7SMauro Carvalho Chehab 
443*238c84f7SMauro Carvalho Chehab 	/* Set the input DMA to process single frame only. */
444*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_MSCTRL);
445*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_MSCTRL_INFORMAT_MASK
446*238c84f7SMauro Carvalho Chehab 		 | FIMC_REG_MSCTRL_IN_BURST_COUNT_MASK
447*238c84f7SMauro Carvalho Chehab 		 | FIMC_REG_MSCTRL_INPUT_MASK
448*238c84f7SMauro Carvalho Chehab 		 | FIMC_REG_MSCTRL_C_INT_IN_MASK
449*238c84f7SMauro Carvalho Chehab 		 | FIMC_REG_MSCTRL_2P_IN_ORDER_MASK
450*238c84f7SMauro Carvalho Chehab 		 | FIMC_REG_MSCTRL_ORDER422_MASK);
451*238c84f7SMauro Carvalho Chehab 
452*238c84f7SMauro Carvalho Chehab 	cfg |= (FIMC_REG_MSCTRL_IN_BURST_COUNT(4)
453*238c84f7SMauro Carvalho Chehab 		| FIMC_REG_MSCTRL_INPUT_MEMORY
454*238c84f7SMauro Carvalho Chehab 		| FIMC_REG_MSCTRL_FIFO_CTRL_FULL);
455*238c84f7SMauro Carvalho Chehab 
456*238c84f7SMauro Carvalho Chehab 	switch (frame->fmt->color) {
457*238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_RGB565...FIMC_FMT_RGB888:
458*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_MSCTRL_INFORMAT_RGB;
459*238c84f7SMauro Carvalho Chehab 		break;
460*238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCBCR420:
461*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR420;
462*238c84f7SMauro Carvalho Chehab 
463*238c84f7SMauro Carvalho Chehab 		if (frame->fmt->colplanes == 2)
464*238c84f7SMauro Carvalho Chehab 			cfg |= ctx->in_order_2p | FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
465*238c84f7SMauro Carvalho Chehab 		else
466*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
467*238c84f7SMauro Carvalho Chehab 
468*238c84f7SMauro Carvalho Chehab 		break;
469*238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCBYCR422...FIMC_FMT_CRYCBY422:
470*238c84f7SMauro Carvalho Chehab 		if (frame->fmt->colplanes == 1) {
471*238c84f7SMauro Carvalho Chehab 			cfg |= ctx->in_order_1p
472*238c84f7SMauro Carvalho Chehab 				| FIMC_REG_MSCTRL_INFORMAT_YCBCR422_1P;
473*238c84f7SMauro Carvalho Chehab 		} else {
474*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_MSCTRL_INFORMAT_YCBCR422;
475*238c84f7SMauro Carvalho Chehab 
476*238c84f7SMauro Carvalho Chehab 			if (frame->fmt->colplanes == 2)
477*238c84f7SMauro Carvalho Chehab 				cfg |= ctx->in_order_2p
478*238c84f7SMauro Carvalho Chehab 					| FIMC_REG_MSCTRL_C_INT_IN_2PLANE;
479*238c84f7SMauro Carvalho Chehab 			else
480*238c84f7SMauro Carvalho Chehab 				cfg |= FIMC_REG_MSCTRL_C_INT_IN_3PLANE;
481*238c84f7SMauro Carvalho Chehab 		}
482*238c84f7SMauro Carvalho Chehab 		break;
483*238c84f7SMauro Carvalho Chehab 	default:
484*238c84f7SMauro Carvalho Chehab 		break;
485*238c84f7SMauro Carvalho Chehab 	}
486*238c84f7SMauro Carvalho Chehab 
487*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_MSCTRL);
488*238c84f7SMauro Carvalho Chehab 
489*238c84f7SMauro Carvalho Chehab 	/* Input/output DMA linear/tiled mode. */
490*238c84f7SMauro Carvalho Chehab 	cfg = readl(dev->regs + FIMC_REG_CIDMAPARAM);
491*238c84f7SMauro Carvalho Chehab 	cfg &= ~FIMC_REG_CIDMAPARAM_TILE_MASK;
492*238c84f7SMauro Carvalho Chehab 
493*238c84f7SMauro Carvalho Chehab 	if (tiled_fmt(ctx->s_frame.fmt))
494*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIDMAPARAM_R_64X32;
495*238c84f7SMauro Carvalho Chehab 
496*238c84f7SMauro Carvalho Chehab 	if (tiled_fmt(ctx->d_frame.fmt))
497*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIDMAPARAM_W_64X32;
498*238c84f7SMauro Carvalho Chehab 
499*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIDMAPARAM);
500*238c84f7SMauro Carvalho Chehab }
501*238c84f7SMauro Carvalho Chehab 
502*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_input_path(struct fimc_ctx * ctx)503*238c84f7SMauro Carvalho Chehab void fimc_hw_set_input_path(struct fimc_ctx *ctx)
504*238c84f7SMauro Carvalho Chehab {
505*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
506*238c84f7SMauro Carvalho Chehab 
507*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
508*238c84f7SMauro Carvalho Chehab 	cfg &= ~FIMC_REG_MSCTRL_INPUT_MASK;
509*238c84f7SMauro Carvalho Chehab 
510*238c84f7SMauro Carvalho Chehab 	if (ctx->in_path == FIMC_IO_DMA)
511*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_MSCTRL_INPUT_MEMORY;
512*238c84f7SMauro Carvalho Chehab 	else
513*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_MSCTRL_INPUT_EXTCAM;
514*238c84f7SMauro Carvalho Chehab 
515*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_MSCTRL);
516*238c84f7SMauro Carvalho Chehab }
517*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_output_path(struct fimc_ctx * ctx)518*238c84f7SMauro Carvalho Chehab void fimc_hw_set_output_path(struct fimc_ctx *ctx)
519*238c84f7SMauro Carvalho Chehab {
520*238c84f7SMauro Carvalho Chehab 	struct fimc_dev *dev = ctx->fimc_dev;
521*238c84f7SMauro Carvalho Chehab 
522*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
523*238c84f7SMauro Carvalho Chehab 	cfg &= ~FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
524*238c84f7SMauro Carvalho Chehab 	if (ctx->out_path == FIMC_IO_LCDFIFO)
525*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_LCDPATHEN_FIFO;
526*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
527*238c84f7SMauro Carvalho Chehab }
528*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_input_addr(struct fimc_dev * dev,struct fimc_addr * addr)529*238c84f7SMauro Carvalho Chehab void fimc_hw_set_input_addr(struct fimc_dev *dev, struct fimc_addr *addr)
530*238c84f7SMauro Carvalho Chehab {
531*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_CIREAL_ISIZE);
532*238c84f7SMauro Carvalho Chehab 	cfg |= FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
533*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
534*238c84f7SMauro Carvalho Chehab 
535*238c84f7SMauro Carvalho Chehab 	writel(addr->y, dev->regs + FIMC_REG_CIIYSA(0));
536*238c84f7SMauro Carvalho Chehab 	writel(addr->cb, dev->regs + FIMC_REG_CIICBSA(0));
537*238c84f7SMauro Carvalho Chehab 	writel(addr->cr, dev->regs + FIMC_REG_CIICRSA(0));
538*238c84f7SMauro Carvalho Chehab 
539*238c84f7SMauro Carvalho Chehab 	cfg &= ~FIMC_REG_CIREAL_ISIZE_ADDR_CH_DIS;
540*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIREAL_ISIZE);
541*238c84f7SMauro Carvalho Chehab }
542*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_output_addr(struct fimc_dev * dev,struct fimc_addr * addr,int index)543*238c84f7SMauro Carvalho Chehab void fimc_hw_set_output_addr(struct fimc_dev *dev,
544*238c84f7SMauro Carvalho Chehab 			     struct fimc_addr *addr, int index)
545*238c84f7SMauro Carvalho Chehab {
546*238c84f7SMauro Carvalho Chehab 	int i = (index == -1) ? 0 : index;
547*238c84f7SMauro Carvalho Chehab 	do {
548*238c84f7SMauro Carvalho Chehab 		writel(addr->y, dev->regs + FIMC_REG_CIOYSA(i));
549*238c84f7SMauro Carvalho Chehab 		writel(addr->cb, dev->regs + FIMC_REG_CIOCBSA(i));
550*238c84f7SMauro Carvalho Chehab 		writel(addr->cr, dev->regs + FIMC_REG_CIOCRSA(i));
551*238c84f7SMauro Carvalho Chehab 		dbg("dst_buf[%d]: 0x%X, cb: 0x%X, cr: 0x%X",
552*238c84f7SMauro Carvalho Chehab 		    i, addr->y, addr->cb, addr->cr);
553*238c84f7SMauro Carvalho Chehab 	} while (index == -1 && ++i < FIMC_MAX_OUT_BUFS);
554*238c84f7SMauro Carvalho Chehab }
555*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_camera_polarity(struct fimc_dev * fimc,struct fimc_source_info * cam)556*238c84f7SMauro Carvalho Chehab int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
557*238c84f7SMauro Carvalho Chehab 				struct fimc_source_info *cam)
558*238c84f7SMauro Carvalho Chehab {
559*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
560*238c84f7SMauro Carvalho Chehab 
561*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CIGCTRL_INVPOLPCLK | FIMC_REG_CIGCTRL_INVPOLVSYNC |
562*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CIGCTRL_INVPOLHREF | FIMC_REG_CIGCTRL_INVPOLHSYNC |
563*238c84f7SMauro Carvalho Chehab 		 FIMC_REG_CIGCTRL_INVPOLFIELD);
564*238c84f7SMauro Carvalho Chehab 
565*238c84f7SMauro Carvalho Chehab 	if (cam->flags & V4L2_MBUS_PCLK_SAMPLE_FALLING)
566*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_INVPOLPCLK;
567*238c84f7SMauro Carvalho Chehab 
568*238c84f7SMauro Carvalho Chehab 	if (cam->flags & V4L2_MBUS_VSYNC_ACTIVE_LOW)
569*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_INVPOLVSYNC;
570*238c84f7SMauro Carvalho Chehab 
571*238c84f7SMauro Carvalho Chehab 	if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
572*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_INVPOLHREF;
573*238c84f7SMauro Carvalho Chehab 
574*238c84f7SMauro Carvalho Chehab 	if (cam->flags & V4L2_MBUS_HSYNC_ACTIVE_LOW)
575*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_INVPOLHSYNC;
576*238c84f7SMauro Carvalho Chehab 
577*238c84f7SMauro Carvalho Chehab 	if (cam->flags & V4L2_MBUS_FIELD_EVEN_LOW)
578*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_INVPOLFIELD;
579*238c84f7SMauro Carvalho Chehab 
580*238c84f7SMauro Carvalho Chehab 	writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
581*238c84f7SMauro Carvalho Chehab 
582*238c84f7SMauro Carvalho Chehab 	return 0;
583*238c84f7SMauro Carvalho Chehab }
584*238c84f7SMauro Carvalho Chehab 
585*238c84f7SMauro Carvalho Chehab struct mbus_pixfmt_desc {
586*238c84f7SMauro Carvalho Chehab 	u32 pixelcode;
587*238c84f7SMauro Carvalho Chehab 	u32 cisrcfmt;
588*238c84f7SMauro Carvalho Chehab 	u16 bus_width;
589*238c84f7SMauro Carvalho Chehab };
590*238c84f7SMauro Carvalho Chehab 
591*238c84f7SMauro Carvalho Chehab static const struct mbus_pixfmt_desc pix_desc[] = {
592*238c84f7SMauro Carvalho Chehab 	{ MEDIA_BUS_FMT_YUYV8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCBYCR, 8 },
593*238c84f7SMauro Carvalho Chehab 	{ MEDIA_BUS_FMT_YVYU8_2X8, FIMC_REG_CISRCFMT_ORDER422_YCRYCB, 8 },
594*238c84f7SMauro Carvalho Chehab 	{ MEDIA_BUS_FMT_VYUY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CRYCBY, 8 },
595*238c84f7SMauro Carvalho Chehab 	{ MEDIA_BUS_FMT_UYVY8_2X8, FIMC_REG_CISRCFMT_ORDER422_CBYCRY, 8 },
596*238c84f7SMauro Carvalho Chehab };
597*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_camera_source(struct fimc_dev * fimc,struct fimc_source_info * source)598*238c84f7SMauro Carvalho Chehab int fimc_hw_set_camera_source(struct fimc_dev *fimc,
599*238c84f7SMauro Carvalho Chehab 			      struct fimc_source_info *source)
600*238c84f7SMauro Carvalho Chehab {
601*238c84f7SMauro Carvalho Chehab 	struct fimc_vid_cap *vc = &fimc->vid_cap;
602*238c84f7SMauro Carvalho Chehab 	struct fimc_frame *f = &vc->ctx->s_frame;
603*238c84f7SMauro Carvalho Chehab 	u32 bus_width, cfg = 0;
604*238c84f7SMauro Carvalho Chehab 	int i;
605*238c84f7SMauro Carvalho Chehab 
606*238c84f7SMauro Carvalho Chehab 	switch (source->fimc_bus_type) {
607*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_ITU_601:
608*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_ITU_656:
609*238c84f7SMauro Carvalho Chehab 		if (fimc_fmt_is_user_defined(f->fmt->color)) {
610*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
611*238c84f7SMauro Carvalho Chehab 			break;
612*238c84f7SMauro Carvalho Chehab 		}
613*238c84f7SMauro Carvalho Chehab 
614*238c84f7SMauro Carvalho Chehab 		for (i = 0; i < ARRAY_SIZE(pix_desc); i++) {
615*238c84f7SMauro Carvalho Chehab 			if (vc->ci_fmt.code == pix_desc[i].pixelcode) {
616*238c84f7SMauro Carvalho Chehab 				cfg = pix_desc[i].cisrcfmt;
617*238c84f7SMauro Carvalho Chehab 				bus_width = pix_desc[i].bus_width;
618*238c84f7SMauro Carvalho Chehab 				break;
619*238c84f7SMauro Carvalho Chehab 			}
620*238c84f7SMauro Carvalho Chehab 		}
621*238c84f7SMauro Carvalho Chehab 
622*238c84f7SMauro Carvalho Chehab 		if (i == ARRAY_SIZE(pix_desc)) {
623*238c84f7SMauro Carvalho Chehab 			v4l2_err(&vc->ve.vdev,
624*238c84f7SMauro Carvalho Chehab 				 "Camera color format not supported: %d\n",
625*238c84f7SMauro Carvalho Chehab 				 vc->ci_fmt.code);
626*238c84f7SMauro Carvalho Chehab 			return -EINVAL;
627*238c84f7SMauro Carvalho Chehab 		}
628*238c84f7SMauro Carvalho Chehab 
629*238c84f7SMauro Carvalho Chehab 		if (source->fimc_bus_type == FIMC_BUS_TYPE_ITU_601) {
630*238c84f7SMauro Carvalho Chehab 			if (bus_width == 8)
631*238c84f7SMauro Carvalho Chehab 				cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
632*238c84f7SMauro Carvalho Chehab 			else if (bus_width == 16)
633*238c84f7SMauro Carvalho Chehab 				cfg |= FIMC_REG_CISRCFMT_ITU601_16BIT;
634*238c84f7SMauro Carvalho Chehab 		} /* else defaults to ITU-R BT.656 8-bit */
635*238c84f7SMauro Carvalho Chehab 		break;
636*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_MIPI_CSI2:
637*238c84f7SMauro Carvalho Chehab 		if (fimc_fmt_is_user_defined(f->fmt->color))
638*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CISRCFMT_ITU601_8BIT;
639*238c84f7SMauro Carvalho Chehab 		break;
640*238c84f7SMauro Carvalho Chehab 	default:
641*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_ISP_WRITEBACK:
642*238c84f7SMauro Carvalho Chehab 		/* Anything to do here ? */
643*238c84f7SMauro Carvalho Chehab 		break;
644*238c84f7SMauro Carvalho Chehab 	}
645*238c84f7SMauro Carvalho Chehab 
646*238c84f7SMauro Carvalho Chehab 	cfg |= (f->o_width << 16) | f->o_height;
647*238c84f7SMauro Carvalho Chehab 	writel(cfg, fimc->regs + FIMC_REG_CISRCFMT);
648*238c84f7SMauro Carvalho Chehab 	return 0;
649*238c84f7SMauro Carvalho Chehab }
650*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_camera_offset(struct fimc_dev * fimc,struct fimc_frame * f)651*238c84f7SMauro Carvalho Chehab void fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f)
652*238c84f7SMauro Carvalho Chehab {
653*238c84f7SMauro Carvalho Chehab 	u32 hoff2, voff2;
654*238c84f7SMauro Carvalho Chehab 
655*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(fimc->regs + FIMC_REG_CIWDOFST);
656*238c84f7SMauro Carvalho Chehab 
657*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CIWDOFST_HOROFF_MASK | FIMC_REG_CIWDOFST_VEROFF_MASK);
658*238c84f7SMauro Carvalho Chehab 	cfg |=  FIMC_REG_CIWDOFST_OFF_EN |
659*238c84f7SMauro Carvalho Chehab 		(f->offs_h << 16) | f->offs_v;
660*238c84f7SMauro Carvalho Chehab 
661*238c84f7SMauro Carvalho Chehab 	writel(cfg, fimc->regs + FIMC_REG_CIWDOFST);
662*238c84f7SMauro Carvalho Chehab 
663*238c84f7SMauro Carvalho Chehab 	/* See CIWDOFSTn register description in the datasheet for details. */
664*238c84f7SMauro Carvalho Chehab 	hoff2 = f->o_width - f->width - f->offs_h;
665*238c84f7SMauro Carvalho Chehab 	voff2 = f->o_height - f->height - f->offs_v;
666*238c84f7SMauro Carvalho Chehab 	cfg = (hoff2 << 16) | voff2;
667*238c84f7SMauro Carvalho Chehab 	writel(cfg, fimc->regs + FIMC_REG_CIWDOFST2);
668*238c84f7SMauro Carvalho Chehab }
669*238c84f7SMauro Carvalho Chehab 
fimc_hw_set_camera_type(struct fimc_dev * fimc,struct fimc_source_info * source)670*238c84f7SMauro Carvalho Chehab int fimc_hw_set_camera_type(struct fimc_dev *fimc,
671*238c84f7SMauro Carvalho Chehab 			    struct fimc_source_info *source)
672*238c84f7SMauro Carvalho Chehab {
673*238c84f7SMauro Carvalho Chehab 	struct fimc_vid_cap *vid_cap = &fimc->vid_cap;
674*238c84f7SMauro Carvalho Chehab 	u32 csis_data_alignment = 32;
675*238c84f7SMauro Carvalho Chehab 	u32 cfg, tmp;
676*238c84f7SMauro Carvalho Chehab 
677*238c84f7SMauro Carvalho Chehab 	cfg = readl(fimc->regs + FIMC_REG_CIGCTRL);
678*238c84f7SMauro Carvalho Chehab 
679*238c84f7SMauro Carvalho Chehab 	/* Select ITU B interface, disable Writeback path and test pattern. */
680*238c84f7SMauro Carvalho Chehab 	cfg &= ~(FIMC_REG_CIGCTRL_TESTPAT_MASK | FIMC_REG_CIGCTRL_SELCAM_ITU_A |
681*238c84f7SMauro Carvalho Chehab 		FIMC_REG_CIGCTRL_SELCAM_MIPI | FIMC_REG_CIGCTRL_CAMIF_SELWB |
682*238c84f7SMauro Carvalho Chehab 		FIMC_REG_CIGCTRL_SELCAM_MIPI_A | FIMC_REG_CIGCTRL_CAM_JPEG |
683*238c84f7SMauro Carvalho Chehab 		FIMC_REG_CIGCTRL_SELWB_A);
684*238c84f7SMauro Carvalho Chehab 
685*238c84f7SMauro Carvalho Chehab 	switch (source->fimc_bus_type) {
686*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_MIPI_CSI2:
687*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI;
688*238c84f7SMauro Carvalho Chehab 
689*238c84f7SMauro Carvalho Chehab 		if (source->mux_id == 0)
690*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CIGCTRL_SELCAM_MIPI_A;
691*238c84f7SMauro Carvalho Chehab 
692*238c84f7SMauro Carvalho Chehab 		/* TODO: add remaining supported formats. */
693*238c84f7SMauro Carvalho Chehab 		switch (vid_cap->ci_fmt.code) {
694*238c84f7SMauro Carvalho Chehab 		case MEDIA_BUS_FMT_VYUY8_2X8:
695*238c84f7SMauro Carvalho Chehab 			tmp = FIMC_REG_CSIIMGFMT_YCBCR422_8BIT;
696*238c84f7SMauro Carvalho Chehab 			break;
697*238c84f7SMauro Carvalho Chehab 		case MEDIA_BUS_FMT_JPEG_1X8:
698*238c84f7SMauro Carvalho Chehab 		case MEDIA_BUS_FMT_S5C_UYVY_JPEG_1X8:
699*238c84f7SMauro Carvalho Chehab 			tmp = FIMC_REG_CSIIMGFMT_USER(1);
700*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CIGCTRL_CAM_JPEG;
701*238c84f7SMauro Carvalho Chehab 			break;
702*238c84f7SMauro Carvalho Chehab 		default:
703*238c84f7SMauro Carvalho Chehab 			v4l2_err(&vid_cap->ve.vdev,
704*238c84f7SMauro Carvalho Chehab 				 "Not supported camera pixel format: %#x\n",
705*238c84f7SMauro Carvalho Chehab 				 vid_cap->ci_fmt.code);
706*238c84f7SMauro Carvalho Chehab 			return -EINVAL;
707*238c84f7SMauro Carvalho Chehab 		}
708*238c84f7SMauro Carvalho Chehab 		tmp |= (csis_data_alignment == 32) << 8;
709*238c84f7SMauro Carvalho Chehab 
710*238c84f7SMauro Carvalho Chehab 		writel(tmp, fimc->regs + FIMC_REG_CSIIMGFMT);
711*238c84f7SMauro Carvalho Chehab 		break;
712*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_ITU_601...FIMC_BUS_TYPE_ITU_656:
713*238c84f7SMauro Carvalho Chehab 		if (source->mux_id == 0) /* ITU-A, ITU-B: 0, 1 */
714*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CIGCTRL_SELCAM_ITU_A;
715*238c84f7SMauro Carvalho Chehab 		if (vid_cap->ci_fmt.code == MEDIA_BUS_FMT_JPEG_1X8)
716*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CIGCTRL_CAM_JPEG;
717*238c84f7SMauro Carvalho Chehab 		break;
718*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_LCD_WRITEBACK_A:
719*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CIGCTRL_CAMIF_SELWB;
720*238c84f7SMauro Carvalho Chehab 		fallthrough;
721*238c84f7SMauro Carvalho Chehab 	case FIMC_BUS_TYPE_ISP_WRITEBACK:
722*238c84f7SMauro Carvalho Chehab 		if (fimc->variant->has_isp_wb)
723*238c84f7SMauro Carvalho Chehab 			cfg |= FIMC_REG_CIGCTRL_CAMIF_SELWB;
724*238c84f7SMauro Carvalho Chehab 		else
725*238c84f7SMauro Carvalho Chehab 			WARN_ONCE(1, "ISP Writeback input is not supported\n");
726*238c84f7SMauro Carvalho Chehab 		break;
727*238c84f7SMauro Carvalho Chehab 	default:
728*238c84f7SMauro Carvalho Chehab 		v4l2_err(&vid_cap->ve.vdev,
729*238c84f7SMauro Carvalho Chehab 			 "Invalid FIMC bus type selected: %d\n",
730*238c84f7SMauro Carvalho Chehab 			 source->fimc_bus_type);
731*238c84f7SMauro Carvalho Chehab 		return -EINVAL;
732*238c84f7SMauro Carvalho Chehab 	}
733*238c84f7SMauro Carvalho Chehab 	writel(cfg, fimc->regs + FIMC_REG_CIGCTRL);
734*238c84f7SMauro Carvalho Chehab 
735*238c84f7SMauro Carvalho Chehab 	return 0;
736*238c84f7SMauro Carvalho Chehab }
737*238c84f7SMauro Carvalho Chehab 
fimc_hw_clear_irq(struct fimc_dev * dev)738*238c84f7SMauro Carvalho Chehab void fimc_hw_clear_irq(struct fimc_dev *dev)
739*238c84f7SMauro Carvalho Chehab {
740*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_CIGCTRL);
741*238c84f7SMauro Carvalho Chehab 	cfg |= FIMC_REG_CIGCTRL_IRQ_CLR;
742*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CIGCTRL);
743*238c84f7SMauro Carvalho Chehab }
744*238c84f7SMauro Carvalho Chehab 
fimc_hw_enable_scaler(struct fimc_dev * dev,bool on)745*238c84f7SMauro Carvalho Chehab void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
746*238c84f7SMauro Carvalho Chehab {
747*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_CISCCTRL);
748*238c84f7SMauro Carvalho Chehab 	if (on)
749*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_CISCCTRL_SCALERSTART;
750*238c84f7SMauro Carvalho Chehab 	else
751*238c84f7SMauro Carvalho Chehab 		cfg &= ~FIMC_REG_CISCCTRL_SCALERSTART;
752*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_CISCCTRL);
753*238c84f7SMauro Carvalho Chehab }
754*238c84f7SMauro Carvalho Chehab 
fimc_hw_activate_input_dma(struct fimc_dev * dev,bool on)755*238c84f7SMauro Carvalho Chehab void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
756*238c84f7SMauro Carvalho Chehab {
757*238c84f7SMauro Carvalho Chehab 	u32 cfg = readl(dev->regs + FIMC_REG_MSCTRL);
758*238c84f7SMauro Carvalho Chehab 	if (on)
759*238c84f7SMauro Carvalho Chehab 		cfg |= FIMC_REG_MSCTRL_ENVID;
760*238c84f7SMauro Carvalho Chehab 	else
761*238c84f7SMauro Carvalho Chehab 		cfg &= ~FIMC_REG_MSCTRL_ENVID;
762*238c84f7SMauro Carvalho Chehab 	writel(cfg, dev->regs + FIMC_REG_MSCTRL);
763*238c84f7SMauro Carvalho Chehab }
764*238c84f7SMauro Carvalho Chehab 
765*238c84f7SMauro Carvalho Chehab /* Return an index to the buffer actually being written. */
fimc_hw_get_frame_index(struct fimc_dev * dev)766*238c84f7SMauro Carvalho Chehab s32 fimc_hw_get_frame_index(struct fimc_dev *dev)
767*238c84f7SMauro Carvalho Chehab {
768*238c84f7SMauro Carvalho Chehab 	s32 reg;
769*238c84f7SMauro Carvalho Chehab 
770*238c84f7SMauro Carvalho Chehab 	if (dev->drv_data->cistatus2) {
771*238c84f7SMauro Carvalho Chehab 		reg = readl(dev->regs + FIMC_REG_CISTATUS2) & 0x3f;
772*238c84f7SMauro Carvalho Chehab 		return reg - 1;
773*238c84f7SMauro Carvalho Chehab 	}
774*238c84f7SMauro Carvalho Chehab 
775*238c84f7SMauro Carvalho Chehab 	reg = readl(dev->regs + FIMC_REG_CISTATUS);
776*238c84f7SMauro Carvalho Chehab 
777*238c84f7SMauro Carvalho Chehab 	return (reg & FIMC_REG_CISTATUS_FRAMECNT_MASK) >>
778*238c84f7SMauro Carvalho Chehab 		FIMC_REG_CISTATUS_FRAMECNT_SHIFT;
779*238c84f7SMauro Carvalho Chehab }
780*238c84f7SMauro Carvalho Chehab 
781*238c84f7SMauro Carvalho Chehab /* Return an index to the buffer being written previously. */
fimc_hw_get_prev_frame_index(struct fimc_dev * dev)782*238c84f7SMauro Carvalho Chehab s32 fimc_hw_get_prev_frame_index(struct fimc_dev *dev)
783*238c84f7SMauro Carvalho Chehab {
784*238c84f7SMauro Carvalho Chehab 	s32 reg;
785*238c84f7SMauro Carvalho Chehab 
786*238c84f7SMauro Carvalho Chehab 	if (!dev->drv_data->cistatus2)
787*238c84f7SMauro Carvalho Chehab 		return -1;
788*238c84f7SMauro Carvalho Chehab 
789*238c84f7SMauro Carvalho Chehab 	reg = readl(dev->regs + FIMC_REG_CISTATUS2);
790*238c84f7SMauro Carvalho Chehab 	return ((reg >> 7) & 0x3f) - 1;
791*238c84f7SMauro Carvalho Chehab }
792*238c84f7SMauro Carvalho Chehab 
793*238c84f7SMauro Carvalho Chehab /* Locking: the caller holds fimc->slock */
fimc_activate_capture(struct fimc_ctx * ctx)794*238c84f7SMauro Carvalho Chehab void fimc_activate_capture(struct fimc_ctx *ctx)
795*238c84f7SMauro Carvalho Chehab {
796*238c84f7SMauro Carvalho Chehab 	fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
797*238c84f7SMauro Carvalho Chehab 	fimc_hw_enable_capture(ctx);
798*238c84f7SMauro Carvalho Chehab }
799*238c84f7SMauro Carvalho Chehab 
fimc_deactivate_capture(struct fimc_dev * fimc)800*238c84f7SMauro Carvalho Chehab void fimc_deactivate_capture(struct fimc_dev *fimc)
801*238c84f7SMauro Carvalho Chehab {
802*238c84f7SMauro Carvalho Chehab 	fimc_hw_en_lastirq(fimc, true);
803*238c84f7SMauro Carvalho Chehab 	fimc_hw_disable_capture(fimc);
804*238c84f7SMauro Carvalho Chehab 	fimc_hw_enable_scaler(fimc, false);
805*238c84f7SMauro Carvalho Chehab 	fimc_hw_en_lastirq(fimc, false);
806*238c84f7SMauro Carvalho Chehab }
807*238c84f7SMauro Carvalho Chehab 
fimc_hw_camblk_cfg_writeback(struct fimc_dev * fimc)808*238c84f7SMauro Carvalho Chehab int fimc_hw_camblk_cfg_writeback(struct fimc_dev *fimc)
809*238c84f7SMauro Carvalho Chehab {
810*238c84f7SMauro Carvalho Chehab 	struct regmap *map = fimc->sysreg;
811*238c84f7SMauro Carvalho Chehab 	unsigned int mask, val, camblk_cfg;
812*238c84f7SMauro Carvalho Chehab 	int ret;
813*238c84f7SMauro Carvalho Chehab 
814*238c84f7SMauro Carvalho Chehab 	if (map == NULL)
815*238c84f7SMauro Carvalho Chehab 		return 0;
816*238c84f7SMauro Carvalho Chehab 
817*238c84f7SMauro Carvalho Chehab 	ret = regmap_read(map, SYSREG_CAMBLK, &camblk_cfg);
818*238c84f7SMauro Carvalho Chehab 	if (ret < 0 || ((camblk_cfg & 0x00700000) >> 20 != 0x3))
819*238c84f7SMauro Carvalho Chehab 		return ret;
820*238c84f7SMauro Carvalho Chehab 
821*238c84f7SMauro Carvalho Chehab 	if (!WARN(fimc->id >= 3, "not supported id: %d\n", fimc->id))
822*238c84f7SMauro Carvalho Chehab 		val = 0x1 << (fimc->id + 20);
823*238c84f7SMauro Carvalho Chehab 	else
824*238c84f7SMauro Carvalho Chehab 		val = 0;
825*238c84f7SMauro Carvalho Chehab 
826*238c84f7SMauro Carvalho Chehab 	mask = SYSREG_CAMBLK_FIFORST_ISP | SYSREG_CAMBLK_ISPWB_FULL_EN;
827*238c84f7SMauro Carvalho Chehab 	ret = regmap_update_bits(map, SYSREG_CAMBLK, mask, val);
828*238c84f7SMauro Carvalho Chehab 	if (ret < 0)
829*238c84f7SMauro Carvalho Chehab 		return ret;
830*238c84f7SMauro Carvalho Chehab 
831*238c84f7SMauro Carvalho Chehab 	usleep_range(1000, 2000);
832*238c84f7SMauro Carvalho Chehab 
833*238c84f7SMauro Carvalho Chehab 	val |= SYSREG_CAMBLK_FIFORST_ISP;
834*238c84f7SMauro Carvalho Chehab 	ret = regmap_update_bits(map, SYSREG_CAMBLK, mask, val);
835*238c84f7SMauro Carvalho Chehab 	if (ret < 0)
836*238c84f7SMauro Carvalho Chehab 		return ret;
837*238c84f7SMauro Carvalho Chehab 
838*238c84f7SMauro Carvalho Chehab 	mask = SYSREG_ISPBLK_FIFORST_CAM_BLK;
839*238c84f7SMauro Carvalho Chehab 	ret = regmap_update_bits(map, SYSREG_ISPBLK, mask, ~mask);
840*238c84f7SMauro Carvalho Chehab 	if (ret < 0)
841*238c84f7SMauro Carvalho Chehab 		return ret;
842*238c84f7SMauro Carvalho Chehab 
843*238c84f7SMauro Carvalho Chehab 	usleep_range(1000, 2000);
844*238c84f7SMauro Carvalho Chehab 
845*238c84f7SMauro Carvalho Chehab 	return regmap_update_bits(map, SYSREG_ISPBLK, mask, mask);
846*238c84f7SMauro Carvalho Chehab }
847