1238c84f7SMauro Carvalho Chehab // SPDX-License-Identifier: GPL-2.0-or-later
2238c84f7SMauro Carvalho Chehab /*
3238c84f7SMauro Carvalho Chehab  * Samsung S5P/EXYNOS4 SoC series FIMC (CAMIF) driver
4238c84f7SMauro Carvalho Chehab  *
5238c84f7SMauro Carvalho Chehab  * Copyright (C) 2010-2012 Samsung Electronics Co., Ltd.
6238c84f7SMauro Carvalho Chehab  * Sylwester Nawrocki <s.nawrocki@samsung.com>
7238c84f7SMauro Carvalho Chehab  */
8238c84f7SMauro Carvalho Chehab 
9238c84f7SMauro Carvalho Chehab #include <linux/module.h>
10238c84f7SMauro Carvalho Chehab #include <linux/kernel.h>
11238c84f7SMauro Carvalho Chehab #include <linux/types.h>
12238c84f7SMauro Carvalho Chehab #include <linux/errno.h>
13238c84f7SMauro Carvalho Chehab #include <linux/bug.h>
14238c84f7SMauro Carvalho Chehab #include <linux/interrupt.h>
15238c84f7SMauro Carvalho Chehab #include <linux/device.h>
16238c84f7SMauro Carvalho Chehab #include <linux/platform_device.h>
17238c84f7SMauro Carvalho Chehab #include <linux/pm_runtime.h>
18238c84f7SMauro Carvalho Chehab #include <linux/list.h>
19238c84f7SMauro Carvalho Chehab #include <linux/mfd/syscon.h>
20238c84f7SMauro Carvalho Chehab #include <linux/io.h>
21238c84f7SMauro Carvalho Chehab #include <linux/of.h>
22238c84f7SMauro Carvalho Chehab #include <linux/slab.h>
23238c84f7SMauro Carvalho Chehab #include <linux/clk.h>
24238c84f7SMauro Carvalho Chehab #include <media/v4l2-ioctl.h>
25238c84f7SMauro Carvalho Chehab #include <media/videobuf2-v4l2.h>
26238c84f7SMauro Carvalho Chehab #include <media/videobuf2-dma-contig.h>
27238c84f7SMauro Carvalho Chehab 
28238c84f7SMauro Carvalho Chehab #include "fimc-core.h"
29238c84f7SMauro Carvalho Chehab #include "fimc-reg.h"
30238c84f7SMauro Carvalho Chehab #include "media-dev.h"
31238c84f7SMauro Carvalho Chehab 
32238c84f7SMauro Carvalho Chehab static char *fimc_clocks[MAX_FIMC_CLOCKS] = {
33238c84f7SMauro Carvalho Chehab 	"sclk_fimc", "fimc"
34238c84f7SMauro Carvalho Chehab };
35238c84f7SMauro Carvalho Chehab 
36238c84f7SMauro Carvalho Chehab static struct fimc_fmt fimc_formats[] = {
37238c84f7SMauro Carvalho Chehab 	{
38238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_RGB565,
39238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
40238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_RGB565,
41238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
42238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
43238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
44238c84f7SMauro Carvalho Chehab 	}, {
45238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_BGR666,
46238c84f7SMauro Carvalho Chehab 		.depth		= { 32 },
47238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_RGB666,
48238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
49238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
50238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
51238c84f7SMauro Carvalho Chehab 	}, {
52238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_BGR32,
53238c84f7SMauro Carvalho Chehab 		.depth		= { 32 },
54238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_RGB888,
55238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
56238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
57238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M | FMT_HAS_ALPHA,
58238c84f7SMauro Carvalho Chehab 	}, {
59238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_RGB555,
60238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
61238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_RGB555,
62238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
63238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
64238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
65238c84f7SMauro Carvalho Chehab 	}, {
66238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_RGB444,
67238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
68238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_RGB444,
69238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
70238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
71238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M_OUT | FMT_HAS_ALPHA,
72238c84f7SMauro Carvalho Chehab 	}, {
73238c84f7SMauro Carvalho Chehab 		.mbus_code	= MEDIA_BUS_FMT_YUV10_1X30,
74238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_WRITEBACK,
75238c84f7SMauro Carvalho Chehab 	}, {
76238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_YUYV,
77238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
78238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBYCR422,
79238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
80238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
81238c84f7SMauro Carvalho Chehab 		.mbus_code	= MEDIA_BUS_FMT_YUYV8_2X8,
82238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
83238c84f7SMauro Carvalho Chehab 	}, {
84238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_UYVY,
85238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
86238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_CBYCRY422,
87238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
88238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
89238c84f7SMauro Carvalho Chehab 		.mbus_code	= MEDIA_BUS_FMT_UYVY8_2X8,
90238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
91238c84f7SMauro Carvalho Chehab 	}, {
92238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_VYUY,
93238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
94238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_CRYCBY422,
95238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
96238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
97238c84f7SMauro Carvalho Chehab 		.mbus_code	= MEDIA_BUS_FMT_VYUY8_2X8,
98238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
99238c84f7SMauro Carvalho Chehab 	}, {
100238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_YVYU,
101238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
102238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCRYCB422,
103238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
104238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
105238c84f7SMauro Carvalho Chehab 		.mbus_code	= MEDIA_BUS_FMT_YVYU8_2X8,
106238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M | FMT_FLAGS_CAM,
107238c84f7SMauro Carvalho Chehab 	}, {
108238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_YUV422P,
109238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
110238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBYCR422,
111238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
112238c84f7SMauro Carvalho Chehab 		.colplanes	= 3,
113238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
114238c84f7SMauro Carvalho Chehab 	}, {
115238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_NV16,
116238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
117238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBYCR422,
118238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
119238c84f7SMauro Carvalho Chehab 		.colplanes	= 2,
120238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
121238c84f7SMauro Carvalho Chehab 	}, {
122238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_NV61,
123238c84f7SMauro Carvalho Chehab 		.depth		= { 16 },
124238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCRYCB422,
125238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
126238c84f7SMauro Carvalho Chehab 		.colplanes	= 2,
127238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
128238c84f7SMauro Carvalho Chehab 	}, {
129238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_YUV420,
130238c84f7SMauro Carvalho Chehab 		.depth		= { 12 },
131238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBCR420,
132238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
133238c84f7SMauro Carvalho Chehab 		.colplanes	= 3,
134238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
135238c84f7SMauro Carvalho Chehab 	}, {
136238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_NV12,
137238c84f7SMauro Carvalho Chehab 		.depth		= { 12 },
138238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBCR420,
139238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
140238c84f7SMauro Carvalho Chehab 		.colplanes	= 2,
141238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
142238c84f7SMauro Carvalho Chehab 	}, {
143238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_NV12M,
144238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBCR420,
145238c84f7SMauro Carvalho Chehab 		.depth		= { 8, 4 },
146238c84f7SMauro Carvalho Chehab 		.memplanes	= 2,
147238c84f7SMauro Carvalho Chehab 		.colplanes	= 2,
148238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
149238c84f7SMauro Carvalho Chehab 	}, {
150238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_YUV420M,
151238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBCR420,
152238c84f7SMauro Carvalho Chehab 		.depth		= { 8, 2, 2 },
153238c84f7SMauro Carvalho Chehab 		.memplanes	= 3,
154238c84f7SMauro Carvalho Chehab 		.colplanes	= 3,
155238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
156238c84f7SMauro Carvalho Chehab 	}, {
157238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_NV12MT,
158238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YCBCR420,
159238c84f7SMauro Carvalho Chehab 		.depth		= { 8, 4 },
160238c84f7SMauro Carvalho Chehab 		.memplanes	= 2,
161238c84f7SMauro Carvalho Chehab 		.colplanes	= 2,
162238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_M2M,
163238c84f7SMauro Carvalho Chehab 	}, {
164238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_JPEG,
165238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_JPEG,
166238c84f7SMauro Carvalho Chehab 		.depth		= { 8 },
167238c84f7SMauro Carvalho Chehab 		.memplanes	= 1,
168238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
169238c84f7SMauro Carvalho Chehab 		.mbus_code	= MEDIA_BUS_FMT_JPEG_1X8,
170238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_CAM | FMT_FLAGS_COMPRESSED,
171238c84f7SMauro Carvalho Chehab 	}, {
172238c84f7SMauro Carvalho Chehab 		.fourcc		= V4L2_PIX_FMT_S5C_UYVY_JPG,
173238c84f7SMauro Carvalho Chehab 		.color		= FIMC_FMT_YUYV_JPEG,
174238c84f7SMauro Carvalho Chehab 		.depth		= { 8 },
175238c84f7SMauro Carvalho Chehab 		.memplanes	= 2,
176238c84f7SMauro Carvalho Chehab 		.colplanes	= 1,
177238c84f7SMauro Carvalho Chehab 		.mdataplanes	= 0x2, /* plane 1 holds frame meta data */
178238c84f7SMauro Carvalho Chehab 		.mbus_code	= MEDIA_BUS_FMT_S5C_UYVY_JPEG_1X8,
179238c84f7SMauro Carvalho Chehab 		.flags		= FMT_FLAGS_CAM | FMT_FLAGS_COMPRESSED,
180238c84f7SMauro Carvalho Chehab 	},
181238c84f7SMauro Carvalho Chehab };
182238c84f7SMauro Carvalho Chehab 
fimc_get_format(unsigned int index)183238c84f7SMauro Carvalho Chehab struct fimc_fmt *fimc_get_format(unsigned int index)
184238c84f7SMauro Carvalho Chehab {
185238c84f7SMauro Carvalho Chehab 	if (index >= ARRAY_SIZE(fimc_formats))
186238c84f7SMauro Carvalho Chehab 		return NULL;
187238c84f7SMauro Carvalho Chehab 
188238c84f7SMauro Carvalho Chehab 	return &fimc_formats[index];
189238c84f7SMauro Carvalho Chehab }
190238c84f7SMauro Carvalho Chehab 
fimc_check_scaler_ratio(struct fimc_ctx * ctx,int sw,int sh,int dw,int dh,int rotation)191238c84f7SMauro Carvalho Chehab int fimc_check_scaler_ratio(struct fimc_ctx *ctx, int sw, int sh,
192238c84f7SMauro Carvalho Chehab 			    int dw, int dh, int rotation)
193238c84f7SMauro Carvalho Chehab {
194238c84f7SMauro Carvalho Chehab 	if (rotation == 90 || rotation == 270)
195238c84f7SMauro Carvalho Chehab 		swap(dw, dh);
196238c84f7SMauro Carvalho Chehab 
197238c84f7SMauro Carvalho Chehab 	if (!ctx->scaler.enabled)
198238c84f7SMauro Carvalho Chehab 		return (sw == dw && sh == dh) ? 0 : -EINVAL;
199238c84f7SMauro Carvalho Chehab 
200238c84f7SMauro Carvalho Chehab 	if ((sw >= SCALER_MAX_HRATIO * dw) || (sh >= SCALER_MAX_VRATIO * dh))
201238c84f7SMauro Carvalho Chehab 		return -EINVAL;
202238c84f7SMauro Carvalho Chehab 
203238c84f7SMauro Carvalho Chehab 	return 0;
204238c84f7SMauro Carvalho Chehab }
205238c84f7SMauro Carvalho Chehab 
fimc_get_scaler_factor(u32 src,u32 tar,u32 * ratio,u32 * shift)206238c84f7SMauro Carvalho Chehab static int fimc_get_scaler_factor(u32 src, u32 tar, u32 *ratio, u32 *shift)
207238c84f7SMauro Carvalho Chehab {
208238c84f7SMauro Carvalho Chehab 	u32 sh = 6;
209238c84f7SMauro Carvalho Chehab 
210238c84f7SMauro Carvalho Chehab 	if (src >= 64 * tar)
211238c84f7SMauro Carvalho Chehab 		return -EINVAL;
212238c84f7SMauro Carvalho Chehab 
213238c84f7SMauro Carvalho Chehab 	while (sh--) {
214238c84f7SMauro Carvalho Chehab 		u32 tmp = 1 << sh;
215238c84f7SMauro Carvalho Chehab 		if (src >= tar * tmp) {
216238c84f7SMauro Carvalho Chehab 			*shift = sh;
217238c84f7SMauro Carvalho Chehab 			*ratio = tmp;
218238c84f7SMauro Carvalho Chehab 			return 0;
219238c84f7SMauro Carvalho Chehab 		}
220238c84f7SMauro Carvalho Chehab 	}
221238c84f7SMauro Carvalho Chehab 	*shift = 0;
222238c84f7SMauro Carvalho Chehab 	*ratio = 1;
223238c84f7SMauro Carvalho Chehab 	return 0;
224238c84f7SMauro Carvalho Chehab }
225238c84f7SMauro Carvalho Chehab 
fimc_set_scaler_info(struct fimc_ctx * ctx)226238c84f7SMauro Carvalho Chehab int fimc_set_scaler_info(struct fimc_ctx *ctx)
227238c84f7SMauro Carvalho Chehab {
228238c84f7SMauro Carvalho Chehab 	const struct fimc_variant *variant = ctx->fimc_dev->variant;
229238c84f7SMauro Carvalho Chehab 	struct device *dev = &ctx->fimc_dev->pdev->dev;
230238c84f7SMauro Carvalho Chehab 	struct fimc_scaler *sc = &ctx->scaler;
231238c84f7SMauro Carvalho Chehab 	struct fimc_frame *s_frame = &ctx->s_frame;
232238c84f7SMauro Carvalho Chehab 	struct fimc_frame *d_frame = &ctx->d_frame;
233238c84f7SMauro Carvalho Chehab 	int tx, ty, sx, sy;
234238c84f7SMauro Carvalho Chehab 	int ret;
235238c84f7SMauro Carvalho Chehab 
236238c84f7SMauro Carvalho Chehab 	if (ctx->rotation == 90 || ctx->rotation == 270) {
237238c84f7SMauro Carvalho Chehab 		ty = d_frame->width;
238238c84f7SMauro Carvalho Chehab 		tx = d_frame->height;
239238c84f7SMauro Carvalho Chehab 	} else {
240238c84f7SMauro Carvalho Chehab 		tx = d_frame->width;
241238c84f7SMauro Carvalho Chehab 		ty = d_frame->height;
242238c84f7SMauro Carvalho Chehab 	}
243238c84f7SMauro Carvalho Chehab 	if (tx <= 0 || ty <= 0) {
244238c84f7SMauro Carvalho Chehab 		dev_err(dev, "Invalid target size: %dx%d\n", tx, ty);
245238c84f7SMauro Carvalho Chehab 		return -EINVAL;
246238c84f7SMauro Carvalho Chehab 	}
247238c84f7SMauro Carvalho Chehab 
248238c84f7SMauro Carvalho Chehab 	sx = s_frame->width;
249238c84f7SMauro Carvalho Chehab 	sy = s_frame->height;
250238c84f7SMauro Carvalho Chehab 	if (sx <= 0 || sy <= 0) {
251238c84f7SMauro Carvalho Chehab 		dev_err(dev, "Invalid source size: %dx%d\n", sx, sy);
252238c84f7SMauro Carvalho Chehab 		return -EINVAL;
253238c84f7SMauro Carvalho Chehab 	}
254238c84f7SMauro Carvalho Chehab 	sc->real_width = sx;
255238c84f7SMauro Carvalho Chehab 	sc->real_height = sy;
256238c84f7SMauro Carvalho Chehab 
257238c84f7SMauro Carvalho Chehab 	ret = fimc_get_scaler_factor(sx, tx, &sc->pre_hratio, &sc->hfactor);
258238c84f7SMauro Carvalho Chehab 	if (ret)
259238c84f7SMauro Carvalho Chehab 		return ret;
260238c84f7SMauro Carvalho Chehab 
261238c84f7SMauro Carvalho Chehab 	ret = fimc_get_scaler_factor(sy, ty,  &sc->pre_vratio, &sc->vfactor);
262238c84f7SMauro Carvalho Chehab 	if (ret)
263238c84f7SMauro Carvalho Chehab 		return ret;
264238c84f7SMauro Carvalho Chehab 
265238c84f7SMauro Carvalho Chehab 	sc->pre_dst_width = sx / sc->pre_hratio;
266238c84f7SMauro Carvalho Chehab 	sc->pre_dst_height = sy / sc->pre_vratio;
267238c84f7SMauro Carvalho Chehab 
268238c84f7SMauro Carvalho Chehab 	if (variant->has_mainscaler_ext) {
269238c84f7SMauro Carvalho Chehab 		sc->main_hratio = (sx << 14) / (tx << sc->hfactor);
270238c84f7SMauro Carvalho Chehab 		sc->main_vratio = (sy << 14) / (ty << sc->vfactor);
271238c84f7SMauro Carvalho Chehab 	} else {
272238c84f7SMauro Carvalho Chehab 		sc->main_hratio = (sx << 8) / (tx << sc->hfactor);
273238c84f7SMauro Carvalho Chehab 		sc->main_vratio = (sy << 8) / (ty << sc->vfactor);
274238c84f7SMauro Carvalho Chehab 
275238c84f7SMauro Carvalho Chehab 	}
276238c84f7SMauro Carvalho Chehab 
277238c84f7SMauro Carvalho Chehab 	sc->scaleup_h = (tx >= sx) ? 1 : 0;
278238c84f7SMauro Carvalho Chehab 	sc->scaleup_v = (ty >= sy) ? 1 : 0;
279238c84f7SMauro Carvalho Chehab 
280238c84f7SMauro Carvalho Chehab 	/* check to see if input and output size/format differ */
281238c84f7SMauro Carvalho Chehab 	if (s_frame->fmt->color == d_frame->fmt->color
282238c84f7SMauro Carvalho Chehab 		&& s_frame->width == d_frame->width
283238c84f7SMauro Carvalho Chehab 		&& s_frame->height == d_frame->height)
284238c84f7SMauro Carvalho Chehab 		sc->copy_mode = 1;
285238c84f7SMauro Carvalho Chehab 	else
286238c84f7SMauro Carvalho Chehab 		sc->copy_mode = 0;
287238c84f7SMauro Carvalho Chehab 
288238c84f7SMauro Carvalho Chehab 	return 0;
289238c84f7SMauro Carvalho Chehab }
290238c84f7SMauro Carvalho Chehab 
fimc_irq_handler(int irq,void * priv)291238c84f7SMauro Carvalho Chehab static irqreturn_t fimc_irq_handler(int irq, void *priv)
292238c84f7SMauro Carvalho Chehab {
293238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc = priv;
294238c84f7SMauro Carvalho Chehab 	struct fimc_ctx *ctx;
295238c84f7SMauro Carvalho Chehab 
296238c84f7SMauro Carvalho Chehab 	fimc_hw_clear_irq(fimc);
297238c84f7SMauro Carvalho Chehab 
298238c84f7SMauro Carvalho Chehab 	spin_lock(&fimc->slock);
299238c84f7SMauro Carvalho Chehab 
300238c84f7SMauro Carvalho Chehab 	if (test_and_clear_bit(ST_M2M_PEND, &fimc->state)) {
301238c84f7SMauro Carvalho Chehab 		if (test_and_clear_bit(ST_M2M_SUSPENDING, &fimc->state)) {
302238c84f7SMauro Carvalho Chehab 			set_bit(ST_M2M_SUSPENDED, &fimc->state);
303238c84f7SMauro Carvalho Chehab 			wake_up(&fimc->irq_queue);
304238c84f7SMauro Carvalho Chehab 			goto out;
305238c84f7SMauro Carvalho Chehab 		}
306238c84f7SMauro Carvalho Chehab 		ctx = v4l2_m2m_get_curr_priv(fimc->m2m.m2m_dev);
307238c84f7SMauro Carvalho Chehab 		if (ctx != NULL) {
308238c84f7SMauro Carvalho Chehab 			spin_unlock(&fimc->slock);
309238c84f7SMauro Carvalho Chehab 			fimc_m2m_job_finish(ctx, VB2_BUF_STATE_DONE);
310238c84f7SMauro Carvalho Chehab 
311238c84f7SMauro Carvalho Chehab 			if (ctx->state & FIMC_CTX_SHUT) {
312238c84f7SMauro Carvalho Chehab 				ctx->state &= ~FIMC_CTX_SHUT;
313238c84f7SMauro Carvalho Chehab 				wake_up(&fimc->irq_queue);
314238c84f7SMauro Carvalho Chehab 			}
315238c84f7SMauro Carvalho Chehab 			return IRQ_HANDLED;
316238c84f7SMauro Carvalho Chehab 		}
317238c84f7SMauro Carvalho Chehab 	} else if (test_bit(ST_CAPT_PEND, &fimc->state)) {
318238c84f7SMauro Carvalho Chehab 		int last_buf = test_bit(ST_CAPT_JPEG, &fimc->state) &&
319238c84f7SMauro Carvalho Chehab 				fimc->vid_cap.reqbufs_count == 1;
320238c84f7SMauro Carvalho Chehab 		fimc_capture_irq_handler(fimc, !last_buf);
321238c84f7SMauro Carvalho Chehab 	}
322238c84f7SMauro Carvalho Chehab out:
323238c84f7SMauro Carvalho Chehab 	spin_unlock(&fimc->slock);
324238c84f7SMauro Carvalho Chehab 	return IRQ_HANDLED;
325238c84f7SMauro Carvalho Chehab }
326238c84f7SMauro Carvalho Chehab 
327238c84f7SMauro Carvalho Chehab /* The color format (colplanes, memplanes) must be already configured. */
fimc_prepare_addr(struct fimc_ctx * ctx,struct vb2_buffer * vb,struct fimc_frame * frame,struct fimc_addr * addr)328238c84f7SMauro Carvalho Chehab int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
329238c84f7SMauro Carvalho Chehab 		      struct fimc_frame *frame, struct fimc_addr *addr)
330238c84f7SMauro Carvalho Chehab {
331238c84f7SMauro Carvalho Chehab 	int ret = 0;
332238c84f7SMauro Carvalho Chehab 	u32 pix_size;
333238c84f7SMauro Carvalho Chehab 
334238c84f7SMauro Carvalho Chehab 	if (vb == NULL || frame == NULL)
335238c84f7SMauro Carvalho Chehab 		return -EINVAL;
336238c84f7SMauro Carvalho Chehab 
337238c84f7SMauro Carvalho Chehab 	pix_size = frame->width * frame->height;
338238c84f7SMauro Carvalho Chehab 
339238c84f7SMauro Carvalho Chehab 	dbg("memplanes= %d, colplanes= %d, pix_size= %d",
340238c84f7SMauro Carvalho Chehab 		frame->fmt->memplanes, frame->fmt->colplanes, pix_size);
341238c84f7SMauro Carvalho Chehab 
342238c84f7SMauro Carvalho Chehab 	addr->y = vb2_dma_contig_plane_dma_addr(vb, 0);
343238c84f7SMauro Carvalho Chehab 
344238c84f7SMauro Carvalho Chehab 	if (frame->fmt->memplanes == 1) {
345238c84f7SMauro Carvalho Chehab 		switch (frame->fmt->colplanes) {
346238c84f7SMauro Carvalho Chehab 		case 1:
347238c84f7SMauro Carvalho Chehab 			addr->cb = 0;
348238c84f7SMauro Carvalho Chehab 			addr->cr = 0;
349238c84f7SMauro Carvalho Chehab 			break;
350238c84f7SMauro Carvalho Chehab 		case 2:
351238c84f7SMauro Carvalho Chehab 			/* decompose Y into Y/Cb */
352238c84f7SMauro Carvalho Chehab 			addr->cb = (u32)(addr->y + pix_size);
353238c84f7SMauro Carvalho Chehab 			addr->cr = 0;
354238c84f7SMauro Carvalho Chehab 			break;
355238c84f7SMauro Carvalho Chehab 		case 3:
356238c84f7SMauro Carvalho Chehab 			addr->cb = (u32)(addr->y + pix_size);
357238c84f7SMauro Carvalho Chehab 			/* decompose Y into Y/Cb/Cr */
358238c84f7SMauro Carvalho Chehab 			if (FIMC_FMT_YCBCR420 == frame->fmt->color)
359238c84f7SMauro Carvalho Chehab 				addr->cr = (u32)(addr->cb + (pix_size >> 2));
360238c84f7SMauro Carvalho Chehab 			else /* 422 */
361238c84f7SMauro Carvalho Chehab 				addr->cr = (u32)(addr->cb + (pix_size >> 1));
362238c84f7SMauro Carvalho Chehab 			break;
363238c84f7SMauro Carvalho Chehab 		default:
364238c84f7SMauro Carvalho Chehab 			return -EINVAL;
365238c84f7SMauro Carvalho Chehab 		}
366238c84f7SMauro Carvalho Chehab 	} else if (!frame->fmt->mdataplanes) {
367238c84f7SMauro Carvalho Chehab 		if (frame->fmt->memplanes >= 2)
368238c84f7SMauro Carvalho Chehab 			addr->cb = vb2_dma_contig_plane_dma_addr(vb, 1);
369238c84f7SMauro Carvalho Chehab 
370238c84f7SMauro Carvalho Chehab 		if (frame->fmt->memplanes == 3)
371238c84f7SMauro Carvalho Chehab 			addr->cr = vb2_dma_contig_plane_dma_addr(vb, 2);
372238c84f7SMauro Carvalho Chehab 	}
373238c84f7SMauro Carvalho Chehab 
374238c84f7SMauro Carvalho Chehab 	dbg("DMA ADDR: y= 0x%X  cb= 0x%X cr= 0x%X ret= %d",
375238c84f7SMauro Carvalho Chehab 	    addr->y, addr->cb, addr->cr, ret);
376238c84f7SMauro Carvalho Chehab 
377238c84f7SMauro Carvalho Chehab 	return ret;
378238c84f7SMauro Carvalho Chehab }
379238c84f7SMauro Carvalho Chehab 
380238c84f7SMauro Carvalho Chehab /* Set order for 1 and 2 plane YCBCR 4:2:2 formats. */
fimc_set_yuv_order(struct fimc_ctx * ctx)381238c84f7SMauro Carvalho Chehab void fimc_set_yuv_order(struct fimc_ctx *ctx)
382238c84f7SMauro Carvalho Chehab {
383238c84f7SMauro Carvalho Chehab 	/* The one only mode supported in SoC. */
384238c84f7SMauro Carvalho Chehab 	ctx->in_order_2p = FIMC_REG_CIOCTRL_ORDER422_2P_LSB_CRCB;
385238c84f7SMauro Carvalho Chehab 	ctx->out_order_2p = FIMC_REG_CIOCTRL_ORDER422_2P_LSB_CRCB;
386238c84f7SMauro Carvalho Chehab 
387238c84f7SMauro Carvalho Chehab 	/* Set order for 1 plane input formats. */
388238c84f7SMauro Carvalho Chehab 	switch (ctx->s_frame.fmt->color) {
389238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCRYCB422:
390238c84f7SMauro Carvalho Chehab 		ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_YCRYCB;
391238c84f7SMauro Carvalho Chehab 		break;
392238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_CBYCRY422:
393238c84f7SMauro Carvalho Chehab 		ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_CBYCRY;
394238c84f7SMauro Carvalho Chehab 		break;
395238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_CRYCBY422:
396238c84f7SMauro Carvalho Chehab 		ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_CRYCBY;
397238c84f7SMauro Carvalho Chehab 		break;
398238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCBYCR422:
399238c84f7SMauro Carvalho Chehab 	default:
400238c84f7SMauro Carvalho Chehab 		ctx->in_order_1p = FIMC_REG_MSCTRL_ORDER422_YCBYCR;
401238c84f7SMauro Carvalho Chehab 		break;
402238c84f7SMauro Carvalho Chehab 	}
403238c84f7SMauro Carvalho Chehab 	dbg("ctx->in_order_1p= %d", ctx->in_order_1p);
404238c84f7SMauro Carvalho Chehab 
405238c84f7SMauro Carvalho Chehab 	switch (ctx->d_frame.fmt->color) {
406238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCRYCB422:
407238c84f7SMauro Carvalho Chehab 		ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_YCRYCB;
408238c84f7SMauro Carvalho Chehab 		break;
409238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_CBYCRY422:
410238c84f7SMauro Carvalho Chehab 		ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_CBYCRY;
411238c84f7SMauro Carvalho Chehab 		break;
412238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_CRYCBY422:
413238c84f7SMauro Carvalho Chehab 		ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_CRYCBY;
414238c84f7SMauro Carvalho Chehab 		break;
415238c84f7SMauro Carvalho Chehab 	case FIMC_FMT_YCBYCR422:
416238c84f7SMauro Carvalho Chehab 	default:
417238c84f7SMauro Carvalho Chehab 		ctx->out_order_1p = FIMC_REG_CIOCTRL_ORDER422_YCBYCR;
418238c84f7SMauro Carvalho Chehab 		break;
419238c84f7SMauro Carvalho Chehab 	}
420238c84f7SMauro Carvalho Chehab 	dbg("ctx->out_order_1p= %d", ctx->out_order_1p);
421238c84f7SMauro Carvalho Chehab }
422238c84f7SMauro Carvalho Chehab 
fimc_prepare_dma_offset(struct fimc_ctx * ctx,struct fimc_frame * f)423238c84f7SMauro Carvalho Chehab void fimc_prepare_dma_offset(struct fimc_ctx *ctx, struct fimc_frame *f)
424238c84f7SMauro Carvalho Chehab {
425238c84f7SMauro Carvalho Chehab 	bool pix_hoff = ctx->fimc_dev->drv_data->dma_pix_hoff;
426238c84f7SMauro Carvalho Chehab 	u32 i, depth = 0;
427238c84f7SMauro Carvalho Chehab 
428238c84f7SMauro Carvalho Chehab 	for (i = 0; i < f->fmt->memplanes; i++)
429238c84f7SMauro Carvalho Chehab 		depth += f->fmt->depth[i];
430238c84f7SMauro Carvalho Chehab 
431238c84f7SMauro Carvalho Chehab 	f->dma_offset.y_h = f->offs_h;
432238c84f7SMauro Carvalho Chehab 	if (!pix_hoff)
433238c84f7SMauro Carvalho Chehab 		f->dma_offset.y_h *= (depth >> 3);
434238c84f7SMauro Carvalho Chehab 
435238c84f7SMauro Carvalho Chehab 	f->dma_offset.y_v = f->offs_v;
436238c84f7SMauro Carvalho Chehab 
437238c84f7SMauro Carvalho Chehab 	f->dma_offset.cb_h = f->offs_h;
438238c84f7SMauro Carvalho Chehab 	f->dma_offset.cb_v = f->offs_v;
439238c84f7SMauro Carvalho Chehab 
440238c84f7SMauro Carvalho Chehab 	f->dma_offset.cr_h = f->offs_h;
441238c84f7SMauro Carvalho Chehab 	f->dma_offset.cr_v = f->offs_v;
442238c84f7SMauro Carvalho Chehab 
443238c84f7SMauro Carvalho Chehab 	if (!pix_hoff) {
444238c84f7SMauro Carvalho Chehab 		if (f->fmt->colplanes == 3) {
445238c84f7SMauro Carvalho Chehab 			f->dma_offset.cb_h >>= 1;
446238c84f7SMauro Carvalho Chehab 			f->dma_offset.cr_h >>= 1;
447238c84f7SMauro Carvalho Chehab 		}
448238c84f7SMauro Carvalho Chehab 		if (f->fmt->color == FIMC_FMT_YCBCR420) {
449238c84f7SMauro Carvalho Chehab 			f->dma_offset.cb_v >>= 1;
450238c84f7SMauro Carvalho Chehab 			f->dma_offset.cr_v >>= 1;
451238c84f7SMauro Carvalho Chehab 		}
452238c84f7SMauro Carvalho Chehab 	}
453238c84f7SMauro Carvalho Chehab 
454238c84f7SMauro Carvalho Chehab 	dbg("in_offset: color= %d, y_h= %d, y_v= %d",
455238c84f7SMauro Carvalho Chehab 	    f->fmt->color, f->dma_offset.y_h, f->dma_offset.y_v);
456238c84f7SMauro Carvalho Chehab }
457238c84f7SMauro Carvalho Chehab 
fimc_set_color_effect(struct fimc_ctx * ctx,enum v4l2_colorfx colorfx)458238c84f7SMauro Carvalho Chehab static int fimc_set_color_effect(struct fimc_ctx *ctx, enum v4l2_colorfx colorfx)
459238c84f7SMauro Carvalho Chehab {
460238c84f7SMauro Carvalho Chehab 	struct fimc_effect *effect = &ctx->effect;
461238c84f7SMauro Carvalho Chehab 
462238c84f7SMauro Carvalho Chehab 	switch (colorfx) {
463238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_NONE:
464238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_BYPASS;
465238c84f7SMauro Carvalho Chehab 		break;
466238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_BW:
467238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_ARBITRARY;
468238c84f7SMauro Carvalho Chehab 		effect->pat_cb = 128;
469238c84f7SMauro Carvalho Chehab 		effect->pat_cr = 128;
470238c84f7SMauro Carvalho Chehab 		break;
471238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_SEPIA:
472238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_ARBITRARY;
473238c84f7SMauro Carvalho Chehab 		effect->pat_cb = 115;
474238c84f7SMauro Carvalho Chehab 		effect->pat_cr = 145;
475238c84f7SMauro Carvalho Chehab 		break;
476238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_NEGATIVE:
477238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_NEGATIVE;
478238c84f7SMauro Carvalho Chehab 		break;
479238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_EMBOSS:
480238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_EMBOSSING;
481238c84f7SMauro Carvalho Chehab 		break;
482238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_ART_FREEZE:
483238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_ARTFREEZE;
484238c84f7SMauro Carvalho Chehab 		break;
485238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_SILHOUETTE:
486238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_SILHOUETTE;
487238c84f7SMauro Carvalho Chehab 		break;
488238c84f7SMauro Carvalho Chehab 	case V4L2_COLORFX_SET_CBCR:
489238c84f7SMauro Carvalho Chehab 		effect->type = FIMC_REG_CIIMGEFF_FIN_ARBITRARY;
490238c84f7SMauro Carvalho Chehab 		effect->pat_cb = ctx->ctrls.colorfx_cbcr->val >> 8;
491238c84f7SMauro Carvalho Chehab 		effect->pat_cr = ctx->ctrls.colorfx_cbcr->val & 0xff;
492238c84f7SMauro Carvalho Chehab 		break;
493238c84f7SMauro Carvalho Chehab 	default:
494238c84f7SMauro Carvalho Chehab 		return -EINVAL;
495238c84f7SMauro Carvalho Chehab 	}
496238c84f7SMauro Carvalho Chehab 
497238c84f7SMauro Carvalho Chehab 	return 0;
498238c84f7SMauro Carvalho Chehab }
499238c84f7SMauro Carvalho Chehab 
500238c84f7SMauro Carvalho Chehab /*
501238c84f7SMauro Carvalho Chehab  * V4L2 controls handling
502238c84f7SMauro Carvalho Chehab  */
503238c84f7SMauro Carvalho Chehab #define ctrl_to_ctx(__ctrl) \
504238c84f7SMauro Carvalho Chehab 	container_of((__ctrl)->handler, struct fimc_ctx, ctrls.handler)
505238c84f7SMauro Carvalho Chehab 
__fimc_s_ctrl(struct fimc_ctx * ctx,struct v4l2_ctrl * ctrl)506238c84f7SMauro Carvalho Chehab static int __fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_ctrl *ctrl)
507238c84f7SMauro Carvalho Chehab {
508238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc = ctx->fimc_dev;
509238c84f7SMauro Carvalho Chehab 	const struct fimc_variant *variant = fimc->variant;
510238c84f7SMauro Carvalho Chehab 	int ret = 0;
511238c84f7SMauro Carvalho Chehab 
512238c84f7SMauro Carvalho Chehab 	if (ctrl->flags & V4L2_CTRL_FLAG_INACTIVE)
513238c84f7SMauro Carvalho Chehab 		return 0;
514238c84f7SMauro Carvalho Chehab 
515238c84f7SMauro Carvalho Chehab 	switch (ctrl->id) {
516238c84f7SMauro Carvalho Chehab 	case V4L2_CID_HFLIP:
517238c84f7SMauro Carvalho Chehab 		ctx->hflip = ctrl->val;
518238c84f7SMauro Carvalho Chehab 		break;
519238c84f7SMauro Carvalho Chehab 
520238c84f7SMauro Carvalho Chehab 	case V4L2_CID_VFLIP:
521238c84f7SMauro Carvalho Chehab 		ctx->vflip = ctrl->val;
522238c84f7SMauro Carvalho Chehab 		break;
523238c84f7SMauro Carvalho Chehab 
524238c84f7SMauro Carvalho Chehab 	case V4L2_CID_ROTATE:
525238c84f7SMauro Carvalho Chehab 		if (fimc_capture_pending(fimc)) {
526238c84f7SMauro Carvalho Chehab 			ret = fimc_check_scaler_ratio(ctx, ctx->s_frame.width,
527238c84f7SMauro Carvalho Chehab 					ctx->s_frame.height, ctx->d_frame.width,
528238c84f7SMauro Carvalho Chehab 					ctx->d_frame.height, ctrl->val);
529238c84f7SMauro Carvalho Chehab 			if (ret)
530238c84f7SMauro Carvalho Chehab 				return -EINVAL;
531238c84f7SMauro Carvalho Chehab 		}
532238c84f7SMauro Carvalho Chehab 		if ((ctrl->val == 90 || ctrl->val == 270) &&
533238c84f7SMauro Carvalho Chehab 		    !variant->has_out_rot)
534238c84f7SMauro Carvalho Chehab 			return -EINVAL;
535238c84f7SMauro Carvalho Chehab 
536238c84f7SMauro Carvalho Chehab 		ctx->rotation = ctrl->val;
537238c84f7SMauro Carvalho Chehab 		break;
538238c84f7SMauro Carvalho Chehab 
539238c84f7SMauro Carvalho Chehab 	case V4L2_CID_ALPHA_COMPONENT:
540238c84f7SMauro Carvalho Chehab 		ctx->d_frame.alpha = ctrl->val;
541238c84f7SMauro Carvalho Chehab 		break;
542238c84f7SMauro Carvalho Chehab 
543238c84f7SMauro Carvalho Chehab 	case V4L2_CID_COLORFX:
544238c84f7SMauro Carvalho Chehab 		ret = fimc_set_color_effect(ctx, ctrl->val);
545238c84f7SMauro Carvalho Chehab 		if (ret)
546238c84f7SMauro Carvalho Chehab 			return ret;
547238c84f7SMauro Carvalho Chehab 		break;
548238c84f7SMauro Carvalho Chehab 	}
549238c84f7SMauro Carvalho Chehab 
550238c84f7SMauro Carvalho Chehab 	ctx->state |= FIMC_PARAMS;
551238c84f7SMauro Carvalho Chehab 	set_bit(ST_CAPT_APPLY_CFG, &fimc->state);
552238c84f7SMauro Carvalho Chehab 	return 0;
553238c84f7SMauro Carvalho Chehab }
554238c84f7SMauro Carvalho Chehab 
fimc_s_ctrl(struct v4l2_ctrl * ctrl)555238c84f7SMauro Carvalho Chehab static int fimc_s_ctrl(struct v4l2_ctrl *ctrl)
556238c84f7SMauro Carvalho Chehab {
557238c84f7SMauro Carvalho Chehab 	struct fimc_ctx *ctx = ctrl_to_ctx(ctrl);
558238c84f7SMauro Carvalho Chehab 	unsigned long flags;
559238c84f7SMauro Carvalho Chehab 	int ret;
560238c84f7SMauro Carvalho Chehab 
561238c84f7SMauro Carvalho Chehab 	spin_lock_irqsave(&ctx->fimc_dev->slock, flags);
562238c84f7SMauro Carvalho Chehab 	ret = __fimc_s_ctrl(ctx, ctrl);
563238c84f7SMauro Carvalho Chehab 	spin_unlock_irqrestore(&ctx->fimc_dev->slock, flags);
564238c84f7SMauro Carvalho Chehab 
565238c84f7SMauro Carvalho Chehab 	return ret;
566238c84f7SMauro Carvalho Chehab }
567238c84f7SMauro Carvalho Chehab 
568238c84f7SMauro Carvalho Chehab static const struct v4l2_ctrl_ops fimc_ctrl_ops = {
569238c84f7SMauro Carvalho Chehab 	.s_ctrl = fimc_s_ctrl,
570238c84f7SMauro Carvalho Chehab };
571238c84f7SMauro Carvalho Chehab 
fimc_ctrls_create(struct fimc_ctx * ctx)572238c84f7SMauro Carvalho Chehab int fimc_ctrls_create(struct fimc_ctx *ctx)
573238c84f7SMauro Carvalho Chehab {
574238c84f7SMauro Carvalho Chehab 	unsigned int max_alpha = fimc_get_alpha_mask(ctx->d_frame.fmt);
575238c84f7SMauro Carvalho Chehab 	struct fimc_ctrls *ctrls = &ctx->ctrls;
576238c84f7SMauro Carvalho Chehab 	struct v4l2_ctrl_handler *handler = &ctrls->handler;
577238c84f7SMauro Carvalho Chehab 
578238c84f7SMauro Carvalho Chehab 	if (ctx->ctrls.ready)
579238c84f7SMauro Carvalho Chehab 		return 0;
580238c84f7SMauro Carvalho Chehab 
581238c84f7SMauro Carvalho Chehab 	v4l2_ctrl_handler_init(handler, 6);
582238c84f7SMauro Carvalho Chehab 
583238c84f7SMauro Carvalho Chehab 	ctrls->rotate = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
584238c84f7SMauro Carvalho Chehab 					V4L2_CID_ROTATE, 0, 270, 90, 0);
585238c84f7SMauro Carvalho Chehab 	ctrls->hflip = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
586238c84f7SMauro Carvalho Chehab 					V4L2_CID_HFLIP, 0, 1, 1, 0);
587238c84f7SMauro Carvalho Chehab 	ctrls->vflip = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
588238c84f7SMauro Carvalho Chehab 					V4L2_CID_VFLIP, 0, 1, 1, 0);
589238c84f7SMauro Carvalho Chehab 
590238c84f7SMauro Carvalho Chehab 	if (ctx->fimc_dev->drv_data->alpha_color)
591238c84f7SMauro Carvalho Chehab 		ctrls->alpha = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
592238c84f7SMauro Carvalho Chehab 					V4L2_CID_ALPHA_COMPONENT,
593238c84f7SMauro Carvalho Chehab 					0, max_alpha, 1, 0);
594238c84f7SMauro Carvalho Chehab 	else
595238c84f7SMauro Carvalho Chehab 		ctrls->alpha = NULL;
596238c84f7SMauro Carvalho Chehab 
597238c84f7SMauro Carvalho Chehab 	ctrls->colorfx = v4l2_ctrl_new_std_menu(handler, &fimc_ctrl_ops,
598238c84f7SMauro Carvalho Chehab 				V4L2_CID_COLORFX, V4L2_COLORFX_SET_CBCR,
599238c84f7SMauro Carvalho Chehab 				~0x983f, V4L2_COLORFX_NONE);
600238c84f7SMauro Carvalho Chehab 
601238c84f7SMauro Carvalho Chehab 	ctrls->colorfx_cbcr = v4l2_ctrl_new_std(handler, &fimc_ctrl_ops,
602238c84f7SMauro Carvalho Chehab 				V4L2_CID_COLORFX_CBCR, 0, 0xffff, 1, 0);
603238c84f7SMauro Carvalho Chehab 
604238c84f7SMauro Carvalho Chehab 	ctx->effect.type = FIMC_REG_CIIMGEFF_FIN_BYPASS;
605238c84f7SMauro Carvalho Chehab 
606238c84f7SMauro Carvalho Chehab 	if (!handler->error) {
607238c84f7SMauro Carvalho Chehab 		v4l2_ctrl_cluster(2, &ctrls->colorfx);
608238c84f7SMauro Carvalho Chehab 		ctrls->ready = true;
609238c84f7SMauro Carvalho Chehab 	}
610238c84f7SMauro Carvalho Chehab 
611238c84f7SMauro Carvalho Chehab 	return handler->error;
612238c84f7SMauro Carvalho Chehab }
613238c84f7SMauro Carvalho Chehab 
fimc_ctrls_delete(struct fimc_ctx * ctx)614238c84f7SMauro Carvalho Chehab void fimc_ctrls_delete(struct fimc_ctx *ctx)
615238c84f7SMauro Carvalho Chehab {
616238c84f7SMauro Carvalho Chehab 	struct fimc_ctrls *ctrls = &ctx->ctrls;
617238c84f7SMauro Carvalho Chehab 
618238c84f7SMauro Carvalho Chehab 	if (ctrls->ready) {
619238c84f7SMauro Carvalho Chehab 		v4l2_ctrl_handler_free(&ctrls->handler);
620238c84f7SMauro Carvalho Chehab 		ctrls->ready = false;
621238c84f7SMauro Carvalho Chehab 		ctrls->alpha = NULL;
622238c84f7SMauro Carvalho Chehab 	}
623238c84f7SMauro Carvalho Chehab }
624238c84f7SMauro Carvalho Chehab 
fimc_ctrls_activate(struct fimc_ctx * ctx,bool active)625238c84f7SMauro Carvalho Chehab void fimc_ctrls_activate(struct fimc_ctx *ctx, bool active)
626238c84f7SMauro Carvalho Chehab {
627238c84f7SMauro Carvalho Chehab 	unsigned int has_alpha = ctx->d_frame.fmt->flags & FMT_HAS_ALPHA;
628238c84f7SMauro Carvalho Chehab 	struct fimc_ctrls *ctrls = &ctx->ctrls;
629238c84f7SMauro Carvalho Chehab 
630238c84f7SMauro Carvalho Chehab 	if (!ctrls->ready)
631238c84f7SMauro Carvalho Chehab 		return;
632238c84f7SMauro Carvalho Chehab 
633238c84f7SMauro Carvalho Chehab 	mutex_lock(ctrls->handler.lock);
634238c84f7SMauro Carvalho Chehab 	v4l2_ctrl_activate(ctrls->rotate, active);
635238c84f7SMauro Carvalho Chehab 	v4l2_ctrl_activate(ctrls->hflip, active);
636238c84f7SMauro Carvalho Chehab 	v4l2_ctrl_activate(ctrls->vflip, active);
637238c84f7SMauro Carvalho Chehab 	v4l2_ctrl_activate(ctrls->colorfx, active);
638238c84f7SMauro Carvalho Chehab 	if (ctrls->alpha)
639238c84f7SMauro Carvalho Chehab 		v4l2_ctrl_activate(ctrls->alpha, active && has_alpha);
640238c84f7SMauro Carvalho Chehab 
641238c84f7SMauro Carvalho Chehab 	if (active) {
642238c84f7SMauro Carvalho Chehab 		fimc_set_color_effect(ctx, ctrls->colorfx->cur.val);
643238c84f7SMauro Carvalho Chehab 		ctx->rotation = ctrls->rotate->val;
644238c84f7SMauro Carvalho Chehab 		ctx->hflip    = ctrls->hflip->val;
645238c84f7SMauro Carvalho Chehab 		ctx->vflip    = ctrls->vflip->val;
646238c84f7SMauro Carvalho Chehab 	} else {
647238c84f7SMauro Carvalho Chehab 		ctx->effect.type = FIMC_REG_CIIMGEFF_FIN_BYPASS;
648238c84f7SMauro Carvalho Chehab 		ctx->rotation = 0;
649238c84f7SMauro Carvalho Chehab 		ctx->hflip    = 0;
650238c84f7SMauro Carvalho Chehab 		ctx->vflip    = 0;
651238c84f7SMauro Carvalho Chehab 	}
652238c84f7SMauro Carvalho Chehab 	mutex_unlock(ctrls->handler.lock);
653238c84f7SMauro Carvalho Chehab }
654238c84f7SMauro Carvalho Chehab 
655238c84f7SMauro Carvalho Chehab /* Update maximum value of the alpha color control */
fimc_alpha_ctrl_update(struct fimc_ctx * ctx)656238c84f7SMauro Carvalho Chehab void fimc_alpha_ctrl_update(struct fimc_ctx *ctx)
657238c84f7SMauro Carvalho Chehab {
658238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc = ctx->fimc_dev;
659238c84f7SMauro Carvalho Chehab 	struct v4l2_ctrl *ctrl = ctx->ctrls.alpha;
660238c84f7SMauro Carvalho Chehab 
661238c84f7SMauro Carvalho Chehab 	if (ctrl == NULL || !fimc->drv_data->alpha_color)
662238c84f7SMauro Carvalho Chehab 		return;
663238c84f7SMauro Carvalho Chehab 
664238c84f7SMauro Carvalho Chehab 	v4l2_ctrl_lock(ctrl);
665238c84f7SMauro Carvalho Chehab 	ctrl->maximum = fimc_get_alpha_mask(ctx->d_frame.fmt);
666238c84f7SMauro Carvalho Chehab 
667238c84f7SMauro Carvalho Chehab 	if (ctrl->cur.val > ctrl->maximum)
668238c84f7SMauro Carvalho Chehab 		ctrl->cur.val = ctrl->maximum;
669238c84f7SMauro Carvalho Chehab 
670238c84f7SMauro Carvalho Chehab 	v4l2_ctrl_unlock(ctrl);
671238c84f7SMauro Carvalho Chehab }
672238c84f7SMauro Carvalho Chehab 
__fimc_get_format(struct fimc_frame * frame,struct v4l2_format * f)673238c84f7SMauro Carvalho Chehab void __fimc_get_format(struct fimc_frame *frame, struct v4l2_format *f)
674238c84f7SMauro Carvalho Chehab {
675238c84f7SMauro Carvalho Chehab 	struct v4l2_pix_format_mplane *pixm = &f->fmt.pix_mp;
676238c84f7SMauro Carvalho Chehab 	int i;
677238c84f7SMauro Carvalho Chehab 
678238c84f7SMauro Carvalho Chehab 	pixm->width = frame->o_width;
679238c84f7SMauro Carvalho Chehab 	pixm->height = frame->o_height;
680238c84f7SMauro Carvalho Chehab 	pixm->field = V4L2_FIELD_NONE;
681238c84f7SMauro Carvalho Chehab 	pixm->pixelformat = frame->fmt->fourcc;
682238c84f7SMauro Carvalho Chehab 	pixm->colorspace = V4L2_COLORSPACE_JPEG;
683238c84f7SMauro Carvalho Chehab 	pixm->num_planes = frame->fmt->memplanes;
684238c84f7SMauro Carvalho Chehab 
685238c84f7SMauro Carvalho Chehab 	for (i = 0; i < pixm->num_planes; ++i) {
686238c84f7SMauro Carvalho Chehab 		pixm->plane_fmt[i].bytesperline = frame->bytesperline[i];
687238c84f7SMauro Carvalho Chehab 		pixm->plane_fmt[i].sizeimage = frame->payload[i];
688238c84f7SMauro Carvalho Chehab 	}
689238c84f7SMauro Carvalho Chehab }
690238c84f7SMauro Carvalho Chehab 
691238c84f7SMauro Carvalho Chehab /**
692238c84f7SMauro Carvalho Chehab  * fimc_adjust_mplane_format - adjust bytesperline/sizeimage for each plane
693238c84f7SMauro Carvalho Chehab  * @fmt: fimc pixel format description (input)
694238c84f7SMauro Carvalho Chehab  * @width: requested pixel width
695238c84f7SMauro Carvalho Chehab  * @height: requested pixel height
696238c84f7SMauro Carvalho Chehab  * @pix: multi-plane format to adjust
697238c84f7SMauro Carvalho Chehab  */
fimc_adjust_mplane_format(struct fimc_fmt * fmt,u32 width,u32 height,struct v4l2_pix_format_mplane * pix)698238c84f7SMauro Carvalho Chehab void fimc_adjust_mplane_format(struct fimc_fmt *fmt, u32 width, u32 height,
699238c84f7SMauro Carvalho Chehab 			       struct v4l2_pix_format_mplane *pix)
700238c84f7SMauro Carvalho Chehab {
701238c84f7SMauro Carvalho Chehab 	u32 bytesperline = 0;
702238c84f7SMauro Carvalho Chehab 	int i;
703238c84f7SMauro Carvalho Chehab 
704238c84f7SMauro Carvalho Chehab 	pix->colorspace	= V4L2_COLORSPACE_JPEG;
705238c84f7SMauro Carvalho Chehab 	pix->field = V4L2_FIELD_NONE;
706238c84f7SMauro Carvalho Chehab 	pix->num_planes = fmt->memplanes;
707238c84f7SMauro Carvalho Chehab 	pix->pixelformat = fmt->fourcc;
708238c84f7SMauro Carvalho Chehab 	pix->height = height;
709238c84f7SMauro Carvalho Chehab 	pix->width = width;
710238c84f7SMauro Carvalho Chehab 
711238c84f7SMauro Carvalho Chehab 	for (i = 0; i < pix->num_planes; ++i) {
712238c84f7SMauro Carvalho Chehab 		struct v4l2_plane_pix_format *plane_fmt = &pix->plane_fmt[i];
713238c84f7SMauro Carvalho Chehab 		u32 bpl = plane_fmt->bytesperline;
714238c84f7SMauro Carvalho Chehab 		u32 sizeimage;
715238c84f7SMauro Carvalho Chehab 
716238c84f7SMauro Carvalho Chehab 		if (fmt->colplanes > 1 && (bpl == 0 || bpl < pix->width))
717238c84f7SMauro Carvalho Chehab 			bpl = pix->width; /* Planar */
718238c84f7SMauro Carvalho Chehab 
719238c84f7SMauro Carvalho Chehab 		if (fmt->colplanes == 1 && /* Packed */
720238c84f7SMauro Carvalho Chehab 		    (bpl == 0 || ((bpl * 8) / fmt->depth[i]) < pix->width))
721238c84f7SMauro Carvalho Chehab 			bpl = (pix->width * fmt->depth[0]) / 8;
722238c84f7SMauro Carvalho Chehab 		/*
723238c84f7SMauro Carvalho Chehab 		 * Currently bytesperline for each plane is same, except
724238c84f7SMauro Carvalho Chehab 		 * V4L2_PIX_FMT_YUV420M format. This calculation may need
725238c84f7SMauro Carvalho Chehab 		 * to be changed when other multi-planar formats are added
726238c84f7SMauro Carvalho Chehab 		 * to the fimc_formats[] array.
727238c84f7SMauro Carvalho Chehab 		 */
728238c84f7SMauro Carvalho Chehab 		if (i == 0)
729238c84f7SMauro Carvalho Chehab 			bytesperline = bpl;
730238c84f7SMauro Carvalho Chehab 		else if (i == 1 && fmt->memplanes == 3)
731238c84f7SMauro Carvalho Chehab 			bytesperline /= 2;
732238c84f7SMauro Carvalho Chehab 
733238c84f7SMauro Carvalho Chehab 		plane_fmt->bytesperline = bytesperline;
734238c84f7SMauro Carvalho Chehab 		sizeimage = pix->width * pix->height * fmt->depth[i] / 8;
735238c84f7SMauro Carvalho Chehab 
736238c84f7SMauro Carvalho Chehab 		/* Ensure full last row for tiled formats */
737238c84f7SMauro Carvalho Chehab 		if (tiled_fmt(fmt)) {
738238c84f7SMauro Carvalho Chehab 			/* 64 * 32 * plane_fmt->bytesperline / 64 */
739238c84f7SMauro Carvalho Chehab 			u32 row_size = plane_fmt->bytesperline * 32;
740238c84f7SMauro Carvalho Chehab 
741238c84f7SMauro Carvalho Chehab 			sizeimage = roundup(sizeimage, row_size);
742238c84f7SMauro Carvalho Chehab 		}
743238c84f7SMauro Carvalho Chehab 
744238c84f7SMauro Carvalho Chehab 		plane_fmt->sizeimage = max(sizeimage, plane_fmt->sizeimage);
745238c84f7SMauro Carvalho Chehab 	}
746238c84f7SMauro Carvalho Chehab }
747238c84f7SMauro Carvalho Chehab 
748238c84f7SMauro Carvalho Chehab /**
749238c84f7SMauro Carvalho Chehab  * fimc_find_format - lookup fimc color format by fourcc or media bus format
750238c84f7SMauro Carvalho Chehab  * @pixelformat: fourcc to match, ignored if null
751238c84f7SMauro Carvalho Chehab  * @mbus_code: media bus code to match, ignored if null
752238c84f7SMauro Carvalho Chehab  * @mask: the color flags to match
753238c84f7SMauro Carvalho Chehab  * @index: offset in the fimc_formats array, ignored if negative
754238c84f7SMauro Carvalho Chehab  */
fimc_find_format(const u32 * pixelformat,const u32 * mbus_code,unsigned int mask,int index)755238c84f7SMauro Carvalho Chehab struct fimc_fmt *fimc_find_format(const u32 *pixelformat, const u32 *mbus_code,
756238c84f7SMauro Carvalho Chehab 				  unsigned int mask, int index)
757238c84f7SMauro Carvalho Chehab {
758238c84f7SMauro Carvalho Chehab 	struct fimc_fmt *fmt, *def_fmt = NULL;
759238c84f7SMauro Carvalho Chehab 	unsigned int i;
760238c84f7SMauro Carvalho Chehab 	int id = 0;
761238c84f7SMauro Carvalho Chehab 
762238c84f7SMauro Carvalho Chehab 	if (index >= (int)ARRAY_SIZE(fimc_formats))
763238c84f7SMauro Carvalho Chehab 		return NULL;
764238c84f7SMauro Carvalho Chehab 
765238c84f7SMauro Carvalho Chehab 	for (i = 0; i < ARRAY_SIZE(fimc_formats); ++i) {
766238c84f7SMauro Carvalho Chehab 		fmt = &fimc_formats[i];
767238c84f7SMauro Carvalho Chehab 		if (!(fmt->flags & mask))
768238c84f7SMauro Carvalho Chehab 			continue;
769238c84f7SMauro Carvalho Chehab 		if (pixelformat && fmt->fourcc == *pixelformat)
770238c84f7SMauro Carvalho Chehab 			return fmt;
771238c84f7SMauro Carvalho Chehab 		if (mbus_code && fmt->mbus_code == *mbus_code)
772238c84f7SMauro Carvalho Chehab 			return fmt;
773238c84f7SMauro Carvalho Chehab 		if (index == id)
774238c84f7SMauro Carvalho Chehab 			def_fmt = fmt;
775238c84f7SMauro Carvalho Chehab 		id++;
776238c84f7SMauro Carvalho Chehab 	}
777238c84f7SMauro Carvalho Chehab 	return def_fmt;
778238c84f7SMauro Carvalho Chehab }
779238c84f7SMauro Carvalho Chehab 
fimc_clk_put(struct fimc_dev * fimc)780238c84f7SMauro Carvalho Chehab static void fimc_clk_put(struct fimc_dev *fimc)
781238c84f7SMauro Carvalho Chehab {
782238c84f7SMauro Carvalho Chehab 	int i;
783238c84f7SMauro Carvalho Chehab 	for (i = 0; i < MAX_FIMC_CLOCKS; i++) {
784238c84f7SMauro Carvalho Chehab 		if (IS_ERR(fimc->clock[i]))
785238c84f7SMauro Carvalho Chehab 			continue;
786238c84f7SMauro Carvalho Chehab 		clk_unprepare(fimc->clock[i]);
787238c84f7SMauro Carvalho Chehab 		clk_put(fimc->clock[i]);
788238c84f7SMauro Carvalho Chehab 		fimc->clock[i] = ERR_PTR(-EINVAL);
789238c84f7SMauro Carvalho Chehab 	}
790238c84f7SMauro Carvalho Chehab }
791238c84f7SMauro Carvalho Chehab 
fimc_clk_get(struct fimc_dev * fimc)792238c84f7SMauro Carvalho Chehab static int fimc_clk_get(struct fimc_dev *fimc)
793238c84f7SMauro Carvalho Chehab {
794238c84f7SMauro Carvalho Chehab 	int i, ret;
795238c84f7SMauro Carvalho Chehab 
796238c84f7SMauro Carvalho Chehab 	for (i = 0; i < MAX_FIMC_CLOCKS; i++)
797238c84f7SMauro Carvalho Chehab 		fimc->clock[i] = ERR_PTR(-EINVAL);
798238c84f7SMauro Carvalho Chehab 
799238c84f7SMauro Carvalho Chehab 	for (i = 0; i < MAX_FIMC_CLOCKS; i++) {
800238c84f7SMauro Carvalho Chehab 		fimc->clock[i] = clk_get(&fimc->pdev->dev, fimc_clocks[i]);
801238c84f7SMauro Carvalho Chehab 		if (IS_ERR(fimc->clock[i])) {
802238c84f7SMauro Carvalho Chehab 			ret = PTR_ERR(fimc->clock[i]);
803238c84f7SMauro Carvalho Chehab 			goto err;
804238c84f7SMauro Carvalho Chehab 		}
805238c84f7SMauro Carvalho Chehab 		ret = clk_prepare(fimc->clock[i]);
806238c84f7SMauro Carvalho Chehab 		if (ret < 0) {
807238c84f7SMauro Carvalho Chehab 			clk_put(fimc->clock[i]);
808238c84f7SMauro Carvalho Chehab 			fimc->clock[i] = ERR_PTR(-EINVAL);
809238c84f7SMauro Carvalho Chehab 			goto err;
810238c84f7SMauro Carvalho Chehab 		}
811238c84f7SMauro Carvalho Chehab 	}
812238c84f7SMauro Carvalho Chehab 	return 0;
813238c84f7SMauro Carvalho Chehab err:
814238c84f7SMauro Carvalho Chehab 	fimc_clk_put(fimc);
815238c84f7SMauro Carvalho Chehab 	dev_err(&fimc->pdev->dev, "failed to get clock: %s\n",
816238c84f7SMauro Carvalho Chehab 		fimc_clocks[i]);
817238c84f7SMauro Carvalho Chehab 	return -ENXIO;
818238c84f7SMauro Carvalho Chehab }
819238c84f7SMauro Carvalho Chehab 
820238c84f7SMauro Carvalho Chehab #ifdef CONFIG_PM
fimc_m2m_suspend(struct fimc_dev * fimc)821238c84f7SMauro Carvalho Chehab static int fimc_m2m_suspend(struct fimc_dev *fimc)
822238c84f7SMauro Carvalho Chehab {
823238c84f7SMauro Carvalho Chehab 	unsigned long flags;
824238c84f7SMauro Carvalho Chehab 	int timeout;
825238c84f7SMauro Carvalho Chehab 
826238c84f7SMauro Carvalho Chehab 	spin_lock_irqsave(&fimc->slock, flags);
827238c84f7SMauro Carvalho Chehab 	if (!fimc_m2m_pending(fimc)) {
828238c84f7SMauro Carvalho Chehab 		spin_unlock_irqrestore(&fimc->slock, flags);
829238c84f7SMauro Carvalho Chehab 		return 0;
830238c84f7SMauro Carvalho Chehab 	}
831238c84f7SMauro Carvalho Chehab 	clear_bit(ST_M2M_SUSPENDED, &fimc->state);
832238c84f7SMauro Carvalho Chehab 	set_bit(ST_M2M_SUSPENDING, &fimc->state);
833238c84f7SMauro Carvalho Chehab 	spin_unlock_irqrestore(&fimc->slock, flags);
834238c84f7SMauro Carvalho Chehab 
835238c84f7SMauro Carvalho Chehab 	timeout = wait_event_timeout(fimc->irq_queue,
836238c84f7SMauro Carvalho Chehab 			     test_bit(ST_M2M_SUSPENDED, &fimc->state),
837238c84f7SMauro Carvalho Chehab 			     FIMC_SHUTDOWN_TIMEOUT);
838238c84f7SMauro Carvalho Chehab 
839238c84f7SMauro Carvalho Chehab 	clear_bit(ST_M2M_SUSPENDING, &fimc->state);
840238c84f7SMauro Carvalho Chehab 	return timeout == 0 ? -EAGAIN : 0;
841238c84f7SMauro Carvalho Chehab }
842238c84f7SMauro Carvalho Chehab 
fimc_m2m_resume(struct fimc_dev * fimc)843238c84f7SMauro Carvalho Chehab static int fimc_m2m_resume(struct fimc_dev *fimc)
844238c84f7SMauro Carvalho Chehab {
845238c84f7SMauro Carvalho Chehab 	struct fimc_ctx *ctx;
846238c84f7SMauro Carvalho Chehab 	unsigned long flags;
847238c84f7SMauro Carvalho Chehab 
848238c84f7SMauro Carvalho Chehab 	spin_lock_irqsave(&fimc->slock, flags);
849238c84f7SMauro Carvalho Chehab 	/* Clear for full H/W setup in first run after resume */
850238c84f7SMauro Carvalho Chehab 	ctx = fimc->m2m.ctx;
851238c84f7SMauro Carvalho Chehab 	fimc->m2m.ctx = NULL;
852238c84f7SMauro Carvalho Chehab 	spin_unlock_irqrestore(&fimc->slock, flags);
853238c84f7SMauro Carvalho Chehab 
854238c84f7SMauro Carvalho Chehab 	if (test_and_clear_bit(ST_M2M_SUSPENDED, &fimc->state))
855238c84f7SMauro Carvalho Chehab 		fimc_m2m_job_finish(ctx, VB2_BUF_STATE_ERROR);
856238c84f7SMauro Carvalho Chehab 
857238c84f7SMauro Carvalho Chehab 	return 0;
858238c84f7SMauro Carvalho Chehab }
859238c84f7SMauro Carvalho Chehab #endif /* CONFIG_PM */
860238c84f7SMauro Carvalho Chehab 
861238c84f7SMauro Carvalho Chehab static const struct of_device_id fimc_of_match[];
862238c84f7SMauro Carvalho Chehab 
fimc_parse_dt(struct fimc_dev * fimc,u32 * clk_freq)863238c84f7SMauro Carvalho Chehab static int fimc_parse_dt(struct fimc_dev *fimc, u32 *clk_freq)
864238c84f7SMauro Carvalho Chehab {
865238c84f7SMauro Carvalho Chehab 	struct device *dev = &fimc->pdev->dev;
866238c84f7SMauro Carvalho Chehab 	struct device_node *node = dev->of_node;
867238c84f7SMauro Carvalho Chehab 	const struct of_device_id *of_id;
868238c84f7SMauro Carvalho Chehab 	struct fimc_variant *v;
869238c84f7SMauro Carvalho Chehab 	struct fimc_pix_limit *lim;
870238c84f7SMauro Carvalho Chehab 	u32 args[FIMC_PIX_LIMITS_MAX];
871238c84f7SMauro Carvalho Chehab 	int ret;
872238c84f7SMauro Carvalho Chehab 
873238c84f7SMauro Carvalho Chehab 	if (of_property_read_bool(node, "samsung,lcd-wb"))
874238c84f7SMauro Carvalho Chehab 		return -ENODEV;
875238c84f7SMauro Carvalho Chehab 
876238c84f7SMauro Carvalho Chehab 	v = devm_kzalloc(dev, sizeof(*v) + sizeof(*lim), GFP_KERNEL);
877238c84f7SMauro Carvalho Chehab 	if (!v)
878238c84f7SMauro Carvalho Chehab 		return -ENOMEM;
879238c84f7SMauro Carvalho Chehab 
880238c84f7SMauro Carvalho Chehab 	of_id = of_match_node(fimc_of_match, node);
881238c84f7SMauro Carvalho Chehab 	if (!of_id)
882238c84f7SMauro Carvalho Chehab 		return -EINVAL;
883238c84f7SMauro Carvalho Chehab 	fimc->drv_data = of_id->data;
884238c84f7SMauro Carvalho Chehab 	ret = of_property_read_u32_array(node, "samsung,pix-limits",
885238c84f7SMauro Carvalho Chehab 					 args, FIMC_PIX_LIMITS_MAX);
886238c84f7SMauro Carvalho Chehab 	if (ret < 0)
887238c84f7SMauro Carvalho Chehab 		return ret;
888238c84f7SMauro Carvalho Chehab 
889238c84f7SMauro Carvalho Chehab 	lim = (struct fimc_pix_limit *)&v[1];
890238c84f7SMauro Carvalho Chehab 
891238c84f7SMauro Carvalho Chehab 	lim->scaler_en_w = args[0];
892238c84f7SMauro Carvalho Chehab 	lim->scaler_dis_w = args[1];
893238c84f7SMauro Carvalho Chehab 	lim->out_rot_en_w = args[2];
894238c84f7SMauro Carvalho Chehab 	lim->out_rot_dis_w = args[3];
895238c84f7SMauro Carvalho Chehab 	v->pix_limit = lim;
896238c84f7SMauro Carvalho Chehab 
897238c84f7SMauro Carvalho Chehab 	ret = of_property_read_u32_array(node, "samsung,min-pix-sizes",
898238c84f7SMauro Carvalho Chehab 								args, 2);
899238c84f7SMauro Carvalho Chehab 	v->min_inp_pixsize = ret ? FIMC_DEF_MIN_SIZE : args[0];
900238c84f7SMauro Carvalho Chehab 	v->min_out_pixsize = ret ? FIMC_DEF_MIN_SIZE : args[1];
901238c84f7SMauro Carvalho Chehab 	ret = of_property_read_u32_array(node, "samsung,min-pix-alignment",
902238c84f7SMauro Carvalho Chehab 								args, 2);
903238c84f7SMauro Carvalho Chehab 	v->min_vsize_align = ret ? FIMC_DEF_HEIGHT_ALIGN : args[0];
904238c84f7SMauro Carvalho Chehab 	v->hor_offs_align = ret ? FIMC_DEF_HOR_OFFS_ALIGN : args[1];
905238c84f7SMauro Carvalho Chehab 
906238c84f7SMauro Carvalho Chehab 	ret = of_property_read_u32(node, "samsung,rotators", &args[1]);
907238c84f7SMauro Carvalho Chehab 	v->has_inp_rot = ret ? 1 : args[1] & 0x01;
908238c84f7SMauro Carvalho Chehab 	v->has_out_rot = ret ? 1 : args[1] & 0x10;
909238c84f7SMauro Carvalho Chehab 	v->has_mainscaler_ext = of_property_read_bool(node,
910238c84f7SMauro Carvalho Chehab 					"samsung,mainscaler-ext");
911238c84f7SMauro Carvalho Chehab 
912238c84f7SMauro Carvalho Chehab 	v->has_isp_wb = of_property_read_bool(node, "samsung,isp-wb");
913238c84f7SMauro Carvalho Chehab 	v->has_cam_if = of_property_read_bool(node, "samsung,cam-if");
914238c84f7SMauro Carvalho Chehab 	of_property_read_u32(node, "clock-frequency", clk_freq);
915238c84f7SMauro Carvalho Chehab 	fimc->id = of_alias_get_id(node, "fimc");
916238c84f7SMauro Carvalho Chehab 
917238c84f7SMauro Carvalho Chehab 	fimc->variant = v;
918238c84f7SMauro Carvalho Chehab 	return 0;
919238c84f7SMauro Carvalho Chehab }
920238c84f7SMauro Carvalho Chehab 
fimc_probe(struct platform_device * pdev)921238c84f7SMauro Carvalho Chehab static int fimc_probe(struct platform_device *pdev)
922238c84f7SMauro Carvalho Chehab {
923238c84f7SMauro Carvalho Chehab 	struct device *dev = &pdev->dev;
924238c84f7SMauro Carvalho Chehab 	u32 lclk_freq = 0;
925238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc;
926238c84f7SMauro Carvalho Chehab 	int ret = 0;
927238c84f7SMauro Carvalho Chehab 	int irq;
928238c84f7SMauro Carvalho Chehab 
929238c84f7SMauro Carvalho Chehab 	fimc = devm_kzalloc(dev, sizeof(*fimc), GFP_KERNEL);
930238c84f7SMauro Carvalho Chehab 	if (!fimc)
931238c84f7SMauro Carvalho Chehab 		return -ENOMEM;
932238c84f7SMauro Carvalho Chehab 
933238c84f7SMauro Carvalho Chehab 	fimc->pdev = pdev;
934238c84f7SMauro Carvalho Chehab 
935238c84f7SMauro Carvalho Chehab 	if (dev->of_node) {
936238c84f7SMauro Carvalho Chehab 		ret = fimc_parse_dt(fimc, &lclk_freq);
937238c84f7SMauro Carvalho Chehab 		if (ret < 0)
938238c84f7SMauro Carvalho Chehab 			return ret;
939238c84f7SMauro Carvalho Chehab 	} else {
940238c84f7SMauro Carvalho Chehab 		fimc->drv_data = fimc_get_drvdata(pdev);
941238c84f7SMauro Carvalho Chehab 		fimc->id = pdev->id;
942238c84f7SMauro Carvalho Chehab 	}
943238c84f7SMauro Carvalho Chehab 	if (!fimc->drv_data || fimc->id >= fimc->drv_data->num_entities ||
944238c84f7SMauro Carvalho Chehab 	    fimc->id < 0) {
945238c84f7SMauro Carvalho Chehab 		dev_err(dev, "Invalid driver data or device id (%d)\n",
946238c84f7SMauro Carvalho Chehab 			fimc->id);
947238c84f7SMauro Carvalho Chehab 		return -EINVAL;
948238c84f7SMauro Carvalho Chehab 	}
949238c84f7SMauro Carvalho Chehab 	if (!dev->of_node)
950238c84f7SMauro Carvalho Chehab 		fimc->variant = fimc->drv_data->variant[fimc->id];
951238c84f7SMauro Carvalho Chehab 
952238c84f7SMauro Carvalho Chehab 	init_waitqueue_head(&fimc->irq_queue);
953238c84f7SMauro Carvalho Chehab 	spin_lock_init(&fimc->slock);
954238c84f7SMauro Carvalho Chehab 	mutex_init(&fimc->lock);
955238c84f7SMauro Carvalho Chehab 
956238c84f7SMauro Carvalho Chehab 	if (fimc->variant->has_isp_wb) {
957238c84f7SMauro Carvalho Chehab 		fimc->sysreg = fimc_get_sysreg_regmap(dev->of_node);
958238c84f7SMauro Carvalho Chehab 		if (IS_ERR(fimc->sysreg))
959238c84f7SMauro Carvalho Chehab 			return PTR_ERR(fimc->sysreg);
960238c84f7SMauro Carvalho Chehab 	}
961238c84f7SMauro Carvalho Chehab 
962*fd130042SYangtao Li 	fimc->regs = devm_platform_ioremap_resource(pdev, 0);
963238c84f7SMauro Carvalho Chehab 	if (IS_ERR(fimc->regs))
964238c84f7SMauro Carvalho Chehab 		return PTR_ERR(fimc->regs);
965238c84f7SMauro Carvalho Chehab 
966238c84f7SMauro Carvalho Chehab 	irq = platform_get_irq(pdev, 0);
967238c84f7SMauro Carvalho Chehab 	if (irq < 0)
968238c84f7SMauro Carvalho Chehab 		return irq;
969238c84f7SMauro Carvalho Chehab 
970238c84f7SMauro Carvalho Chehab 	ret = fimc_clk_get(fimc);
971238c84f7SMauro Carvalho Chehab 	if (ret)
972238c84f7SMauro Carvalho Chehab 		return ret;
973238c84f7SMauro Carvalho Chehab 
974238c84f7SMauro Carvalho Chehab 	if (lclk_freq == 0)
975238c84f7SMauro Carvalho Chehab 		lclk_freq = fimc->drv_data->lclk_frequency;
976238c84f7SMauro Carvalho Chehab 
977238c84f7SMauro Carvalho Chehab 	ret = clk_set_rate(fimc->clock[CLK_BUS], lclk_freq);
978238c84f7SMauro Carvalho Chehab 	if (ret < 0)
979238c84f7SMauro Carvalho Chehab 		return ret;
980238c84f7SMauro Carvalho Chehab 
981238c84f7SMauro Carvalho Chehab 	ret = clk_enable(fimc->clock[CLK_BUS]);
982238c84f7SMauro Carvalho Chehab 	if (ret < 0)
983238c84f7SMauro Carvalho Chehab 		return ret;
984238c84f7SMauro Carvalho Chehab 
985238c84f7SMauro Carvalho Chehab 	ret = devm_request_irq(dev, irq, fimc_irq_handler,
986238c84f7SMauro Carvalho Chehab 			       0, dev_name(dev), fimc);
987238c84f7SMauro Carvalho Chehab 	if (ret < 0) {
988238c84f7SMauro Carvalho Chehab 		dev_err(dev, "failed to install irq (%d)\n", ret);
989238c84f7SMauro Carvalho Chehab 		goto err_sclk;
990238c84f7SMauro Carvalho Chehab 	}
991238c84f7SMauro Carvalho Chehab 
992238c84f7SMauro Carvalho Chehab 	ret = fimc_initialize_capture_subdev(fimc);
993238c84f7SMauro Carvalho Chehab 	if (ret < 0)
994238c84f7SMauro Carvalho Chehab 		goto err_sclk;
995238c84f7SMauro Carvalho Chehab 
996238c84f7SMauro Carvalho Chehab 	platform_set_drvdata(pdev, fimc);
997238c84f7SMauro Carvalho Chehab 	pm_runtime_enable(dev);
998238c84f7SMauro Carvalho Chehab 
999238c84f7SMauro Carvalho Chehab 	if (!pm_runtime_enabled(dev)) {
1000238c84f7SMauro Carvalho Chehab 		ret = clk_enable(fimc->clock[CLK_GATE]);
1001238c84f7SMauro Carvalho Chehab 		if (ret < 0)
1002238c84f7SMauro Carvalho Chehab 			goto err_sd;
1003238c84f7SMauro Carvalho Chehab 	}
1004238c84f7SMauro Carvalho Chehab 
1005238c84f7SMauro Carvalho Chehab 	vb2_dma_contig_set_max_seg_size(dev, DMA_BIT_MASK(32));
1006238c84f7SMauro Carvalho Chehab 
1007238c84f7SMauro Carvalho Chehab 	dev_dbg(dev, "FIMC.%d registered successfully\n", fimc->id);
1008238c84f7SMauro Carvalho Chehab 	return 0;
1009238c84f7SMauro Carvalho Chehab 
1010238c84f7SMauro Carvalho Chehab err_sd:
1011238c84f7SMauro Carvalho Chehab 	fimc_unregister_capture_subdev(fimc);
1012238c84f7SMauro Carvalho Chehab err_sclk:
1013238c84f7SMauro Carvalho Chehab 	clk_disable(fimc->clock[CLK_BUS]);
1014238c84f7SMauro Carvalho Chehab 	fimc_clk_put(fimc);
1015238c84f7SMauro Carvalho Chehab 	return ret;
1016238c84f7SMauro Carvalho Chehab }
1017238c84f7SMauro Carvalho Chehab 
1018238c84f7SMauro Carvalho Chehab #ifdef CONFIG_PM
fimc_runtime_resume(struct device * dev)1019238c84f7SMauro Carvalho Chehab static int fimc_runtime_resume(struct device *dev)
1020238c84f7SMauro Carvalho Chehab {
1021238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1022238c84f7SMauro Carvalho Chehab 
1023238c84f7SMauro Carvalho Chehab 	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1024238c84f7SMauro Carvalho Chehab 
1025238c84f7SMauro Carvalho Chehab 	/* Enable clocks and perform basic initialization */
1026238c84f7SMauro Carvalho Chehab 	clk_enable(fimc->clock[CLK_GATE]);
1027238c84f7SMauro Carvalho Chehab 	fimc_hw_reset(fimc);
1028238c84f7SMauro Carvalho Chehab 
1029238c84f7SMauro Carvalho Chehab 	/* Resume the capture or mem-to-mem device */
1030238c84f7SMauro Carvalho Chehab 	if (fimc_capture_busy(fimc))
1031238c84f7SMauro Carvalho Chehab 		return fimc_capture_resume(fimc);
1032238c84f7SMauro Carvalho Chehab 
1033238c84f7SMauro Carvalho Chehab 	return fimc_m2m_resume(fimc);
1034238c84f7SMauro Carvalho Chehab }
1035238c84f7SMauro Carvalho Chehab 
fimc_runtime_suspend(struct device * dev)1036238c84f7SMauro Carvalho Chehab static int fimc_runtime_suspend(struct device *dev)
1037238c84f7SMauro Carvalho Chehab {
1038238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1039238c84f7SMauro Carvalho Chehab 	int ret = 0;
1040238c84f7SMauro Carvalho Chehab 
1041238c84f7SMauro Carvalho Chehab 	if (fimc_capture_busy(fimc))
1042238c84f7SMauro Carvalho Chehab 		ret = fimc_capture_suspend(fimc);
1043238c84f7SMauro Carvalho Chehab 	else
1044238c84f7SMauro Carvalho Chehab 		ret = fimc_m2m_suspend(fimc);
1045238c84f7SMauro Carvalho Chehab 	if (!ret)
1046238c84f7SMauro Carvalho Chehab 		clk_disable(fimc->clock[CLK_GATE]);
1047238c84f7SMauro Carvalho Chehab 
1048238c84f7SMauro Carvalho Chehab 	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1049238c84f7SMauro Carvalho Chehab 	return ret;
1050238c84f7SMauro Carvalho Chehab }
1051238c84f7SMauro Carvalho Chehab #endif
1052238c84f7SMauro Carvalho Chehab 
1053238c84f7SMauro Carvalho Chehab #ifdef CONFIG_PM_SLEEP
fimc_resume(struct device * dev)1054238c84f7SMauro Carvalho Chehab static int fimc_resume(struct device *dev)
1055238c84f7SMauro Carvalho Chehab {
1056238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1057238c84f7SMauro Carvalho Chehab 	unsigned long flags;
1058238c84f7SMauro Carvalho Chehab 
1059238c84f7SMauro Carvalho Chehab 	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1060238c84f7SMauro Carvalho Chehab 
1061238c84f7SMauro Carvalho Chehab 	/* Do not resume if the device was idle before system suspend */
1062238c84f7SMauro Carvalho Chehab 	spin_lock_irqsave(&fimc->slock, flags);
1063238c84f7SMauro Carvalho Chehab 	if (!test_and_clear_bit(ST_LPM, &fimc->state) ||
1064238c84f7SMauro Carvalho Chehab 	    (!fimc_m2m_active(fimc) && !fimc_capture_busy(fimc))) {
1065238c84f7SMauro Carvalho Chehab 		spin_unlock_irqrestore(&fimc->slock, flags);
1066238c84f7SMauro Carvalho Chehab 		return 0;
1067238c84f7SMauro Carvalho Chehab 	}
1068238c84f7SMauro Carvalho Chehab 	fimc_hw_reset(fimc);
1069238c84f7SMauro Carvalho Chehab 	spin_unlock_irqrestore(&fimc->slock, flags);
1070238c84f7SMauro Carvalho Chehab 
1071238c84f7SMauro Carvalho Chehab 	if (fimc_capture_busy(fimc))
1072238c84f7SMauro Carvalho Chehab 		return fimc_capture_resume(fimc);
1073238c84f7SMauro Carvalho Chehab 
1074238c84f7SMauro Carvalho Chehab 	return fimc_m2m_resume(fimc);
1075238c84f7SMauro Carvalho Chehab }
1076238c84f7SMauro Carvalho Chehab 
fimc_suspend(struct device * dev)1077238c84f7SMauro Carvalho Chehab static int fimc_suspend(struct device *dev)
1078238c84f7SMauro Carvalho Chehab {
1079238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc =	dev_get_drvdata(dev);
1080238c84f7SMauro Carvalho Chehab 
1081238c84f7SMauro Carvalho Chehab 	dbg("fimc%d: state: 0x%lx", fimc->id, fimc->state);
1082238c84f7SMauro Carvalho Chehab 
1083238c84f7SMauro Carvalho Chehab 	if (test_and_set_bit(ST_LPM, &fimc->state))
1084238c84f7SMauro Carvalho Chehab 		return 0;
1085238c84f7SMauro Carvalho Chehab 	if (fimc_capture_busy(fimc))
1086238c84f7SMauro Carvalho Chehab 		return fimc_capture_suspend(fimc);
1087238c84f7SMauro Carvalho Chehab 
1088238c84f7SMauro Carvalho Chehab 	return fimc_m2m_suspend(fimc);
1089238c84f7SMauro Carvalho Chehab }
1090238c84f7SMauro Carvalho Chehab #endif /* CONFIG_PM_SLEEP */
1091238c84f7SMauro Carvalho Chehab 
fimc_remove(struct platform_device * pdev)10925de68c11SUwe Kleine-König static void fimc_remove(struct platform_device *pdev)
1093238c84f7SMauro Carvalho Chehab {
1094238c84f7SMauro Carvalho Chehab 	struct fimc_dev *fimc = platform_get_drvdata(pdev);
1095238c84f7SMauro Carvalho Chehab 
1096238c84f7SMauro Carvalho Chehab 	pm_runtime_disable(&pdev->dev);
1097238c84f7SMauro Carvalho Chehab 	if (!pm_runtime_status_suspended(&pdev->dev))
1098238c84f7SMauro Carvalho Chehab 		clk_disable(fimc->clock[CLK_GATE]);
1099238c84f7SMauro Carvalho Chehab 	pm_runtime_set_suspended(&pdev->dev);
1100238c84f7SMauro Carvalho Chehab 
1101238c84f7SMauro Carvalho Chehab 	fimc_unregister_capture_subdev(fimc);
1102238c84f7SMauro Carvalho Chehab 	vb2_dma_contig_clear_max_seg_size(&pdev->dev);
1103238c84f7SMauro Carvalho Chehab 
1104238c84f7SMauro Carvalho Chehab 	clk_disable(fimc->clock[CLK_BUS]);
1105238c84f7SMauro Carvalho Chehab 	fimc_clk_put(fimc);
1106238c84f7SMauro Carvalho Chehab 
1107238c84f7SMauro Carvalho Chehab 	dev_info(&pdev->dev, "driver unloaded\n");
1108238c84f7SMauro Carvalho Chehab }
1109238c84f7SMauro Carvalho Chehab 
1110238c84f7SMauro Carvalho Chehab /* S5PV210, S5PC110 */
1111238c84f7SMauro Carvalho Chehab static const struct fimc_drvdata fimc_drvdata_s5pv210 = {
1112238c84f7SMauro Carvalho Chehab 	.num_entities	= 3,
1113238c84f7SMauro Carvalho Chehab 	.lclk_frequency	= 166000000UL,
1114238c84f7SMauro Carvalho Chehab 	.out_buf_count	= 4,
1115238c84f7SMauro Carvalho Chehab 	.dma_pix_hoff	= 1,
1116238c84f7SMauro Carvalho Chehab };
1117238c84f7SMauro Carvalho Chehab 
1118238c84f7SMauro Carvalho Chehab /* EXYNOS4210, S5PV310, S5PC210 */
1119238c84f7SMauro Carvalho Chehab static const struct fimc_drvdata fimc_drvdata_exynos4210 = {
1120238c84f7SMauro Carvalho Chehab 	.num_entities	= 4,
1121238c84f7SMauro Carvalho Chehab 	.lclk_frequency = 166000000UL,
1122238c84f7SMauro Carvalho Chehab 	.dma_pix_hoff	= 1,
1123238c84f7SMauro Carvalho Chehab 	.cistatus2	= 1,
1124238c84f7SMauro Carvalho Chehab 	.alpha_color	= 1,
1125238c84f7SMauro Carvalho Chehab 	.out_buf_count	= 32,
1126238c84f7SMauro Carvalho Chehab };
1127238c84f7SMauro Carvalho Chehab 
1128bd947783SArtur Weber /* EXYNOS4212, EXYNOS4412 */
1129238c84f7SMauro Carvalho Chehab static const struct fimc_drvdata fimc_drvdata_exynos4x12 = {
1130238c84f7SMauro Carvalho Chehab 	.num_entities	= 4,
1131238c84f7SMauro Carvalho Chehab 	.lclk_frequency	= 166000000UL,
1132238c84f7SMauro Carvalho Chehab 	.dma_pix_hoff	= 1,
1133238c84f7SMauro Carvalho Chehab 	.cistatus2	= 1,
1134238c84f7SMauro Carvalho Chehab 	.alpha_color	= 1,
1135238c84f7SMauro Carvalho Chehab 	.out_buf_count	= 32,
1136238c84f7SMauro Carvalho Chehab };
1137238c84f7SMauro Carvalho Chehab 
1138238c84f7SMauro Carvalho Chehab static const struct of_device_id fimc_of_match[] = {
1139238c84f7SMauro Carvalho Chehab 	{
1140238c84f7SMauro Carvalho Chehab 		.compatible = "samsung,s5pv210-fimc",
1141238c84f7SMauro Carvalho Chehab 		.data = &fimc_drvdata_s5pv210,
1142238c84f7SMauro Carvalho Chehab 	}, {
1143238c84f7SMauro Carvalho Chehab 		.compatible = "samsung,exynos4210-fimc",
1144238c84f7SMauro Carvalho Chehab 		.data = &fimc_drvdata_exynos4210,
1145238c84f7SMauro Carvalho Chehab 	}, {
1146238c84f7SMauro Carvalho Chehab 		.compatible = "samsung,exynos4212-fimc",
1147238c84f7SMauro Carvalho Chehab 		.data = &fimc_drvdata_exynos4x12,
1148238c84f7SMauro Carvalho Chehab 	},
1149238c84f7SMauro Carvalho Chehab 	{ /* sentinel */ },
1150238c84f7SMauro Carvalho Chehab };
1151238c84f7SMauro Carvalho Chehab 
1152238c84f7SMauro Carvalho Chehab static const struct dev_pm_ops fimc_pm_ops = {
1153238c84f7SMauro Carvalho Chehab 	SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
1154238c84f7SMauro Carvalho Chehab 	SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
1155238c84f7SMauro Carvalho Chehab };
1156238c84f7SMauro Carvalho Chehab 
1157238c84f7SMauro Carvalho Chehab static struct platform_driver fimc_driver = {
1158238c84f7SMauro Carvalho Chehab 	.probe		= fimc_probe,
11595de68c11SUwe Kleine-König 	.remove_new	= fimc_remove,
1160238c84f7SMauro Carvalho Chehab 	.driver = {
1161238c84f7SMauro Carvalho Chehab 		.of_match_table = fimc_of_match,
1162238c84f7SMauro Carvalho Chehab 		.name		= FIMC_DRIVER_NAME,
1163238c84f7SMauro Carvalho Chehab 		.pm		= &fimc_pm_ops,
1164238c84f7SMauro Carvalho Chehab 	}
1165238c84f7SMauro Carvalho Chehab };
1166238c84f7SMauro Carvalho Chehab 
fimc_register_driver(void)1167238c84f7SMauro Carvalho Chehab int __init fimc_register_driver(void)
1168238c84f7SMauro Carvalho Chehab {
1169238c84f7SMauro Carvalho Chehab 	return platform_driver_register(&fimc_driver);
1170238c84f7SMauro Carvalho Chehab }
1171238c84f7SMauro Carvalho Chehab 
fimc_unregister_driver(void)117248ecee61SYuan Can void fimc_unregister_driver(void)
1173238c84f7SMauro Carvalho Chehab {
1174238c84f7SMauro Carvalho Chehab 	platform_driver_unregister(&fimc_driver);
1175238c84f7SMauro Carvalho Chehab }
1176