1051a01acSTodor Tomov // SPDX-License-Identifier: GPL-2.0
2051a01acSTodor Tomov /*
3051a01acSTodor Tomov  * camss-vfe-4-1.c
4051a01acSTodor Tomov  *
5051a01acSTodor Tomov  * Qualcomm MSM Camera Subsystem - VFE (Video Front End) Module v4.1
6051a01acSTodor Tomov  *
7051a01acSTodor Tomov  * Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
8051a01acSTodor Tomov  * Copyright (C) 2015-2018 Linaro Ltd.
9051a01acSTodor Tomov  */
10051a01acSTodor Tomov 
11051a01acSTodor Tomov #include <linux/interrupt.h>
123799eca5SArnd Bergmann #include <linux/io.h>
13051a01acSTodor Tomov #include <linux/iopoll.h>
14051a01acSTodor Tomov 
15051a01acSTodor Tomov #include "camss-vfe.h"
16051a01acSTodor Tomov 
17051a01acSTodor Tomov #define VFE_0_HW_VERSION		0x000
18051a01acSTodor Tomov 
19051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD		0x00c
20051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_CORE	BIT(0)
21051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_CAMIF	BIT(1)
22051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_BUS	BIT(2)
23051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_BUS_BDG	BIT(3)
24051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_REGISTER	BIT(4)
25051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_TIMER	BIT(5)
26051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_PM	BIT(6)
27051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_BUS_MISR	BIT(7)
28051a01acSTodor Tomov #define VFE_0_GLOBAL_RESET_CMD_TESTGEN	BIT(8)
29051a01acSTodor Tomov 
30051a01acSTodor Tomov #define VFE_0_MODULE_CFG		0x018
31051a01acSTodor Tomov #define VFE_0_MODULE_CFG_DEMUX			BIT(2)
32051a01acSTodor Tomov #define VFE_0_MODULE_CFG_CHROMA_UPSAMPLE	BIT(3)
33051a01acSTodor Tomov #define VFE_0_MODULE_CFG_SCALE_ENC		BIT(23)
34051a01acSTodor Tomov #define VFE_0_MODULE_CFG_CROP_ENC		BIT(27)
35051a01acSTodor Tomov 
36051a01acSTodor Tomov #define VFE_0_CORE_CFG			0x01c
37051a01acSTodor Tomov #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCBYCR	0x4
38051a01acSTodor Tomov #define VFE_0_CORE_CFG_PIXEL_PATTERN_YCRYCB	0x5
39051a01acSTodor Tomov #define VFE_0_CORE_CFG_PIXEL_PATTERN_CBYCRY	0x6
40051a01acSTodor Tomov #define VFE_0_CORE_CFG_PIXEL_PATTERN_CRYCBY	0x7
41051a01acSTodor Tomov 
42051a01acSTodor Tomov #define VFE_0_IRQ_CMD			0x024
43051a01acSTodor Tomov #define VFE_0_IRQ_CMD_GLOBAL_CLEAR	BIT(0)
44051a01acSTodor Tomov 
45051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0		0x028
46051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0_CAMIF_SOF			BIT(0)
47051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0_CAMIF_EOF			BIT(1)
48051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0_RDIn_REG_UPDATE(n)		BIT((n) + 5)
49051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0_line_n_REG_UPDATE(n)		\
50051a01acSTodor Tomov 	((n) == VFE_LINE_PIX ? BIT(4) : VFE_0_IRQ_MASK_0_RDIn_REG_UPDATE(n))
51051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0_IMAGE_MASTER_n_PING_PONG(n)	BIT((n) + 8)
52051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0_IMAGE_COMPOSITE_DONE_n(n)	BIT((n) + 25)
53051a01acSTodor Tomov #define VFE_0_IRQ_MASK_0_RESET_ACK			BIT(31)
54051a01acSTodor Tomov #define VFE_0_IRQ_MASK_1		0x02c
55051a01acSTodor Tomov #define VFE_0_IRQ_MASK_1_CAMIF_ERROR			BIT(0)
56051a01acSTodor Tomov #define VFE_0_IRQ_MASK_1_VIOLATION			BIT(7)
57051a01acSTodor Tomov #define VFE_0_IRQ_MASK_1_BUS_BDG_HALT_ACK		BIT(8)
58051a01acSTodor Tomov #define VFE_0_IRQ_MASK_1_IMAGE_MASTER_n_BUS_OVERFLOW(n)	BIT((n) + 9)
59051a01acSTodor Tomov #define VFE_0_IRQ_MASK_1_RDIn_SOF(n)			BIT((n) + 29)
60051a01acSTodor Tomov 
61051a01acSTodor Tomov #define VFE_0_IRQ_CLEAR_0		0x030
62051a01acSTodor Tomov #define VFE_0_IRQ_CLEAR_1		0x034
63051a01acSTodor Tomov 
64051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_0		0x038
65051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_0_CAMIF_SOF			BIT(0)
66051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_0_RDIn_REG_UPDATE(n)		BIT((n) + 5)
67051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_0_line_n_REG_UPDATE(n)		\
68051a01acSTodor Tomov 	((n) == VFE_LINE_PIX ? BIT(4) : VFE_0_IRQ_STATUS_0_RDIn_REG_UPDATE(n))
69051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_0_IMAGE_MASTER_n_PING_PONG(n)	BIT((n) + 8)
70051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_0_IMAGE_COMPOSITE_DONE_n(n)	BIT((n) + 25)
71051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_0_RESET_ACK			BIT(31)
72051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_1		0x03c
73051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_1_VIOLATION			BIT(7)
74051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_1_BUS_BDG_HALT_ACK		BIT(8)
75051a01acSTodor Tomov #define VFE_0_IRQ_STATUS_1_RDIn_SOF(n)			BIT((n) + 29)
76051a01acSTodor Tomov 
77051a01acSTodor Tomov #define VFE_0_IRQ_COMPOSITE_MASK_0	0x40
78051a01acSTodor Tomov #define VFE_0_VIOLATION_STATUS		0x48
79051a01acSTodor Tomov 
80051a01acSTodor Tomov #define VFE_0_BUS_CMD			0x4c
81051a01acSTodor Tomov #define VFE_0_BUS_CMD_Mx_RLD_CMD(x)	BIT(x)
82051a01acSTodor Tomov 
83051a01acSTodor Tomov #define VFE_0_BUS_CFG			0x050
84051a01acSTodor Tomov 
85051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x(x)		(0x58 + 0x4 * ((x) / 2))
86051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_EN			BIT(1)
87051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_SWAP_INTER_INTRA	(0x3 << 4)
88051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT		8
89051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_LUMA		0
90051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI0	5
91051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI1	6
92051a01acSTodor Tomov #define VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI2	7
93051a01acSTodor Tomov 
94051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(n)		(0x06c + 0x24 * (n))
95051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_WR_PATH_SHIFT	0
96051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_FRM_BASED_SHIFT	1
97051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_PING_ADDR(n)	(0x070 + 0x24 * (n))
98051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_PONG_ADDR(n)	(0x074 + 0x24 * (n))
99051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(n)		(0x078 + 0x24 * (n))
100051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_SHIFT	2
101051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_MASK	(0x1f << 2)
102051a01acSTodor Tomov 
103051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG(n)		(0x07c + 0x24 * (n))
104051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG_OFFSET_SHIFT	16
105051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_IMAGE_SIZE(n)	(0x080 + 0x24 * (n))
106051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_BUFFER_CFG(n)	(0x084 + 0x24 * (n))
107051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_FRAMEDROP_PATTERN(n)	\
108051a01acSTodor Tomov 							(0x088 + 0x24 * (n))
109051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN(n)	\
110051a01acSTodor Tomov 							(0x08c + 0x24 * (n))
111051a01acSTodor Tomov #define VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN_DEF	0xffffffff
112051a01acSTodor Tomov 
113051a01acSTodor Tomov #define VFE_0_BUS_PING_PONG_STATUS	0x268
114051a01acSTodor Tomov 
115051a01acSTodor Tomov #define VFE_0_BUS_BDG_CMD		0x2c0
116051a01acSTodor Tomov #define VFE_0_BUS_BDG_CMD_HALT_REQ	1
117051a01acSTodor Tomov 
118051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_0		0x2c4
119051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_0_CFG	0xaaa5aaa5
120051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_1		0x2c8
121051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_2		0x2cc
122051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_3		0x2d0
123051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_4		0x2d4
124051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_5		0x2d8
125051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_6		0x2dc
126051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_7		0x2e0
127051a01acSTodor Tomov #define VFE_0_BUS_BDG_QOS_CFG_7_CFG	0x0001aaa5
128051a01acSTodor Tomov 
129051a01acSTodor Tomov #define VFE_0_RDI_CFG_x(x)		(0x2e8 + (0x4 * (x)))
130051a01acSTodor Tomov #define VFE_0_RDI_CFG_x_RDI_STREAM_SEL_SHIFT	28
131051a01acSTodor Tomov #define VFE_0_RDI_CFG_x_RDI_STREAM_SEL_MASK	(0xf << 28)
132051a01acSTodor Tomov #define VFE_0_RDI_CFG_x_RDI_M0_SEL_SHIFT	4
133051a01acSTodor Tomov #define VFE_0_RDI_CFG_x_RDI_M0_SEL_MASK		(0xf << 4)
134051a01acSTodor Tomov #define VFE_0_RDI_CFG_x_RDI_EN_BIT		BIT(2)
135051a01acSTodor Tomov #define VFE_0_RDI_CFG_x_MIPI_EN_BITS		0x3
136051a01acSTodor Tomov #define VFE_0_RDI_CFG_x_RDI_Mr_FRAME_BASED_EN(r)	BIT(16 + (r))
137051a01acSTodor Tomov 
138051a01acSTodor Tomov #define VFE_0_CAMIF_CMD				0x2f4
139051a01acSTodor Tomov #define VFE_0_CAMIF_CMD_DISABLE_FRAME_BOUNDARY	0
140051a01acSTodor Tomov #define VFE_0_CAMIF_CMD_ENABLE_FRAME_BOUNDARY	1
141051a01acSTodor Tomov #define VFE_0_CAMIF_CMD_NO_CHANGE		3
142051a01acSTodor Tomov #define VFE_0_CAMIF_CMD_CLEAR_CAMIF_STATUS	BIT(2)
143051a01acSTodor Tomov #define VFE_0_CAMIF_CFG				0x2f8
144051a01acSTodor Tomov #define VFE_0_CAMIF_CFG_VFE_OUTPUT_EN		BIT(6)
145051a01acSTodor Tomov #define VFE_0_CAMIF_FRAME_CFG			0x300
146051a01acSTodor Tomov #define VFE_0_CAMIF_WINDOW_WIDTH_CFG		0x304
147051a01acSTodor Tomov #define VFE_0_CAMIF_WINDOW_HEIGHT_CFG		0x308
148051a01acSTodor Tomov #define VFE_0_CAMIF_SUBSAMPLE_CFG_0		0x30c
149051a01acSTodor Tomov #define VFE_0_CAMIF_IRQ_SUBSAMPLE_PATTERN	0x314
150051a01acSTodor Tomov #define VFE_0_CAMIF_STATUS			0x31c
151051a01acSTodor Tomov #define VFE_0_CAMIF_STATUS_HALT			BIT(31)
152051a01acSTodor Tomov 
153051a01acSTodor Tomov #define VFE_0_REG_UPDATE			0x378
154051a01acSTodor Tomov #define VFE_0_REG_UPDATE_RDIn(n)		BIT(1 + (n))
155051a01acSTodor Tomov #define VFE_0_REG_UPDATE_line_n(n)		\
156051a01acSTodor Tomov 			((n) == VFE_LINE_PIX ? 1 : VFE_0_REG_UPDATE_RDIn(n))
157051a01acSTodor Tomov 
158051a01acSTodor Tomov #define VFE_0_DEMUX_CFG				0x424
159051a01acSTodor Tomov #define VFE_0_DEMUX_CFG_PERIOD			0x3
160051a01acSTodor Tomov #define VFE_0_DEMUX_GAIN_0			0x428
161051a01acSTodor Tomov #define VFE_0_DEMUX_GAIN_0_CH0_EVEN		(0x80 << 0)
162051a01acSTodor Tomov #define VFE_0_DEMUX_GAIN_0_CH0_ODD		(0x80 << 16)
163051a01acSTodor Tomov #define VFE_0_DEMUX_GAIN_1			0x42c
164051a01acSTodor Tomov #define VFE_0_DEMUX_GAIN_1_CH1			(0x80 << 0)
165051a01acSTodor Tomov #define VFE_0_DEMUX_GAIN_1_CH2			(0x80 << 16)
166051a01acSTodor Tomov #define VFE_0_DEMUX_EVEN_CFG			0x438
167051a01acSTodor Tomov #define VFE_0_DEMUX_EVEN_CFG_PATTERN_YUYV	0x9cac
168051a01acSTodor Tomov #define VFE_0_DEMUX_EVEN_CFG_PATTERN_YVYU	0xac9c
169051a01acSTodor Tomov #define VFE_0_DEMUX_EVEN_CFG_PATTERN_UYVY	0xc9ca
170051a01acSTodor Tomov #define VFE_0_DEMUX_EVEN_CFG_PATTERN_VYUY	0xcac9
171051a01acSTodor Tomov #define VFE_0_DEMUX_ODD_CFG			0x43c
172051a01acSTodor Tomov #define VFE_0_DEMUX_ODD_CFG_PATTERN_YUYV	0x9cac
173051a01acSTodor Tomov #define VFE_0_DEMUX_ODD_CFG_PATTERN_YVYU	0xac9c
174051a01acSTodor Tomov #define VFE_0_DEMUX_ODD_CFG_PATTERN_UYVY	0xc9ca
175051a01acSTodor Tomov #define VFE_0_DEMUX_ODD_CFG_PATTERN_VYUY	0xcac9
176051a01acSTodor Tomov 
177051a01acSTodor Tomov #define VFE_0_SCALE_ENC_Y_CFG			0x75c
178051a01acSTodor Tomov #define VFE_0_SCALE_ENC_Y_H_IMAGE_SIZE		0x760
179051a01acSTodor Tomov #define VFE_0_SCALE_ENC_Y_H_PHASE		0x764
180051a01acSTodor Tomov #define VFE_0_SCALE_ENC_Y_V_IMAGE_SIZE		0x76c
181051a01acSTodor Tomov #define VFE_0_SCALE_ENC_Y_V_PHASE		0x770
182051a01acSTodor Tomov #define VFE_0_SCALE_ENC_CBCR_CFG		0x778
183051a01acSTodor Tomov #define VFE_0_SCALE_ENC_CBCR_H_IMAGE_SIZE	0x77c
184051a01acSTodor Tomov #define VFE_0_SCALE_ENC_CBCR_H_PHASE		0x780
185051a01acSTodor Tomov #define VFE_0_SCALE_ENC_CBCR_V_IMAGE_SIZE	0x790
186051a01acSTodor Tomov #define VFE_0_SCALE_ENC_CBCR_V_PHASE		0x794
187051a01acSTodor Tomov 
188051a01acSTodor Tomov #define VFE_0_CROP_ENC_Y_WIDTH			0x854
189051a01acSTodor Tomov #define VFE_0_CROP_ENC_Y_HEIGHT			0x858
190051a01acSTodor Tomov #define VFE_0_CROP_ENC_CBCR_WIDTH		0x85c
191051a01acSTodor Tomov #define VFE_0_CROP_ENC_CBCR_HEIGHT		0x860
192051a01acSTodor Tomov 
193051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MAX_CFG			0x874
194051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MAX_CFG_CH0		(0xff << 0)
195051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MAX_CFG_CH1		(0xff << 8)
196051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MAX_CFG_CH2		(0xff << 16)
197051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MIN_CFG			0x878
198051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MIN_CFG_CH0		(0x0 << 0)
199051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MIN_CFG_CH1		(0x0 << 8)
200051a01acSTodor Tomov #define VFE_0_CLAMP_ENC_MIN_CFG_CH2		(0x0 << 16)
201051a01acSTodor Tomov 
202051a01acSTodor Tomov #define VFE_0_CGC_OVERRIDE_1			0x974
203051a01acSTodor Tomov #define VFE_0_CGC_OVERRIDE_1_IMAGE_Mx_CGC_OVERRIDE(x)	BIT(x)
204051a01acSTodor Tomov 
205051a01acSTodor Tomov #define CAMIF_TIMEOUT_SLEEP_US 1000
206051a01acSTodor Tomov #define CAMIF_TIMEOUT_ALL_US 1000000
207051a01acSTodor Tomov 
208051a01acSTodor Tomov #define MSM_VFE_VFE0_UB_SIZE 1023
209051a01acSTodor Tomov #define MSM_VFE_VFE0_UB_SIZE_RDI (MSM_VFE_VFE0_UB_SIZE / 3)
210051a01acSTodor Tomov 
211051a01acSTodor Tomov static void vfe_hw_version_read(struct vfe_device *vfe, struct device *dev)
212051a01acSTodor Tomov {
213051a01acSTodor Tomov 	u32 hw_version = readl_relaxed(vfe->base + VFE_0_HW_VERSION);
214051a01acSTodor Tomov 
215051a01acSTodor Tomov 	dev_dbg(dev, "VFE HW Version = 0x%08x\n", hw_version);
216051a01acSTodor Tomov }
217051a01acSTodor Tomov 
218051a01acSTodor Tomov static u16 vfe_get_ub_size(u8 vfe_id)
219051a01acSTodor Tomov {
220051a01acSTodor Tomov 	if (vfe_id == 0)
221051a01acSTodor Tomov 		return MSM_VFE_VFE0_UB_SIZE_RDI;
222051a01acSTodor Tomov 
223051a01acSTodor Tomov 	return 0;
224051a01acSTodor Tomov }
225051a01acSTodor Tomov 
226051a01acSTodor Tomov static inline void vfe_reg_clr(struct vfe_device *vfe, u32 reg, u32 clr_bits)
227051a01acSTodor Tomov {
228051a01acSTodor Tomov 	u32 bits = readl_relaxed(vfe->base + reg);
229051a01acSTodor Tomov 
230051a01acSTodor Tomov 	writel_relaxed(bits & ~clr_bits, vfe->base + reg);
231051a01acSTodor Tomov }
232051a01acSTodor Tomov 
233051a01acSTodor Tomov static inline void vfe_reg_set(struct vfe_device *vfe, u32 reg, u32 set_bits)
234051a01acSTodor Tomov {
235051a01acSTodor Tomov 	u32 bits = readl_relaxed(vfe->base + reg);
236051a01acSTodor Tomov 
237051a01acSTodor Tomov 	writel_relaxed(bits | set_bits, vfe->base + reg);
238051a01acSTodor Tomov }
239051a01acSTodor Tomov 
240051a01acSTodor Tomov static void vfe_global_reset(struct vfe_device *vfe)
241051a01acSTodor Tomov {
242051a01acSTodor Tomov 	u32 reset_bits = VFE_0_GLOBAL_RESET_CMD_TESTGEN		|
243051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_BUS_MISR	|
244051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_PM		|
245051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_TIMER		|
246051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_REGISTER	|
247051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_BUS_BDG		|
248051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_BUS		|
249051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_CAMIF		|
250051a01acSTodor Tomov 			 VFE_0_GLOBAL_RESET_CMD_CORE;
251051a01acSTodor Tomov 
252051a01acSTodor Tomov 	writel_relaxed(reset_bits, vfe->base + VFE_0_GLOBAL_RESET_CMD);
253051a01acSTodor Tomov }
254051a01acSTodor Tomov 
255051a01acSTodor Tomov static void vfe_halt_request(struct vfe_device *vfe)
256051a01acSTodor Tomov {
257051a01acSTodor Tomov 	writel_relaxed(VFE_0_BUS_BDG_CMD_HALT_REQ,
258051a01acSTodor Tomov 		       vfe->base + VFE_0_BUS_BDG_CMD);
259051a01acSTodor Tomov }
260051a01acSTodor Tomov 
261051a01acSTodor Tomov static void vfe_halt_clear(struct vfe_device *vfe)
262051a01acSTodor Tomov {
263051a01acSTodor Tomov 	writel_relaxed(0x0, vfe->base + VFE_0_BUS_BDG_CMD);
264051a01acSTodor Tomov }
265051a01acSTodor Tomov 
266051a01acSTodor Tomov static void vfe_wm_enable(struct vfe_device *vfe, u8 wm, u8 enable)
267051a01acSTodor Tomov {
268051a01acSTodor Tomov 	if (enable)
269051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(wm),
270051a01acSTodor Tomov 			    1 << VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_WR_PATH_SHIFT);
271051a01acSTodor Tomov 	else
272051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(wm),
273051a01acSTodor Tomov 			    1 << VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_WR_PATH_SHIFT);
274051a01acSTodor Tomov }
275051a01acSTodor Tomov 
276051a01acSTodor Tomov static void vfe_wm_frame_based(struct vfe_device *vfe, u8 wm, u8 enable)
277051a01acSTodor Tomov {
278051a01acSTodor Tomov 	if (enable)
279051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(wm),
280051a01acSTodor Tomov 			1 << VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_FRM_BASED_SHIFT);
281051a01acSTodor Tomov 	else
282051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_BUS_IMAGE_MASTER_n_WR_CFG(wm),
283051a01acSTodor Tomov 			1 << VFE_0_BUS_IMAGE_MASTER_n_WR_CFG_FRM_BASED_SHIFT);
284051a01acSTodor Tomov }
285051a01acSTodor Tomov 
286051a01acSTodor Tomov #define CALC_WORD(width, M, N) (((width) * (M) + (N) - 1) / (N))
287051a01acSTodor Tomov 
288051a01acSTodor Tomov static int vfe_word_per_line(u32 format, u32 pixel_per_line)
289051a01acSTodor Tomov {
290051a01acSTodor Tomov 	int val = 0;
291051a01acSTodor Tomov 
292051a01acSTodor Tomov 	switch (format) {
293051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV12:
294051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV21:
295051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV16:
296051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV61:
297051a01acSTodor Tomov 		val = CALC_WORD(pixel_per_line, 1, 8);
298051a01acSTodor Tomov 		break;
299051a01acSTodor Tomov 	case V4L2_PIX_FMT_YUYV:
300051a01acSTodor Tomov 	case V4L2_PIX_FMT_YVYU:
301051a01acSTodor Tomov 	case V4L2_PIX_FMT_UYVY:
302051a01acSTodor Tomov 	case V4L2_PIX_FMT_VYUY:
303051a01acSTodor Tomov 		val = CALC_WORD(pixel_per_line, 2, 8);
304051a01acSTodor Tomov 		break;
305051a01acSTodor Tomov 	}
306051a01acSTodor Tomov 
307051a01acSTodor Tomov 	return val;
308051a01acSTodor Tomov }
309051a01acSTodor Tomov 
310051a01acSTodor Tomov static void vfe_get_wm_sizes(struct v4l2_pix_format_mplane *pix, u8 plane,
311051a01acSTodor Tomov 			     u16 *width, u16 *height, u16 *bytesperline)
312051a01acSTodor Tomov {
313051a01acSTodor Tomov 	switch (pix->pixelformat) {
314051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV12:
315051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV21:
316051a01acSTodor Tomov 		*width = pix->width;
317051a01acSTodor Tomov 		*height = pix->height;
318051a01acSTodor Tomov 		*bytesperline = pix->plane_fmt[0].bytesperline;
319051a01acSTodor Tomov 		if (plane == 1)
320051a01acSTodor Tomov 			*height /= 2;
321051a01acSTodor Tomov 		break;
322051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV16:
323051a01acSTodor Tomov 	case V4L2_PIX_FMT_NV61:
324051a01acSTodor Tomov 		*width = pix->width;
325051a01acSTodor Tomov 		*height = pix->height;
326051a01acSTodor Tomov 		*bytesperline = pix->plane_fmt[0].bytesperline;
327051a01acSTodor Tomov 		break;
328051a01acSTodor Tomov 	}
329051a01acSTodor Tomov }
330051a01acSTodor Tomov 
331051a01acSTodor Tomov static void vfe_wm_line_based(struct vfe_device *vfe, u32 wm,
332051a01acSTodor Tomov 			      struct v4l2_pix_format_mplane *pix,
333051a01acSTodor Tomov 			      u8 plane, u32 enable)
334051a01acSTodor Tomov {
335051a01acSTodor Tomov 	u32 reg;
336051a01acSTodor Tomov 
337051a01acSTodor Tomov 	if (enable) {
338051a01acSTodor Tomov 		u16 width = 0, height = 0, bytesperline = 0, wpl;
339051a01acSTodor Tomov 
340051a01acSTodor Tomov 		vfe_get_wm_sizes(pix, plane, &width, &height, &bytesperline);
341051a01acSTodor Tomov 
342051a01acSTodor Tomov 		wpl = vfe_word_per_line(pix->pixelformat, width);
343051a01acSTodor Tomov 
344051a01acSTodor Tomov 		reg = height - 1;
345051a01acSTodor Tomov 		reg |= ((wpl + 1) / 2 - 1) << 16;
346051a01acSTodor Tomov 
347051a01acSTodor Tomov 		writel_relaxed(reg, vfe->base +
348051a01acSTodor Tomov 			       VFE_0_BUS_IMAGE_MASTER_n_WR_IMAGE_SIZE(wm));
349051a01acSTodor Tomov 
350051a01acSTodor Tomov 		wpl = vfe_word_per_line(pix->pixelformat, bytesperline);
351051a01acSTodor Tomov 
352051a01acSTodor Tomov 		reg = 0x3;
353051a01acSTodor Tomov 		reg |= (height - 1) << 4;
354051a01acSTodor Tomov 		reg |= wpl << 16;
355051a01acSTodor Tomov 
356051a01acSTodor Tomov 		writel_relaxed(reg, vfe->base +
357051a01acSTodor Tomov 			       VFE_0_BUS_IMAGE_MASTER_n_WR_BUFFER_CFG(wm));
358051a01acSTodor Tomov 	} else {
359051a01acSTodor Tomov 		writel_relaxed(0, vfe->base +
360051a01acSTodor Tomov 			       VFE_0_BUS_IMAGE_MASTER_n_WR_IMAGE_SIZE(wm));
361051a01acSTodor Tomov 		writel_relaxed(0, vfe->base +
362051a01acSTodor Tomov 			       VFE_0_BUS_IMAGE_MASTER_n_WR_BUFFER_CFG(wm));
363051a01acSTodor Tomov 	}
364051a01acSTodor Tomov }
365051a01acSTodor Tomov 
366051a01acSTodor Tomov static void vfe_wm_set_framedrop_period(struct vfe_device *vfe, u8 wm, u8 per)
367051a01acSTodor Tomov {
368051a01acSTodor Tomov 	u32 reg;
369051a01acSTodor Tomov 
370051a01acSTodor Tomov 	reg = readl_relaxed(vfe->base +
371051a01acSTodor Tomov 			    VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(wm));
372051a01acSTodor Tomov 
373051a01acSTodor Tomov 	reg &= ~(VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_MASK);
374051a01acSTodor Tomov 
375051a01acSTodor Tomov 	reg |= (per << VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_SHIFT)
376051a01acSTodor Tomov 		& VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG_FRM_DROP_PER_MASK;
377051a01acSTodor Tomov 
378051a01acSTodor Tomov 	writel_relaxed(reg,
379051a01acSTodor Tomov 		       vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_ADDR_CFG(wm));
380051a01acSTodor Tomov }
381051a01acSTodor Tomov 
382051a01acSTodor Tomov static void vfe_wm_set_framedrop_pattern(struct vfe_device *vfe, u8 wm,
383051a01acSTodor Tomov 					 u32 pattern)
384051a01acSTodor Tomov {
385051a01acSTodor Tomov 	writel_relaxed(pattern,
386051a01acSTodor Tomov 	       vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_FRAMEDROP_PATTERN(wm));
387051a01acSTodor Tomov }
388051a01acSTodor Tomov 
389051a01acSTodor Tomov static void vfe_wm_set_ub_cfg(struct vfe_device *vfe, u8 wm,
390051a01acSTodor Tomov 			      u16 offset, u16 depth)
391051a01acSTodor Tomov {
392051a01acSTodor Tomov 	u32 reg;
393051a01acSTodor Tomov 
394051a01acSTodor Tomov 	reg = (offset << VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG_OFFSET_SHIFT) |
395051a01acSTodor Tomov 		depth;
396051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_UB_CFG(wm));
397051a01acSTodor Tomov }
398051a01acSTodor Tomov 
399051a01acSTodor Tomov static void vfe_bus_reload_wm(struct vfe_device *vfe, u8 wm)
400051a01acSTodor Tomov {
401051a01acSTodor Tomov 	wmb();
402051a01acSTodor Tomov 	writel_relaxed(VFE_0_BUS_CMD_Mx_RLD_CMD(wm), vfe->base + VFE_0_BUS_CMD);
403051a01acSTodor Tomov 	wmb();
404051a01acSTodor Tomov }
405051a01acSTodor Tomov 
406051a01acSTodor Tomov static void vfe_wm_set_ping_addr(struct vfe_device *vfe, u8 wm, u32 addr)
407051a01acSTodor Tomov {
408051a01acSTodor Tomov 	writel_relaxed(addr,
409051a01acSTodor Tomov 		       vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_PING_ADDR(wm));
410051a01acSTodor Tomov }
411051a01acSTodor Tomov 
412051a01acSTodor Tomov static void vfe_wm_set_pong_addr(struct vfe_device *vfe, u8 wm, u32 addr)
413051a01acSTodor Tomov {
414051a01acSTodor Tomov 	writel_relaxed(addr,
415051a01acSTodor Tomov 		       vfe->base + VFE_0_BUS_IMAGE_MASTER_n_WR_PONG_ADDR(wm));
416051a01acSTodor Tomov }
417051a01acSTodor Tomov 
418051a01acSTodor Tomov static int vfe_wm_get_ping_pong_status(struct vfe_device *vfe, u8 wm)
419051a01acSTodor Tomov {
420051a01acSTodor Tomov 	u32 reg;
421051a01acSTodor Tomov 
422051a01acSTodor Tomov 	reg = readl_relaxed(vfe->base + VFE_0_BUS_PING_PONG_STATUS);
423051a01acSTodor Tomov 
424051a01acSTodor Tomov 	return (reg >> wm) & 0x1;
425051a01acSTodor Tomov }
426051a01acSTodor Tomov 
427051a01acSTodor Tomov static void vfe_bus_enable_wr_if(struct vfe_device *vfe, u8 enable)
428051a01acSTodor Tomov {
429051a01acSTodor Tomov 	if (enable)
430051a01acSTodor Tomov 		writel_relaxed(0x10000009, vfe->base + VFE_0_BUS_CFG);
431051a01acSTodor Tomov 	else
432051a01acSTodor Tomov 		writel_relaxed(0, vfe->base + VFE_0_BUS_CFG);
433051a01acSTodor Tomov }
434051a01acSTodor Tomov 
435051a01acSTodor Tomov static void vfe_bus_connect_wm_to_rdi(struct vfe_device *vfe, u8 wm,
436051a01acSTodor Tomov 				      enum vfe_line_id id)
437051a01acSTodor Tomov {
438051a01acSTodor Tomov 	u32 reg;
439051a01acSTodor Tomov 
440051a01acSTodor Tomov 	reg = VFE_0_RDI_CFG_x_MIPI_EN_BITS;
441051a01acSTodor Tomov 	reg |= VFE_0_RDI_CFG_x_RDI_Mr_FRAME_BASED_EN(id);
442051a01acSTodor Tomov 	vfe_reg_set(vfe, VFE_0_RDI_CFG_x(0), reg);
443051a01acSTodor Tomov 
444051a01acSTodor Tomov 	reg = VFE_0_RDI_CFG_x_RDI_EN_BIT;
445051a01acSTodor Tomov 	reg |= ((3 * id) << VFE_0_RDI_CFG_x_RDI_STREAM_SEL_SHIFT) &
446051a01acSTodor Tomov 		VFE_0_RDI_CFG_x_RDI_STREAM_SEL_MASK;
447051a01acSTodor Tomov 	vfe_reg_set(vfe, VFE_0_RDI_CFG_x(id), reg);
448051a01acSTodor Tomov 
449051a01acSTodor Tomov 	switch (id) {
450051a01acSTodor Tomov 	case VFE_LINE_RDI0:
451051a01acSTodor Tomov 	default:
452051a01acSTodor Tomov 		reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI0 <<
453051a01acSTodor Tomov 		      VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
454051a01acSTodor Tomov 		break;
455051a01acSTodor Tomov 	case VFE_LINE_RDI1:
456051a01acSTodor Tomov 		reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI1 <<
457051a01acSTodor Tomov 		      VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
458051a01acSTodor Tomov 		break;
459051a01acSTodor Tomov 	case VFE_LINE_RDI2:
460051a01acSTodor Tomov 		reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI2 <<
461051a01acSTodor Tomov 		      VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
462051a01acSTodor Tomov 		break;
463051a01acSTodor Tomov 	}
464051a01acSTodor Tomov 
465051a01acSTodor Tomov 	if (wm % 2 == 1)
466051a01acSTodor Tomov 		reg <<= 16;
467051a01acSTodor Tomov 
468051a01acSTodor Tomov 	vfe_reg_set(vfe, VFE_0_BUS_XBAR_CFG_x(wm), reg);
469051a01acSTodor Tomov }
470051a01acSTodor Tomov 
471051a01acSTodor Tomov static void vfe_wm_set_subsample(struct vfe_device *vfe, u8 wm)
472051a01acSTodor Tomov {
473051a01acSTodor Tomov 	writel_relaxed(VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN_DEF,
474051a01acSTodor Tomov 		       vfe->base +
475051a01acSTodor Tomov 		       VFE_0_BUS_IMAGE_MASTER_n_WR_IRQ_SUBSAMPLE_PATTERN(wm));
476051a01acSTodor Tomov }
477051a01acSTodor Tomov 
478051a01acSTodor Tomov static void vfe_bus_disconnect_wm_from_rdi(struct vfe_device *vfe, u8 wm,
479051a01acSTodor Tomov 					   enum vfe_line_id id)
480051a01acSTodor Tomov {
481051a01acSTodor Tomov 	u32 reg;
482051a01acSTodor Tomov 
483051a01acSTodor Tomov 	reg = VFE_0_RDI_CFG_x_RDI_Mr_FRAME_BASED_EN(id);
484051a01acSTodor Tomov 	vfe_reg_clr(vfe, VFE_0_RDI_CFG_x(0), reg);
485051a01acSTodor Tomov 
486051a01acSTodor Tomov 	reg = VFE_0_RDI_CFG_x_RDI_EN_BIT;
487051a01acSTodor Tomov 	vfe_reg_clr(vfe, VFE_0_RDI_CFG_x(id), reg);
488051a01acSTodor Tomov 
489051a01acSTodor Tomov 	switch (id) {
490051a01acSTodor Tomov 	case VFE_LINE_RDI0:
491051a01acSTodor Tomov 	default:
492051a01acSTodor Tomov 		reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI0 <<
493051a01acSTodor Tomov 		      VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
494051a01acSTodor Tomov 		break;
495051a01acSTodor Tomov 	case VFE_LINE_RDI1:
496051a01acSTodor Tomov 		reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI1 <<
497051a01acSTodor Tomov 		      VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
498051a01acSTodor Tomov 		break;
499051a01acSTodor Tomov 	case VFE_LINE_RDI2:
500051a01acSTodor Tomov 		reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_VAL_RDI2 <<
501051a01acSTodor Tomov 		      VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
502051a01acSTodor Tomov 		break;
503051a01acSTodor Tomov 	}
504051a01acSTodor Tomov 
505051a01acSTodor Tomov 	if (wm % 2 == 1)
506051a01acSTodor Tomov 		reg <<= 16;
507051a01acSTodor Tomov 
508051a01acSTodor Tomov 	vfe_reg_clr(vfe, VFE_0_BUS_XBAR_CFG_x(wm), reg);
509051a01acSTodor Tomov }
510051a01acSTodor Tomov 
511051a01acSTodor Tomov static void vfe_set_xbar_cfg(struct vfe_device *vfe, struct vfe_output *output,
512051a01acSTodor Tomov 			     u8 enable)
513051a01acSTodor Tomov {
514051a01acSTodor Tomov 	struct vfe_line *line = container_of(output, struct vfe_line, output);
515051a01acSTodor Tomov 	u32 p = line->video_out.active_fmt.fmt.pix_mp.pixelformat;
516051a01acSTodor Tomov 	u32 reg;
517051a01acSTodor Tomov 	unsigned int i;
518051a01acSTodor Tomov 
519051a01acSTodor Tomov 	for (i = 0; i < output->wm_num; i++) {
520051a01acSTodor Tomov 		if (i == 0) {
521051a01acSTodor Tomov 			reg = VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_LUMA <<
522051a01acSTodor Tomov 				VFE_0_BUS_XBAR_CFG_x_M_SINGLE_STREAM_SEL_SHIFT;
523051a01acSTodor Tomov 		} else if (i == 1) {
524051a01acSTodor Tomov 			reg = VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_EN;
525051a01acSTodor Tomov 			if (p == V4L2_PIX_FMT_NV12 || p == V4L2_PIX_FMT_NV16)
526051a01acSTodor Tomov 				reg |= VFE_0_BUS_XBAR_CFG_x_M_PAIR_STREAM_SWAP_INTER_INTRA;
527051a01acSTodor Tomov 		} else {
528051a01acSTodor Tomov 			/* On current devices output->wm_num is always <= 2 */
529051a01acSTodor Tomov 			break;
530051a01acSTodor Tomov 		}
531051a01acSTodor Tomov 
532051a01acSTodor Tomov 		if (output->wm_idx[i] % 2 == 1)
533051a01acSTodor Tomov 			reg <<= 16;
534051a01acSTodor Tomov 
535051a01acSTodor Tomov 		if (enable)
536051a01acSTodor Tomov 			vfe_reg_set(vfe,
537051a01acSTodor Tomov 				    VFE_0_BUS_XBAR_CFG_x(output->wm_idx[i]),
538051a01acSTodor Tomov 				    reg);
539051a01acSTodor Tomov 		else
540051a01acSTodor Tomov 			vfe_reg_clr(vfe,
541051a01acSTodor Tomov 				    VFE_0_BUS_XBAR_CFG_x(output->wm_idx[i]),
542051a01acSTodor Tomov 				    reg);
543051a01acSTodor Tomov 	}
544051a01acSTodor Tomov }
545051a01acSTodor Tomov 
546312e1c85STodor Tomov static void vfe_set_realign_cfg(struct vfe_device *vfe, struct vfe_line *line,
547312e1c85STodor Tomov 				u8 enable)
548312e1c85STodor Tomov {
549312e1c85STodor Tomov 	/* empty */
550312e1c85STodor Tomov }
551051a01acSTodor Tomov static void vfe_set_rdi_cid(struct vfe_device *vfe, enum vfe_line_id id, u8 cid)
552051a01acSTodor Tomov {
553051a01acSTodor Tomov 	vfe_reg_clr(vfe, VFE_0_RDI_CFG_x(id),
554051a01acSTodor Tomov 		    VFE_0_RDI_CFG_x_RDI_M0_SEL_MASK);
555051a01acSTodor Tomov 
556051a01acSTodor Tomov 	vfe_reg_set(vfe, VFE_0_RDI_CFG_x(id),
557051a01acSTodor Tomov 		    cid << VFE_0_RDI_CFG_x_RDI_M0_SEL_SHIFT);
558051a01acSTodor Tomov }
559051a01acSTodor Tomov 
560051a01acSTodor Tomov static void vfe_reg_update(struct vfe_device *vfe, enum vfe_line_id line_id)
561051a01acSTodor Tomov {
562051a01acSTodor Tomov 	vfe->reg_update |= VFE_0_REG_UPDATE_line_n(line_id);
563051a01acSTodor Tomov 	wmb();
564051a01acSTodor Tomov 	writel_relaxed(vfe->reg_update, vfe->base + VFE_0_REG_UPDATE);
565051a01acSTodor Tomov 	wmb();
566051a01acSTodor Tomov }
567051a01acSTodor Tomov 
568051a01acSTodor Tomov static inline void vfe_reg_update_clear(struct vfe_device *vfe,
569051a01acSTodor Tomov 					enum vfe_line_id line_id)
570051a01acSTodor Tomov {
571051a01acSTodor Tomov 	vfe->reg_update &= ~VFE_0_REG_UPDATE_line_n(line_id);
572051a01acSTodor Tomov }
573051a01acSTodor Tomov 
574051a01acSTodor Tomov static void vfe_enable_irq_wm_line(struct vfe_device *vfe, u8 wm,
575051a01acSTodor Tomov 				   enum vfe_line_id line_id, u8 enable)
576051a01acSTodor Tomov {
577051a01acSTodor Tomov 	u32 irq_en0 = VFE_0_IRQ_MASK_0_IMAGE_MASTER_n_PING_PONG(wm) |
578051a01acSTodor Tomov 		      VFE_0_IRQ_MASK_0_line_n_REG_UPDATE(line_id);
579051a01acSTodor Tomov 	u32 irq_en1 = VFE_0_IRQ_MASK_1_IMAGE_MASTER_n_BUS_OVERFLOW(wm) |
580051a01acSTodor Tomov 		      VFE_0_IRQ_MASK_1_RDIn_SOF(line_id);
581051a01acSTodor Tomov 
582051a01acSTodor Tomov 	if (enable) {
583051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_IRQ_MASK_0, irq_en0);
584051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_IRQ_MASK_1, irq_en1);
585051a01acSTodor Tomov 	} else {
586051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_IRQ_MASK_0, irq_en0);
587051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_IRQ_MASK_1, irq_en1);
588051a01acSTodor Tomov 	}
589051a01acSTodor Tomov }
590051a01acSTodor Tomov 
591051a01acSTodor Tomov static void vfe_enable_irq_pix_line(struct vfe_device *vfe, u8 comp,
592051a01acSTodor Tomov 				    enum vfe_line_id line_id, u8 enable)
593051a01acSTodor Tomov {
594051a01acSTodor Tomov 	struct vfe_output *output = &vfe->line[line_id].output;
595051a01acSTodor Tomov 	unsigned int i;
596051a01acSTodor Tomov 	u32 irq_en0;
597051a01acSTodor Tomov 	u32 irq_en1;
598051a01acSTodor Tomov 	u32 comp_mask = 0;
599051a01acSTodor Tomov 
600051a01acSTodor Tomov 	irq_en0 = VFE_0_IRQ_MASK_0_CAMIF_SOF;
601051a01acSTodor Tomov 	irq_en0 |= VFE_0_IRQ_MASK_0_CAMIF_EOF;
602051a01acSTodor Tomov 	irq_en0 |= VFE_0_IRQ_MASK_0_IMAGE_COMPOSITE_DONE_n(comp);
603051a01acSTodor Tomov 	irq_en0 |= VFE_0_IRQ_MASK_0_line_n_REG_UPDATE(line_id);
604051a01acSTodor Tomov 	irq_en1 = VFE_0_IRQ_MASK_1_CAMIF_ERROR;
605051a01acSTodor Tomov 	for (i = 0; i < output->wm_num; i++) {
606051a01acSTodor Tomov 		irq_en1 |= VFE_0_IRQ_MASK_1_IMAGE_MASTER_n_BUS_OVERFLOW(
607051a01acSTodor Tomov 							output->wm_idx[i]);
608051a01acSTodor Tomov 		comp_mask |= (1 << output->wm_idx[i]) << comp * 8;
609051a01acSTodor Tomov 	}
610051a01acSTodor Tomov 
611051a01acSTodor Tomov 	if (enable) {
612051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_IRQ_MASK_0, irq_en0);
613051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_IRQ_MASK_1, irq_en1);
614051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_IRQ_COMPOSITE_MASK_0, comp_mask);
615051a01acSTodor Tomov 	} else {
616051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_IRQ_MASK_0, irq_en0);
617051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_IRQ_MASK_1, irq_en1);
618051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_IRQ_COMPOSITE_MASK_0, comp_mask);
619051a01acSTodor Tomov 	}
620051a01acSTodor Tomov }
621051a01acSTodor Tomov 
622051a01acSTodor Tomov static void vfe_enable_irq_common(struct vfe_device *vfe)
623051a01acSTodor Tomov {
624051a01acSTodor Tomov 	u32 irq_en0 = VFE_0_IRQ_MASK_0_RESET_ACK;
625051a01acSTodor Tomov 	u32 irq_en1 = VFE_0_IRQ_MASK_1_VIOLATION |
626051a01acSTodor Tomov 		      VFE_0_IRQ_MASK_1_BUS_BDG_HALT_ACK;
627051a01acSTodor Tomov 
628051a01acSTodor Tomov 	vfe_reg_set(vfe, VFE_0_IRQ_MASK_0, irq_en0);
629051a01acSTodor Tomov 	vfe_reg_set(vfe, VFE_0_IRQ_MASK_1, irq_en1);
630051a01acSTodor Tomov }
631051a01acSTodor Tomov 
632051a01acSTodor Tomov static void vfe_set_demux_cfg(struct vfe_device *vfe, struct vfe_line *line)
633051a01acSTodor Tomov {
634051a01acSTodor Tomov 	u32 val, even_cfg, odd_cfg;
635051a01acSTodor Tomov 
636051a01acSTodor Tomov 	writel_relaxed(VFE_0_DEMUX_CFG_PERIOD, vfe->base + VFE_0_DEMUX_CFG);
637051a01acSTodor Tomov 
638051a01acSTodor Tomov 	val = VFE_0_DEMUX_GAIN_0_CH0_EVEN | VFE_0_DEMUX_GAIN_0_CH0_ODD;
639051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_DEMUX_GAIN_0);
640051a01acSTodor Tomov 
641051a01acSTodor Tomov 	val = VFE_0_DEMUX_GAIN_1_CH1 | VFE_0_DEMUX_GAIN_1_CH2;
642051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_DEMUX_GAIN_1);
643051a01acSTodor Tomov 
644051a01acSTodor Tomov 	switch (line->fmt[MSM_VFE_PAD_SINK].code) {
645051a01acSTodor Tomov 	case MEDIA_BUS_FMT_YUYV8_2X8:
646051a01acSTodor Tomov 		even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_YUYV;
647051a01acSTodor Tomov 		odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_YUYV;
648051a01acSTodor Tomov 		break;
649051a01acSTodor Tomov 	case MEDIA_BUS_FMT_YVYU8_2X8:
650051a01acSTodor Tomov 		even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_YVYU;
651051a01acSTodor Tomov 		odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_YVYU;
652051a01acSTodor Tomov 		break;
653051a01acSTodor Tomov 	case MEDIA_BUS_FMT_UYVY8_2X8:
654051a01acSTodor Tomov 	default:
655051a01acSTodor Tomov 		even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_UYVY;
656051a01acSTodor Tomov 		odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_UYVY;
657051a01acSTodor Tomov 		break;
658051a01acSTodor Tomov 	case MEDIA_BUS_FMT_VYUY8_2X8:
659051a01acSTodor Tomov 		even_cfg = VFE_0_DEMUX_EVEN_CFG_PATTERN_VYUY;
660051a01acSTodor Tomov 		odd_cfg = VFE_0_DEMUX_ODD_CFG_PATTERN_VYUY;
661051a01acSTodor Tomov 		break;
662051a01acSTodor Tomov 	}
663051a01acSTodor Tomov 
664051a01acSTodor Tomov 	writel_relaxed(even_cfg, vfe->base + VFE_0_DEMUX_EVEN_CFG);
665051a01acSTodor Tomov 	writel_relaxed(odd_cfg, vfe->base + VFE_0_DEMUX_ODD_CFG);
666051a01acSTodor Tomov }
667051a01acSTodor Tomov 
668051a01acSTodor Tomov static inline u8 vfe_calc_interp_reso(u16 input, u16 output)
669051a01acSTodor Tomov {
670051a01acSTodor Tomov 	if (input / output >= 16)
671051a01acSTodor Tomov 		return 0;
672051a01acSTodor Tomov 
673051a01acSTodor Tomov 	if (input / output >= 8)
674051a01acSTodor Tomov 		return 1;
675051a01acSTodor Tomov 
676051a01acSTodor Tomov 	if (input / output >= 4)
677051a01acSTodor Tomov 		return 2;
678051a01acSTodor Tomov 
679051a01acSTodor Tomov 	return 3;
680051a01acSTodor Tomov }
681051a01acSTodor Tomov 
682051a01acSTodor Tomov static void vfe_set_scale_cfg(struct vfe_device *vfe, struct vfe_line *line)
683051a01acSTodor Tomov {
684051a01acSTodor Tomov 	u32 p = line->video_out.active_fmt.fmt.pix_mp.pixelformat;
685051a01acSTodor Tomov 	u32 reg;
686051a01acSTodor Tomov 	u16 input, output;
687051a01acSTodor Tomov 	u8 interp_reso;
688051a01acSTodor Tomov 	u32 phase_mult;
689051a01acSTodor Tomov 
690051a01acSTodor Tomov 	writel_relaxed(0x3, vfe->base + VFE_0_SCALE_ENC_Y_CFG);
691051a01acSTodor Tomov 
692051a01acSTodor Tomov 	input = line->fmt[MSM_VFE_PAD_SINK].width;
693051a01acSTodor Tomov 	output = line->compose.width;
694051a01acSTodor Tomov 	reg = (output << 16) | input;
695051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_H_IMAGE_SIZE);
696051a01acSTodor Tomov 
697051a01acSTodor Tomov 	interp_reso = vfe_calc_interp_reso(input, output);
698051a01acSTodor Tomov 	phase_mult = input * (1 << (13 + interp_reso)) / output;
699051a01acSTodor Tomov 	reg = (interp_reso << 20) | phase_mult;
700051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_H_PHASE);
701051a01acSTodor Tomov 
702051a01acSTodor Tomov 	input = line->fmt[MSM_VFE_PAD_SINK].height;
703051a01acSTodor Tomov 	output = line->compose.height;
704051a01acSTodor Tomov 	reg = (output << 16) | input;
705051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_V_IMAGE_SIZE);
706051a01acSTodor Tomov 
707051a01acSTodor Tomov 	interp_reso = vfe_calc_interp_reso(input, output);
708051a01acSTodor Tomov 	phase_mult = input * (1 << (13 + interp_reso)) / output;
709051a01acSTodor Tomov 	reg = (interp_reso << 20) | phase_mult;
710051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_Y_V_PHASE);
711051a01acSTodor Tomov 
712051a01acSTodor Tomov 	writel_relaxed(0x3, vfe->base + VFE_0_SCALE_ENC_CBCR_CFG);
713051a01acSTodor Tomov 
714051a01acSTodor Tomov 	input = line->fmt[MSM_VFE_PAD_SINK].width;
715051a01acSTodor Tomov 	output = line->compose.width / 2;
716051a01acSTodor Tomov 	reg = (output << 16) | input;
717051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_H_IMAGE_SIZE);
718051a01acSTodor Tomov 
719051a01acSTodor Tomov 	interp_reso = vfe_calc_interp_reso(input, output);
720051a01acSTodor Tomov 	phase_mult = input * (1 << (13 + interp_reso)) / output;
721051a01acSTodor Tomov 	reg = (interp_reso << 20) | phase_mult;
722051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_H_PHASE);
723051a01acSTodor Tomov 
724051a01acSTodor Tomov 	input = line->fmt[MSM_VFE_PAD_SINK].height;
725051a01acSTodor Tomov 	output = line->compose.height;
726051a01acSTodor Tomov 	if (p == V4L2_PIX_FMT_NV12 || p == V4L2_PIX_FMT_NV21)
727051a01acSTodor Tomov 		output = line->compose.height / 2;
728051a01acSTodor Tomov 	reg = (output << 16) | input;
729051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_V_IMAGE_SIZE);
730051a01acSTodor Tomov 
731051a01acSTodor Tomov 	interp_reso = vfe_calc_interp_reso(input, output);
732051a01acSTodor Tomov 	phase_mult = input * (1 << (13 + interp_reso)) / output;
733051a01acSTodor Tomov 	reg = (interp_reso << 20) | phase_mult;
734051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_SCALE_ENC_CBCR_V_PHASE);
735051a01acSTodor Tomov }
736051a01acSTodor Tomov 
737051a01acSTodor Tomov static void vfe_set_crop_cfg(struct vfe_device *vfe, struct vfe_line *line)
738051a01acSTodor Tomov {
739051a01acSTodor Tomov 	u32 p = line->video_out.active_fmt.fmt.pix_mp.pixelformat;
740051a01acSTodor Tomov 	u32 reg;
741051a01acSTodor Tomov 	u16 first, last;
742051a01acSTodor Tomov 
743051a01acSTodor Tomov 	first = line->crop.left;
744051a01acSTodor Tomov 	last = line->crop.left + line->crop.width - 1;
745051a01acSTodor Tomov 	reg = (first << 16) | last;
746051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_Y_WIDTH);
747051a01acSTodor Tomov 
748051a01acSTodor Tomov 	first = line->crop.top;
749051a01acSTodor Tomov 	last = line->crop.top + line->crop.height - 1;
750051a01acSTodor Tomov 	reg = (first << 16) | last;
751051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_Y_HEIGHT);
752051a01acSTodor Tomov 
753051a01acSTodor Tomov 	first = line->crop.left / 2;
754051a01acSTodor Tomov 	last = line->crop.left / 2 + line->crop.width / 2 - 1;
755051a01acSTodor Tomov 	reg = (first << 16) | last;
756051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_CBCR_WIDTH);
757051a01acSTodor Tomov 
758051a01acSTodor Tomov 	first = line->crop.top;
759051a01acSTodor Tomov 	last = line->crop.top + line->crop.height - 1;
760051a01acSTodor Tomov 	if (p == V4L2_PIX_FMT_NV12 || p == V4L2_PIX_FMT_NV21) {
761051a01acSTodor Tomov 		first = line->crop.top / 2;
762051a01acSTodor Tomov 		last = line->crop.top / 2 + line->crop.height / 2 - 1;
763051a01acSTodor Tomov 	}
764051a01acSTodor Tomov 	reg = (first << 16) | last;
765051a01acSTodor Tomov 	writel_relaxed(reg, vfe->base + VFE_0_CROP_ENC_CBCR_HEIGHT);
766051a01acSTodor Tomov }
767051a01acSTodor Tomov 
768051a01acSTodor Tomov static void vfe_set_clamp_cfg(struct vfe_device *vfe)
769051a01acSTodor Tomov {
770051a01acSTodor Tomov 	u32 val = VFE_0_CLAMP_ENC_MAX_CFG_CH0 |
771051a01acSTodor Tomov 		VFE_0_CLAMP_ENC_MAX_CFG_CH1 |
772051a01acSTodor Tomov 		VFE_0_CLAMP_ENC_MAX_CFG_CH2;
773051a01acSTodor Tomov 
774051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CLAMP_ENC_MAX_CFG);
775051a01acSTodor Tomov 
776051a01acSTodor Tomov 	val = VFE_0_CLAMP_ENC_MIN_CFG_CH0 |
777051a01acSTodor Tomov 		VFE_0_CLAMP_ENC_MIN_CFG_CH1 |
778051a01acSTodor Tomov 		VFE_0_CLAMP_ENC_MIN_CFG_CH2;
779051a01acSTodor Tomov 
780051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CLAMP_ENC_MIN_CFG);
781051a01acSTodor Tomov }
782051a01acSTodor Tomov 
783051a01acSTodor Tomov static void vfe_set_qos(struct vfe_device *vfe)
784051a01acSTodor Tomov {
785051a01acSTodor Tomov 	u32 val = VFE_0_BUS_BDG_QOS_CFG_0_CFG;
786051a01acSTodor Tomov 	u32 val7 = VFE_0_BUS_BDG_QOS_CFG_7_CFG;
787051a01acSTodor Tomov 
788051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_0);
789051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_1);
790051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_2);
791051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_3);
792051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_4);
793051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_5);
794051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_BUS_BDG_QOS_CFG_6);
795051a01acSTodor Tomov 	writel_relaxed(val7, vfe->base + VFE_0_BUS_BDG_QOS_CFG_7);
796051a01acSTodor Tomov }
797051a01acSTodor Tomov 
7984e1abf66STodor Tomov static void vfe_set_ds(struct vfe_device *vfe)
7994e1abf66STodor Tomov {
8004e1abf66STodor Tomov 	/* empty */
8014e1abf66STodor Tomov }
8024e1abf66STodor Tomov 
803051a01acSTodor Tomov static void vfe_set_cgc_override(struct vfe_device *vfe, u8 wm, u8 enable)
804051a01acSTodor Tomov {
805051a01acSTodor Tomov 	u32 val = VFE_0_CGC_OVERRIDE_1_IMAGE_Mx_CGC_OVERRIDE(wm);
806051a01acSTodor Tomov 
807051a01acSTodor Tomov 	if (enable)
808051a01acSTodor Tomov 		vfe_reg_set(vfe, VFE_0_CGC_OVERRIDE_1, val);
809051a01acSTodor Tomov 	else
810051a01acSTodor Tomov 		vfe_reg_clr(vfe, VFE_0_CGC_OVERRIDE_1, val);
811051a01acSTodor Tomov 
812051a01acSTodor Tomov 	wmb();
813051a01acSTodor Tomov }
814051a01acSTodor Tomov 
815051a01acSTodor Tomov static void vfe_set_camif_cfg(struct vfe_device *vfe, struct vfe_line *line)
816051a01acSTodor Tomov {
817051a01acSTodor Tomov 	u32 val;
818051a01acSTodor Tomov 
819051a01acSTodor Tomov 	switch (line->fmt[MSM_VFE_PAD_SINK].code) {
820051a01acSTodor Tomov 	case MEDIA_BUS_FMT_YUYV8_2X8:
821051a01acSTodor Tomov 		val = VFE_0_CORE_CFG_PIXEL_PATTERN_YCBYCR;
822051a01acSTodor Tomov 		break;
823051a01acSTodor Tomov 	case MEDIA_BUS_FMT_YVYU8_2X8:
824051a01acSTodor Tomov 		val = VFE_0_CORE_CFG_PIXEL_PATTERN_YCRYCB;
825051a01acSTodor Tomov 		break;
826051a01acSTodor Tomov 	case MEDIA_BUS_FMT_UYVY8_2X8:
827051a01acSTodor Tomov 	default:
828051a01acSTodor Tomov 		val = VFE_0_CORE_CFG_PIXEL_PATTERN_CBYCRY;
829051a01acSTodor Tomov 		break;
830051a01acSTodor Tomov 	case MEDIA_BUS_FMT_VYUY8_2X8:
831051a01acSTodor Tomov 		val = VFE_0_CORE_CFG_PIXEL_PATTERN_CRYCBY;
832051a01acSTodor Tomov 		break;
833051a01acSTodor Tomov 	}
834051a01acSTodor Tomov 
835051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CORE_CFG);
836051a01acSTodor Tomov 
837051a01acSTodor Tomov 	val = line->fmt[MSM_VFE_PAD_SINK].width * 2;
838051a01acSTodor Tomov 	val |= line->fmt[MSM_VFE_PAD_SINK].height << 16;
839051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CAMIF_FRAME_CFG);
840051a01acSTodor Tomov 
841051a01acSTodor Tomov 	val = line->fmt[MSM_VFE_PAD_SINK].width * 2 - 1;
842051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CAMIF_WINDOW_WIDTH_CFG);
843051a01acSTodor Tomov 
844051a01acSTodor Tomov 	val = line->fmt[MSM_VFE_PAD_SINK].height - 1;
845051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CAMIF_WINDOW_HEIGHT_CFG);
846051a01acSTodor Tomov 
847051a01acSTodor Tomov 	val = 0xffffffff;
848051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CAMIF_SUBSAMPLE_CFG_0);
849051a01acSTodor Tomov 
850051a01acSTodor Tomov 	val = 0xffffffff;
851051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CAMIF_IRQ_SUBSAMPLE_PATTERN);
852051a01acSTodor Tomov 
853051a01acSTodor Tomov 	val = VFE_0_RDI_CFG_x_MIPI_EN_BITS;
854051a01acSTodor Tomov 	vfe_reg_set(vfe, VFE_0_RDI_CFG_x(0), val);
855051a01acSTodor Tomov 
856051a01acSTodor Tomov 	val = VFE_0_CAMIF_CFG_VFE_OUTPUT_EN;
857051a01acSTodor Tomov 	writel_relaxed(val, vfe->base + VFE_0_CAMIF_CFG);
858051a01acSTodor Tomov }
859051a01acSTodor Tomov 
860051a01acSTodor Tomov static void vfe_set_camif_cmd(struct vfe_device *vfe, u8 enable)
861051a01acSTodor Tomov {
862051a01acSTodor Tomov 	u32 cmd;
863051a01acSTodor Tomov 
864051a01acSTodor Tomov 	cmd = VFE_0_CAMIF_CMD_CLEAR_CAMIF_STATUS | VFE_0_CAMIF_CMD_NO_CHANGE;
865051a01acSTodor Tomov 	writel_relaxed(cmd, vfe->base + VFE_0_CAMIF_CMD);
866051a01acSTodor Tomov 	wmb();
867051a01acSTodor Tomov 
868051a01acSTodor Tomov 	if (enable)
869051a01acSTodor Tomov 		cmd = VFE_0_CAMIF_CMD_ENABLE_FRAME_BOUNDARY;
870051a01acSTodor Tomov 	else
871051a01acSTodor Tomov 		cmd = VFE_0_CAMIF_CMD_DISABLE_FRAME_BOUNDARY;
872051a01acSTodor Tomov 
873051a01acSTodor Tomov 	writel_relaxed(cmd, vfe->base + VFE_0_CAMIF_CMD);
874051a01acSTodor Tomov }
875051a01acSTodor Tomov 
876051a01acSTodor Tomov static void vfe_set_module_cfg(struct vfe_device *vfe, u8 enable)
877051a01acSTodor Tomov {
878051a01acSTodor Tomov 	u32 val = VFE_0_MODULE_CFG_DEMUX |
879051a01acSTodor Tomov 		  VFE_0_MODULE_CFG_CHROMA_UPSAMPLE |
880051a01acSTodor Tomov 		  VFE_0_MODULE_CFG_SCALE_ENC |
881051a01acSTodor Tomov 		  VFE_0_MODULE_CFG_CROP_ENC;
882051a01acSTodor Tomov 
883051a01acSTodor Tomov 	if (enable)
884051a01acSTodor Tomov 		writel_relaxed(val, vfe->base + VFE_0_MODULE_CFG);
885051a01acSTodor Tomov 	else
886051a01acSTodor Tomov 		writel_relaxed(0x0, vfe->base + VFE_0_MODULE_CFG);
887051a01acSTodor Tomov }
888051a01acSTodor Tomov 
889051a01acSTodor Tomov static int vfe_camif_wait_for_stop(struct vfe_device *vfe, struct device *dev)
890051a01acSTodor Tomov {
891051a01acSTodor Tomov 	u32 val;
892051a01acSTodor Tomov 	int ret;
893051a01acSTodor Tomov 
894051a01acSTodor Tomov 	ret = readl_poll_timeout(vfe->base + VFE_0_CAMIF_STATUS,
895051a01acSTodor Tomov 				 val,
896051a01acSTodor Tomov 				 (val & VFE_0_CAMIF_STATUS_HALT),
897051a01acSTodor Tomov 				 CAMIF_TIMEOUT_SLEEP_US,
898051a01acSTodor Tomov 				 CAMIF_TIMEOUT_ALL_US);
899051a01acSTodor Tomov 	if (ret < 0)
900051a01acSTodor Tomov 		dev_err(dev, "%s: camif stop timeout\n", __func__);
901051a01acSTodor Tomov 
902051a01acSTodor Tomov 	return ret;
903051a01acSTodor Tomov }
904051a01acSTodor Tomov 
905051a01acSTodor Tomov static void vfe_isr_read(struct vfe_device *vfe, u32 *value0, u32 *value1)
906051a01acSTodor Tomov {
907051a01acSTodor Tomov 	*value0 = readl_relaxed(vfe->base + VFE_0_IRQ_STATUS_0);
908051a01acSTodor Tomov 	*value1 = readl_relaxed(vfe->base + VFE_0_IRQ_STATUS_1);
909051a01acSTodor Tomov 
910051a01acSTodor Tomov 	writel_relaxed(*value0, vfe->base + VFE_0_IRQ_CLEAR_0);
911051a01acSTodor Tomov 	writel_relaxed(*value1, vfe->base + VFE_0_IRQ_CLEAR_1);
912051a01acSTodor Tomov 
913051a01acSTodor Tomov 	wmb();
914051a01acSTodor Tomov 	writel_relaxed(VFE_0_IRQ_CMD_GLOBAL_CLEAR, vfe->base + VFE_0_IRQ_CMD);
915051a01acSTodor Tomov }
916051a01acSTodor Tomov 
917051a01acSTodor Tomov static void vfe_violation_read(struct vfe_device *vfe)
918051a01acSTodor Tomov {
919051a01acSTodor Tomov 	u32 violation = readl_relaxed(vfe->base + VFE_0_VIOLATION_STATUS);
920051a01acSTodor Tomov 
921051a01acSTodor Tomov 	pr_err_ratelimited("VFE: violation = 0x%08x\n", violation);
922051a01acSTodor Tomov }
923051a01acSTodor Tomov 
924051a01acSTodor Tomov /*
925051a01acSTodor Tomov  * vfe_isr - ISPIF module interrupt handler
926051a01acSTodor Tomov  * @irq: Interrupt line
927051a01acSTodor Tomov  * @dev: VFE device
928051a01acSTodor Tomov  *
929051a01acSTodor Tomov  * Return IRQ_HANDLED on success
930051a01acSTodor Tomov  */
931051a01acSTodor Tomov static irqreturn_t vfe_isr(int irq, void *dev)
932051a01acSTodor Tomov {
933051a01acSTodor Tomov 	struct vfe_device *vfe = dev;
934051a01acSTodor Tomov 	u32 value0, value1;
935051a01acSTodor Tomov 	int i, j;
936051a01acSTodor Tomov 
937051a01acSTodor Tomov 	vfe->ops->isr_read(vfe, &value0, &value1);
938051a01acSTodor Tomov 
939051a01acSTodor Tomov 	trace_printk("VFE: status0 = 0x%08x, status1 = 0x%08x\n",
940051a01acSTodor Tomov 		     value0, value1);
941051a01acSTodor Tomov 
942051a01acSTodor Tomov 	if (value0 & VFE_0_IRQ_STATUS_0_RESET_ACK)
943051a01acSTodor Tomov 		vfe->isr_ops.reset_ack(vfe);
944051a01acSTodor Tomov 
945051a01acSTodor Tomov 	if (value1 & VFE_0_IRQ_STATUS_1_VIOLATION)
946051a01acSTodor Tomov 		vfe->ops->violation_read(vfe);
947051a01acSTodor Tomov 
948051a01acSTodor Tomov 	if (value1 & VFE_0_IRQ_STATUS_1_BUS_BDG_HALT_ACK)
949051a01acSTodor Tomov 		vfe->isr_ops.halt_ack(vfe);
950051a01acSTodor Tomov 
951051a01acSTodor Tomov 	for (i = VFE_LINE_RDI0; i <= VFE_LINE_PIX; i++)
952051a01acSTodor Tomov 		if (value0 & VFE_0_IRQ_STATUS_0_line_n_REG_UPDATE(i))
953051a01acSTodor Tomov 			vfe->isr_ops.reg_update(vfe, i);
954051a01acSTodor Tomov 
955051a01acSTodor Tomov 	if (value0 & VFE_0_IRQ_STATUS_0_CAMIF_SOF)
956051a01acSTodor Tomov 		vfe->isr_ops.sof(vfe, VFE_LINE_PIX);
957051a01acSTodor Tomov 
958051a01acSTodor Tomov 	for (i = VFE_LINE_RDI0; i <= VFE_LINE_RDI2; i++)
959051a01acSTodor Tomov 		if (value1 & VFE_0_IRQ_STATUS_1_RDIn_SOF(i))
960051a01acSTodor Tomov 			vfe->isr_ops.sof(vfe, i);
961051a01acSTodor Tomov 
962051a01acSTodor Tomov 	for (i = 0; i < MSM_VFE_COMPOSITE_IRQ_NUM; i++)
963051a01acSTodor Tomov 		if (value0 & VFE_0_IRQ_STATUS_0_IMAGE_COMPOSITE_DONE_n(i)) {
964051a01acSTodor Tomov 			vfe->isr_ops.comp_done(vfe, i);
965051a01acSTodor Tomov 			for (j = 0; j < ARRAY_SIZE(vfe->wm_output_map); j++)
966051a01acSTodor Tomov 				if (vfe->wm_output_map[j] == VFE_LINE_PIX)
967051a01acSTodor Tomov 					value0 &= ~VFE_0_IRQ_MASK_0_IMAGE_MASTER_n_PING_PONG(j);
968051a01acSTodor Tomov 		}
969051a01acSTodor Tomov 
970051a01acSTodor Tomov 	for (i = 0; i < MSM_VFE_IMAGE_MASTERS_NUM; i++)
971051a01acSTodor Tomov 		if (value0 & VFE_0_IRQ_STATUS_0_IMAGE_MASTER_n_PING_PONG(i))
972051a01acSTodor Tomov 			vfe->isr_ops.wm_done(vfe, i);
973051a01acSTodor Tomov 
974051a01acSTodor Tomov 	return IRQ_HANDLED;
975051a01acSTodor Tomov }
976051a01acSTodor Tomov 
977051a01acSTodor Tomov const struct vfe_hw_ops vfe_ops_4_1 = {
978051a01acSTodor Tomov 	.hw_version_read = vfe_hw_version_read,
979051a01acSTodor Tomov 	.get_ub_size = vfe_get_ub_size,
980051a01acSTodor Tomov 	.global_reset = vfe_global_reset,
981051a01acSTodor Tomov 	.halt_request = vfe_halt_request,
982051a01acSTodor Tomov 	.halt_clear = vfe_halt_clear,
983051a01acSTodor Tomov 	.wm_enable = vfe_wm_enable,
984051a01acSTodor Tomov 	.wm_frame_based = vfe_wm_frame_based,
985051a01acSTodor Tomov 	.wm_line_based = vfe_wm_line_based,
986051a01acSTodor Tomov 	.wm_set_framedrop_period = vfe_wm_set_framedrop_period,
987051a01acSTodor Tomov 	.wm_set_framedrop_pattern = vfe_wm_set_framedrop_pattern,
988051a01acSTodor Tomov 	.wm_set_ub_cfg = vfe_wm_set_ub_cfg,
989051a01acSTodor Tomov 	.bus_reload_wm = vfe_bus_reload_wm,
990051a01acSTodor Tomov 	.wm_set_ping_addr = vfe_wm_set_ping_addr,
991051a01acSTodor Tomov 	.wm_set_pong_addr = vfe_wm_set_pong_addr,
992051a01acSTodor Tomov 	.wm_get_ping_pong_status = vfe_wm_get_ping_pong_status,
993051a01acSTodor Tomov 	.bus_enable_wr_if = vfe_bus_enable_wr_if,
994051a01acSTodor Tomov 	.bus_connect_wm_to_rdi = vfe_bus_connect_wm_to_rdi,
995051a01acSTodor Tomov 	.wm_set_subsample = vfe_wm_set_subsample,
996051a01acSTodor Tomov 	.bus_disconnect_wm_from_rdi = vfe_bus_disconnect_wm_from_rdi,
997051a01acSTodor Tomov 	.set_xbar_cfg = vfe_set_xbar_cfg,
998312e1c85STodor Tomov 	.set_realign_cfg = vfe_set_realign_cfg,
999051a01acSTodor Tomov 	.set_rdi_cid = vfe_set_rdi_cid,
1000051a01acSTodor Tomov 	.reg_update = vfe_reg_update,
1001051a01acSTodor Tomov 	.reg_update_clear = vfe_reg_update_clear,
1002051a01acSTodor Tomov 	.enable_irq_wm_line = vfe_enable_irq_wm_line,
1003051a01acSTodor Tomov 	.enable_irq_pix_line = vfe_enable_irq_pix_line,
1004051a01acSTodor Tomov 	.enable_irq_common = vfe_enable_irq_common,
1005051a01acSTodor Tomov 	.set_demux_cfg = vfe_set_demux_cfg,
1006051a01acSTodor Tomov 	.set_scale_cfg = vfe_set_scale_cfg,
1007051a01acSTodor Tomov 	.set_crop_cfg = vfe_set_crop_cfg,
1008051a01acSTodor Tomov 	.set_clamp_cfg = vfe_set_clamp_cfg,
1009051a01acSTodor Tomov 	.set_qos = vfe_set_qos,
10104e1abf66STodor Tomov 	.set_ds = vfe_set_ds,
1011051a01acSTodor Tomov 	.set_cgc_override = vfe_set_cgc_override,
1012051a01acSTodor Tomov 	.set_camif_cfg = vfe_set_camif_cfg,
1013051a01acSTodor Tomov 	.set_camif_cmd = vfe_set_camif_cmd,
1014051a01acSTodor Tomov 	.set_module_cfg = vfe_set_module_cfg,
1015051a01acSTodor Tomov 	.camif_wait_for_stop = vfe_camif_wait_for_stop,
1016051a01acSTodor Tomov 	.isr_read = vfe_isr_read,
1017051a01acSTodor Tomov 	.violation_read = vfe_violation_read,
1018051a01acSTodor Tomov 	.isr = vfe_isr,
1019051a01acSTodor Tomov };
1020