1b285192aSMauro Carvalho Chehab /* 2b285192aSMauro Carvalho Chehab * Driver for the NXP SAA7164 PCIe bridge 3b285192aSMauro Carvalho Chehab * 4b285192aSMauro Carvalho Chehab * Copyright (c) 2010 Steven Toth <stoth@kernellabs.com> 5b285192aSMauro Carvalho Chehab * 6b285192aSMauro Carvalho Chehab * This program is free software; you can redistribute it and/or modify 7b285192aSMauro Carvalho Chehab * it under the terms of the GNU General Public License as published by 8b285192aSMauro Carvalho Chehab * the Free Software Foundation; either version 2 of the License, or 9b285192aSMauro Carvalho Chehab * (at your option) any later version. 10b285192aSMauro Carvalho Chehab * 11b285192aSMauro Carvalho Chehab * This program is distributed in the hope that it will be useful, 12b285192aSMauro Carvalho Chehab * but WITHOUT ANY WARRANTY; without even the implied warranty of 13b285192aSMauro Carvalho Chehab * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14b285192aSMauro Carvalho Chehab * 15b285192aSMauro Carvalho Chehab * GNU General Public License for more details. 16b285192aSMauro Carvalho Chehab * 17b285192aSMauro Carvalho Chehab * You should have received a copy of the GNU General Public License 18b285192aSMauro Carvalho Chehab * along with this program; if not, write to the Free Software 19b285192aSMauro Carvalho Chehab * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 20b285192aSMauro Carvalho Chehab */ 21b285192aSMauro Carvalho Chehab 22b285192aSMauro Carvalho Chehab #include <linux/init.h> 23b285192aSMauro Carvalho Chehab #include <linux/list.h> 24b285192aSMauro Carvalho Chehab #include <linux/module.h> 25b285192aSMauro Carvalho Chehab #include <linux/moduleparam.h> 26b285192aSMauro Carvalho Chehab #include <linux/kmod.h> 27b285192aSMauro Carvalho Chehab #include <linux/kernel.h> 28b285192aSMauro Carvalho Chehab #include <linux/slab.h> 29b285192aSMauro Carvalho Chehab #include <linux/interrupt.h> 30b285192aSMauro Carvalho Chehab #include <linux/delay.h> 31b285192aSMauro Carvalho Chehab #include <asm/div64.h> 32b285192aSMauro Carvalho Chehab 33b285192aSMauro Carvalho Chehab #ifdef CONFIG_PROC_FS 34b285192aSMauro Carvalho Chehab #include <linux/proc_fs.h> 35b285192aSMauro Carvalho Chehab #endif 36b285192aSMauro Carvalho Chehab #include "saa7164.h" 37b285192aSMauro Carvalho Chehab 38b285192aSMauro Carvalho Chehab MODULE_DESCRIPTION("Driver for NXP SAA7164 based TV cards"); 39b285192aSMauro Carvalho Chehab MODULE_AUTHOR("Steven Toth <stoth@kernellabs.com>"); 40b285192aSMauro Carvalho Chehab MODULE_LICENSE("GPL"); 41b285192aSMauro Carvalho Chehab 42b285192aSMauro Carvalho Chehab /* 43b285192aSMauro Carvalho Chehab * 1 Basic 44b285192aSMauro Carvalho Chehab * 2 45b285192aSMauro Carvalho Chehab * 4 i2c 46b285192aSMauro Carvalho Chehab * 8 api 47b285192aSMauro Carvalho Chehab * 16 cmd 48b285192aSMauro Carvalho Chehab * 32 bus 49b285192aSMauro Carvalho Chehab */ 50b285192aSMauro Carvalho Chehab 51b285192aSMauro Carvalho Chehab unsigned int saa_debug; 52b285192aSMauro Carvalho Chehab module_param_named(debug, saa_debug, int, 0644); 53b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(debug, "enable debug messages"); 54b285192aSMauro Carvalho Chehab 55b285192aSMauro Carvalho Chehab unsigned int fw_debug; 56b285192aSMauro Carvalho Chehab module_param(fw_debug, int, 0644); 57a895d57dSMasanari Iida MODULE_PARM_DESC(fw_debug, "Firmware debug level def:2"); 58b285192aSMauro Carvalho Chehab 59b285192aSMauro Carvalho Chehab unsigned int encoder_buffers = SAA7164_MAX_ENCODER_BUFFERS; 60b285192aSMauro Carvalho Chehab module_param(encoder_buffers, int, 0644); 61b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(encoder_buffers, "Total buffers in read queue 16-512 def:64"); 62b285192aSMauro Carvalho Chehab 63b285192aSMauro Carvalho Chehab unsigned int vbi_buffers = SAA7164_MAX_VBI_BUFFERS; 64b285192aSMauro Carvalho Chehab module_param(vbi_buffers, int, 0644); 65b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(vbi_buffers, "Total buffers in read queue 16-512 def:64"); 66b285192aSMauro Carvalho Chehab 67b285192aSMauro Carvalho Chehab unsigned int waitsecs = 10; 68b285192aSMauro Carvalho Chehab module_param(waitsecs, int, 0644); 69b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(waitsecs, "timeout on firmware messages"); 70b285192aSMauro Carvalho Chehab 71b285192aSMauro Carvalho Chehab static unsigned int card[] = {[0 ... (SAA7164_MAXBOARDS - 1)] = UNSET }; 72b285192aSMauro Carvalho Chehab module_param_array(card, int, NULL, 0444); 73b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(card, "card type"); 74b285192aSMauro Carvalho Chehab 75b285192aSMauro Carvalho Chehab unsigned int print_histogram = 64; 76b285192aSMauro Carvalho Chehab module_param(print_histogram, int, 0644); 77b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(print_histogram, "print histogram values once"); 78b285192aSMauro Carvalho Chehab 79b285192aSMauro Carvalho Chehab unsigned int crc_checking = 1; 80b285192aSMauro Carvalho Chehab module_param(crc_checking, int, 0644); 81b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(crc_checking, "enable crc sanity checking on buffers"); 82b285192aSMauro Carvalho Chehab 83b285192aSMauro Carvalho Chehab unsigned int guard_checking = 1; 84b285192aSMauro Carvalho Chehab module_param(guard_checking, int, 0644); 85b285192aSMauro Carvalho Chehab MODULE_PARM_DESC(guard_checking, 86b285192aSMauro Carvalho Chehab "enable dma sanity checking for buffer overruns"); 87b285192aSMauro Carvalho Chehab 88b285192aSMauro Carvalho Chehab static unsigned int saa7164_devcount; 89b285192aSMauro Carvalho Chehab 90b285192aSMauro Carvalho Chehab static DEFINE_MUTEX(devlist); 91b285192aSMauro Carvalho Chehab LIST_HEAD(saa7164_devlist); 92b285192aSMauro Carvalho Chehab 93b285192aSMauro Carvalho Chehab #define INT_SIZE 16 94b285192aSMauro Carvalho Chehab 95b285192aSMauro Carvalho Chehab static void saa7164_pack_verifier(struct saa7164_buffer *buf) 96b285192aSMauro Carvalho Chehab { 97b285192aSMauro Carvalho Chehab u8 *p = (u8 *)buf->cpu; 98b285192aSMauro Carvalho Chehab int i; 99b285192aSMauro Carvalho Chehab 100b285192aSMauro Carvalho Chehab for (i = 0; i < buf->actual_size; i += 2048) { 101b285192aSMauro Carvalho Chehab 102b285192aSMauro Carvalho Chehab if ((*(p + i + 0) != 0x00) || (*(p + i + 1) != 0x00) || 103b285192aSMauro Carvalho Chehab (*(p + i + 2) != 0x01) || (*(p + i + 3) != 0xBA)) { 104b285192aSMauro Carvalho Chehab printk(KERN_ERR "No pack at 0x%x\n", i); 105b285192aSMauro Carvalho Chehab #if 0 106b285192aSMauro Carvalho Chehab print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1, 107b285192aSMauro Carvalho Chehab p + 1, 32, false); 108b285192aSMauro Carvalho Chehab #endif 109b285192aSMauro Carvalho Chehab } 110b285192aSMauro Carvalho Chehab } 111b285192aSMauro Carvalho Chehab } 112b285192aSMauro Carvalho Chehab 113b285192aSMauro Carvalho Chehab #define FIXED_VIDEO_PID 0xf1 114b285192aSMauro Carvalho Chehab #define FIXED_AUDIO_PID 0xf2 115b285192aSMauro Carvalho Chehab 116b285192aSMauro Carvalho Chehab static void saa7164_ts_verifier(struct saa7164_buffer *buf) 117b285192aSMauro Carvalho Chehab { 118b285192aSMauro Carvalho Chehab struct saa7164_port *port = buf->port; 119b285192aSMauro Carvalho Chehab u32 i; 120b285192aSMauro Carvalho Chehab u8 cc, a; 121b285192aSMauro Carvalho Chehab u16 pid; 122b285192aSMauro Carvalho Chehab u8 __iomem *bufcpu = (u8 *)buf->cpu; 123b285192aSMauro Carvalho Chehab 124b285192aSMauro Carvalho Chehab port->sync_errors = 0; 125b285192aSMauro Carvalho Chehab port->v_cc_errors = 0; 126b285192aSMauro Carvalho Chehab port->a_cc_errors = 0; 127b285192aSMauro Carvalho Chehab 128b285192aSMauro Carvalho Chehab for (i = 0; i < buf->actual_size; i += 188) { 129b285192aSMauro Carvalho Chehab if (*(bufcpu + i) != 0x47) 130b285192aSMauro Carvalho Chehab port->sync_errors++; 131b285192aSMauro Carvalho Chehab 132b285192aSMauro Carvalho Chehab /* TODO: Query pid lower 8 bits, ignoring upper bits intensionally */ 133b285192aSMauro Carvalho Chehab pid = ((*(bufcpu + i + 1) & 0x1f) << 8) | *(bufcpu + i + 2); 134b285192aSMauro Carvalho Chehab cc = *(bufcpu + i + 3) & 0x0f; 135b285192aSMauro Carvalho Chehab 136b285192aSMauro Carvalho Chehab if (pid == FIXED_VIDEO_PID) { 137b285192aSMauro Carvalho Chehab a = ((port->last_v_cc + 1) & 0x0f); 138b285192aSMauro Carvalho Chehab if (a != cc) { 139b285192aSMauro Carvalho Chehab printk(KERN_ERR "video cc last = %x current = %x i = %d\n", 140b285192aSMauro Carvalho Chehab port->last_v_cc, cc, i); 141b285192aSMauro Carvalho Chehab port->v_cc_errors++; 142b285192aSMauro Carvalho Chehab } 143b285192aSMauro Carvalho Chehab 144b285192aSMauro Carvalho Chehab port->last_v_cc = cc; 145b285192aSMauro Carvalho Chehab } else 146b285192aSMauro Carvalho Chehab if (pid == FIXED_AUDIO_PID) { 147b285192aSMauro Carvalho Chehab a = ((port->last_a_cc + 1) & 0x0f); 148b285192aSMauro Carvalho Chehab if (a != cc) { 149b285192aSMauro Carvalho Chehab printk(KERN_ERR "audio cc last = %x current = %x i = %d\n", 150b285192aSMauro Carvalho Chehab port->last_a_cc, cc, i); 151b285192aSMauro Carvalho Chehab port->a_cc_errors++; 152b285192aSMauro Carvalho Chehab } 153b285192aSMauro Carvalho Chehab 154b285192aSMauro Carvalho Chehab port->last_a_cc = cc; 155b285192aSMauro Carvalho Chehab } 156b285192aSMauro Carvalho Chehab 157b285192aSMauro Carvalho Chehab } 158b285192aSMauro Carvalho Chehab 159b285192aSMauro Carvalho Chehab /* Only report errors if we've been through this function atleast 160b285192aSMauro Carvalho Chehab * once already and the cached cc values are primed. First time through 161b285192aSMauro Carvalho Chehab * always generates errors. 162b285192aSMauro Carvalho Chehab */ 163b285192aSMauro Carvalho Chehab if (port->v_cc_errors && (port->done_first_interrupt > 1)) 164b285192aSMauro Carvalho Chehab printk(KERN_ERR "video pid cc, %d errors\n", port->v_cc_errors); 165b285192aSMauro Carvalho Chehab 166b285192aSMauro Carvalho Chehab if (port->a_cc_errors && (port->done_first_interrupt > 1)) 167b285192aSMauro Carvalho Chehab printk(KERN_ERR "audio pid cc, %d errors\n", port->a_cc_errors); 168b285192aSMauro Carvalho Chehab 169b285192aSMauro Carvalho Chehab if (port->sync_errors && (port->done_first_interrupt > 1)) 170b285192aSMauro Carvalho Chehab printk(KERN_ERR "sync_errors = %d\n", port->sync_errors); 171b285192aSMauro Carvalho Chehab 172b285192aSMauro Carvalho Chehab if (port->done_first_interrupt == 1) 173b285192aSMauro Carvalho Chehab port->done_first_interrupt++; 174b285192aSMauro Carvalho Chehab } 175b285192aSMauro Carvalho Chehab 176b285192aSMauro Carvalho Chehab static void saa7164_histogram_reset(struct saa7164_histogram *hg, char *name) 177b285192aSMauro Carvalho Chehab { 178b285192aSMauro Carvalho Chehab int i; 179b285192aSMauro Carvalho Chehab 180b285192aSMauro Carvalho Chehab memset(hg, 0, sizeof(struct saa7164_histogram)); 181b285192aSMauro Carvalho Chehab strcpy(hg->name, name); 182b285192aSMauro Carvalho Chehab 183b285192aSMauro Carvalho Chehab /* First 30ms x 1ms */ 184b285192aSMauro Carvalho Chehab for (i = 0; i < 30; i++) 185b285192aSMauro Carvalho Chehab hg->counter1[0 + i].val = i; 186b285192aSMauro Carvalho Chehab 187b285192aSMauro Carvalho Chehab /* 30 - 200ms x 10ms */ 188b285192aSMauro Carvalho Chehab for (i = 0; i < 18; i++) 189b285192aSMauro Carvalho Chehab hg->counter1[30 + i].val = 30 + (i * 10); 190b285192aSMauro Carvalho Chehab 191b285192aSMauro Carvalho Chehab /* 200 - 2000ms x 100ms */ 192b285192aSMauro Carvalho Chehab for (i = 0; i < 15; i++) 193b285192aSMauro Carvalho Chehab hg->counter1[48 + i].val = 200 + (i * 200); 194b285192aSMauro Carvalho Chehab 195b285192aSMauro Carvalho Chehab /* Catch all massive value (2secs) */ 196b285192aSMauro Carvalho Chehab hg->counter1[55].val = 2000; 197b285192aSMauro Carvalho Chehab 198b285192aSMauro Carvalho Chehab /* Catch all massive value (4secs) */ 199b285192aSMauro Carvalho Chehab hg->counter1[56].val = 4000; 200b285192aSMauro Carvalho Chehab 201b285192aSMauro Carvalho Chehab /* Catch all massive value (8secs) */ 202b285192aSMauro Carvalho Chehab hg->counter1[57].val = 8000; 203b285192aSMauro Carvalho Chehab 204b285192aSMauro Carvalho Chehab /* Catch all massive value (15secs) */ 205b285192aSMauro Carvalho Chehab hg->counter1[58].val = 15000; 206b285192aSMauro Carvalho Chehab 207b285192aSMauro Carvalho Chehab /* Catch all massive value (30secs) */ 208b285192aSMauro Carvalho Chehab hg->counter1[59].val = 30000; 209b285192aSMauro Carvalho Chehab 210b285192aSMauro Carvalho Chehab /* Catch all massive value (60secs) */ 211b285192aSMauro Carvalho Chehab hg->counter1[60].val = 60000; 212b285192aSMauro Carvalho Chehab 213b285192aSMauro Carvalho Chehab /* Catch all massive value (5mins) */ 214b285192aSMauro Carvalho Chehab hg->counter1[61].val = 300000; 215b285192aSMauro Carvalho Chehab 216b285192aSMauro Carvalho Chehab /* Catch all massive value (15mins) */ 217b285192aSMauro Carvalho Chehab hg->counter1[62].val = 900000; 218b285192aSMauro Carvalho Chehab 219b285192aSMauro Carvalho Chehab /* Catch all massive values (1hr) */ 220b285192aSMauro Carvalho Chehab hg->counter1[63].val = 3600000; 221b285192aSMauro Carvalho Chehab } 222b285192aSMauro Carvalho Chehab 223b285192aSMauro Carvalho Chehab void saa7164_histogram_update(struct saa7164_histogram *hg, u32 val) 224b285192aSMauro Carvalho Chehab { 225b285192aSMauro Carvalho Chehab int i; 226b285192aSMauro Carvalho Chehab for (i = 0; i < 64; i++) { 227b285192aSMauro Carvalho Chehab if (val <= hg->counter1[i].val) { 228b285192aSMauro Carvalho Chehab hg->counter1[i].count++; 229b285192aSMauro Carvalho Chehab hg->counter1[i].update_time = jiffies; 230b285192aSMauro Carvalho Chehab break; 231b285192aSMauro Carvalho Chehab } 232b285192aSMauro Carvalho Chehab } 233b285192aSMauro Carvalho Chehab } 234b285192aSMauro Carvalho Chehab 235b285192aSMauro Carvalho Chehab static void saa7164_histogram_print(struct saa7164_port *port, 236b285192aSMauro Carvalho Chehab struct saa7164_histogram *hg) 237b285192aSMauro Carvalho Chehab { 238b285192aSMauro Carvalho Chehab u32 entries = 0; 239b285192aSMauro Carvalho Chehab int i; 240b285192aSMauro Carvalho Chehab 241b285192aSMauro Carvalho Chehab printk(KERN_ERR "Histogram named %s (ms, count, last_update_jiffy)\n", hg->name); 242b285192aSMauro Carvalho Chehab for (i = 0; i < 64; i++) { 243b285192aSMauro Carvalho Chehab if (hg->counter1[i].count == 0) 244b285192aSMauro Carvalho Chehab continue; 245b285192aSMauro Carvalho Chehab 246b285192aSMauro Carvalho Chehab printk(KERN_ERR " %4d %12d %Ld\n", 247b285192aSMauro Carvalho Chehab hg->counter1[i].val, 248b285192aSMauro Carvalho Chehab hg->counter1[i].count, 249b285192aSMauro Carvalho Chehab hg->counter1[i].update_time); 250b285192aSMauro Carvalho Chehab 251b285192aSMauro Carvalho Chehab entries++; 252b285192aSMauro Carvalho Chehab } 253b285192aSMauro Carvalho Chehab printk(KERN_ERR "Total: %d\n", entries); 254b285192aSMauro Carvalho Chehab } 255b285192aSMauro Carvalho Chehab 256b285192aSMauro Carvalho Chehab static void saa7164_work_enchandler_helper(struct saa7164_port *port, int bufnr) 257b285192aSMauro Carvalho Chehab { 258b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = port->dev; 259b285192aSMauro Carvalho Chehab struct saa7164_buffer *buf = NULL; 260b285192aSMauro Carvalho Chehab struct saa7164_user_buffer *ubuf = NULL; 261b285192aSMauro Carvalho Chehab struct list_head *c, *n; 262b285192aSMauro Carvalho Chehab int i = 0; 263b285192aSMauro Carvalho Chehab u8 __iomem *p; 264b285192aSMauro Carvalho Chehab 265b285192aSMauro Carvalho Chehab mutex_lock(&port->dmaqueue_lock); 266b285192aSMauro Carvalho Chehab list_for_each_safe(c, n, &port->dmaqueue.list) { 267b285192aSMauro Carvalho Chehab 268b285192aSMauro Carvalho Chehab buf = list_entry(c, struct saa7164_buffer, list); 269b285192aSMauro Carvalho Chehab if (i++ > port->hwcfg.buffercount) { 270b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() illegal i count %d\n", 271b285192aSMauro Carvalho Chehab __func__, i); 272b285192aSMauro Carvalho Chehab break; 273b285192aSMauro Carvalho Chehab } 274b285192aSMauro Carvalho Chehab 275b285192aSMauro Carvalho Chehab if (buf->idx == bufnr) { 276b285192aSMauro Carvalho Chehab 277b285192aSMauro Carvalho Chehab /* Found the buffer, deal with it */ 278b285192aSMauro Carvalho Chehab dprintk(DBGLVL_IRQ, "%s() bufnr: %d\n", __func__, bufnr); 279b285192aSMauro Carvalho Chehab 280b285192aSMauro Carvalho Chehab if (crc_checking) { 281b285192aSMauro Carvalho Chehab /* Throw a new checksum on the dma buffer */ 282b285192aSMauro Carvalho Chehab buf->crc = crc32(0, buf->cpu, buf->actual_size); 283b285192aSMauro Carvalho Chehab } 284b285192aSMauro Carvalho Chehab 285b285192aSMauro Carvalho Chehab if (guard_checking) { 286b285192aSMauro Carvalho Chehab p = (u8 *)buf->cpu; 287b285192aSMauro Carvalho Chehab if ((*(p + buf->actual_size + 0) != 0xff) || 288b285192aSMauro Carvalho Chehab (*(p + buf->actual_size + 1) != 0xff) || 289b285192aSMauro Carvalho Chehab (*(p + buf->actual_size + 2) != 0xff) || 290b285192aSMauro Carvalho Chehab (*(p + buf->actual_size + 3) != 0xff) || 291b285192aSMauro Carvalho Chehab (*(p + buf->actual_size + 0x10) != 0xff) || 292b285192aSMauro Carvalho Chehab (*(p + buf->actual_size + 0x11) != 0xff) || 293b285192aSMauro Carvalho Chehab (*(p + buf->actual_size + 0x12) != 0xff) || 294b285192aSMauro Carvalho Chehab (*(p + buf->actual_size + 0x13) != 0xff)) { 295b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() buf %p guard buffer breach\n", 296b285192aSMauro Carvalho Chehab __func__, buf); 297b285192aSMauro Carvalho Chehab #if 0 298b285192aSMauro Carvalho Chehab print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1, 299b285192aSMauro Carvalho Chehab p + buf->actual_size - 32, 64, false); 300b285192aSMauro Carvalho Chehab #endif 301b285192aSMauro Carvalho Chehab } 302b285192aSMauro Carvalho Chehab } 303b285192aSMauro Carvalho Chehab 304b285192aSMauro Carvalho Chehab if ((port->nr != SAA7164_PORT_VBI1) && (port->nr != SAA7164_PORT_VBI2)) { 305b285192aSMauro Carvalho Chehab /* Validate the incoming buffer content */ 306b285192aSMauro Carvalho Chehab if (port->encoder_params.stream_type == V4L2_MPEG_STREAM_TYPE_MPEG2_TS) 307b285192aSMauro Carvalho Chehab saa7164_ts_verifier(buf); 308b285192aSMauro Carvalho Chehab else if (port->encoder_params.stream_type == V4L2_MPEG_STREAM_TYPE_MPEG2_PS) 309b285192aSMauro Carvalho Chehab saa7164_pack_verifier(buf); 310b285192aSMauro Carvalho Chehab } 311b285192aSMauro Carvalho Chehab 312b285192aSMauro Carvalho Chehab /* find a free user buffer and clone to it */ 313b285192aSMauro Carvalho Chehab if (!list_empty(&port->list_buf_free.list)) { 314b285192aSMauro Carvalho Chehab 315b285192aSMauro Carvalho Chehab /* Pull the first buffer from the used list */ 316b285192aSMauro Carvalho Chehab ubuf = list_first_entry(&port->list_buf_free.list, 317b285192aSMauro Carvalho Chehab struct saa7164_user_buffer, list); 318b285192aSMauro Carvalho Chehab 319b285192aSMauro Carvalho Chehab if (buf->actual_size <= ubuf->actual_size) { 320b285192aSMauro Carvalho Chehab 321b285192aSMauro Carvalho Chehab memcpy_fromio(ubuf->data, buf->cpu, 322b285192aSMauro Carvalho Chehab ubuf->actual_size); 323b285192aSMauro Carvalho Chehab 324b285192aSMauro Carvalho Chehab if (crc_checking) { 325b285192aSMauro Carvalho Chehab /* Throw a new checksum on the read buffer */ 326b285192aSMauro Carvalho Chehab ubuf->crc = crc32(0, ubuf->data, ubuf->actual_size); 327b285192aSMauro Carvalho Chehab } 328b285192aSMauro Carvalho Chehab 329b285192aSMauro Carvalho Chehab /* Requeue the buffer on the free list */ 330b285192aSMauro Carvalho Chehab ubuf->pos = 0; 331b285192aSMauro Carvalho Chehab 332b285192aSMauro Carvalho Chehab list_move_tail(&ubuf->list, 333b285192aSMauro Carvalho Chehab &port->list_buf_used.list); 334b285192aSMauro Carvalho Chehab 335b285192aSMauro Carvalho Chehab /* Flag any userland waiters */ 336b285192aSMauro Carvalho Chehab wake_up_interruptible(&port->wait_read); 337b285192aSMauro Carvalho Chehab 338b285192aSMauro Carvalho Chehab } else { 339b285192aSMauro Carvalho Chehab printk(KERN_ERR "buf %p bufsize fails match\n", buf); 340b285192aSMauro Carvalho Chehab } 341b285192aSMauro Carvalho Chehab 342b285192aSMauro Carvalho Chehab } else 343b285192aSMauro Carvalho Chehab printk(KERN_ERR "encirq no free buffers, increase param encoder_buffers\n"); 344b285192aSMauro Carvalho Chehab 345b285192aSMauro Carvalho Chehab /* Ensure offset into buffer remains 0, fill buffer 346b285192aSMauro Carvalho Chehab * with known bad data. We check for this data at a later point 347b285192aSMauro Carvalho Chehab * in time. */ 348b285192aSMauro Carvalho Chehab saa7164_buffer_zero_offsets(port, bufnr); 349b285192aSMauro Carvalho Chehab memset_io(buf->cpu, 0xff, buf->pci_size); 350b285192aSMauro Carvalho Chehab if (crc_checking) { 351b285192aSMauro Carvalho Chehab /* Throw yet aanother new checksum on the dma buffer */ 352b285192aSMauro Carvalho Chehab buf->crc = crc32(0, buf->cpu, buf->actual_size); 353b285192aSMauro Carvalho Chehab } 354b285192aSMauro Carvalho Chehab 355b285192aSMauro Carvalho Chehab break; 356b285192aSMauro Carvalho Chehab } 357b285192aSMauro Carvalho Chehab } 358b285192aSMauro Carvalho Chehab mutex_unlock(&port->dmaqueue_lock); 359b285192aSMauro Carvalho Chehab } 360b285192aSMauro Carvalho Chehab 361b285192aSMauro Carvalho Chehab static void saa7164_work_enchandler(struct work_struct *w) 362b285192aSMauro Carvalho Chehab { 363b285192aSMauro Carvalho Chehab struct saa7164_port *port = 364b285192aSMauro Carvalho Chehab container_of(w, struct saa7164_port, workenc); 365b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = port->dev; 366b285192aSMauro Carvalho Chehab 367b285192aSMauro Carvalho Chehab u32 wp, mcb, rp, cnt = 0; 368b285192aSMauro Carvalho Chehab 369b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff = port->last_svc_msecs; 370b285192aSMauro Carvalho Chehab port->last_svc_msecs = jiffies_to_msecs(jiffies); 371b285192aSMauro Carvalho Chehab 372b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff = port->last_svc_msecs - 373b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff; 374b285192aSMauro Carvalho Chehab 375b285192aSMauro Carvalho Chehab saa7164_histogram_update(&port->svc_interval, 376b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff); 377b285192aSMauro Carvalho Chehab 378b285192aSMauro Carvalho Chehab port->last_irq_svc_msecs_diff = port->last_svc_msecs - 379b285192aSMauro Carvalho Chehab port->last_irq_msecs; 380b285192aSMauro Carvalho Chehab 381b285192aSMauro Carvalho Chehab saa7164_histogram_update(&port->irq_svc_interval, 382b285192aSMauro Carvalho Chehab port->last_irq_svc_msecs_diff); 383b285192aSMauro Carvalho Chehab 384b285192aSMauro Carvalho Chehab dprintk(DBGLVL_IRQ, 385b285192aSMauro Carvalho Chehab "%s() %Ldms elapsed irq->deferred %Ldms wp: %d rp: %d\n", 386b285192aSMauro Carvalho Chehab __func__, 387b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff, 388b285192aSMauro Carvalho Chehab port->last_irq_svc_msecs_diff, 389b285192aSMauro Carvalho Chehab port->last_svc_wp, 390b285192aSMauro Carvalho Chehab port->last_svc_rp 391b285192aSMauro Carvalho Chehab ); 392b285192aSMauro Carvalho Chehab 393b285192aSMauro Carvalho Chehab /* Current write position */ 394b285192aSMauro Carvalho Chehab wp = saa7164_readl(port->bufcounter); 395b285192aSMauro Carvalho Chehab if (wp > (port->hwcfg.buffercount - 1)) { 396b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() illegal buf count %d\n", __func__, wp); 397b285192aSMauro Carvalho Chehab return; 398b285192aSMauro Carvalho Chehab } 399b285192aSMauro Carvalho Chehab 400b285192aSMauro Carvalho Chehab /* Most current complete buffer */ 401b285192aSMauro Carvalho Chehab if (wp == 0) 402b285192aSMauro Carvalho Chehab mcb = (port->hwcfg.buffercount - 1); 403b285192aSMauro Carvalho Chehab else 404b285192aSMauro Carvalho Chehab mcb = wp - 1; 405b285192aSMauro Carvalho Chehab 406b285192aSMauro Carvalho Chehab while (1) { 407b285192aSMauro Carvalho Chehab if (port->done_first_interrupt == 0) { 408b285192aSMauro Carvalho Chehab port->done_first_interrupt++; 409b285192aSMauro Carvalho Chehab rp = mcb; 410b285192aSMauro Carvalho Chehab } else 411b285192aSMauro Carvalho Chehab rp = (port->last_svc_rp + 1) % 8; 412b285192aSMauro Carvalho Chehab 4133eeba4a7SMauro Carvalho Chehab if (rp > (port->hwcfg.buffercount - 1)) { 414b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() illegal rp count %d\n", __func__, rp); 415b285192aSMauro Carvalho Chehab break; 416b285192aSMauro Carvalho Chehab } 417b285192aSMauro Carvalho Chehab 418b285192aSMauro Carvalho Chehab saa7164_work_enchandler_helper(port, rp); 419b285192aSMauro Carvalho Chehab port->last_svc_rp = rp; 420b285192aSMauro Carvalho Chehab cnt++; 421b285192aSMauro Carvalho Chehab 422b285192aSMauro Carvalho Chehab if (rp == mcb) 423b285192aSMauro Carvalho Chehab break; 424b285192aSMauro Carvalho Chehab } 425b285192aSMauro Carvalho Chehab 426b285192aSMauro Carvalho Chehab /* TODO: Convert this into a /proc/saa7164 style readable file */ 427b285192aSMauro Carvalho Chehab if (print_histogram == port->nr) { 428b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->irq_interval); 429b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->svc_interval); 430b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->irq_svc_interval); 431b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->read_interval); 432b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->poll_interval); 433b285192aSMauro Carvalho Chehab /* TODO: fix this to preserve any previous state */ 434b285192aSMauro Carvalho Chehab print_histogram = 64 + port->nr; 435b285192aSMauro Carvalho Chehab } 436b285192aSMauro Carvalho Chehab } 437b285192aSMauro Carvalho Chehab 438b285192aSMauro Carvalho Chehab static void saa7164_work_vbihandler(struct work_struct *w) 439b285192aSMauro Carvalho Chehab { 440b285192aSMauro Carvalho Chehab struct saa7164_port *port = 441b285192aSMauro Carvalho Chehab container_of(w, struct saa7164_port, workenc); 442b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = port->dev; 443b285192aSMauro Carvalho Chehab 444b285192aSMauro Carvalho Chehab u32 wp, mcb, rp, cnt = 0; 445b285192aSMauro Carvalho Chehab 446b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff = port->last_svc_msecs; 447b285192aSMauro Carvalho Chehab port->last_svc_msecs = jiffies_to_msecs(jiffies); 448b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff = port->last_svc_msecs - 449b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff; 450b285192aSMauro Carvalho Chehab 451b285192aSMauro Carvalho Chehab saa7164_histogram_update(&port->svc_interval, 452b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff); 453b285192aSMauro Carvalho Chehab 454b285192aSMauro Carvalho Chehab port->last_irq_svc_msecs_diff = port->last_svc_msecs - 455b285192aSMauro Carvalho Chehab port->last_irq_msecs; 456b285192aSMauro Carvalho Chehab 457b285192aSMauro Carvalho Chehab saa7164_histogram_update(&port->irq_svc_interval, 458b285192aSMauro Carvalho Chehab port->last_irq_svc_msecs_diff); 459b285192aSMauro Carvalho Chehab 460b285192aSMauro Carvalho Chehab dprintk(DBGLVL_IRQ, 461b285192aSMauro Carvalho Chehab "%s() %Ldms elapsed irq->deferred %Ldms wp: %d rp: %d\n", 462b285192aSMauro Carvalho Chehab __func__, 463b285192aSMauro Carvalho Chehab port->last_svc_msecs_diff, 464b285192aSMauro Carvalho Chehab port->last_irq_svc_msecs_diff, 465b285192aSMauro Carvalho Chehab port->last_svc_wp, 466b285192aSMauro Carvalho Chehab port->last_svc_rp 467b285192aSMauro Carvalho Chehab ); 468b285192aSMauro Carvalho Chehab 469b285192aSMauro Carvalho Chehab /* Current write position */ 470b285192aSMauro Carvalho Chehab wp = saa7164_readl(port->bufcounter); 471b285192aSMauro Carvalho Chehab if (wp > (port->hwcfg.buffercount - 1)) { 472b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() illegal buf count %d\n", __func__, wp); 473b285192aSMauro Carvalho Chehab return; 474b285192aSMauro Carvalho Chehab } 475b285192aSMauro Carvalho Chehab 476b285192aSMauro Carvalho Chehab /* Most current complete buffer */ 477b285192aSMauro Carvalho Chehab if (wp == 0) 478b285192aSMauro Carvalho Chehab mcb = (port->hwcfg.buffercount - 1); 479b285192aSMauro Carvalho Chehab else 480b285192aSMauro Carvalho Chehab mcb = wp - 1; 481b285192aSMauro Carvalho Chehab 482b285192aSMauro Carvalho Chehab while (1) { 483b285192aSMauro Carvalho Chehab if (port->done_first_interrupt == 0) { 484b285192aSMauro Carvalho Chehab port->done_first_interrupt++; 485b285192aSMauro Carvalho Chehab rp = mcb; 486b285192aSMauro Carvalho Chehab } else 487b285192aSMauro Carvalho Chehab rp = (port->last_svc_rp + 1) % 8; 488b285192aSMauro Carvalho Chehab 4893eeba4a7SMauro Carvalho Chehab if (rp > (port->hwcfg.buffercount - 1)) { 490b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() illegal rp count %d\n", __func__, rp); 491b285192aSMauro Carvalho Chehab break; 492b285192aSMauro Carvalho Chehab } 493b285192aSMauro Carvalho Chehab 494b285192aSMauro Carvalho Chehab saa7164_work_enchandler_helper(port, rp); 495b285192aSMauro Carvalho Chehab port->last_svc_rp = rp; 496b285192aSMauro Carvalho Chehab cnt++; 497b285192aSMauro Carvalho Chehab 498b285192aSMauro Carvalho Chehab if (rp == mcb) 499b285192aSMauro Carvalho Chehab break; 500b285192aSMauro Carvalho Chehab } 501b285192aSMauro Carvalho Chehab 502b285192aSMauro Carvalho Chehab /* TODO: Convert this into a /proc/saa7164 style readable file */ 503b285192aSMauro Carvalho Chehab if (print_histogram == port->nr) { 504b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->irq_interval); 505b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->svc_interval); 506b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->irq_svc_interval); 507b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->read_interval); 508b285192aSMauro Carvalho Chehab saa7164_histogram_print(port, &port->poll_interval); 509b285192aSMauro Carvalho Chehab /* TODO: fix this to preserve any previous state */ 510b285192aSMauro Carvalho Chehab print_histogram = 64 + port->nr; 511b285192aSMauro Carvalho Chehab } 512b285192aSMauro Carvalho Chehab } 513b285192aSMauro Carvalho Chehab 514b285192aSMauro Carvalho Chehab static void saa7164_work_cmdhandler(struct work_struct *w) 515b285192aSMauro Carvalho Chehab { 516b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = container_of(w, struct saa7164_dev, workcmd); 517b285192aSMauro Carvalho Chehab 518b285192aSMauro Carvalho Chehab /* Wake up any complete commands */ 519b285192aSMauro Carvalho Chehab saa7164_irq_dequeue(dev); 520b285192aSMauro Carvalho Chehab } 521b285192aSMauro Carvalho Chehab 522b285192aSMauro Carvalho Chehab static void saa7164_buffer_deliver(struct saa7164_buffer *buf) 523b285192aSMauro Carvalho Chehab { 524b285192aSMauro Carvalho Chehab struct saa7164_port *port = buf->port; 525b285192aSMauro Carvalho Chehab 526b285192aSMauro Carvalho Chehab /* Feed the transport payload into the kernel demux */ 527b285192aSMauro Carvalho Chehab dvb_dmx_swfilter_packets(&port->dvb.demux, (u8 *)buf->cpu, 528b285192aSMauro Carvalho Chehab SAA7164_TS_NUMBER_OF_LINES); 529b285192aSMauro Carvalho Chehab 530b285192aSMauro Carvalho Chehab } 531b285192aSMauro Carvalho Chehab 532b285192aSMauro Carvalho Chehab static irqreturn_t saa7164_irq_vbi(struct saa7164_port *port) 533b285192aSMauro Carvalho Chehab { 534b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = port->dev; 535b285192aSMauro Carvalho Chehab 536b285192aSMauro Carvalho Chehab /* Store old time */ 537b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff = port->last_irq_msecs; 538b285192aSMauro Carvalho Chehab 539b285192aSMauro Carvalho Chehab /* Collect new stats */ 540b285192aSMauro Carvalho Chehab port->last_irq_msecs = jiffies_to_msecs(jiffies); 541b285192aSMauro Carvalho Chehab 542b285192aSMauro Carvalho Chehab /* Calculate stats */ 543b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff = port->last_irq_msecs - 544b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff; 545b285192aSMauro Carvalho Chehab 546b285192aSMauro Carvalho Chehab saa7164_histogram_update(&port->irq_interval, 547b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff); 548b285192aSMauro Carvalho Chehab 549b285192aSMauro Carvalho Chehab dprintk(DBGLVL_IRQ, "%s() %Ldms elapsed\n", __func__, 550b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff); 551b285192aSMauro Carvalho Chehab 552b285192aSMauro Carvalho Chehab /* Tis calls the vbi irq handler */ 553b285192aSMauro Carvalho Chehab schedule_work(&port->workenc); 554b285192aSMauro Carvalho Chehab return 0; 555b285192aSMauro Carvalho Chehab } 556b285192aSMauro Carvalho Chehab 557b285192aSMauro Carvalho Chehab static irqreturn_t saa7164_irq_encoder(struct saa7164_port *port) 558b285192aSMauro Carvalho Chehab { 559b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = port->dev; 560b285192aSMauro Carvalho Chehab 561b285192aSMauro Carvalho Chehab /* Store old time */ 562b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff = port->last_irq_msecs; 563b285192aSMauro Carvalho Chehab 564b285192aSMauro Carvalho Chehab /* Collect new stats */ 565b285192aSMauro Carvalho Chehab port->last_irq_msecs = jiffies_to_msecs(jiffies); 566b285192aSMauro Carvalho Chehab 567b285192aSMauro Carvalho Chehab /* Calculate stats */ 568b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff = port->last_irq_msecs - 569b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff; 570b285192aSMauro Carvalho Chehab 571b285192aSMauro Carvalho Chehab saa7164_histogram_update(&port->irq_interval, 572b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff); 573b285192aSMauro Carvalho Chehab 574b285192aSMauro Carvalho Chehab dprintk(DBGLVL_IRQ, "%s() %Ldms elapsed\n", __func__, 575b285192aSMauro Carvalho Chehab port->last_irq_msecs_diff); 576b285192aSMauro Carvalho Chehab 577b285192aSMauro Carvalho Chehab schedule_work(&port->workenc); 578b285192aSMauro Carvalho Chehab return 0; 579b285192aSMauro Carvalho Chehab } 580b285192aSMauro Carvalho Chehab 581b285192aSMauro Carvalho Chehab static irqreturn_t saa7164_irq_ts(struct saa7164_port *port) 582b285192aSMauro Carvalho Chehab { 583b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = port->dev; 584b285192aSMauro Carvalho Chehab struct saa7164_buffer *buf; 585b285192aSMauro Carvalho Chehab struct list_head *c, *n; 586b285192aSMauro Carvalho Chehab int wp, i = 0, rp; 587b285192aSMauro Carvalho Chehab 588b285192aSMauro Carvalho Chehab /* Find the current write point from the hardware */ 589b285192aSMauro Carvalho Chehab wp = saa7164_readl(port->bufcounter); 590b285192aSMauro Carvalho Chehab if (wp > (port->hwcfg.buffercount - 1)) 591b285192aSMauro Carvalho Chehab BUG(); 592b285192aSMauro Carvalho Chehab 593b285192aSMauro Carvalho Chehab /* Find the previous buffer to the current write point */ 594b285192aSMauro Carvalho Chehab if (wp == 0) 595b285192aSMauro Carvalho Chehab rp = (port->hwcfg.buffercount - 1); 596b285192aSMauro Carvalho Chehab else 597b285192aSMauro Carvalho Chehab rp = wp - 1; 598b285192aSMauro Carvalho Chehab 599b285192aSMauro Carvalho Chehab /* Lookup the WP in the buffer list */ 600b285192aSMauro Carvalho Chehab /* TODO: turn this into a worker thread */ 601b285192aSMauro Carvalho Chehab list_for_each_safe(c, n, &port->dmaqueue.list) { 602b285192aSMauro Carvalho Chehab buf = list_entry(c, struct saa7164_buffer, list); 603b285192aSMauro Carvalho Chehab if (i++ > port->hwcfg.buffercount) 604b285192aSMauro Carvalho Chehab BUG(); 605b285192aSMauro Carvalho Chehab 606b285192aSMauro Carvalho Chehab if (buf->idx == rp) { 607b285192aSMauro Carvalho Chehab /* Found the buffer, deal with it */ 608b285192aSMauro Carvalho Chehab dprintk(DBGLVL_IRQ, "%s() wp: %d processing: %d\n", 609b285192aSMauro Carvalho Chehab __func__, wp, rp); 610b285192aSMauro Carvalho Chehab saa7164_buffer_deliver(buf); 611b285192aSMauro Carvalho Chehab break; 612b285192aSMauro Carvalho Chehab } 613b285192aSMauro Carvalho Chehab 614b285192aSMauro Carvalho Chehab } 615b285192aSMauro Carvalho Chehab return 0; 616b285192aSMauro Carvalho Chehab } 617b285192aSMauro Carvalho Chehab 618b285192aSMauro Carvalho Chehab /* Primary IRQ handler and dispatch mechanism */ 619b285192aSMauro Carvalho Chehab static irqreturn_t saa7164_irq(int irq, void *dev_id) 620b285192aSMauro Carvalho Chehab { 621b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = dev_id; 622b285192aSMauro Carvalho Chehab struct saa7164_port *porta = &dev->ports[SAA7164_PORT_TS1]; 623b285192aSMauro Carvalho Chehab struct saa7164_port *portb = &dev->ports[SAA7164_PORT_TS2]; 624b285192aSMauro Carvalho Chehab struct saa7164_port *portc = &dev->ports[SAA7164_PORT_ENC1]; 625b285192aSMauro Carvalho Chehab struct saa7164_port *portd = &dev->ports[SAA7164_PORT_ENC2]; 626b285192aSMauro Carvalho Chehab struct saa7164_port *porte = &dev->ports[SAA7164_PORT_VBI1]; 627b285192aSMauro Carvalho Chehab struct saa7164_port *portf = &dev->ports[SAA7164_PORT_VBI2]; 628b285192aSMauro Carvalho Chehab 629b285192aSMauro Carvalho Chehab u32 intid, intstat[INT_SIZE/4]; 630b285192aSMauro Carvalho Chehab int i, handled = 0, bit; 631b285192aSMauro Carvalho Chehab 632b285192aSMauro Carvalho Chehab if (dev == NULL) { 633b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() No device specified\n", __func__); 634b285192aSMauro Carvalho Chehab handled = 0; 635b285192aSMauro Carvalho Chehab goto out; 636b285192aSMauro Carvalho Chehab } 637b285192aSMauro Carvalho Chehab 638b285192aSMauro Carvalho Chehab /* Check that the hardware is accessible. If the status bytes are 639b285192aSMauro Carvalho Chehab * 0xFF then the device is not accessible, the the IRQ belongs 640b285192aSMauro Carvalho Chehab * to another driver. 641b285192aSMauro Carvalho Chehab * 4 x u32 interrupt registers. 642b285192aSMauro Carvalho Chehab */ 643b285192aSMauro Carvalho Chehab for (i = 0; i < INT_SIZE/4; i++) { 644b285192aSMauro Carvalho Chehab 645b285192aSMauro Carvalho Chehab /* TODO: Convert into saa7164_readl() */ 646b285192aSMauro Carvalho Chehab /* Read the 4 hardware interrupt registers */ 647b285192aSMauro Carvalho Chehab intstat[i] = saa7164_readl(dev->int_status + (i * 4)); 648b285192aSMauro Carvalho Chehab 649b285192aSMauro Carvalho Chehab if (intstat[i]) 650b285192aSMauro Carvalho Chehab handled = 1; 651b285192aSMauro Carvalho Chehab } 652b285192aSMauro Carvalho Chehab if (handled == 0) 653b285192aSMauro Carvalho Chehab goto out; 654b285192aSMauro Carvalho Chehab 655b285192aSMauro Carvalho Chehab /* For each of the HW interrupt registers */ 656b285192aSMauro Carvalho Chehab for (i = 0; i < INT_SIZE/4; i++) { 657b285192aSMauro Carvalho Chehab 658b285192aSMauro Carvalho Chehab if (intstat[i]) { 659b285192aSMauro Carvalho Chehab /* Each function of the board has it's own interruptid. 660b285192aSMauro Carvalho Chehab * Find the function that triggered then call 661b285192aSMauro Carvalho Chehab * it's handler. 662b285192aSMauro Carvalho Chehab */ 663b285192aSMauro Carvalho Chehab for (bit = 0; bit < 32; bit++) { 664b285192aSMauro Carvalho Chehab 665b285192aSMauro Carvalho Chehab if (((intstat[i] >> bit) & 0x00000001) == 0) 666b285192aSMauro Carvalho Chehab continue; 667b285192aSMauro Carvalho Chehab 668b285192aSMauro Carvalho Chehab /* Calculate the interrupt id (0x00 to 0x7f) */ 669b285192aSMauro Carvalho Chehab 670b285192aSMauro Carvalho Chehab intid = (i * 32) + bit; 671b285192aSMauro Carvalho Chehab if (intid == dev->intfdesc.bInterruptId) { 672b285192aSMauro Carvalho Chehab /* A response to an cmd/api call */ 673b285192aSMauro Carvalho Chehab schedule_work(&dev->workcmd); 674b285192aSMauro Carvalho Chehab } else if (intid == porta->hwcfg.interruptid) { 675b285192aSMauro Carvalho Chehab 676b285192aSMauro Carvalho Chehab /* Transport path 1 */ 677b285192aSMauro Carvalho Chehab saa7164_irq_ts(porta); 678b285192aSMauro Carvalho Chehab 679b285192aSMauro Carvalho Chehab } else if (intid == portb->hwcfg.interruptid) { 680b285192aSMauro Carvalho Chehab 681b285192aSMauro Carvalho Chehab /* Transport path 2 */ 682b285192aSMauro Carvalho Chehab saa7164_irq_ts(portb); 683b285192aSMauro Carvalho Chehab 684b285192aSMauro Carvalho Chehab } else if (intid == portc->hwcfg.interruptid) { 685b285192aSMauro Carvalho Chehab 686b285192aSMauro Carvalho Chehab /* Encoder path 1 */ 687b285192aSMauro Carvalho Chehab saa7164_irq_encoder(portc); 688b285192aSMauro Carvalho Chehab 689b285192aSMauro Carvalho Chehab } else if (intid == portd->hwcfg.interruptid) { 690b285192aSMauro Carvalho Chehab 691b285192aSMauro Carvalho Chehab /* Encoder path 2 */ 692b285192aSMauro Carvalho Chehab saa7164_irq_encoder(portd); 693b285192aSMauro Carvalho Chehab 694b285192aSMauro Carvalho Chehab } else if (intid == porte->hwcfg.interruptid) { 695b285192aSMauro Carvalho Chehab 696b285192aSMauro Carvalho Chehab /* VBI path 1 */ 697b285192aSMauro Carvalho Chehab saa7164_irq_vbi(porte); 698b285192aSMauro Carvalho Chehab 699b285192aSMauro Carvalho Chehab } else if (intid == portf->hwcfg.interruptid) { 700b285192aSMauro Carvalho Chehab 701b285192aSMauro Carvalho Chehab /* VBI path 2 */ 702b285192aSMauro Carvalho Chehab saa7164_irq_vbi(portf); 703b285192aSMauro Carvalho Chehab 704b285192aSMauro Carvalho Chehab } else { 705b285192aSMauro Carvalho Chehab /* Find the function */ 706b285192aSMauro Carvalho Chehab dprintk(DBGLVL_IRQ, 707b285192aSMauro Carvalho Chehab "%s() unhandled interrupt " 708b285192aSMauro Carvalho Chehab "reg 0x%x bit 0x%x " 709b285192aSMauro Carvalho Chehab "intid = 0x%x\n", 710b285192aSMauro Carvalho Chehab __func__, i, bit, intid); 711b285192aSMauro Carvalho Chehab } 712b285192aSMauro Carvalho Chehab } 713b285192aSMauro Carvalho Chehab 714b285192aSMauro Carvalho Chehab /* Ack it */ 715b285192aSMauro Carvalho Chehab saa7164_writel(dev->int_ack + (i * 4), intstat[i]); 716b285192aSMauro Carvalho Chehab 717b285192aSMauro Carvalho Chehab } 718b285192aSMauro Carvalho Chehab } 719b285192aSMauro Carvalho Chehab out: 720b285192aSMauro Carvalho Chehab return IRQ_RETVAL(handled); 721b285192aSMauro Carvalho Chehab } 722b285192aSMauro Carvalho Chehab 723b285192aSMauro Carvalho Chehab void saa7164_getfirmwarestatus(struct saa7164_dev *dev) 724b285192aSMauro Carvalho Chehab { 725b285192aSMauro Carvalho Chehab struct saa7164_fw_status *s = &dev->fw_status; 726b285192aSMauro Carvalho Chehab 727b285192aSMauro Carvalho Chehab dev->fw_status.status = saa7164_readl(SAA_DEVICE_SYSINIT_STATUS); 728b285192aSMauro Carvalho Chehab dev->fw_status.mode = saa7164_readl(SAA_DEVICE_SYSINIT_MODE); 729b285192aSMauro Carvalho Chehab dev->fw_status.spec = saa7164_readl(SAA_DEVICE_SYSINIT_SPEC); 730b285192aSMauro Carvalho Chehab dev->fw_status.inst = saa7164_readl(SAA_DEVICE_SYSINIT_INST); 731b285192aSMauro Carvalho Chehab dev->fw_status.cpuload = saa7164_readl(SAA_DEVICE_SYSINIT_CPULOAD); 732b285192aSMauro Carvalho Chehab dev->fw_status.remainheap = 733b285192aSMauro Carvalho Chehab saa7164_readl(SAA_DEVICE_SYSINIT_REMAINHEAP); 734b285192aSMauro Carvalho Chehab 735b285192aSMauro Carvalho Chehab dprintk(1, "Firmware status:\n"); 736b285192aSMauro Carvalho Chehab dprintk(1, " .status = 0x%08x\n", s->status); 737b285192aSMauro Carvalho Chehab dprintk(1, " .mode = 0x%08x\n", s->mode); 738b285192aSMauro Carvalho Chehab dprintk(1, " .spec = 0x%08x\n", s->spec); 739b285192aSMauro Carvalho Chehab dprintk(1, " .inst = 0x%08x\n", s->inst); 740b285192aSMauro Carvalho Chehab dprintk(1, " .cpuload = 0x%08x\n", s->cpuload); 741b285192aSMauro Carvalho Chehab dprintk(1, " .remainheap = 0x%08x\n", s->remainheap); 742b285192aSMauro Carvalho Chehab } 743b285192aSMauro Carvalho Chehab 744b285192aSMauro Carvalho Chehab u32 saa7164_getcurrentfirmwareversion(struct saa7164_dev *dev) 745b285192aSMauro Carvalho Chehab { 746b285192aSMauro Carvalho Chehab u32 reg; 747b285192aSMauro Carvalho Chehab 748b285192aSMauro Carvalho Chehab reg = saa7164_readl(SAA_DEVICE_VERSION); 749b285192aSMauro Carvalho Chehab dprintk(1, "Device running firmware version %d.%d.%d.%d (0x%x)\n", 750b285192aSMauro Carvalho Chehab (reg & 0x0000fc00) >> 10, 751b285192aSMauro Carvalho Chehab (reg & 0x000003e0) >> 5, 752b285192aSMauro Carvalho Chehab (reg & 0x0000001f), 753b285192aSMauro Carvalho Chehab (reg & 0xffff0000) >> 16, 754b285192aSMauro Carvalho Chehab reg); 755b285192aSMauro Carvalho Chehab 756b285192aSMauro Carvalho Chehab return reg; 757b285192aSMauro Carvalho Chehab } 758b285192aSMauro Carvalho Chehab 759b285192aSMauro Carvalho Chehab /* TODO: Debugging func, remove */ 760b285192aSMauro Carvalho Chehab void saa7164_dumpregs(struct saa7164_dev *dev, u32 addr) 761b285192aSMauro Carvalho Chehab { 762b285192aSMauro Carvalho Chehab int i; 763b285192aSMauro Carvalho Chehab 764b285192aSMauro Carvalho Chehab dprintk(1, "--------------------> " 765b285192aSMauro Carvalho Chehab "00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e 0f\n"); 766b285192aSMauro Carvalho Chehab 767b285192aSMauro Carvalho Chehab for (i = 0; i < 0x100; i += 16) 768b285192aSMauro Carvalho Chehab dprintk(1, "region0[0x%08x] = " 769b285192aSMauro Carvalho Chehab "%02x %02x %02x %02x %02x %02x %02x %02x" 770b285192aSMauro Carvalho Chehab " %02x %02x %02x %02x %02x %02x %02x %02x\n", i, 771b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 0), 772b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 1), 773b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 2), 774b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 3), 775b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 4), 776b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 5), 777b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 6), 778b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 7), 779b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 8), 780b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 9), 781b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 10), 782b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 11), 783b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 12), 784b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 13), 785b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 14), 786b285192aSMauro Carvalho Chehab (u8)saa7164_readb(addr + i + 15) 787b285192aSMauro Carvalho Chehab ); 788b285192aSMauro Carvalho Chehab } 789b285192aSMauro Carvalho Chehab 790b285192aSMauro Carvalho Chehab static void saa7164_dump_hwdesc(struct saa7164_dev *dev) 791b285192aSMauro Carvalho Chehab { 792b285192aSMauro Carvalho Chehab dprintk(1, "@0x%p hwdesc sizeof(struct tmComResHWDescr) = %d bytes\n", 793b285192aSMauro Carvalho Chehab &dev->hwdesc, (u32)sizeof(struct tmComResHWDescr)); 794b285192aSMauro Carvalho Chehab 795b285192aSMauro Carvalho Chehab dprintk(1, " .bLength = 0x%x\n", dev->hwdesc.bLength); 796b285192aSMauro Carvalho Chehab dprintk(1, " .bDescriptorType = 0x%x\n", dev->hwdesc.bDescriptorType); 797b285192aSMauro Carvalho Chehab dprintk(1, " .bDescriptorSubtype = 0x%x\n", 798b285192aSMauro Carvalho Chehab dev->hwdesc.bDescriptorSubtype); 799b285192aSMauro Carvalho Chehab 800b285192aSMauro Carvalho Chehab dprintk(1, " .bcdSpecVersion = 0x%x\n", dev->hwdesc.bcdSpecVersion); 801b285192aSMauro Carvalho Chehab dprintk(1, " .dwClockFrequency = 0x%x\n", dev->hwdesc.dwClockFrequency); 802b285192aSMauro Carvalho Chehab dprintk(1, " .dwClockUpdateRes = 0x%x\n", dev->hwdesc.dwClockUpdateRes); 803b285192aSMauro Carvalho Chehab dprintk(1, " .bCapabilities = 0x%x\n", dev->hwdesc.bCapabilities); 804b285192aSMauro Carvalho Chehab dprintk(1, " .dwDeviceRegistersLocation = 0x%x\n", 805b285192aSMauro Carvalho Chehab dev->hwdesc.dwDeviceRegistersLocation); 806b285192aSMauro Carvalho Chehab 807b285192aSMauro Carvalho Chehab dprintk(1, " .dwHostMemoryRegion = 0x%x\n", 808b285192aSMauro Carvalho Chehab dev->hwdesc.dwHostMemoryRegion); 809b285192aSMauro Carvalho Chehab 810b285192aSMauro Carvalho Chehab dprintk(1, " .dwHostMemoryRegionSize = 0x%x\n", 811b285192aSMauro Carvalho Chehab dev->hwdesc.dwHostMemoryRegionSize); 812b285192aSMauro Carvalho Chehab 813b285192aSMauro Carvalho Chehab dprintk(1, " .dwHostHibernatMemRegion = 0x%x\n", 814b285192aSMauro Carvalho Chehab dev->hwdesc.dwHostHibernatMemRegion); 815b285192aSMauro Carvalho Chehab 816b285192aSMauro Carvalho Chehab dprintk(1, " .dwHostHibernatMemRegionSize = 0x%x\n", 817b285192aSMauro Carvalho Chehab dev->hwdesc.dwHostHibernatMemRegionSize); 818b285192aSMauro Carvalho Chehab } 819b285192aSMauro Carvalho Chehab 820b285192aSMauro Carvalho Chehab static void saa7164_dump_intfdesc(struct saa7164_dev *dev) 821b285192aSMauro Carvalho Chehab { 822b285192aSMauro Carvalho Chehab dprintk(1, "@0x%p intfdesc " 823b285192aSMauro Carvalho Chehab "sizeof(struct tmComResInterfaceDescr) = %d bytes\n", 824b285192aSMauro Carvalho Chehab &dev->intfdesc, (u32)sizeof(struct tmComResInterfaceDescr)); 825b285192aSMauro Carvalho Chehab 826b285192aSMauro Carvalho Chehab dprintk(1, " .bLength = 0x%x\n", dev->intfdesc.bLength); 827b285192aSMauro Carvalho Chehab dprintk(1, " .bDescriptorType = 0x%x\n", dev->intfdesc.bDescriptorType); 828b285192aSMauro Carvalho Chehab dprintk(1, " .bDescriptorSubtype = 0x%x\n", 829b285192aSMauro Carvalho Chehab dev->intfdesc.bDescriptorSubtype); 830b285192aSMauro Carvalho Chehab 831b285192aSMauro Carvalho Chehab dprintk(1, " .bFlags = 0x%x\n", dev->intfdesc.bFlags); 832b285192aSMauro Carvalho Chehab dprintk(1, " .bInterfaceType = 0x%x\n", dev->intfdesc.bInterfaceType); 833b285192aSMauro Carvalho Chehab dprintk(1, " .bInterfaceId = 0x%x\n", dev->intfdesc.bInterfaceId); 834b285192aSMauro Carvalho Chehab dprintk(1, " .bBaseInterface = 0x%x\n", dev->intfdesc.bBaseInterface); 835b285192aSMauro Carvalho Chehab dprintk(1, " .bInterruptId = 0x%x\n", dev->intfdesc.bInterruptId); 836b285192aSMauro Carvalho Chehab dprintk(1, " .bDebugInterruptId = 0x%x\n", 837b285192aSMauro Carvalho Chehab dev->intfdesc.bDebugInterruptId); 838b285192aSMauro Carvalho Chehab 839b285192aSMauro Carvalho Chehab dprintk(1, " .BARLocation = 0x%x\n", dev->intfdesc.BARLocation); 840b285192aSMauro Carvalho Chehab } 841b285192aSMauro Carvalho Chehab 842b285192aSMauro Carvalho Chehab static void saa7164_dump_busdesc(struct saa7164_dev *dev) 843b285192aSMauro Carvalho Chehab { 844b285192aSMauro Carvalho Chehab dprintk(1, "@0x%p busdesc sizeof(struct tmComResBusDescr) = %d bytes\n", 845b285192aSMauro Carvalho Chehab &dev->busdesc, (u32)sizeof(struct tmComResBusDescr)); 846b285192aSMauro Carvalho Chehab 847b285192aSMauro Carvalho Chehab dprintk(1, " .CommandRing = 0x%016Lx\n", dev->busdesc.CommandRing); 848b285192aSMauro Carvalho Chehab dprintk(1, " .ResponseRing = 0x%016Lx\n", dev->busdesc.ResponseRing); 849b285192aSMauro Carvalho Chehab dprintk(1, " .CommandWrite = 0x%x\n", dev->busdesc.CommandWrite); 850b285192aSMauro Carvalho Chehab dprintk(1, " .CommandRead = 0x%x\n", dev->busdesc.CommandRead); 851b285192aSMauro Carvalho Chehab dprintk(1, " .ResponseWrite = 0x%x\n", dev->busdesc.ResponseWrite); 852b285192aSMauro Carvalho Chehab dprintk(1, " .ResponseRead = 0x%x\n", dev->busdesc.ResponseRead); 853b285192aSMauro Carvalho Chehab } 854b285192aSMauro Carvalho Chehab 855b285192aSMauro Carvalho Chehab /* Much of the hardware configuration and PCI registers are configured 856b285192aSMauro Carvalho Chehab * dynamically depending on firmware. We have to cache some initial 857b285192aSMauro Carvalho Chehab * structures then use these to locate other important structures 858b285192aSMauro Carvalho Chehab * from PCI space. 859b285192aSMauro Carvalho Chehab */ 860b285192aSMauro Carvalho Chehab static void saa7164_get_descriptors(struct saa7164_dev *dev) 861b285192aSMauro Carvalho Chehab { 862b285192aSMauro Carvalho Chehab memcpy_fromio(&dev->hwdesc, dev->bmmio, sizeof(struct tmComResHWDescr)); 863b285192aSMauro Carvalho Chehab memcpy_fromio(&dev->intfdesc, dev->bmmio + sizeof(struct tmComResHWDescr), 864b285192aSMauro Carvalho Chehab sizeof(struct tmComResInterfaceDescr)); 865b285192aSMauro Carvalho Chehab memcpy_fromio(&dev->busdesc, dev->bmmio + dev->intfdesc.BARLocation, 866b285192aSMauro Carvalho Chehab sizeof(struct tmComResBusDescr)); 867b285192aSMauro Carvalho Chehab 868b285192aSMauro Carvalho Chehab if (dev->hwdesc.bLength != sizeof(struct tmComResHWDescr)) { 869b285192aSMauro Carvalho Chehab printk(KERN_ERR "Structure struct tmComResHWDescr is mangled\n"); 870b285192aSMauro Carvalho Chehab printk(KERN_ERR "Need %x got %d\n", dev->hwdesc.bLength, 871b285192aSMauro Carvalho Chehab (u32)sizeof(struct tmComResHWDescr)); 872b285192aSMauro Carvalho Chehab } else 873b285192aSMauro Carvalho Chehab saa7164_dump_hwdesc(dev); 874b285192aSMauro Carvalho Chehab 875b285192aSMauro Carvalho Chehab if (dev->intfdesc.bLength != sizeof(struct tmComResInterfaceDescr)) { 876b285192aSMauro Carvalho Chehab printk(KERN_ERR "struct struct tmComResInterfaceDescr is mangled\n"); 877b285192aSMauro Carvalho Chehab printk(KERN_ERR "Need %x got %d\n", dev->intfdesc.bLength, 878b285192aSMauro Carvalho Chehab (u32)sizeof(struct tmComResInterfaceDescr)); 879b285192aSMauro Carvalho Chehab } else 880b285192aSMauro Carvalho Chehab saa7164_dump_intfdesc(dev); 881b285192aSMauro Carvalho Chehab 882b285192aSMauro Carvalho Chehab saa7164_dump_busdesc(dev); 883b285192aSMauro Carvalho Chehab } 884b285192aSMauro Carvalho Chehab 885b285192aSMauro Carvalho Chehab static int saa7164_pci_quirks(struct saa7164_dev *dev) 886b285192aSMauro Carvalho Chehab { 887b285192aSMauro Carvalho Chehab return 0; 888b285192aSMauro Carvalho Chehab } 889b285192aSMauro Carvalho Chehab 890b285192aSMauro Carvalho Chehab static int get_resources(struct saa7164_dev *dev) 891b285192aSMauro Carvalho Chehab { 892b285192aSMauro Carvalho Chehab if (request_mem_region(pci_resource_start(dev->pci, 0), 893b285192aSMauro Carvalho Chehab pci_resource_len(dev->pci, 0), dev->name)) { 894b285192aSMauro Carvalho Chehab 895b285192aSMauro Carvalho Chehab if (request_mem_region(pci_resource_start(dev->pci, 2), 896b285192aSMauro Carvalho Chehab pci_resource_len(dev->pci, 2), dev->name)) 897b285192aSMauro Carvalho Chehab return 0; 898b285192aSMauro Carvalho Chehab } 899b285192aSMauro Carvalho Chehab 900b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s: can't get MMIO memory @ 0x%llx or 0x%llx\n", 901b285192aSMauro Carvalho Chehab dev->name, 902b285192aSMauro Carvalho Chehab (u64)pci_resource_start(dev->pci, 0), 903b285192aSMauro Carvalho Chehab (u64)pci_resource_start(dev->pci, 2)); 904b285192aSMauro Carvalho Chehab 905b285192aSMauro Carvalho Chehab return -EBUSY; 906b285192aSMauro Carvalho Chehab } 907b285192aSMauro Carvalho Chehab 908b285192aSMauro Carvalho Chehab static int saa7164_port_init(struct saa7164_dev *dev, int portnr) 909b285192aSMauro Carvalho Chehab { 910b285192aSMauro Carvalho Chehab struct saa7164_port *port = NULL; 911b285192aSMauro Carvalho Chehab 912b285192aSMauro Carvalho Chehab if ((portnr < 0) || (portnr >= SAA7164_MAX_PORTS)) 913b285192aSMauro Carvalho Chehab BUG(); 914b285192aSMauro Carvalho Chehab 915b285192aSMauro Carvalho Chehab port = &dev->ports[portnr]; 916b285192aSMauro Carvalho Chehab 917b285192aSMauro Carvalho Chehab port->dev = dev; 918b285192aSMauro Carvalho Chehab port->nr = portnr; 919b285192aSMauro Carvalho Chehab 920b285192aSMauro Carvalho Chehab if ((portnr == SAA7164_PORT_TS1) || (portnr == SAA7164_PORT_TS2)) 921b285192aSMauro Carvalho Chehab port->type = SAA7164_MPEG_DVB; 922b285192aSMauro Carvalho Chehab else 923b285192aSMauro Carvalho Chehab if ((portnr == SAA7164_PORT_ENC1) || (portnr == SAA7164_PORT_ENC2)) { 924b285192aSMauro Carvalho Chehab port->type = SAA7164_MPEG_ENCODER; 925b285192aSMauro Carvalho Chehab 926b285192aSMauro Carvalho Chehab /* We need a deferred interrupt handler for cmd handling */ 927b285192aSMauro Carvalho Chehab INIT_WORK(&port->workenc, saa7164_work_enchandler); 928b285192aSMauro Carvalho Chehab } else if ((portnr == SAA7164_PORT_VBI1) || (portnr == SAA7164_PORT_VBI2)) { 929b285192aSMauro Carvalho Chehab port->type = SAA7164_MPEG_VBI; 930b285192aSMauro Carvalho Chehab 931b285192aSMauro Carvalho Chehab /* We need a deferred interrupt handler for cmd handling */ 932b285192aSMauro Carvalho Chehab INIT_WORK(&port->workenc, saa7164_work_vbihandler); 933b285192aSMauro Carvalho Chehab } else 934b285192aSMauro Carvalho Chehab BUG(); 935b285192aSMauro Carvalho Chehab 936b285192aSMauro Carvalho Chehab /* Init all the critical resources */ 937b285192aSMauro Carvalho Chehab mutex_init(&port->dvb.lock); 938b285192aSMauro Carvalho Chehab INIT_LIST_HEAD(&port->dmaqueue.list); 939b285192aSMauro Carvalho Chehab mutex_init(&port->dmaqueue_lock); 940b285192aSMauro Carvalho Chehab 941b285192aSMauro Carvalho Chehab INIT_LIST_HEAD(&port->list_buf_used.list); 942b285192aSMauro Carvalho Chehab INIT_LIST_HEAD(&port->list_buf_free.list); 943b285192aSMauro Carvalho Chehab init_waitqueue_head(&port->wait_read); 944b285192aSMauro Carvalho Chehab 945b285192aSMauro Carvalho Chehab 946b285192aSMauro Carvalho Chehab saa7164_histogram_reset(&port->irq_interval, "irq intervals"); 947b285192aSMauro Carvalho Chehab saa7164_histogram_reset(&port->svc_interval, "deferred intervals"); 948b285192aSMauro Carvalho Chehab saa7164_histogram_reset(&port->irq_svc_interval, 949b285192aSMauro Carvalho Chehab "irq to deferred intervals"); 950b285192aSMauro Carvalho Chehab saa7164_histogram_reset(&port->read_interval, 951b285192aSMauro Carvalho Chehab "encoder/vbi read() intervals"); 952b285192aSMauro Carvalho Chehab saa7164_histogram_reset(&port->poll_interval, 953b285192aSMauro Carvalho Chehab "encoder/vbi poll() intervals"); 954b285192aSMauro Carvalho Chehab 955b285192aSMauro Carvalho Chehab return 0; 956b285192aSMauro Carvalho Chehab } 957b285192aSMauro Carvalho Chehab 958b285192aSMauro Carvalho Chehab static int saa7164_dev_setup(struct saa7164_dev *dev) 959b285192aSMauro Carvalho Chehab { 960b285192aSMauro Carvalho Chehab int i; 961b285192aSMauro Carvalho Chehab 962b285192aSMauro Carvalho Chehab mutex_init(&dev->lock); 963b285192aSMauro Carvalho Chehab atomic_inc(&dev->refcount); 964b285192aSMauro Carvalho Chehab dev->nr = saa7164_devcount++; 965b285192aSMauro Carvalho Chehab 966b285192aSMauro Carvalho Chehab snprintf(dev->name, sizeof(dev->name), "saa7164[%d]", dev->nr); 967b285192aSMauro Carvalho Chehab 968b285192aSMauro Carvalho Chehab mutex_lock(&devlist); 969b285192aSMauro Carvalho Chehab list_add_tail(&dev->devlist, &saa7164_devlist); 970b285192aSMauro Carvalho Chehab mutex_unlock(&devlist); 971b285192aSMauro Carvalho Chehab 972b285192aSMauro Carvalho Chehab /* board config */ 973b285192aSMauro Carvalho Chehab dev->board = UNSET; 974b285192aSMauro Carvalho Chehab if (card[dev->nr] < saa7164_bcount) 975b285192aSMauro Carvalho Chehab dev->board = card[dev->nr]; 976b285192aSMauro Carvalho Chehab 977b285192aSMauro Carvalho Chehab for (i = 0; UNSET == dev->board && i < saa7164_idcount; i++) 978b285192aSMauro Carvalho Chehab if (dev->pci->subsystem_vendor == saa7164_subids[i].subvendor && 979b285192aSMauro Carvalho Chehab dev->pci->subsystem_device == 980b285192aSMauro Carvalho Chehab saa7164_subids[i].subdevice) 981b285192aSMauro Carvalho Chehab dev->board = saa7164_subids[i].card; 982b285192aSMauro Carvalho Chehab 983b285192aSMauro Carvalho Chehab if (UNSET == dev->board) { 984b285192aSMauro Carvalho Chehab dev->board = SAA7164_BOARD_UNKNOWN; 985b285192aSMauro Carvalho Chehab saa7164_card_list(dev); 986b285192aSMauro Carvalho Chehab } 987b285192aSMauro Carvalho Chehab 988b285192aSMauro Carvalho Chehab dev->pci_bus = dev->pci->bus->number; 989b285192aSMauro Carvalho Chehab dev->pci_slot = PCI_SLOT(dev->pci->devfn); 990b285192aSMauro Carvalho Chehab 991b285192aSMauro Carvalho Chehab /* I2C Defaults / setup */ 992b285192aSMauro Carvalho Chehab dev->i2c_bus[0].dev = dev; 993b285192aSMauro Carvalho Chehab dev->i2c_bus[0].nr = 0; 994b285192aSMauro Carvalho Chehab dev->i2c_bus[1].dev = dev; 995b285192aSMauro Carvalho Chehab dev->i2c_bus[1].nr = 1; 996b285192aSMauro Carvalho Chehab dev->i2c_bus[2].dev = dev; 997b285192aSMauro Carvalho Chehab dev->i2c_bus[2].nr = 2; 998b285192aSMauro Carvalho Chehab 999b285192aSMauro Carvalho Chehab /* Transport + Encoder ports 1, 2, 3, 4 - Defaults / setup */ 1000b285192aSMauro Carvalho Chehab saa7164_port_init(dev, SAA7164_PORT_TS1); 1001b285192aSMauro Carvalho Chehab saa7164_port_init(dev, SAA7164_PORT_TS2); 1002b285192aSMauro Carvalho Chehab saa7164_port_init(dev, SAA7164_PORT_ENC1); 1003b285192aSMauro Carvalho Chehab saa7164_port_init(dev, SAA7164_PORT_ENC2); 1004b285192aSMauro Carvalho Chehab saa7164_port_init(dev, SAA7164_PORT_VBI1); 1005b285192aSMauro Carvalho Chehab saa7164_port_init(dev, SAA7164_PORT_VBI2); 1006b285192aSMauro Carvalho Chehab 1007b285192aSMauro Carvalho Chehab if (get_resources(dev) < 0) { 1008b285192aSMauro Carvalho Chehab printk(KERN_ERR "CORE %s No more PCIe resources for " 1009b285192aSMauro Carvalho Chehab "subsystem: %04x:%04x\n", 1010b285192aSMauro Carvalho Chehab dev->name, dev->pci->subsystem_vendor, 1011b285192aSMauro Carvalho Chehab dev->pci->subsystem_device); 1012b285192aSMauro Carvalho Chehab 1013b285192aSMauro Carvalho Chehab saa7164_devcount--; 1014b285192aSMauro Carvalho Chehab return -ENODEV; 1015b285192aSMauro Carvalho Chehab } 1016b285192aSMauro Carvalho Chehab 1017b285192aSMauro Carvalho Chehab /* PCI/e allocations */ 1018b285192aSMauro Carvalho Chehab dev->lmmio = ioremap(pci_resource_start(dev->pci, 0), 1019b285192aSMauro Carvalho Chehab pci_resource_len(dev->pci, 0)); 1020b285192aSMauro Carvalho Chehab 1021b285192aSMauro Carvalho Chehab dev->lmmio2 = ioremap(pci_resource_start(dev->pci, 2), 1022b285192aSMauro Carvalho Chehab pci_resource_len(dev->pci, 2)); 1023b285192aSMauro Carvalho Chehab 1024b285192aSMauro Carvalho Chehab dev->bmmio = (u8 __iomem *)dev->lmmio; 1025b285192aSMauro Carvalho Chehab dev->bmmio2 = (u8 __iomem *)dev->lmmio2; 1026b285192aSMauro Carvalho Chehab 1027b285192aSMauro Carvalho Chehab /* Inerrupt and ack register locations offset of bmmio */ 1028b285192aSMauro Carvalho Chehab dev->int_status = 0x183000 + 0xf80; 1029b285192aSMauro Carvalho Chehab dev->int_ack = 0x183000 + 0xf90; 1030b285192aSMauro Carvalho Chehab 1031b285192aSMauro Carvalho Chehab printk(KERN_INFO 1032b285192aSMauro Carvalho Chehab "CORE %s: subsystem: %04x:%04x, board: %s [card=%d,%s]\n", 1033b285192aSMauro Carvalho Chehab dev->name, dev->pci->subsystem_vendor, 1034b285192aSMauro Carvalho Chehab dev->pci->subsystem_device, saa7164_boards[dev->board].name, 1035b285192aSMauro Carvalho Chehab dev->board, card[dev->nr] == dev->board ? 1036b285192aSMauro Carvalho Chehab "insmod option" : "autodetected"); 1037b285192aSMauro Carvalho Chehab 1038b285192aSMauro Carvalho Chehab saa7164_pci_quirks(dev); 1039b285192aSMauro Carvalho Chehab 1040b285192aSMauro Carvalho Chehab return 0; 1041b285192aSMauro Carvalho Chehab } 1042b285192aSMauro Carvalho Chehab 1043b285192aSMauro Carvalho Chehab static void saa7164_dev_unregister(struct saa7164_dev *dev) 1044b285192aSMauro Carvalho Chehab { 1045b285192aSMauro Carvalho Chehab dprintk(1, "%s()\n", __func__); 1046b285192aSMauro Carvalho Chehab 1047b285192aSMauro Carvalho Chehab release_mem_region(pci_resource_start(dev->pci, 0), 1048b285192aSMauro Carvalho Chehab pci_resource_len(dev->pci, 0)); 1049b285192aSMauro Carvalho Chehab 1050b285192aSMauro Carvalho Chehab release_mem_region(pci_resource_start(dev->pci, 2), 1051b285192aSMauro Carvalho Chehab pci_resource_len(dev->pci, 2)); 1052b285192aSMauro Carvalho Chehab 1053b285192aSMauro Carvalho Chehab if (!atomic_dec_and_test(&dev->refcount)) 1054b285192aSMauro Carvalho Chehab return; 1055b285192aSMauro Carvalho Chehab 1056b285192aSMauro Carvalho Chehab iounmap(dev->lmmio); 1057b285192aSMauro Carvalho Chehab iounmap(dev->lmmio2); 1058b285192aSMauro Carvalho Chehab 1059b285192aSMauro Carvalho Chehab return; 1060b285192aSMauro Carvalho Chehab } 1061b285192aSMauro Carvalho Chehab 1062b285192aSMauro Carvalho Chehab #ifdef CONFIG_PROC_FS 1063b285192aSMauro Carvalho Chehab static int saa7164_proc_show(struct seq_file *m, void *v) 1064b285192aSMauro Carvalho Chehab { 1065b285192aSMauro Carvalho Chehab struct saa7164_dev *dev; 1066b285192aSMauro Carvalho Chehab struct tmComResBusInfo *b; 1067b285192aSMauro Carvalho Chehab struct list_head *list; 1068b285192aSMauro Carvalho Chehab int i, c; 1069b285192aSMauro Carvalho Chehab 1070b285192aSMauro Carvalho Chehab if (saa7164_devcount == 0) 1071b285192aSMauro Carvalho Chehab return 0; 1072b285192aSMauro Carvalho Chehab 1073b285192aSMauro Carvalho Chehab list_for_each(list, &saa7164_devlist) { 1074b285192aSMauro Carvalho Chehab dev = list_entry(list, struct saa7164_dev, devlist); 1075b285192aSMauro Carvalho Chehab seq_printf(m, "%s = %p\n", dev->name, dev); 1076b285192aSMauro Carvalho Chehab 1077b285192aSMauro Carvalho Chehab /* Lock the bus from any other access */ 1078b285192aSMauro Carvalho Chehab b = &dev->bus; 1079b285192aSMauro Carvalho Chehab mutex_lock(&b->lock); 1080b285192aSMauro Carvalho Chehab 1081b285192aSMauro Carvalho Chehab seq_printf(m, " .m_pdwSetWritePos = 0x%x (0x%08x)\n", 1082b285192aSMauro Carvalho Chehab b->m_dwSetReadPos, saa7164_readl(b->m_dwSetReadPos)); 1083b285192aSMauro Carvalho Chehab 1084b285192aSMauro Carvalho Chehab seq_printf(m, " .m_pdwSetReadPos = 0x%x (0x%08x)\n", 1085b285192aSMauro Carvalho Chehab b->m_dwSetWritePos, saa7164_readl(b->m_dwSetWritePos)); 1086b285192aSMauro Carvalho Chehab 1087b285192aSMauro Carvalho Chehab seq_printf(m, " .m_pdwGetWritePos = 0x%x (0x%08x)\n", 1088b285192aSMauro Carvalho Chehab b->m_dwGetReadPos, saa7164_readl(b->m_dwGetReadPos)); 1089b285192aSMauro Carvalho Chehab 1090b285192aSMauro Carvalho Chehab seq_printf(m, " .m_pdwGetReadPos = 0x%x (0x%08x)\n", 1091b285192aSMauro Carvalho Chehab b->m_dwGetWritePos, saa7164_readl(b->m_dwGetWritePos)); 1092b285192aSMauro Carvalho Chehab c = 0; 1093b285192aSMauro Carvalho Chehab seq_printf(m, "\n Set Ring:\n"); 1094b285192aSMauro Carvalho Chehab seq_printf(m, "\n addr 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e 0f\n"); 1095b285192aSMauro Carvalho Chehab for (i = 0; i < b->m_dwSizeSetRing; i++) { 1096b285192aSMauro Carvalho Chehab if (c == 0) 1097b285192aSMauro Carvalho Chehab seq_printf(m, " %04x:", i); 1098b285192aSMauro Carvalho Chehab 1099b285192aSMauro Carvalho Chehab seq_printf(m, " %02x", *(b->m_pdwSetRing + i)); 1100b285192aSMauro Carvalho Chehab 1101b285192aSMauro Carvalho Chehab if (++c == 16) { 1102b285192aSMauro Carvalho Chehab seq_printf(m, "\n"); 1103b285192aSMauro Carvalho Chehab c = 0; 1104b285192aSMauro Carvalho Chehab } 1105b285192aSMauro Carvalho Chehab } 1106b285192aSMauro Carvalho Chehab 1107b285192aSMauro Carvalho Chehab c = 0; 1108b285192aSMauro Carvalho Chehab seq_printf(m, "\n Get Ring:\n"); 1109b285192aSMauro Carvalho Chehab seq_printf(m, "\n addr 00 01 02 03 04 05 06 07 08 09 0a 0b 0c 0d 0e 0f\n"); 1110b285192aSMauro Carvalho Chehab for (i = 0; i < b->m_dwSizeGetRing; i++) { 1111b285192aSMauro Carvalho Chehab if (c == 0) 1112b285192aSMauro Carvalho Chehab seq_printf(m, " %04x:", i); 1113b285192aSMauro Carvalho Chehab 1114b285192aSMauro Carvalho Chehab seq_printf(m, " %02x", *(b->m_pdwGetRing + i)); 1115b285192aSMauro Carvalho Chehab 1116b285192aSMauro Carvalho Chehab if (++c == 16) { 1117b285192aSMauro Carvalho Chehab seq_printf(m, "\n"); 1118b285192aSMauro Carvalho Chehab c = 0; 1119b285192aSMauro Carvalho Chehab } 1120b285192aSMauro Carvalho Chehab } 1121b285192aSMauro Carvalho Chehab 1122b285192aSMauro Carvalho Chehab mutex_unlock(&b->lock); 1123b285192aSMauro Carvalho Chehab 1124b285192aSMauro Carvalho Chehab } 1125b285192aSMauro Carvalho Chehab 1126b285192aSMauro Carvalho Chehab return 0; 1127b285192aSMauro Carvalho Chehab } 1128b285192aSMauro Carvalho Chehab 1129b285192aSMauro Carvalho Chehab static int saa7164_proc_open(struct inode *inode, struct file *filp) 1130b285192aSMauro Carvalho Chehab { 1131b285192aSMauro Carvalho Chehab return single_open(filp, saa7164_proc_show, NULL); 1132b285192aSMauro Carvalho Chehab } 1133b285192aSMauro Carvalho Chehab 1134b285192aSMauro Carvalho Chehab static const struct file_operations saa7164_proc_fops = { 1135b285192aSMauro Carvalho Chehab .open = saa7164_proc_open, 1136b285192aSMauro Carvalho Chehab .read = seq_read, 1137b285192aSMauro Carvalho Chehab .llseek = seq_lseek, 1138b285192aSMauro Carvalho Chehab .release = single_release, 1139b285192aSMauro Carvalho Chehab }; 1140b285192aSMauro Carvalho Chehab 1141b285192aSMauro Carvalho Chehab static int saa7164_proc_create(void) 1142b285192aSMauro Carvalho Chehab { 1143b285192aSMauro Carvalho Chehab struct proc_dir_entry *pe; 1144b285192aSMauro Carvalho Chehab 1145b285192aSMauro Carvalho Chehab pe = proc_create("saa7164", S_IRUGO, NULL, &saa7164_proc_fops); 1146b285192aSMauro Carvalho Chehab if (!pe) 1147b285192aSMauro Carvalho Chehab return -ENOMEM; 1148b285192aSMauro Carvalho Chehab 1149b285192aSMauro Carvalho Chehab return 0; 1150b285192aSMauro Carvalho Chehab } 1151b285192aSMauro Carvalho Chehab #endif 1152b285192aSMauro Carvalho Chehab 1153b285192aSMauro Carvalho Chehab static int saa7164_thread_function(void *data) 1154b285192aSMauro Carvalho Chehab { 1155b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = data; 1156b285192aSMauro Carvalho Chehab struct tmFwInfoStruct fwinfo; 1157b285192aSMauro Carvalho Chehab u64 last_poll_time = 0; 1158b285192aSMauro Carvalho Chehab 1159b285192aSMauro Carvalho Chehab dprintk(DBGLVL_THR, "thread started\n"); 1160b285192aSMauro Carvalho Chehab 1161b285192aSMauro Carvalho Chehab set_freezable(); 1162b285192aSMauro Carvalho Chehab 1163b285192aSMauro Carvalho Chehab while (1) { 1164b285192aSMauro Carvalho Chehab msleep_interruptible(100); 1165b285192aSMauro Carvalho Chehab if (kthread_should_stop()) 1166b285192aSMauro Carvalho Chehab break; 1167b285192aSMauro Carvalho Chehab try_to_freeze(); 1168b285192aSMauro Carvalho Chehab 1169b285192aSMauro Carvalho Chehab dprintk(DBGLVL_THR, "thread running\n"); 1170b285192aSMauro Carvalho Chehab 1171b285192aSMauro Carvalho Chehab /* Dump the firmware debug message to console */ 1172b285192aSMauro Carvalho Chehab /* Polling this costs us 1-2% of the arm CPU */ 1173b285192aSMauro Carvalho Chehab /* convert this into a respnde to interrupt 0x7a */ 1174b285192aSMauro Carvalho Chehab saa7164_api_collect_debug(dev); 1175b285192aSMauro Carvalho Chehab 1176b285192aSMauro Carvalho Chehab /* Monitor CPU load every 1 second */ 1177b285192aSMauro Carvalho Chehab if ((last_poll_time + 1000 /* ms */) < jiffies_to_msecs(jiffies)) { 1178b285192aSMauro Carvalho Chehab saa7164_api_get_load_info(dev, &fwinfo); 1179b285192aSMauro Carvalho Chehab last_poll_time = jiffies_to_msecs(jiffies); 1180b285192aSMauro Carvalho Chehab } 1181b285192aSMauro Carvalho Chehab 1182b285192aSMauro Carvalho Chehab } 1183b285192aSMauro Carvalho Chehab 1184b285192aSMauro Carvalho Chehab dprintk(DBGLVL_THR, "thread exiting\n"); 1185b285192aSMauro Carvalho Chehab return 0; 1186b285192aSMauro Carvalho Chehab } 1187b285192aSMauro Carvalho Chehab 11884c62e976SGreg Kroah-Hartman static int saa7164_initdev(struct pci_dev *pci_dev, 1189b285192aSMauro Carvalho Chehab const struct pci_device_id *pci_id) 1190b285192aSMauro Carvalho Chehab { 1191b285192aSMauro Carvalho Chehab struct saa7164_dev *dev; 1192b285192aSMauro Carvalho Chehab int err, i; 1193b285192aSMauro Carvalho Chehab u32 version; 1194b285192aSMauro Carvalho Chehab 1195b285192aSMauro Carvalho Chehab dev = kzalloc(sizeof(*dev), GFP_KERNEL); 1196b285192aSMauro Carvalho Chehab if (NULL == dev) 1197b285192aSMauro Carvalho Chehab return -ENOMEM; 1198b285192aSMauro Carvalho Chehab 1199fd8d30bfSHans Verkuil err = v4l2_device_register(&pci_dev->dev, &dev->v4l2_dev); 1200fd8d30bfSHans Verkuil if (err < 0) { 1201d66de790SHans Verkuil dev_err(&pci_dev->dev, "v4l2_device_register failed\n"); 1202d66de790SHans Verkuil goto fail_free; 1203d66de790SHans Verkuil } 1204d66de790SHans Verkuil 1205b285192aSMauro Carvalho Chehab /* pci init */ 1206b285192aSMauro Carvalho Chehab dev->pci = pci_dev; 1207b285192aSMauro Carvalho Chehab if (pci_enable_device(pci_dev)) { 1208b285192aSMauro Carvalho Chehab err = -EIO; 1209b285192aSMauro Carvalho Chehab goto fail_free; 1210b285192aSMauro Carvalho Chehab } 1211b285192aSMauro Carvalho Chehab 1212b285192aSMauro Carvalho Chehab if (saa7164_dev_setup(dev) < 0) { 1213b285192aSMauro Carvalho Chehab err = -EINVAL; 1214b285192aSMauro Carvalho Chehab goto fail_free; 1215b285192aSMauro Carvalho Chehab } 1216b285192aSMauro Carvalho Chehab 1217b285192aSMauro Carvalho Chehab /* print pci info */ 1218b285192aSMauro Carvalho Chehab dev->pci_rev = pci_dev->revision; 1219b285192aSMauro Carvalho Chehab pci_read_config_byte(pci_dev, PCI_LATENCY_TIMER, &dev->pci_lat); 1220b285192aSMauro Carvalho Chehab printk(KERN_INFO "%s/0: found at %s, rev: %d, irq: %d, " 1221b285192aSMauro Carvalho Chehab "latency: %d, mmio: 0x%llx\n", dev->name, 1222b285192aSMauro Carvalho Chehab pci_name(pci_dev), dev->pci_rev, pci_dev->irq, 1223b285192aSMauro Carvalho Chehab dev->pci_lat, 1224b285192aSMauro Carvalho Chehab (unsigned long long)pci_resource_start(pci_dev, 0)); 1225b285192aSMauro Carvalho Chehab 1226b285192aSMauro Carvalho Chehab pci_set_master(pci_dev); 1227b285192aSMauro Carvalho Chehab /* TODO */ 1228b285192aSMauro Carvalho Chehab if (!pci_dma_supported(pci_dev, 0xffffffff)) { 1229b285192aSMauro Carvalho Chehab printk("%s/0: Oops: no 32bit PCI DMA ???\n", dev->name); 1230b285192aSMauro Carvalho Chehab err = -EIO; 1231b285192aSMauro Carvalho Chehab goto fail_irq; 1232b285192aSMauro Carvalho Chehab } 1233b285192aSMauro Carvalho Chehab 1234b285192aSMauro Carvalho Chehab err = request_irq(pci_dev->irq, saa7164_irq, 12353e018fe4SMichael Opdenacker IRQF_SHARED, dev->name, dev); 1236b285192aSMauro Carvalho Chehab if (err < 0) { 1237b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s: can't get IRQ %d\n", dev->name, 1238b285192aSMauro Carvalho Chehab pci_dev->irq); 1239b285192aSMauro Carvalho Chehab err = -EIO; 1240b285192aSMauro Carvalho Chehab goto fail_irq; 1241b285192aSMauro Carvalho Chehab } 1242b285192aSMauro Carvalho Chehab 1243b285192aSMauro Carvalho Chehab pci_set_drvdata(pci_dev, dev); 1244b285192aSMauro Carvalho Chehab 1245b285192aSMauro Carvalho Chehab /* Init the internal command list */ 1246b285192aSMauro Carvalho Chehab for (i = 0; i < SAA_CMD_MAX_MSG_UNITS; i++) { 1247b285192aSMauro Carvalho Chehab dev->cmds[i].seqno = i; 1248b285192aSMauro Carvalho Chehab dev->cmds[i].inuse = 0; 1249b285192aSMauro Carvalho Chehab mutex_init(&dev->cmds[i].lock); 1250b285192aSMauro Carvalho Chehab init_waitqueue_head(&dev->cmds[i].wait); 1251b285192aSMauro Carvalho Chehab } 1252b285192aSMauro Carvalho Chehab 1253b285192aSMauro Carvalho Chehab /* We need a deferred interrupt handler for cmd handling */ 1254b285192aSMauro Carvalho Chehab INIT_WORK(&dev->workcmd, saa7164_work_cmdhandler); 1255b285192aSMauro Carvalho Chehab 1256b285192aSMauro Carvalho Chehab /* Only load the firmware if we know the board */ 1257b285192aSMauro Carvalho Chehab if (dev->board != SAA7164_BOARD_UNKNOWN) { 1258b285192aSMauro Carvalho Chehab 1259b285192aSMauro Carvalho Chehab err = saa7164_downloadfirmware(dev); 1260b285192aSMauro Carvalho Chehab if (err < 0) { 1261b285192aSMauro Carvalho Chehab printk(KERN_ERR 1262b285192aSMauro Carvalho Chehab "Failed to boot firmware, no features " 1263b285192aSMauro Carvalho Chehab "registered\n"); 1264b285192aSMauro Carvalho Chehab goto fail_fw; 1265b285192aSMauro Carvalho Chehab } 1266b285192aSMauro Carvalho Chehab 1267b285192aSMauro Carvalho Chehab saa7164_get_descriptors(dev); 1268b285192aSMauro Carvalho Chehab saa7164_dumpregs(dev, 0); 1269b285192aSMauro Carvalho Chehab saa7164_getcurrentfirmwareversion(dev); 1270b285192aSMauro Carvalho Chehab saa7164_getfirmwarestatus(dev); 1271b285192aSMauro Carvalho Chehab err = saa7164_bus_setup(dev); 1272b285192aSMauro Carvalho Chehab if (err < 0) 1273b285192aSMauro Carvalho Chehab printk(KERN_ERR 1274b285192aSMauro Carvalho Chehab "Failed to setup the bus, will continue\n"); 1275b285192aSMauro Carvalho Chehab saa7164_bus_dump(dev); 1276b285192aSMauro Carvalho Chehab 1277b285192aSMauro Carvalho Chehab /* Ping the running firmware via the command bus and get the 1278b285192aSMauro Carvalho Chehab * firmware version, this checks the bus is running OK. 1279b285192aSMauro Carvalho Chehab */ 1280b285192aSMauro Carvalho Chehab version = 0; 1281b285192aSMauro Carvalho Chehab if (saa7164_api_get_fw_version(dev, &version) == SAA_OK) 1282b285192aSMauro Carvalho Chehab dprintk(1, "Bus is operating correctly using " 1283b285192aSMauro Carvalho Chehab "version %d.%d.%d.%d (0x%x)\n", 1284b285192aSMauro Carvalho Chehab (version & 0x0000fc00) >> 10, 1285b285192aSMauro Carvalho Chehab (version & 0x000003e0) >> 5, 1286b285192aSMauro Carvalho Chehab (version & 0x0000001f), 1287b285192aSMauro Carvalho Chehab (version & 0xffff0000) >> 16, 1288b285192aSMauro Carvalho Chehab version); 1289b285192aSMauro Carvalho Chehab else 1290b285192aSMauro Carvalho Chehab printk(KERN_ERR 1291b285192aSMauro Carvalho Chehab "Failed to communicate with the firmware\n"); 1292b285192aSMauro Carvalho Chehab 1293b285192aSMauro Carvalho Chehab /* Bring up the I2C buses */ 1294b285192aSMauro Carvalho Chehab saa7164_i2c_register(&dev->i2c_bus[0]); 1295b285192aSMauro Carvalho Chehab saa7164_i2c_register(&dev->i2c_bus[1]); 1296b285192aSMauro Carvalho Chehab saa7164_i2c_register(&dev->i2c_bus[2]); 1297b285192aSMauro Carvalho Chehab saa7164_gpio_setup(dev); 1298b285192aSMauro Carvalho Chehab saa7164_card_setup(dev); 1299b285192aSMauro Carvalho Chehab 1300b285192aSMauro Carvalho Chehab /* Parse the dynamic device configuration, find various 1301b285192aSMauro Carvalho Chehab * media endpoints (MPEG, WMV, PS, TS) and cache their 1302b285192aSMauro Carvalho Chehab * configuration details into the driver, so we can 1303b285192aSMauro Carvalho Chehab * reference them later during simething_register() func, 1304b285192aSMauro Carvalho Chehab * interrupt handlers, deferred work handlers etc. 1305b285192aSMauro Carvalho Chehab */ 1306b285192aSMauro Carvalho Chehab saa7164_api_enum_subdevs(dev); 1307b285192aSMauro Carvalho Chehab 1308b285192aSMauro Carvalho Chehab /* Begin to create the video sub-systems and register funcs */ 1309b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].porta == SAA7164_MPEG_DVB) { 1310b285192aSMauro Carvalho Chehab if (saa7164_dvb_register(&dev->ports[SAA7164_PORT_TS1]) < 0) { 1311b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() Failed to register " 1312b285192aSMauro Carvalho Chehab "dvb adapters on porta\n", 1313b285192aSMauro Carvalho Chehab __func__); 1314b285192aSMauro Carvalho Chehab } 1315b285192aSMauro Carvalho Chehab } 1316b285192aSMauro Carvalho Chehab 1317b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portb == SAA7164_MPEG_DVB) { 1318b285192aSMauro Carvalho Chehab if (saa7164_dvb_register(&dev->ports[SAA7164_PORT_TS2]) < 0) { 1319b285192aSMauro Carvalho Chehab printk(KERN_ERR"%s() Failed to register " 1320b285192aSMauro Carvalho Chehab "dvb adapters on portb\n", 1321b285192aSMauro Carvalho Chehab __func__); 1322b285192aSMauro Carvalho Chehab } 1323b285192aSMauro Carvalho Chehab } 1324b285192aSMauro Carvalho Chehab 1325b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portc == SAA7164_MPEG_ENCODER) { 1326b285192aSMauro Carvalho Chehab if (saa7164_encoder_register(&dev->ports[SAA7164_PORT_ENC1]) < 0) { 1327b285192aSMauro Carvalho Chehab printk(KERN_ERR"%s() Failed to register " 1328b285192aSMauro Carvalho Chehab "mpeg encoder\n", __func__); 1329b285192aSMauro Carvalho Chehab } 1330b285192aSMauro Carvalho Chehab } 1331b285192aSMauro Carvalho Chehab 1332b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portd == SAA7164_MPEG_ENCODER) { 1333b285192aSMauro Carvalho Chehab if (saa7164_encoder_register(&dev->ports[SAA7164_PORT_ENC2]) < 0) { 1334b285192aSMauro Carvalho Chehab printk(KERN_ERR"%s() Failed to register " 1335b285192aSMauro Carvalho Chehab "mpeg encoder\n", __func__); 1336b285192aSMauro Carvalho Chehab } 1337b285192aSMauro Carvalho Chehab } 1338b285192aSMauro Carvalho Chehab 1339b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].porte == SAA7164_MPEG_VBI) { 1340b285192aSMauro Carvalho Chehab if (saa7164_vbi_register(&dev->ports[SAA7164_PORT_VBI1]) < 0) { 1341b285192aSMauro Carvalho Chehab printk(KERN_ERR"%s() Failed to register " 1342b285192aSMauro Carvalho Chehab "vbi device\n", __func__); 1343b285192aSMauro Carvalho Chehab } 1344b285192aSMauro Carvalho Chehab } 1345b285192aSMauro Carvalho Chehab 1346b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portf == SAA7164_MPEG_VBI) { 1347b285192aSMauro Carvalho Chehab if (saa7164_vbi_register(&dev->ports[SAA7164_PORT_VBI2]) < 0) { 1348b285192aSMauro Carvalho Chehab printk(KERN_ERR"%s() Failed to register " 1349b285192aSMauro Carvalho Chehab "vbi device\n", __func__); 1350b285192aSMauro Carvalho Chehab } 1351b285192aSMauro Carvalho Chehab } 1352b285192aSMauro Carvalho Chehab saa7164_api_set_debug(dev, fw_debug); 1353b285192aSMauro Carvalho Chehab 1354b285192aSMauro Carvalho Chehab if (fw_debug) { 1355b285192aSMauro Carvalho Chehab dev->kthread = kthread_run(saa7164_thread_function, dev, 1356b285192aSMauro Carvalho Chehab "saa7164 debug"); 135789f4d45bSWei Yongjun if (IS_ERR(dev->kthread)) { 135889f4d45bSWei Yongjun dev->kthread = NULL; 1359b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() Failed to create " 1360b285192aSMauro Carvalho Chehab "debug kernel thread\n", __func__); 1361b285192aSMauro Carvalho Chehab } 136289f4d45bSWei Yongjun } 1363b285192aSMauro Carvalho Chehab 1364b285192aSMauro Carvalho Chehab } /* != BOARD_UNKNOWN */ 1365b285192aSMauro Carvalho Chehab else 1366b285192aSMauro Carvalho Chehab printk(KERN_ERR "%s() Unsupported board detected, " 1367b285192aSMauro Carvalho Chehab "registering without firmware\n", __func__); 1368b285192aSMauro Carvalho Chehab 1369b285192aSMauro Carvalho Chehab dprintk(1, "%s() parameter debug = %d\n", __func__, saa_debug); 1370b285192aSMauro Carvalho Chehab dprintk(1, "%s() parameter waitsecs = %d\n", __func__, waitsecs); 1371b285192aSMauro Carvalho Chehab 1372b285192aSMauro Carvalho Chehab fail_fw: 1373b285192aSMauro Carvalho Chehab return 0; 1374b285192aSMauro Carvalho Chehab 1375b285192aSMauro Carvalho Chehab fail_irq: 1376b285192aSMauro Carvalho Chehab saa7164_dev_unregister(dev); 1377b285192aSMauro Carvalho Chehab fail_free: 1378d66de790SHans Verkuil v4l2_device_unregister(&dev->v4l2_dev); 1379b285192aSMauro Carvalho Chehab kfree(dev); 1380b285192aSMauro Carvalho Chehab return err; 1381b285192aSMauro Carvalho Chehab } 1382b285192aSMauro Carvalho Chehab 1383b285192aSMauro Carvalho Chehab static void saa7164_shutdown(struct saa7164_dev *dev) 1384b285192aSMauro Carvalho Chehab { 1385b285192aSMauro Carvalho Chehab dprintk(1, "%s()\n", __func__); 1386b285192aSMauro Carvalho Chehab } 1387b285192aSMauro Carvalho Chehab 13884c62e976SGreg Kroah-Hartman static void saa7164_finidev(struct pci_dev *pci_dev) 1389b285192aSMauro Carvalho Chehab { 1390b285192aSMauro Carvalho Chehab struct saa7164_dev *dev = pci_get_drvdata(pci_dev); 1391b285192aSMauro Carvalho Chehab 1392b285192aSMauro Carvalho Chehab if (dev->board != SAA7164_BOARD_UNKNOWN) { 1393b285192aSMauro Carvalho Chehab if (fw_debug && dev->kthread) { 1394b285192aSMauro Carvalho Chehab kthread_stop(dev->kthread); 1395b285192aSMauro Carvalho Chehab dev->kthread = NULL; 1396b285192aSMauro Carvalho Chehab } 1397b285192aSMauro Carvalho Chehab if (dev->firmwareloaded) 1398b285192aSMauro Carvalho Chehab saa7164_api_set_debug(dev, 0x00); 1399b285192aSMauro Carvalho Chehab } 1400b285192aSMauro Carvalho Chehab 1401b285192aSMauro Carvalho Chehab saa7164_histogram_print(&dev->ports[SAA7164_PORT_ENC1], 1402b285192aSMauro Carvalho Chehab &dev->ports[SAA7164_PORT_ENC1].irq_interval); 1403b285192aSMauro Carvalho Chehab saa7164_histogram_print(&dev->ports[SAA7164_PORT_ENC1], 1404b285192aSMauro Carvalho Chehab &dev->ports[SAA7164_PORT_ENC1].svc_interval); 1405b285192aSMauro Carvalho Chehab saa7164_histogram_print(&dev->ports[SAA7164_PORT_ENC1], 1406b285192aSMauro Carvalho Chehab &dev->ports[SAA7164_PORT_ENC1].irq_svc_interval); 1407b285192aSMauro Carvalho Chehab saa7164_histogram_print(&dev->ports[SAA7164_PORT_ENC1], 1408b285192aSMauro Carvalho Chehab &dev->ports[SAA7164_PORT_ENC1].read_interval); 1409b285192aSMauro Carvalho Chehab saa7164_histogram_print(&dev->ports[SAA7164_PORT_ENC1], 1410b285192aSMauro Carvalho Chehab &dev->ports[SAA7164_PORT_ENC1].poll_interval); 1411b285192aSMauro Carvalho Chehab saa7164_histogram_print(&dev->ports[SAA7164_PORT_VBI1], 1412b285192aSMauro Carvalho Chehab &dev->ports[SAA7164_PORT_VBI1].read_interval); 1413b285192aSMauro Carvalho Chehab saa7164_histogram_print(&dev->ports[SAA7164_PORT_VBI2], 1414b285192aSMauro Carvalho Chehab &dev->ports[SAA7164_PORT_VBI2].poll_interval); 1415b285192aSMauro Carvalho Chehab 1416b285192aSMauro Carvalho Chehab saa7164_shutdown(dev); 1417b285192aSMauro Carvalho Chehab 1418b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].porta == SAA7164_MPEG_DVB) 1419b285192aSMauro Carvalho Chehab saa7164_dvb_unregister(&dev->ports[SAA7164_PORT_TS1]); 1420b285192aSMauro Carvalho Chehab 1421b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portb == SAA7164_MPEG_DVB) 1422b285192aSMauro Carvalho Chehab saa7164_dvb_unregister(&dev->ports[SAA7164_PORT_TS2]); 1423b285192aSMauro Carvalho Chehab 1424b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portc == SAA7164_MPEG_ENCODER) 1425b285192aSMauro Carvalho Chehab saa7164_encoder_unregister(&dev->ports[SAA7164_PORT_ENC1]); 1426b285192aSMauro Carvalho Chehab 1427b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portd == SAA7164_MPEG_ENCODER) 1428b285192aSMauro Carvalho Chehab saa7164_encoder_unregister(&dev->ports[SAA7164_PORT_ENC2]); 1429b285192aSMauro Carvalho Chehab 1430b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].porte == SAA7164_MPEG_VBI) 1431b285192aSMauro Carvalho Chehab saa7164_vbi_unregister(&dev->ports[SAA7164_PORT_VBI1]); 1432b285192aSMauro Carvalho Chehab 1433b285192aSMauro Carvalho Chehab if (saa7164_boards[dev->board].portf == SAA7164_MPEG_VBI) 1434b285192aSMauro Carvalho Chehab saa7164_vbi_unregister(&dev->ports[SAA7164_PORT_VBI2]); 1435b285192aSMauro Carvalho Chehab 1436b285192aSMauro Carvalho Chehab saa7164_i2c_unregister(&dev->i2c_bus[0]); 1437b285192aSMauro Carvalho Chehab saa7164_i2c_unregister(&dev->i2c_bus[1]); 1438b285192aSMauro Carvalho Chehab saa7164_i2c_unregister(&dev->i2c_bus[2]); 1439b285192aSMauro Carvalho Chehab 1440b285192aSMauro Carvalho Chehab pci_disable_device(pci_dev); 1441b285192aSMauro Carvalho Chehab 1442b285192aSMauro Carvalho Chehab /* unregister stuff */ 1443b285192aSMauro Carvalho Chehab free_irq(pci_dev->irq, dev); 1444b285192aSMauro Carvalho Chehab 1445b285192aSMauro Carvalho Chehab mutex_lock(&devlist); 1446b285192aSMauro Carvalho Chehab list_del(&dev->devlist); 1447b285192aSMauro Carvalho Chehab mutex_unlock(&devlist); 1448b285192aSMauro Carvalho Chehab 1449b285192aSMauro Carvalho Chehab saa7164_dev_unregister(dev); 1450d66de790SHans Verkuil v4l2_device_unregister(&dev->v4l2_dev); 1451b285192aSMauro Carvalho Chehab kfree(dev); 1452b285192aSMauro Carvalho Chehab } 1453b285192aSMauro Carvalho Chehab 1454b285192aSMauro Carvalho Chehab static struct pci_device_id saa7164_pci_tbl[] = { 1455b285192aSMauro Carvalho Chehab { 1456b285192aSMauro Carvalho Chehab /* SAA7164 */ 1457b285192aSMauro Carvalho Chehab .vendor = 0x1131, 1458b285192aSMauro Carvalho Chehab .device = 0x7164, 1459b285192aSMauro Carvalho Chehab .subvendor = PCI_ANY_ID, 1460b285192aSMauro Carvalho Chehab .subdevice = PCI_ANY_ID, 1461b285192aSMauro Carvalho Chehab }, { 1462b285192aSMauro Carvalho Chehab /* --- end of list --- */ 1463b285192aSMauro Carvalho Chehab } 1464b285192aSMauro Carvalho Chehab }; 1465b285192aSMauro Carvalho Chehab MODULE_DEVICE_TABLE(pci, saa7164_pci_tbl); 1466b285192aSMauro Carvalho Chehab 1467b285192aSMauro Carvalho Chehab static struct pci_driver saa7164_pci_driver = { 1468b285192aSMauro Carvalho Chehab .name = "saa7164", 1469b285192aSMauro Carvalho Chehab .id_table = saa7164_pci_tbl, 1470b285192aSMauro Carvalho Chehab .probe = saa7164_initdev, 14714c62e976SGreg Kroah-Hartman .remove = saa7164_finidev, 1472b285192aSMauro Carvalho Chehab /* TODO */ 1473b285192aSMauro Carvalho Chehab .suspend = NULL, 1474b285192aSMauro Carvalho Chehab .resume = NULL, 1475b285192aSMauro Carvalho Chehab }; 1476b285192aSMauro Carvalho Chehab 1477b285192aSMauro Carvalho Chehab static int __init saa7164_init(void) 1478b285192aSMauro Carvalho Chehab { 1479b285192aSMauro Carvalho Chehab printk(KERN_INFO "saa7164 driver loaded\n"); 1480b285192aSMauro Carvalho Chehab 1481b285192aSMauro Carvalho Chehab #ifdef CONFIG_PROC_FS 1482b285192aSMauro Carvalho Chehab saa7164_proc_create(); 1483b285192aSMauro Carvalho Chehab #endif 1484b285192aSMauro Carvalho Chehab return pci_register_driver(&saa7164_pci_driver); 1485b285192aSMauro Carvalho Chehab } 1486b285192aSMauro Carvalho Chehab 1487b285192aSMauro Carvalho Chehab static void __exit saa7164_fini(void) 1488b285192aSMauro Carvalho Chehab { 1489b285192aSMauro Carvalho Chehab #ifdef CONFIG_PROC_FS 1490b285192aSMauro Carvalho Chehab remove_proc_entry("saa7164", NULL); 1491b285192aSMauro Carvalho Chehab #endif 1492b285192aSMauro Carvalho Chehab pci_unregister_driver(&saa7164_pci_driver); 1493b285192aSMauro Carvalho Chehab } 1494b285192aSMauro Carvalho Chehab 1495b285192aSMauro Carvalho Chehab module_init(saa7164_init); 1496b285192aSMauro Carvalho Chehab module_exit(saa7164_fini); 1497b285192aSMauro Carvalho Chehab 1498