1 /*
2  *  Driver for the Conexant CX23885 PCIe bridge
3  *
4  *  Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
5  *
6  *  This program is free software; you can redistribute it and/or modify
7  *  it under the terms of the GNU General Public License as published by
8  *  the Free Software Foundation; either version 2 of the License, or
9  *  (at your option) any later version.
10  *
11  *  This program is distributed in the hope that it will be useful,
12  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
13  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14  *
15  *  GNU General Public License for more details.
16  */
17 
18 #include <linux/pci.h>
19 #include <linux/i2c.h>
20 #include <linux/kdev_t.h>
21 #include <linux/slab.h>
22 
23 #include <media/v4l2-device.h>
24 #include <media/v4l2-fh.h>
25 #include <media/v4l2-ctrls.h>
26 #include <media/tuner.h>
27 #include <media/tveeprom.h>
28 #include <media/videobuf2-dma-sg.h>
29 #include <media/videobuf2-dvb.h>
30 #include <media/rc-core.h>
31 
32 #include "cx23885-reg.h"
33 #include "media/cx2341x.h"
34 
35 #include <linux/mutex.h>
36 
37 #define CX23885_VERSION "0.0.4"
38 
39 #define UNSET (-1U)
40 
41 #define CX23885_MAXBOARDS 8
42 
43 /* Max number of inputs by card */
44 #define MAX_CX23885_INPUT 8
45 #define INPUT(nr) (&cx23885_boards[dev->board].input[nr])
46 
47 #define BUFFER_TIMEOUT     (HZ)  /* 0.5 seconds */
48 
49 #define CX23885_BOARD_NOAUTO               UNSET
50 #define CX23885_BOARD_UNKNOWN                  0
51 #define CX23885_BOARD_HAUPPAUGE_HVR1800lp      1
52 #define CX23885_BOARD_HAUPPAUGE_HVR1800        2
53 #define CX23885_BOARD_HAUPPAUGE_HVR1250        3
54 #define CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP   4
55 #define CX23885_BOARD_HAUPPAUGE_HVR1500Q       5
56 #define CX23885_BOARD_HAUPPAUGE_HVR1500        6
57 #define CX23885_BOARD_HAUPPAUGE_HVR1200        7
58 #define CX23885_BOARD_HAUPPAUGE_HVR1700        8
59 #define CX23885_BOARD_HAUPPAUGE_HVR1400        9
60 #define CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP 10
61 #define CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP 11
62 #define CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H 12
63 #define CX23885_BOARD_COMPRO_VIDEOMATE_E650F   13
64 #define CX23885_BOARD_TBS_6920                 14
65 #define CX23885_BOARD_TEVII_S470               15
66 #define CX23885_BOARD_DVBWORLD_2005            16
67 #define CX23885_BOARD_NETUP_DUAL_DVBS2_CI      17
68 #define CX23885_BOARD_HAUPPAUGE_HVR1270        18
69 #define CX23885_BOARD_HAUPPAUGE_HVR1275        19
70 #define CX23885_BOARD_HAUPPAUGE_HVR1255        20
71 #define CX23885_BOARD_HAUPPAUGE_HVR1210        21
72 #define CX23885_BOARD_MYGICA_X8506             22
73 #define CX23885_BOARD_MAGICPRO_PROHDTVE2       23
74 #define CX23885_BOARD_HAUPPAUGE_HVR1850        24
75 #define CX23885_BOARD_COMPRO_VIDEOMATE_E800    25
76 #define CX23885_BOARD_HAUPPAUGE_HVR1290        26
77 #define CX23885_BOARD_MYGICA_X8558PRO          27
78 #define CX23885_BOARD_LEADTEK_WINFAST_PXTV1200 28
79 #define CX23885_BOARD_GOTVIEW_X5_3D_HYBRID     29
80 #define CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF 30
81 #define CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000 31
82 #define CX23885_BOARD_MPX885                   32
83 #define CX23885_BOARD_MYGICA_X8507             33
84 #define CX23885_BOARD_TERRATEC_CINERGY_T_PCIE_DUAL 34
85 #define CX23885_BOARD_TEVII_S471               35
86 #define CX23885_BOARD_HAUPPAUGE_HVR1255_22111  36
87 #define CX23885_BOARD_PROF_8000                37
88 #define CX23885_BOARD_HAUPPAUGE_HVR4400        38
89 #define CX23885_BOARD_AVERMEDIA_HC81R          39
90 #define CX23885_BOARD_TBS_6981                 40
91 #define CX23885_BOARD_TBS_6980                 41
92 #define CX23885_BOARD_LEADTEK_WINFAST_PXPVR2200 42
93 #define CX23885_BOARD_HAUPPAUGE_IMPACTVCBE     43
94 #define CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP2 44
95 #define CX23885_BOARD_DVBSKY_T9580             45
96 #define CX23885_BOARD_DVBSKY_T980C             46
97 #define CX23885_BOARD_DVBSKY_S950C             47
98 #define CX23885_BOARD_TT_CT2_4500_CI           48
99 #define CX23885_BOARD_DVBSKY_S950              49
100 #define CX23885_BOARD_DVBSKY_S952              50
101 #define CX23885_BOARD_DVBSKY_T982              51
102 #define CX23885_BOARD_HAUPPAUGE_HVR5525        52
103 #define CX23885_BOARD_HAUPPAUGE_STARBURST      53
104 
105 #define GPIO_0 0x00000001
106 #define GPIO_1 0x00000002
107 #define GPIO_2 0x00000004
108 #define GPIO_3 0x00000008
109 #define GPIO_4 0x00000010
110 #define GPIO_5 0x00000020
111 #define GPIO_6 0x00000040
112 #define GPIO_7 0x00000080
113 #define GPIO_8 0x00000100
114 #define GPIO_9 0x00000200
115 #define GPIO_10 0x00000400
116 #define GPIO_11 0x00000800
117 #define GPIO_12 0x00001000
118 #define GPIO_13 0x00002000
119 #define GPIO_14 0x00004000
120 #define GPIO_15 0x00008000
121 
122 /* Currently unsupported by the driver: PAL/H, NTSC/Kr, SECAM B/G/H/LC */
123 #define CX23885_NORMS (\
124 	V4L2_STD_NTSC_M |  V4L2_STD_NTSC_M_JP |  V4L2_STD_NTSC_443 | \
125 	V4L2_STD_PAL_BG |  V4L2_STD_PAL_DK    |  V4L2_STD_PAL_I    | \
126 	V4L2_STD_PAL_M  |  V4L2_STD_PAL_N     |  V4L2_STD_PAL_Nc   | \
127 	V4L2_STD_PAL_60 |  V4L2_STD_SECAM_L   |  V4L2_STD_SECAM_DK)
128 
129 struct cx23885_fmt {
130 	char  *name;
131 	u32   fourcc;          /* v4l2 format id */
132 	int   depth;
133 	int   flags;
134 	u32   cxformat;
135 };
136 
137 struct cx23885_tvnorm {
138 	char		*name;
139 	v4l2_std_id	id;
140 	u32		cxiformat;
141 	u32		cxoformat;
142 };
143 
144 enum cx23885_itype {
145 	CX23885_VMUX_COMPOSITE1 = 1,
146 	CX23885_VMUX_COMPOSITE2,
147 	CX23885_VMUX_COMPOSITE3,
148 	CX23885_VMUX_COMPOSITE4,
149 	CX23885_VMUX_SVIDEO,
150 	CX23885_VMUX_COMPONENT,
151 	CX23885_VMUX_TELEVISION,
152 	CX23885_VMUX_CABLE,
153 	CX23885_VMUX_DVB,
154 	CX23885_VMUX_DEBUG,
155 	CX23885_RADIO,
156 };
157 
158 enum cx23885_src_sel_type {
159 	CX23885_SRC_SEL_EXT_656_VIDEO = 0,
160 	CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO
161 };
162 
163 struct cx23885_riscmem {
164 	unsigned int   size;
165 	__le32         *cpu;
166 	__le32         *jmp;
167 	dma_addr_t     dma;
168 };
169 
170 /* buffer for one video frame */
171 struct cx23885_buffer {
172 	/* common v4l buffer stuff -- must be first */
173 	struct vb2_buffer vb;
174 	struct list_head queue;
175 
176 	/* cx23885 specific */
177 	unsigned int           bpl;
178 	struct cx23885_riscmem risc;
179 	struct cx23885_fmt     *fmt;
180 	u32                    count;
181 };
182 
183 struct cx23885_input {
184 	enum cx23885_itype type;
185 	unsigned int    vmux;
186 	unsigned int    amux;
187 	u32             gpio0, gpio1, gpio2, gpio3;
188 };
189 
190 typedef enum {
191 	CX23885_MPEG_UNDEFINED = 0,
192 	CX23885_MPEG_DVB,
193 	CX23885_ANALOG_VIDEO,
194 	CX23885_MPEG_ENCODER,
195 } port_t;
196 
197 struct cx23885_board {
198 	char                    *name;
199 	port_t			porta, portb, portc;
200 	int		num_fds_portb, num_fds_portc;
201 	unsigned int		tuner_type;
202 	unsigned int		radio_type;
203 	unsigned char		tuner_addr;
204 	unsigned char		radio_addr;
205 	unsigned int		tuner_bus;
206 
207 	/* Vendors can and do run the PCIe bridge at different
208 	 * clock rates, driven physically by crystals on the PCBs.
209 	 * The core has to accommodate this. This allows the user
210 	 * to add new boards with new frequencys. The value is
211 	 * expressed in Hz.
212 	 *
213 	 * The core framework will default this value based on
214 	 * current designs, but it can vary.
215 	 */
216 	u32			clk_freq;
217 	struct cx23885_input    input[MAX_CX23885_INPUT];
218 	int			ci_type; /* for NetUP */
219 	/* Force bottom field first during DMA (888 workaround) */
220 	u32                     force_bff;
221 };
222 
223 struct cx23885_subid {
224 	u16     subvendor;
225 	u16     subdevice;
226 	u32     card;
227 };
228 
229 struct cx23885_i2c {
230 	struct cx23885_dev *dev;
231 
232 	int                        nr;
233 
234 	/* i2c i/o */
235 	struct i2c_adapter         i2c_adap;
236 	struct i2c_client          i2c_client;
237 	u32                        i2c_rc;
238 
239 	/* 885 registers used for raw addess */
240 	u32                        i2c_period;
241 	u32                        reg_ctrl;
242 	u32                        reg_stat;
243 	u32                        reg_addr;
244 	u32                        reg_rdata;
245 	u32                        reg_wdata;
246 };
247 
248 struct cx23885_dmaqueue {
249 	struct list_head       active;
250 	u32                    count;
251 };
252 
253 struct cx23885_tsport {
254 	struct cx23885_dev *dev;
255 
256 	int                        nr;
257 	int                        sram_chno;
258 
259 	struct vb2_dvb_frontends   frontends;
260 
261 	/* dma queues */
262 	struct cx23885_dmaqueue    mpegq;
263 	u32                        ts_packet_size;
264 	u32                        ts_packet_count;
265 
266 	int                        width;
267 	int                        height;
268 
269 	spinlock_t                 slock;
270 
271 	/* registers */
272 	u32                        reg_gpcnt;
273 	u32                        reg_gpcnt_ctl;
274 	u32                        reg_dma_ctl;
275 	u32                        reg_lngth;
276 	u32                        reg_hw_sop_ctrl;
277 	u32                        reg_gen_ctrl;
278 	u32                        reg_bd_pkt_status;
279 	u32                        reg_sop_status;
280 	u32                        reg_fifo_ovfl_stat;
281 	u32                        reg_vld_misc;
282 	u32                        reg_ts_clk_en;
283 	u32                        reg_ts_int_msk;
284 	u32                        reg_ts_int_stat;
285 	u32                        reg_src_sel;
286 
287 	/* Default register vals */
288 	int                        pci_irqmask;
289 	u32                        dma_ctl_val;
290 	u32                        ts_int_msk_val;
291 	u32                        gen_ctrl_val;
292 	u32                        ts_clk_en_val;
293 	u32                        src_sel_val;
294 	u32                        vld_misc_val;
295 	u32                        hw_sop_ctrl_val;
296 
297 	/* Allow a single tsport to have multiple frontends */
298 	u32                        num_frontends;
299 	void                (*gate_ctrl)(struct cx23885_tsport *port, int open);
300 	void                       *port_priv;
301 
302 	/* Workaround for a temp dvb_frontend that the tuner can attached to */
303 	struct dvb_frontend analog_fe;
304 
305 	struct i2c_client *i2c_client_demod;
306 	struct i2c_client *i2c_client_tuner;
307 	struct i2c_client *i2c_client_ci;
308 
309 	int (*set_frontend)(struct dvb_frontend *fe);
310 	int (*fe_set_voltage)(struct dvb_frontend *fe,
311 				fe_sec_voltage_t voltage);
312 };
313 
314 struct cx23885_kernel_ir {
315 	struct cx23885_dev	*cx;
316 	char			*name;
317 	char			*phys;
318 
319 	struct rc_dev		*rc;
320 };
321 
322 struct cx23885_audio_buffer {
323 	unsigned int		bpl;
324 	struct cx23885_riscmem	risc;
325 	void			*vaddr;
326 	struct scatterlist	*sglist;
327 	int                     sglen;
328 	int                     nr_pages;
329 };
330 
331 struct cx23885_audio_dev {
332 	struct cx23885_dev	*dev;
333 
334 	struct pci_dev		*pci;
335 
336 	struct snd_card		*card;
337 
338 	spinlock_t		lock;
339 
340 	atomic_t		count;
341 
342 	unsigned int		dma_size;
343 	unsigned int		period_size;
344 	unsigned int		num_periods;
345 
346 	struct cx23885_audio_buffer   *buf;
347 
348 	struct snd_pcm_substream *substream;
349 };
350 
351 struct cx23885_dev {
352 	atomic_t                   refcount;
353 	struct v4l2_device 	   v4l2_dev;
354 	struct v4l2_ctrl_handler   ctrl_handler;
355 
356 	/* pci stuff */
357 	struct pci_dev             *pci;
358 	unsigned char              pci_rev, pci_lat;
359 	int                        pci_bus, pci_slot;
360 	u32                        __iomem *lmmio;
361 	u8                         __iomem *bmmio;
362 	int                        pci_irqmask;
363 	spinlock_t		   pci_irqmask_lock; /* protects mask reg too */
364 	int                        hwrevision;
365 
366 	/* This valud is board specific and is used to configure the
367 	 * AV core so we see nice clean and stable video and audio. */
368 	u32                        clk_freq;
369 
370 	/* I2C adapters: Master 1 & 2 (External) & Master 3 (Internal only) */
371 	struct cx23885_i2c         i2c_bus[3];
372 
373 	int                        nr;
374 	struct mutex               lock;
375 	struct mutex               gpio_lock;
376 
377 	/* board details */
378 	unsigned int               board;
379 	char                       name[32];
380 
381 	struct cx23885_tsport      ts1, ts2;
382 
383 	/* sram configuration */
384 	struct sram_channel        *sram_channels;
385 
386 	enum {
387 		CX23885_BRIDGE_UNDEFINED = 0,
388 		CX23885_BRIDGE_885 = 885,
389 		CX23885_BRIDGE_887 = 887,
390 		CX23885_BRIDGE_888 = 888,
391 	} bridge;
392 
393 	/* Analog video */
394 	unsigned int               input;
395 	unsigned int               audinput; /* Selectable audio input */
396 	u32                        tvaudio;
397 	v4l2_std_id                tvnorm;
398 	unsigned int               tuner_type;
399 	unsigned char              tuner_addr;
400 	unsigned int               tuner_bus;
401 	unsigned int               radio_type;
402 	unsigned char              radio_addr;
403 	struct v4l2_subdev 	   *sd_cx25840;
404 	struct work_struct	   cx25840_work;
405 
406 	/* Infrared */
407 	struct v4l2_subdev         *sd_ir;
408 	struct work_struct	   ir_rx_work;
409 	unsigned long		   ir_rx_notifications;
410 	struct work_struct	   ir_tx_work;
411 	unsigned long		   ir_tx_notifications;
412 
413 	struct cx23885_kernel_ir   *kernel_ir;
414 	atomic_t		   ir_input_stopping;
415 
416 	/* V4l */
417 	u32                        freq;
418 	struct video_device        *video_dev;
419 	struct video_device        *vbi_dev;
420 
421 	/* video capture */
422 	struct cx23885_fmt         *fmt;
423 	unsigned int               width, height;
424 	unsigned		   field;
425 
426 	struct cx23885_dmaqueue    vidq;
427 	struct vb2_queue           vb2_vidq;
428 	struct cx23885_dmaqueue    vbiq;
429 	struct vb2_queue           vb2_vbiq;
430 	void			   *alloc_ctx;
431 
432 	spinlock_t                 slock;
433 
434 	/* MPEG Encoder ONLY settings */
435 	u32                        cx23417_mailbox;
436 	struct cx2341x_handler     cxhdl;
437 	struct video_device        *v4l_device;
438 	struct vb2_queue           vb2_mpegq;
439 	struct cx23885_tvnorm      encodernorm;
440 
441 	/* Analog raw audio */
442 	struct cx23885_audio_dev   *audio_dev;
443 
444 };
445 
446 static inline struct cx23885_dev *to_cx23885(struct v4l2_device *v4l2_dev)
447 {
448 	return container_of(v4l2_dev, struct cx23885_dev, v4l2_dev);
449 }
450 
451 #define call_all(dev, o, f, args...) \
452 	v4l2_device_call_all(&dev->v4l2_dev, 0, o, f, ##args)
453 
454 #define CX23885_HW_888_IR  (1 << 0)
455 #define CX23885_HW_AV_CORE (1 << 1)
456 
457 #define call_hw(dev, grpid, o, f, args...) \
458 	v4l2_device_call_all(&dev->v4l2_dev, grpid, o, f, ##args)
459 
460 extern struct v4l2_subdev *cx23885_find_hw(struct cx23885_dev *dev, u32 hw);
461 
462 #define SRAM_CH01  0 /* Video A */
463 #define SRAM_CH02  1 /* VBI A */
464 #define SRAM_CH03  2 /* Video B */
465 #define SRAM_CH04  3 /* Transport via B */
466 #define SRAM_CH05  4 /* VBI B */
467 #define SRAM_CH06  5 /* Video C */
468 #define SRAM_CH07  6 /* Transport via C */
469 #define SRAM_CH08  7 /* Audio Internal A */
470 #define SRAM_CH09  8 /* Audio Internal B */
471 #define SRAM_CH10  9 /* Audio External */
472 #define SRAM_CH11 10 /* COMB_3D_N */
473 #define SRAM_CH12 11 /* Comb 3D N1 */
474 #define SRAM_CH13 12 /* Comb 3D N2 */
475 #define SRAM_CH14 13 /* MOE Vid */
476 #define SRAM_CH15 14 /* MOE RSLT */
477 
478 struct sram_channel {
479 	char *name;
480 	u32  cmds_start;
481 	u32  ctrl_start;
482 	u32  cdt;
483 	u32  fifo_start;
484 	u32  fifo_size;
485 	u32  ptr1_reg;
486 	u32  ptr2_reg;
487 	u32  cnt1_reg;
488 	u32  cnt2_reg;
489 	u32  jumponly;
490 };
491 
492 /* ----------------------------------------------------------- */
493 
494 #define cx_read(reg)             readl(dev->lmmio + ((reg)>>2))
495 #define cx_write(reg, value)     writel((value), dev->lmmio + ((reg)>>2))
496 
497 #define cx_andor(reg, mask, value) \
498   writel((readl(dev->lmmio+((reg)>>2)) & ~(mask)) |\
499   ((value) & (mask)), dev->lmmio+((reg)>>2))
500 
501 #define cx_set(reg, bit)          cx_andor((reg), (bit), (bit))
502 #define cx_clear(reg, bit)        cx_andor((reg), (bit), 0)
503 
504 /* ----------------------------------------------------------- */
505 /* cx23885-core.c                                              */
506 
507 extern int cx23885_sram_channel_setup(struct cx23885_dev *dev,
508 	struct sram_channel *ch,
509 	unsigned int bpl, u32 risc);
510 
511 extern void cx23885_sram_channel_dump(struct cx23885_dev *dev,
512 	struct sram_channel *ch);
513 
514 extern int cx23885_risc_buffer(struct pci_dev *pci, struct cx23885_riscmem *risc,
515 	struct scatterlist *sglist,
516 	unsigned int top_offset, unsigned int bottom_offset,
517 	unsigned int bpl, unsigned int padding, unsigned int lines);
518 
519 extern int cx23885_risc_vbibuffer(struct pci_dev *pci,
520 	struct cx23885_riscmem *risc, struct scatterlist *sglist,
521 	unsigned int top_offset, unsigned int bottom_offset,
522 	unsigned int bpl, unsigned int padding, unsigned int lines);
523 
524 int cx23885_start_dma(struct cx23885_tsport *port,
525 			     struct cx23885_dmaqueue *q,
526 			     struct cx23885_buffer   *buf);
527 void cx23885_cancel_buffers(struct cx23885_tsport *port);
528 
529 
530 extern void cx23885_gpio_set(struct cx23885_dev *dev, u32 mask);
531 extern void cx23885_gpio_clear(struct cx23885_dev *dev, u32 mask);
532 extern u32 cx23885_gpio_get(struct cx23885_dev *dev, u32 mask);
533 extern void cx23885_gpio_enable(struct cx23885_dev *dev, u32 mask,
534 	int asoutput);
535 
536 extern void cx23885_irq_add_enable(struct cx23885_dev *dev, u32 mask);
537 extern void cx23885_irq_enable(struct cx23885_dev *dev, u32 mask);
538 extern void cx23885_irq_disable(struct cx23885_dev *dev, u32 mask);
539 extern void cx23885_irq_remove(struct cx23885_dev *dev, u32 mask);
540 
541 /* ----------------------------------------------------------- */
542 /* cx23885-cards.c                                             */
543 extern struct cx23885_board cx23885_boards[];
544 extern const unsigned int cx23885_bcount;
545 
546 extern struct cx23885_subid cx23885_subids[];
547 extern const unsigned int cx23885_idcount;
548 
549 extern int cx23885_tuner_callback(void *priv, int component,
550 	int command, int arg);
551 extern void cx23885_card_list(struct cx23885_dev *dev);
552 extern int  cx23885_ir_init(struct cx23885_dev *dev);
553 extern void cx23885_ir_pci_int_enable(struct cx23885_dev *dev);
554 extern void cx23885_ir_fini(struct cx23885_dev *dev);
555 extern void cx23885_gpio_setup(struct cx23885_dev *dev);
556 extern void cx23885_card_setup(struct cx23885_dev *dev);
557 extern void cx23885_card_setup_pre_i2c(struct cx23885_dev *dev);
558 
559 extern int cx23885_dvb_register(struct cx23885_tsport *port);
560 extern int cx23885_dvb_unregister(struct cx23885_tsport *port);
561 
562 extern int cx23885_buf_prepare(struct cx23885_buffer *buf,
563 			       struct cx23885_tsport *port);
564 extern void cx23885_buf_queue(struct cx23885_tsport *port,
565 			      struct cx23885_buffer *buf);
566 extern void cx23885_free_buffer(struct cx23885_dev *dev,
567 				struct cx23885_buffer *buf);
568 
569 /* ----------------------------------------------------------- */
570 /* cx23885-video.c                                             */
571 /* Video */
572 extern int cx23885_video_register(struct cx23885_dev *dev);
573 extern void cx23885_video_unregister(struct cx23885_dev *dev);
574 extern int cx23885_video_irq(struct cx23885_dev *dev, u32 status);
575 extern void cx23885_video_wakeup(struct cx23885_dev *dev,
576 	struct cx23885_dmaqueue *q, u32 count);
577 int cx23885_enum_input(struct cx23885_dev *dev, struct v4l2_input *i);
578 int cx23885_set_input(struct file *file, void *priv, unsigned int i);
579 int cx23885_get_input(struct file *file, void *priv, unsigned int *i);
580 int cx23885_set_frequency(struct file *file, void *priv, const struct v4l2_frequency *f);
581 int cx23885_set_tvnorm(struct cx23885_dev *dev, v4l2_std_id norm);
582 
583 /* ----------------------------------------------------------- */
584 /* cx23885-vbi.c                                               */
585 extern int cx23885_vbi_fmt(struct file *file, void *priv,
586 	struct v4l2_format *f);
587 extern void cx23885_vbi_timeout(unsigned long data);
588 extern struct vb2_ops cx23885_vbi_qops;
589 extern int cx23885_vbi_irq(struct cx23885_dev *dev, u32 status);
590 
591 /* cx23885-i2c.c                                                */
592 extern int cx23885_i2c_register(struct cx23885_i2c *bus);
593 extern int cx23885_i2c_unregister(struct cx23885_i2c *bus);
594 extern void cx23885_av_clk(struct cx23885_dev *dev, int enable);
595 
596 /* ----------------------------------------------------------- */
597 /* cx23885-417.c                                               */
598 extern int cx23885_417_register(struct cx23885_dev *dev);
599 extern void cx23885_417_unregister(struct cx23885_dev *dev);
600 extern int cx23885_irq_417(struct cx23885_dev *dev, u32 status);
601 extern void cx23885_417_check_encoder(struct cx23885_dev *dev);
602 extern void cx23885_mc417_init(struct cx23885_dev *dev);
603 extern int mc417_memory_read(struct cx23885_dev *dev, u32 address, u32 *value);
604 extern int mc417_memory_write(struct cx23885_dev *dev, u32 address, u32 value);
605 extern int mc417_register_read(struct cx23885_dev *dev,
606 				u16 address, u32 *value);
607 extern int mc417_register_write(struct cx23885_dev *dev,
608 				u16 address, u32 value);
609 extern void mc417_gpio_set(struct cx23885_dev *dev, u32 mask);
610 extern void mc417_gpio_clear(struct cx23885_dev *dev, u32 mask);
611 extern void mc417_gpio_enable(struct cx23885_dev *dev, u32 mask, int asoutput);
612 
613 /* ----------------------------------------------------------- */
614 /* cx23885-alsa.c                                             */
615 extern struct cx23885_audio_dev *cx23885_audio_register(
616 					struct cx23885_dev *dev);
617 extern void cx23885_audio_unregister(struct cx23885_dev *dev);
618 extern int cx23885_audio_irq(struct cx23885_dev *dev, u32 status, u32 mask);
619 extern int cx23885_risc_databuffer(struct pci_dev *pci,
620 				   struct cx23885_riscmem *risc,
621 				   struct scatterlist *sglist,
622 				   unsigned int bpl,
623 				   unsigned int lines,
624 				   unsigned int lpi);
625 
626 /* ----------------------------------------------------------- */
627 /* tv norms                                                    */
628 
629 static inline unsigned int norm_maxw(v4l2_std_id norm)
630 {
631 	return (norm & V4L2_STD_525_60) ? 720 : 768;
632 }
633 
634 static inline unsigned int norm_maxh(v4l2_std_id norm)
635 {
636 	return (norm & V4L2_STD_525_60) ? 480 : 576;
637 }
638