16884db3cSHans Verkuil // SPDX-License-Identifier: GPL-2.0-only
285756a06SHans Verkuil /*
385756a06SHans Verkuil  *  cobalt interrupt handling
485756a06SHans Verkuil  *
585756a06SHans Verkuil  *  Copyright 2012-2015 Cisco Systems, Inc. and/or its affiliates.
685756a06SHans Verkuil  *  All rights reserved.
785756a06SHans Verkuil  */
885756a06SHans Verkuil 
9b5dcee22SMauro Carvalho Chehab #include <media/i2c/adv7604.h>
1085756a06SHans Verkuil 
1185756a06SHans Verkuil #include "cobalt-driver.h"
1285756a06SHans Verkuil #include "cobalt-irq.h"
1385756a06SHans Verkuil #include "cobalt-omnitek.h"
1485756a06SHans Verkuil 
cobalt_dma_stream_queue_handler(struct cobalt_stream * s)1585756a06SHans Verkuil static void cobalt_dma_stream_queue_handler(struct cobalt_stream *s)
1685756a06SHans Verkuil {
1785756a06SHans Verkuil 	struct cobalt *cobalt = s->cobalt;
1885756a06SHans Verkuil 	int rx = s->video_channel;
19c0ce6220SHans Verkuil 	struct m00473_freewheel_regmap __iomem *fw =
2085756a06SHans Verkuil 		COBALT_CVI_FREEWHEEL(s->cobalt, rx);
21c0ce6220SHans Verkuil 	struct m00233_video_measure_regmap __iomem *vmr =
2285756a06SHans Verkuil 		COBALT_CVI_VMR(s->cobalt, rx);
23c0ce6220SHans Verkuil 	struct m00389_cvi_regmap __iomem *cvi =
2485756a06SHans Verkuil 		COBALT_CVI(s->cobalt, rx);
25c0ce6220SHans Verkuil 	struct m00479_clk_loss_detector_regmap __iomem *clkloss =
2685756a06SHans Verkuil 		COBALT_CVI_CLK_LOSS(s->cobalt, rx);
2785756a06SHans Verkuil 	struct cobalt_buffer *cb;
2885756a06SHans Verkuil 	bool skip = false;
2985756a06SHans Verkuil 
3085756a06SHans Verkuil 	spin_lock(&s->irqlock);
3185756a06SHans Verkuil 
3285756a06SHans Verkuil 	if (list_empty(&s->bufs)) {
3385756a06SHans Verkuil 		pr_err("no buffers!\n");
3485756a06SHans Verkuil 		spin_unlock(&s->irqlock);
3585756a06SHans Verkuil 		return;
3685756a06SHans Verkuil 	}
3785756a06SHans Verkuil 
3885756a06SHans Verkuil 	/* Give the fresh filled up buffer to the user.
3985756a06SHans Verkuil 	 * Note that the interrupt is only sent if the DMA can continue
4085756a06SHans Verkuil 	 * with a new buffer, so it is always safe to return this buffer
4185756a06SHans Verkuil 	 * to userspace. */
4285756a06SHans Verkuil 	cb = list_first_entry(&s->bufs, struct cobalt_buffer, list);
4385756a06SHans Verkuil 	list_del(&cb->list);
4485756a06SHans Verkuil 	spin_unlock(&s->irqlock);
4585756a06SHans Verkuil 
4685756a06SHans Verkuil 	if (s->is_audio || s->is_output)
4785756a06SHans Verkuil 		goto done;
4885756a06SHans Verkuil 
4985756a06SHans Verkuil 	if (s->unstable_frame) {
50c0ce6220SHans Verkuil 		uint32_t stat = ioread32(&vmr->irq_status);
5185756a06SHans Verkuil 
52c0ce6220SHans Verkuil 		iowrite32(stat, &vmr->irq_status);
53c0ce6220SHans Verkuil 		if (!(ioread32(&vmr->status) &
54c0ce6220SHans Verkuil 		      M00233_STATUS_BITMAP_INIT_DONE_MSK)) {
5585756a06SHans Verkuil 			cobalt_dbg(1, "!init_done\n");
5685756a06SHans Verkuil 			if (s->enable_freewheel)
5785756a06SHans Verkuil 				goto restart_fw;
5885756a06SHans Verkuil 			goto done;
5985756a06SHans Verkuil 		}
6085756a06SHans Verkuil 
61c0ce6220SHans Verkuil 		if (ioread32(&clkloss->status) &
62c0ce6220SHans Verkuil 		    M00479_STATUS_BITMAP_CLOCK_MISSING_MSK) {
63c0ce6220SHans Verkuil 			iowrite32(0, &clkloss->ctrl);
64c0ce6220SHans Verkuil 			iowrite32(M00479_CTRL_BITMAP_ENABLE_MSK, &clkloss->ctrl);
6585756a06SHans Verkuil 			cobalt_dbg(1, "no clock\n");
6685756a06SHans Verkuil 			if (s->enable_freewheel)
6785756a06SHans Verkuil 				goto restart_fw;
6885756a06SHans Verkuil 			goto done;
6985756a06SHans Verkuil 		}
7085756a06SHans Verkuil 		if ((stat & (M00233_IRQ_STATUS_BITMAP_VACTIVE_AREA_MSK |
7185756a06SHans Verkuil 			     M00233_IRQ_STATUS_BITMAP_HACTIVE_AREA_MSK)) ||
72c0ce6220SHans Verkuil 				ioread32(&vmr->vactive_area) != s->timings.bt.height ||
73c0ce6220SHans Verkuil 				ioread32(&vmr->hactive_area) != s->timings.bt.width) {
7485756a06SHans Verkuil 			cobalt_dbg(1, "unstable\n");
7585756a06SHans Verkuil 			if (s->enable_freewheel)
7685756a06SHans Verkuil 				goto restart_fw;
7785756a06SHans Verkuil 			goto done;
7885756a06SHans Verkuil 		}
7985756a06SHans Verkuil 		if (!s->enable_cvi) {
8085756a06SHans Verkuil 			s->enable_cvi = true;
81c0ce6220SHans Verkuil 			iowrite32(M00389_CONTROL_BITMAP_ENABLE_MSK, &cvi->control);
8285756a06SHans Verkuil 			goto done;
8385756a06SHans Verkuil 		}
84c0ce6220SHans Verkuil 		if (!(ioread32(&cvi->status) & M00389_STATUS_BITMAP_LOCK_MSK)) {
8585756a06SHans Verkuil 			cobalt_dbg(1, "cvi no lock\n");
8685756a06SHans Verkuil 			if (s->enable_freewheel)
8785756a06SHans Verkuil 				goto restart_fw;
8885756a06SHans Verkuil 			goto done;
8985756a06SHans Verkuil 		}
9085756a06SHans Verkuil 		if (!s->enable_freewheel) {
9185756a06SHans Verkuil 			cobalt_dbg(1, "stable\n");
9285756a06SHans Verkuil 			s->enable_freewheel = true;
93c0ce6220SHans Verkuil 			iowrite32(0, &fw->ctrl);
9485756a06SHans Verkuil 			goto done;
9585756a06SHans Verkuil 		}
9685756a06SHans Verkuil 		cobalt_dbg(1, "enabled fw\n");
97c0ce6220SHans Verkuil 		iowrite32(M00233_CONTROL_BITMAP_ENABLE_MEASURE_MSK |
98c0ce6220SHans Verkuil 			  M00233_CONTROL_BITMAP_ENABLE_INTERRUPT_MSK,
99c0ce6220SHans Verkuil 			  &vmr->control);
100c0ce6220SHans Verkuil 		iowrite32(M00473_CTRL_BITMAP_ENABLE_MSK, &fw->ctrl);
10185756a06SHans Verkuil 		s->enable_freewheel = false;
10285756a06SHans Verkuil 		s->unstable_frame = false;
10385756a06SHans Verkuil 		s->skip_first_frames = 2;
10485756a06SHans Verkuil 		skip = true;
10585756a06SHans Verkuil 		goto done;
10685756a06SHans Verkuil 	}
107c0ce6220SHans Verkuil 	if (ioread32(&fw->status) & M00473_STATUS_BITMAP_FREEWHEEL_MODE_MSK) {
10885756a06SHans Verkuil restart_fw:
10985756a06SHans Verkuil 		cobalt_dbg(1, "lost lock\n");
110c0ce6220SHans Verkuil 		iowrite32(M00233_CONTROL_BITMAP_ENABLE_MEASURE_MSK,
111c0ce6220SHans Verkuil 			  &vmr->control);
112c0ce6220SHans Verkuil 		iowrite32(M00473_CTRL_BITMAP_ENABLE_MSK |
113c0ce6220SHans Verkuil 			  M00473_CTRL_BITMAP_FORCE_FREEWHEEL_MODE_MSK,
114c0ce6220SHans Verkuil 			  &fw->ctrl);
115c0ce6220SHans Verkuil 		iowrite32(0, &cvi->control);
11685756a06SHans Verkuil 		s->unstable_frame = true;
11785756a06SHans Verkuil 		s->enable_freewheel = false;
11885756a06SHans Verkuil 		s->enable_cvi = false;
11985756a06SHans Verkuil 	}
12085756a06SHans Verkuil done:
12185756a06SHans Verkuil 	if (s->skip_first_frames) {
12285756a06SHans Verkuil 		skip = true;
12385756a06SHans Verkuil 		s->skip_first_frames--;
12485756a06SHans Verkuil 	}
125d6dd645eSJunghak Sung 	cb->vb.vb2_buf.timestamp = ktime_get_ns();
12685756a06SHans Verkuil 	/* TODO: the sequence number should be read from the FPGA so we
12785756a06SHans Verkuil 	   also know about dropped frames. */
1282d700715SJunghak Sung 	cb->vb.sequence = s->sequence++;
1292d700715SJunghak Sung 	vb2_buffer_done(&cb->vb.vb2_buf,
1302d700715SJunghak Sung 			(skip || s->unstable_frame) ?
1310cd25448SHans Verkuil 			VB2_BUF_STATE_ERROR : VB2_BUF_STATE_DONE);
13285756a06SHans Verkuil }
13385756a06SHans Verkuil 
cobalt_irq_handler(int irq,void * dev_id)13485756a06SHans Verkuil irqreturn_t cobalt_irq_handler(int irq, void *dev_id)
13585756a06SHans Verkuil {
13685756a06SHans Verkuil 	struct cobalt *cobalt = (struct cobalt *)dev_id;
13785756a06SHans Verkuil 	u32 dma_interrupt =
13885756a06SHans Verkuil 		cobalt_read_bar0(cobalt, DMA_INTERRUPT_STATUS_REG) & 0xffff;
13985756a06SHans Verkuil 	u32 mask = cobalt_read_bar1(cobalt, COBALT_SYS_STAT_MASK);
14085756a06SHans Verkuil 	u32 edge = cobalt_read_bar1(cobalt, COBALT_SYS_STAT_EDGE);
14185756a06SHans Verkuil 	int i;
14285756a06SHans Verkuil 
14385756a06SHans Verkuil 	/* Clear DMA interrupt */
14485756a06SHans Verkuil 	cobalt_write_bar0(cobalt, DMA_INTERRUPT_STATUS_REG, dma_interrupt);
14585756a06SHans Verkuil 	cobalt_write_bar1(cobalt, COBALT_SYS_STAT_MASK, mask & ~edge);
14685756a06SHans Verkuil 	cobalt_write_bar1(cobalt, COBALT_SYS_STAT_EDGE, edge);
14785756a06SHans Verkuil 
14885756a06SHans Verkuil 	for (i = 0; i < COBALT_NUM_STREAMS; i++) {
14985756a06SHans Verkuil 		struct cobalt_stream *s = &cobalt->streams[i];
15086bad00aSHans Verkuil 		unsigned dma_fifo_mask = s->dma_fifo_mask;
15185756a06SHans Verkuil 
15285756a06SHans Verkuil 		if (dma_interrupt & (1 << s->dma_channel)) {
15385756a06SHans Verkuil 			cobalt->irq_dma[i]++;
15485756a06SHans Verkuil 			/* Give fresh buffer to user and chain newly
15585756a06SHans Verkuil 			 * queued buffers */
15685756a06SHans Verkuil 			cobalt_dma_stream_queue_handler(s);
15785756a06SHans Verkuil 			if (!s->is_audio) {
15885756a06SHans Verkuil 				edge &= ~dma_fifo_mask;
15985756a06SHans Verkuil 				cobalt_write_bar1(cobalt, COBALT_SYS_STAT_MASK,
16085756a06SHans Verkuil 						  mask & ~edge);
16185756a06SHans Verkuil 			}
16285756a06SHans Verkuil 		}
16385756a06SHans Verkuil 		if (s->is_audio)
16485756a06SHans Verkuil 			continue;
16586bad00aSHans Verkuil 		if (edge & s->adv_irq_mask)
16685756a06SHans Verkuil 			set_bit(COBALT_STREAM_FL_ADV_IRQ, &s->flags);
16785756a06SHans Verkuil 		if ((edge & mask & dma_fifo_mask) && vb2_is_streaming(&s->q)) {
16885756a06SHans Verkuil 			cobalt_info("full rx FIFO %d\n", i);
16985756a06SHans Verkuil 			cobalt->irq_full_fifo++;
17085756a06SHans Verkuil 		}
17185756a06SHans Verkuil 	}
17285756a06SHans Verkuil 
17385756a06SHans Verkuil 	queue_work(cobalt->irq_work_queues, &cobalt->irq_work_queue);
17485756a06SHans Verkuil 
17585756a06SHans Verkuil 	if (edge & mask & (COBALT_SYSSTAT_VI0_INT1_MSK |
17685756a06SHans Verkuil 			   COBALT_SYSSTAT_VI1_INT1_MSK |
17785756a06SHans Verkuil 			   COBALT_SYSSTAT_VI2_INT1_MSK |
17885756a06SHans Verkuil 			   COBALT_SYSSTAT_VI3_INT1_MSK |
17985756a06SHans Verkuil 			   COBALT_SYSSTAT_VIHSMA_INT1_MSK |
18085756a06SHans Verkuil 			   COBALT_SYSSTAT_VOHSMA_INT1_MSK))
18185756a06SHans Verkuil 		cobalt->irq_adv1++;
18285756a06SHans Verkuil 	if (edge & mask & (COBALT_SYSSTAT_VI0_INT2_MSK |
18385756a06SHans Verkuil 			   COBALT_SYSSTAT_VI1_INT2_MSK |
18485756a06SHans Verkuil 			   COBALT_SYSSTAT_VI2_INT2_MSK |
18585756a06SHans Verkuil 			   COBALT_SYSSTAT_VI3_INT2_MSK |
18685756a06SHans Verkuil 			   COBALT_SYSSTAT_VIHSMA_INT2_MSK))
18785756a06SHans Verkuil 		cobalt->irq_adv2++;
18885756a06SHans Verkuil 	if (edge & mask & COBALT_SYSSTAT_VOHSMA_INT1_MSK)
18985756a06SHans Verkuil 		cobalt->irq_advout++;
19085756a06SHans Verkuil 	if (dma_interrupt)
19185756a06SHans Verkuil 		cobalt->irq_dma_tot++;
19285756a06SHans Verkuil 	if (!(edge & mask) && !dma_interrupt)
19385756a06SHans Verkuil 		cobalt->irq_none++;
19485756a06SHans Verkuil 	dma_interrupt = cobalt_read_bar0(cobalt, DMA_INTERRUPT_STATUS_REG);
19585756a06SHans Verkuil 
19685756a06SHans Verkuil 	return IRQ_HANDLED;
19785756a06SHans Verkuil }
19885756a06SHans Verkuil 
cobalt_irq_work_handler(struct work_struct * work)19985756a06SHans Verkuil void cobalt_irq_work_handler(struct work_struct *work)
20085756a06SHans Verkuil {
20185756a06SHans Verkuil 	struct cobalt *cobalt =
20285756a06SHans Verkuil 		container_of(work, struct cobalt, irq_work_queue);
20385756a06SHans Verkuil 	int i;
20485756a06SHans Verkuil 
20585756a06SHans Verkuil 	for (i = 0; i < COBALT_NUM_NODES; i++) {
20685756a06SHans Verkuil 		struct cobalt_stream *s = &cobalt->streams[i];
20785756a06SHans Verkuil 
20885756a06SHans Verkuil 		if (test_and_clear_bit(COBALT_STREAM_FL_ADV_IRQ, &s->flags)) {
20985756a06SHans Verkuil 			u32 mask;
21085756a06SHans Verkuil 
21185756a06SHans Verkuil 			v4l2_subdev_call(cobalt->streams[i].sd, core,
21285756a06SHans Verkuil 					interrupt_service_routine, 0, NULL);
21385756a06SHans Verkuil 			mask = cobalt_read_bar1(cobalt, COBALT_SYS_STAT_MASK);
21485756a06SHans Verkuil 			cobalt_write_bar1(cobalt, COBALT_SYS_STAT_MASK,
21586bad00aSHans Verkuil 				mask | s->adv_irq_mask);
21685756a06SHans Verkuil 		}
21785756a06SHans Verkuil 	}
21885756a06SHans Verkuil }
21985756a06SHans Verkuil 
cobalt_irq_log_status(struct cobalt * cobalt)22085756a06SHans Verkuil void cobalt_irq_log_status(struct cobalt *cobalt)
22185756a06SHans Verkuil {
22285756a06SHans Verkuil 	u32 mask;
22385756a06SHans Verkuil 	int i;
22485756a06SHans Verkuil 
22585756a06SHans Verkuil 	cobalt_info("irq: adv1=%u adv2=%u advout=%u none=%u full=%u\n",
22685756a06SHans Verkuil 		    cobalt->irq_adv1, cobalt->irq_adv2, cobalt->irq_advout,
22785756a06SHans Verkuil 		    cobalt->irq_none, cobalt->irq_full_fifo);
22885756a06SHans Verkuil 	cobalt_info("irq: dma_tot=%u (", cobalt->irq_dma_tot);
22985756a06SHans Verkuil 	for (i = 0; i < COBALT_NUM_STREAMS; i++)
23085756a06SHans Verkuil 		pr_cont("%s%u", i ? "/" : "", cobalt->irq_dma[i]);
23185756a06SHans Verkuil 	pr_cont(")\n");
23285756a06SHans Verkuil 	cobalt->irq_dma_tot = cobalt->irq_adv1 = cobalt->irq_adv2 = 0;
23385756a06SHans Verkuil 	cobalt->irq_advout = cobalt->irq_none = cobalt->irq_full_fifo = 0;
23485756a06SHans Verkuil 	memset(cobalt->irq_dma, 0, sizeof(cobalt->irq_dma));
23585756a06SHans Verkuil 
23685756a06SHans Verkuil 	mask = cobalt_read_bar1(cobalt, COBALT_SYS_STAT_MASK);
23785756a06SHans Verkuil 	cobalt_write_bar1(cobalt, COBALT_SYS_STAT_MASK,
23885756a06SHans Verkuil 			mask |
23985756a06SHans Verkuil 			COBALT_SYSSTAT_VI0_LOST_DATA_MSK |
24085756a06SHans Verkuil 			COBALT_SYSSTAT_VI1_LOST_DATA_MSK |
24185756a06SHans Verkuil 			COBALT_SYSSTAT_VI2_LOST_DATA_MSK |
24285756a06SHans Verkuil 			COBALT_SYSSTAT_VI3_LOST_DATA_MSK |
24385756a06SHans Verkuil 			COBALT_SYSSTAT_VIHSMA_LOST_DATA_MSK |
24485756a06SHans Verkuil 			COBALT_SYSSTAT_VOHSMA_LOST_DATA_MSK |
24585756a06SHans Verkuil 			COBALT_SYSSTAT_AUD_IN_LOST_DATA_MSK |
24685756a06SHans Verkuil 			COBALT_SYSSTAT_AUD_OUT_LOST_DATA_MSK);
24785756a06SHans Verkuil }
248