xref: /openbmc/linux/drivers/media/i2c/ov2640.c (revision b608e9d4)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
234aa8879SHans Verkuil /*
334aa8879SHans Verkuil  * ov2640 Camera Driver
434aa8879SHans Verkuil  *
534aa8879SHans Verkuil  * Copyright (C) 2010 Alberto Panizzo <maramaopercheseimorto@gmail.com>
634aa8879SHans Verkuil  *
734aa8879SHans Verkuil  * Based on ov772x, ov9640 drivers and previous non merged implementations.
834aa8879SHans Verkuil  *
934aa8879SHans Verkuil  * Copyright 2005-2009 Freescale Semiconductor, Inc. All Rights Reserved.
1034aa8879SHans Verkuil  * Copyright (C) 2006, OmniVision
1134aa8879SHans Verkuil  */
1234aa8879SHans Verkuil 
1334aa8879SHans Verkuil #include <linux/init.h>
1434aa8879SHans Verkuil #include <linux/module.h>
1534aa8879SHans Verkuil #include <linux/i2c.h>
1646796cfcSHans Verkuil #include <linux/clk.h>
1734aa8879SHans Verkuil #include <linux/slab.h>
1834aa8879SHans Verkuil #include <linux/delay.h>
1934aa8879SHans Verkuil #include <linux/gpio/consumer.h>
2034aa8879SHans Verkuil #include <linux/v4l2-mediabus.h>
2134aa8879SHans Verkuil #include <linux/videodev2.h>
2234aa8879SHans Verkuil 
2334aa8879SHans Verkuil #include <media/v4l2-device.h>
24c6545516SAkinobu Mita #include <media/v4l2-event.h>
2534aa8879SHans Verkuil #include <media/v4l2-subdev.h>
2634aa8879SHans Verkuil #include <media/v4l2-ctrls.h>
2734aa8879SHans Verkuil #include <media/v4l2-image-sizes.h>
2834aa8879SHans Verkuil 
2934aa8879SHans Verkuil #define VAL_SET(x, mask, rshift, lshift)  \
3034aa8879SHans Verkuil 		((((x) >> rshift) & mask) << lshift)
3134aa8879SHans Verkuil /*
3234aa8879SHans Verkuil  * DSP registers
3334aa8879SHans Verkuil  * register offset for BANK_SEL == BANK_SEL_DSP
3434aa8879SHans Verkuil  */
3534aa8879SHans Verkuil #define R_BYPASS    0x05 /* Bypass DSP */
3634aa8879SHans Verkuil #define   R_BYPASS_DSP_BYPAS    0x01 /* Bypass DSP, sensor out directly */
3734aa8879SHans Verkuil #define   R_BYPASS_USE_DSP      0x00 /* Use the internal DSP */
3834aa8879SHans Verkuil #define QS          0x44 /* Quantization Scale Factor */
3934aa8879SHans Verkuil #define CTRLI       0x50
4034aa8879SHans Verkuil #define   CTRLI_LP_DP           0x80
4134aa8879SHans Verkuil #define   CTRLI_ROUND           0x40
4234aa8879SHans Verkuil #define   CTRLI_V_DIV_SET(x)    VAL_SET(x, 0x3, 0, 3)
4334aa8879SHans Verkuil #define   CTRLI_H_DIV_SET(x)    VAL_SET(x, 0x3, 0, 0)
4434aa8879SHans Verkuil #define HSIZE       0x51 /* H_SIZE[7:0] (real/4) */
4534aa8879SHans Verkuil #define   HSIZE_SET(x)          VAL_SET(x, 0xFF, 2, 0)
4634aa8879SHans Verkuil #define VSIZE       0x52 /* V_SIZE[7:0] (real/4) */
4734aa8879SHans Verkuil #define   VSIZE_SET(x)          VAL_SET(x, 0xFF, 2, 0)
4834aa8879SHans Verkuil #define XOFFL       0x53 /* OFFSET_X[7:0] */
4934aa8879SHans Verkuil #define   XOFFL_SET(x)          VAL_SET(x, 0xFF, 0, 0)
5034aa8879SHans Verkuil #define YOFFL       0x54 /* OFFSET_Y[7:0] */
5134aa8879SHans Verkuil #define   YOFFL_SET(x)          VAL_SET(x, 0xFF, 0, 0)
5234aa8879SHans Verkuil #define VHYX        0x55 /* Offset and size completion */
5334aa8879SHans Verkuil #define   VHYX_VSIZE_SET(x)     VAL_SET(x, 0x1, (8+2), 7)
5434aa8879SHans Verkuil #define   VHYX_HSIZE_SET(x)     VAL_SET(x, 0x1, (8+2), 3)
5534aa8879SHans Verkuil #define   VHYX_YOFF_SET(x)      VAL_SET(x, 0x3, 8, 4)
5634aa8879SHans Verkuil #define   VHYX_XOFF_SET(x)      VAL_SET(x, 0x3, 8, 0)
5734aa8879SHans Verkuil #define DPRP        0x56
5834aa8879SHans Verkuil #define TEST        0x57 /* Horizontal size completion */
5934aa8879SHans Verkuil #define   TEST_HSIZE_SET(x)     VAL_SET(x, 0x1, (9+2), 7)
6034aa8879SHans Verkuil #define ZMOW        0x5A /* Zoom: Out Width  OUTW[7:0] (real/4) */
6134aa8879SHans Verkuil #define   ZMOW_OUTW_SET(x)      VAL_SET(x, 0xFF, 2, 0)
6234aa8879SHans Verkuil #define ZMOH        0x5B /* Zoom: Out Height OUTH[7:0] (real/4) */
6334aa8879SHans Verkuil #define   ZMOH_OUTH_SET(x)      VAL_SET(x, 0xFF, 2, 0)
6434aa8879SHans Verkuil #define ZMHH        0x5C /* Zoom: Speed and H&W completion */
6534aa8879SHans Verkuil #define   ZMHH_ZSPEED_SET(x)    VAL_SET(x, 0x0F, 0, 4)
6634aa8879SHans Verkuil #define   ZMHH_OUTH_SET(x)      VAL_SET(x, 0x1, (8+2), 2)
6734aa8879SHans Verkuil #define   ZMHH_OUTW_SET(x)      VAL_SET(x, 0x3, (8+2), 0)
6834aa8879SHans Verkuil #define BPADDR      0x7C /* SDE Indirect Register Access: Address */
6934aa8879SHans Verkuil #define BPDATA      0x7D /* SDE Indirect Register Access: Data */
7034aa8879SHans Verkuil #define CTRL2       0x86 /* DSP Module enable 2 */
7134aa8879SHans Verkuil #define   CTRL2_DCW_EN          0x20
7234aa8879SHans Verkuil #define   CTRL2_SDE_EN          0x10
7334aa8879SHans Verkuil #define   CTRL2_UV_ADJ_EN       0x08
7434aa8879SHans Verkuil #define   CTRL2_UV_AVG_EN       0x04
7534aa8879SHans Verkuil #define   CTRL2_CMX_EN          0x01
7634aa8879SHans Verkuil #define CTRL3       0x87 /* DSP Module enable 3 */
7734aa8879SHans Verkuil #define   CTRL3_BPC_EN          0x80
7834aa8879SHans Verkuil #define   CTRL3_WPC_EN          0x40
7934aa8879SHans Verkuil #define SIZEL       0x8C /* Image Size Completion */
8034aa8879SHans Verkuil #define   SIZEL_HSIZE8_11_SET(x) VAL_SET(x, 0x1, 11, 6)
8134aa8879SHans Verkuil #define   SIZEL_HSIZE8_SET(x)    VAL_SET(x, 0x7, 0, 3)
8234aa8879SHans Verkuil #define   SIZEL_VSIZE8_SET(x)    VAL_SET(x, 0x7, 0, 0)
8334aa8879SHans Verkuil #define HSIZE8      0xC0 /* Image Horizontal Size HSIZE[10:3] */
8434aa8879SHans Verkuil #define   HSIZE8_SET(x)         VAL_SET(x, 0xFF, 3, 0)
8534aa8879SHans Verkuil #define VSIZE8      0xC1 /* Image Vertical Size VSIZE[10:3] */
8634aa8879SHans Verkuil #define   VSIZE8_SET(x)         VAL_SET(x, 0xFF, 3, 0)
8734aa8879SHans Verkuil #define CTRL0       0xC2 /* DSP Module enable 0 */
8834aa8879SHans Verkuil #define   CTRL0_AEC_EN       0x80
8934aa8879SHans Verkuil #define   CTRL0_AEC_SEL      0x40
9034aa8879SHans Verkuil #define   CTRL0_STAT_SEL     0x20
9134aa8879SHans Verkuil #define   CTRL0_VFIRST       0x10
9234aa8879SHans Verkuil #define   CTRL0_YUV422       0x08
9334aa8879SHans Verkuil #define   CTRL0_YUV_EN       0x04
9434aa8879SHans Verkuil #define   CTRL0_RGB_EN       0x02
9534aa8879SHans Verkuil #define   CTRL0_RAW_EN       0x01
9634aa8879SHans Verkuil #define CTRL1       0xC3 /* DSP Module enable 1 */
9734aa8879SHans Verkuil #define   CTRL1_CIP          0x80
9834aa8879SHans Verkuil #define   CTRL1_DMY          0x40
9934aa8879SHans Verkuil #define   CTRL1_RAW_GMA      0x20
10034aa8879SHans Verkuil #define   CTRL1_DG           0x10
10134aa8879SHans Verkuil #define   CTRL1_AWB          0x08
10234aa8879SHans Verkuil #define   CTRL1_AWB_GAIN     0x04
10334aa8879SHans Verkuil #define   CTRL1_LENC         0x02
10434aa8879SHans Verkuil #define   CTRL1_PRE          0x01
10506dd8f77SFrank Schaefer /*      REG 0xC7 (unknown name): affects Auto White Balance (AWB)
10606dd8f77SFrank Schaefer  *	  AWB_OFF            0x40
10706dd8f77SFrank Schaefer  *	  AWB_SIMPLE         0x10
10806dd8f77SFrank Schaefer  *	  AWB_ON             0x00	(Advanced AWB ?) */
10934aa8879SHans Verkuil #define R_DVP_SP    0xD3 /* DVP output speed control */
11034aa8879SHans Verkuil #define   R_DVP_SP_AUTO_MODE 0x80
11134aa8879SHans Verkuil #define   R_DVP_SP_DVP_MASK  0x3F /* DVP PCLK = sysclk (48)/[6:0] (YUV0);
11234aa8879SHans Verkuil 				   *          = sysclk (48)/(2*[6:0]) (RAW);*/
11334aa8879SHans Verkuil #define IMAGE_MODE  0xDA /* Image Output Format Select */
11434aa8879SHans Verkuil #define   IMAGE_MODE_Y8_DVP_EN   0x40
11534aa8879SHans Verkuil #define   IMAGE_MODE_JPEG_EN     0x10
11634aa8879SHans Verkuil #define   IMAGE_MODE_YUV422      0x00
11734aa8879SHans Verkuil #define   IMAGE_MODE_RAW10       0x04 /* (DVP) */
11834aa8879SHans Verkuil #define   IMAGE_MODE_RGB565      0x08
11934aa8879SHans Verkuil #define   IMAGE_MODE_HREF_VSYNC  0x02 /* HREF timing select in DVP JPEG output
12034aa8879SHans Verkuil 				       * mode (0 for HREF is same as sensor) */
12134aa8879SHans Verkuil #define   IMAGE_MODE_LBYTE_FIRST 0x01 /* Byte swap enable for DVP
12234aa8879SHans Verkuil 				       *    1: Low byte first UYVY (C2[4] =0)
12334aa8879SHans Verkuil 				       *        VYUY (C2[4] =1)
12434aa8879SHans Verkuil 				       *    0: High byte first YUYV (C2[4]=0)
12534aa8879SHans Verkuil 				       *        YVYU (C2[4] = 1) */
12634aa8879SHans Verkuil #define RESET       0xE0 /* Reset */
12734aa8879SHans Verkuil #define   RESET_MICROC       0x40
12834aa8879SHans Verkuil #define   RESET_SCCB         0x20
12934aa8879SHans Verkuil #define   RESET_JPEG         0x10
13034aa8879SHans Verkuil #define   RESET_DVP          0x04
13134aa8879SHans Verkuil #define   RESET_IPU          0x02
13234aa8879SHans Verkuil #define   RESET_CIF          0x01
13334aa8879SHans Verkuil #define REGED       0xED /* Register ED */
13434aa8879SHans Verkuil #define   REGED_CLK_OUT_DIS  0x10
13534aa8879SHans Verkuil #define MS_SP       0xF0 /* SCCB Master Speed */
13634aa8879SHans Verkuil #define SS_ID       0xF7 /* SCCB Slave ID */
13734aa8879SHans Verkuil #define SS_CTRL     0xF8 /* SCCB Slave Control */
13834aa8879SHans Verkuil #define   SS_CTRL_ADD_AUTO_INC  0x20
13934aa8879SHans Verkuil #define   SS_CTRL_EN            0x08
14034aa8879SHans Verkuil #define   SS_CTRL_DELAY_CLK     0x04
14134aa8879SHans Verkuil #define   SS_CTRL_ACC_EN        0x02
14234aa8879SHans Verkuil #define   SS_CTRL_SEN_PASS_THR  0x01
14334aa8879SHans Verkuil #define MC_BIST     0xF9 /* Microcontroller misc register */
14434aa8879SHans Verkuil #define   MC_BIST_RESET           0x80 /* Microcontroller Reset */
14534aa8879SHans Verkuil #define   MC_BIST_BOOT_ROM_SEL    0x40
14634aa8879SHans Verkuil #define   MC_BIST_12KB_SEL        0x20
14734aa8879SHans Verkuil #define   MC_BIST_12KB_MASK       0x30
14834aa8879SHans Verkuil #define   MC_BIST_512KB_SEL       0x08
14934aa8879SHans Verkuil #define   MC_BIST_512KB_MASK      0x0C
15034aa8879SHans Verkuil #define   MC_BIST_BUSY_BIT_R      0x02
15134aa8879SHans Verkuil #define   MC_BIST_MC_RES_ONE_SH_W 0x02
15234aa8879SHans Verkuil #define   MC_BIST_LAUNCH          0x01
15334aa8879SHans Verkuil #define BANK_SEL    0xFF /* Register Bank Select */
15434aa8879SHans Verkuil #define   BANK_SEL_DSP     0x00
15534aa8879SHans Verkuil #define   BANK_SEL_SENS    0x01
15634aa8879SHans Verkuil 
15734aa8879SHans Verkuil /*
15834aa8879SHans Verkuil  * Sensor registers
15934aa8879SHans Verkuil  * register offset for BANK_SEL == BANK_SEL_SENS
16034aa8879SHans Verkuil  */
16134aa8879SHans Verkuil #define GAIN        0x00 /* AGC - Gain control gain setting */
16234aa8879SHans Verkuil #define COM1        0x03 /* Common control 1 */
16334aa8879SHans Verkuil #define   COM1_1_DUMMY_FR          0x40
16434aa8879SHans Verkuil #define   COM1_3_DUMMY_FR          0x80
16534aa8879SHans Verkuil #define   COM1_7_DUMMY_FR          0xC0
16634aa8879SHans Verkuil #define   COM1_VWIN_LSB_UXGA       0x0F
16734aa8879SHans Verkuil #define   COM1_VWIN_LSB_SVGA       0x0A
16834aa8879SHans Verkuil #define   COM1_VWIN_LSB_CIF        0x06
16934aa8879SHans Verkuil #define REG04       0x04 /* Register 04 */
17034aa8879SHans Verkuil #define   REG04_DEF             0x20 /* Always set */
17134aa8879SHans Verkuil #define   REG04_HFLIP_IMG       0x80 /* Horizontal mirror image ON/OFF */
17234aa8879SHans Verkuil #define   REG04_VFLIP_IMG       0x40 /* Vertical flip image ON/OFF */
17334aa8879SHans Verkuil #define   REG04_VREF_EN         0x10
17434aa8879SHans Verkuil #define   REG04_HREF_EN         0x08
17534aa8879SHans Verkuil #define   REG04_AEC_SET(x)      VAL_SET(x, 0x3, 0, 0)
17634aa8879SHans Verkuil #define REG08       0x08 /* Frame Exposure One-pin Control Pre-charge Row Num */
17734aa8879SHans Verkuil #define COM2        0x09 /* Common control 2 */
17834aa8879SHans Verkuil #define   COM2_SOFT_SLEEP_MODE  0x10 /* Soft sleep mode */
17934aa8879SHans Verkuil 				     /* Output drive capability */
18034aa8879SHans Verkuil #define   COM2_OCAP_Nx_SET(N)   (((N) - 1) & 0x03) /* N = [1x .. 4x] */
18134aa8879SHans Verkuil #define PID         0x0A /* Product ID Number MSB */
18234aa8879SHans Verkuil #define VER         0x0B /* Product ID Number LSB */
18334aa8879SHans Verkuil #define COM3        0x0C /* Common control 3 */
18434aa8879SHans Verkuil #define   COM3_BAND_50H        0x04 /* 0 For Banding at 60H */
18534aa8879SHans Verkuil #define   COM3_BAND_AUTO       0x02 /* Auto Banding */
18634aa8879SHans Verkuil #define   COM3_SING_FR_SNAPSH  0x01 /* 0 For enable live video output after the
18734aa8879SHans Verkuil 				     * snapshot sequence*/
18834aa8879SHans Verkuil #define AEC         0x10 /* AEC[9:2] Exposure Value */
18934aa8879SHans Verkuil #define CLKRC       0x11 /* Internal clock */
19034aa8879SHans Verkuil #define   CLKRC_EN             0x80
19134aa8879SHans Verkuil #define   CLKRC_DIV_SET(x)     (((x) - 1) & 0x1F) /* CLK = XVCLK/(x) */
19234aa8879SHans Verkuil #define COM7        0x12 /* Common control 7 */
19334aa8879SHans Verkuil #define   COM7_SRST            0x80 /* Initiates system reset. All registers are
19434aa8879SHans Verkuil 				     * set to factory default values after which
19534aa8879SHans Verkuil 				     * the chip resumes normal operation */
19634aa8879SHans Verkuil #define   COM7_RES_UXGA        0x00 /* Resolution selectors for UXGA */
19734aa8879SHans Verkuil #define   COM7_RES_SVGA        0x40 /* SVGA */
19834aa8879SHans Verkuil #define   COM7_RES_CIF         0x20 /* CIF */
19934aa8879SHans Verkuil #define   COM7_ZOOM_EN         0x04 /* Enable Zoom mode */
20034aa8879SHans Verkuil #define   COM7_COLOR_BAR_TEST  0x02 /* Enable Color Bar Test Pattern */
20134aa8879SHans Verkuil #define COM8        0x13 /* Common control 8 */
202534dca98SFrank Schaefer #define   COM8_DEF             0xC0
20334aa8879SHans Verkuil #define   COM8_BNDF_EN         0x20 /* Banding filter ON/OFF */
20434aa8879SHans Verkuil #define   COM8_AGC_EN          0x04 /* AGC Auto/Manual control selection */
20534aa8879SHans Verkuil #define   COM8_AEC_EN          0x01 /* Auto/Manual Exposure control */
20634aa8879SHans Verkuil #define COM9        0x14 /* Common control 9
20734aa8879SHans Verkuil 			  * Automatic gain ceiling - maximum AGC value [7:5]*/
20834aa8879SHans Verkuil #define   COM9_AGC_GAIN_2x     0x00 /* 000 :   2x */
20934aa8879SHans Verkuil #define   COM9_AGC_GAIN_4x     0x20 /* 001 :   4x */
21034aa8879SHans Verkuil #define   COM9_AGC_GAIN_8x     0x40 /* 010 :   8x */
21134aa8879SHans Verkuil #define   COM9_AGC_GAIN_16x    0x60 /* 011 :  16x */
21234aa8879SHans Verkuil #define   COM9_AGC_GAIN_32x    0x80 /* 100 :  32x */
21334aa8879SHans Verkuil #define   COM9_AGC_GAIN_64x    0xA0 /* 101 :  64x */
21434aa8879SHans Verkuil #define   COM9_AGC_GAIN_128x   0xC0 /* 110 : 128x */
21534aa8879SHans Verkuil #define COM10       0x15 /* Common control 10 */
21634aa8879SHans Verkuil #define   COM10_PCLK_HREF      0x20 /* PCLK output qualified by HREF */
21734aa8879SHans Verkuil #define   COM10_PCLK_RISE      0x10 /* Data is updated at the rising edge of
21834aa8879SHans Verkuil 				     * PCLK (user can latch data at the next
21934aa8879SHans Verkuil 				     * falling edge of PCLK).
22034aa8879SHans Verkuil 				     * 0 otherwise. */
22134aa8879SHans Verkuil #define   COM10_HREF_INV       0x08 /* Invert HREF polarity:
22234aa8879SHans Verkuil 				     * HREF negative for valid data*/
22334aa8879SHans Verkuil #define   COM10_VSINC_INV      0x02 /* Invert VSYNC polarity */
22434aa8879SHans Verkuil #define HSTART      0x17 /* Horizontal Window start MSB 8 bit */
22534aa8879SHans Verkuil #define HEND        0x18 /* Horizontal Window end MSB 8 bit */
22634aa8879SHans Verkuil #define VSTART      0x19 /* Vertical Window start MSB 8 bit */
22734aa8879SHans Verkuil #define VEND        0x1A /* Vertical Window end MSB 8 bit */
22834aa8879SHans Verkuil #define MIDH        0x1C /* Manufacturer ID byte - high */
22934aa8879SHans Verkuil #define MIDL        0x1D /* Manufacturer ID byte - low  */
23034aa8879SHans Verkuil #define AEW         0x24 /* AGC/AEC - Stable operating region (upper limit) */
23134aa8879SHans Verkuil #define AEB         0x25 /* AGC/AEC - Stable operating region (lower limit) */
23234aa8879SHans Verkuil #define VV          0x26 /* AGC/AEC Fast mode operating region */
23334aa8879SHans Verkuil #define   VV_HIGH_TH_SET(x)      VAL_SET(x, 0xF, 0, 4)
23434aa8879SHans Verkuil #define   VV_LOW_TH_SET(x)       VAL_SET(x, 0xF, 0, 0)
23534aa8879SHans Verkuil #define REG2A       0x2A /* Dummy pixel insert MSB */
23634aa8879SHans Verkuil #define FRARL       0x2B /* Dummy pixel insert LSB */
23734aa8879SHans Verkuil #define ADDVFL      0x2D /* LSB of insert dummy lines in Vertical direction */
23834aa8879SHans Verkuil #define ADDVFH      0x2E /* MSB of insert dummy lines in Vertical direction */
23934aa8879SHans Verkuil #define YAVG        0x2F /* Y/G Channel Average value */
24034aa8879SHans Verkuil #define REG32       0x32 /* Common Control 32 */
24134aa8879SHans Verkuil #define   REG32_PCLK_DIV_2    0x80 /* PCLK freq divided by 2 */
24234aa8879SHans Verkuil #define   REG32_PCLK_DIV_4    0xC0 /* PCLK freq divided by 4 */
24334aa8879SHans Verkuil #define ARCOM2      0x34 /* Zoom: Horizontal start point */
24434aa8879SHans Verkuil #define REG45       0x45 /* Register 45 */
24534aa8879SHans Verkuil #define FLL         0x46 /* Frame Length Adjustment LSBs */
24634aa8879SHans Verkuil #define FLH         0x47 /* Frame Length Adjustment MSBs */
24734aa8879SHans Verkuil #define COM19       0x48 /* Zoom: Vertical start point */
24834aa8879SHans Verkuil #define ZOOMS       0x49 /* Zoom: Vertical start point */
24934aa8879SHans Verkuil #define COM22       0x4B /* Flash light control */
25034aa8879SHans Verkuil #define COM25       0x4E /* For Banding operations */
251d81638eaSFrank Schaefer #define   COM25_50HZ_BANDING_AEC_MSBS_MASK      0xC0 /* 50Hz Bd. AEC 2 MSBs */
252d81638eaSFrank Schaefer #define   COM25_60HZ_BANDING_AEC_MSBS_MASK      0x30 /* 60Hz Bd. AEC 2 MSBs */
253d81638eaSFrank Schaefer #define   COM25_50HZ_BANDING_AEC_MSBS_SET(x)    VAL_SET(x, 0x3, 8, 6)
254d81638eaSFrank Schaefer #define   COM25_60HZ_BANDING_AEC_MSBS_SET(x)    VAL_SET(x, 0x3, 8, 4)
25534aa8879SHans Verkuil #define BD50        0x4F /* 50Hz Banding AEC 8 LSBs */
256d81638eaSFrank Schaefer #define   BD50_50HZ_BANDING_AEC_LSBS_SET(x)     VAL_SET(x, 0xFF, 0, 0)
25734aa8879SHans Verkuil #define BD60        0x50 /* 60Hz Banding AEC 8 LSBs */
258d81638eaSFrank Schaefer #define   BD60_60HZ_BANDING_AEC_LSBS_SET(x)     VAL_SET(x, 0xFF, 0, 0)
259d81638eaSFrank Schaefer #define REG5A       0x5A /* 50/60Hz Banding Maximum AEC Step */
260d81638eaSFrank Schaefer #define   BD50_MAX_AEC_STEP_MASK         0xF0 /* 50Hz Banding Max. AEC Step */
261d81638eaSFrank Schaefer #define   BD60_MAX_AEC_STEP_MASK         0x0F /* 60Hz Banding Max. AEC Step */
262d81638eaSFrank Schaefer #define   BD50_MAX_AEC_STEP_SET(x)       VAL_SET((x - 1), 0x0F, 0, 4)
263d81638eaSFrank Schaefer #define   BD60_MAX_AEC_STEP_SET(x)       VAL_SET((x - 1), 0x0F, 0, 0)
26434aa8879SHans Verkuil #define REG5D       0x5D /* AVGsel[7:0],   16-zone average weight option */
26534aa8879SHans Verkuil #define REG5E       0x5E /* AVGsel[15:8],  16-zone average weight option */
26634aa8879SHans Verkuil #define REG5F       0x5F /* AVGsel[23:16], 16-zone average weight option */
26734aa8879SHans Verkuil #define REG60       0x60 /* AVGsel[31:24], 16-zone average weight option */
26834aa8879SHans Verkuil #define HISTO_LOW   0x61 /* Histogram Algorithm Low Level */
26934aa8879SHans Verkuil #define HISTO_HIGH  0x62 /* Histogram Algorithm High Level */
27034aa8879SHans Verkuil 
27134aa8879SHans Verkuil /*
27234aa8879SHans Verkuil  * ID
27334aa8879SHans Verkuil  */
27434aa8879SHans Verkuil #define MANUFACTURER_ID	0x7FA2
27534aa8879SHans Verkuil #define PID_OV2640	0x2642
27634aa8879SHans Verkuil #define VERSION(pid, ver) ((pid << 8) | (ver & 0xFF))
27734aa8879SHans Verkuil 
27834aa8879SHans Verkuil /*
27934aa8879SHans Verkuil  * Struct
28034aa8879SHans Verkuil  */
28134aa8879SHans Verkuil struct regval_list {
28234aa8879SHans Verkuil 	u8 reg_num;
28334aa8879SHans Verkuil 	u8 value;
28434aa8879SHans Verkuil };
28534aa8879SHans Verkuil 
28634aa8879SHans Verkuil struct ov2640_win_size {
28734aa8879SHans Verkuil 	char				*name;
28834aa8879SHans Verkuil 	u32				width;
28934aa8879SHans Verkuil 	u32				height;
29034aa8879SHans Verkuil 	const struct regval_list	*regs;
29134aa8879SHans Verkuil };
29234aa8879SHans Verkuil 
29334aa8879SHans Verkuil 
29434aa8879SHans Verkuil struct ov2640_priv {
29534aa8879SHans Verkuil 	struct v4l2_subdev		subdev;
296ff0e9c1dSHans Verkuil #if defined(CONFIG_MEDIA_CONTROLLER)
297ff0e9c1dSHans Verkuil 	struct media_pad pad;
298ff0e9c1dSHans Verkuil #endif
29934aa8879SHans Verkuil 	struct v4l2_ctrl_handler	hdl;
30034aa8879SHans Verkuil 	u32	cfmt_code;
30146796cfcSHans Verkuil 	struct clk			*clk;
30234aa8879SHans Verkuil 	const struct ov2640_win_size	*win;
30334aa8879SHans Verkuil 
30434aa8879SHans Verkuil 	struct gpio_desc *resetb_gpio;
30534aa8879SHans Verkuil 	struct gpio_desc *pwdn_gpio;
3062aae3939SAkinobu Mita 
307deb9eec6SAkinobu Mita 	struct mutex lock; /* lock to protect streaming and power_count */
3082aae3939SAkinobu Mita 	bool streaming;
309deb9eec6SAkinobu Mita 	int power_count;
31034aa8879SHans Verkuil };
31134aa8879SHans Verkuil 
31234aa8879SHans Verkuil /*
31334aa8879SHans Verkuil  * Registers settings
31434aa8879SHans Verkuil  */
31534aa8879SHans Verkuil 
31634aa8879SHans Verkuil #define ENDMARKER { 0xff, 0xff }
31734aa8879SHans Verkuil 
31834aa8879SHans Verkuil static const struct regval_list ov2640_init_regs[] = {
31934aa8879SHans Verkuil 	{ BANK_SEL, BANK_SEL_DSP },
32034aa8879SHans Verkuil 	{ 0x2c,   0xff },
32134aa8879SHans Verkuil 	{ 0x2e,   0xdf },
32234aa8879SHans Verkuil 	{ BANK_SEL, BANK_SEL_SENS },
32334aa8879SHans Verkuil 	{ 0x3c,   0x32 },
32434aa8879SHans Verkuil 	{ CLKRC,  CLKRC_DIV_SET(1) },
32534aa8879SHans Verkuil 	{ COM2,   COM2_OCAP_Nx_SET(3) },
32634aa8879SHans Verkuil 	{ REG04,  REG04_DEF | REG04_HREF_EN },
32734aa8879SHans Verkuil 	{ COM8,   COM8_DEF | COM8_BNDF_EN | COM8_AGC_EN | COM8_AEC_EN },
32834aa8879SHans Verkuil 	{ COM9,   COM9_AGC_GAIN_8x | 0x08},
32934aa8879SHans Verkuil 	{ 0x2c,   0x0c },
33034aa8879SHans Verkuil 	{ 0x33,   0x78 },
33134aa8879SHans Verkuil 	{ 0x3a,   0x33 },
33234aa8879SHans Verkuil 	{ 0x3b,   0xfb },
33334aa8879SHans Verkuil 	{ 0x3e,   0x00 },
33434aa8879SHans Verkuil 	{ 0x43,   0x11 },
33534aa8879SHans Verkuil 	{ 0x16,   0x10 },
33634aa8879SHans Verkuil 	{ 0x39,   0x02 },
33734aa8879SHans Verkuil 	{ 0x35,   0x88 },
33834aa8879SHans Verkuil 	{ 0x22,   0x0a },
33934aa8879SHans Verkuil 	{ 0x37,   0x40 },
34034aa8879SHans Verkuil 	{ 0x23,   0x00 },
34134aa8879SHans Verkuil 	{ ARCOM2, 0xa0 },
34234aa8879SHans Verkuil 	{ 0x06,   0x02 },
34334aa8879SHans Verkuil 	{ 0x06,   0x88 },
34434aa8879SHans Verkuil 	{ 0x07,   0xc0 },
34534aa8879SHans Verkuil 	{ 0x0d,   0xb7 },
34634aa8879SHans Verkuil 	{ 0x0e,   0x01 },
34734aa8879SHans Verkuil 	{ 0x4c,   0x00 },
34834aa8879SHans Verkuil 	{ 0x4a,   0x81 },
34934aa8879SHans Verkuil 	{ 0x21,   0x99 },
35034aa8879SHans Verkuil 	{ AEW,    0x40 },
35134aa8879SHans Verkuil 	{ AEB,    0x38 },
35234aa8879SHans Verkuil 	{ VV,     VV_HIGH_TH_SET(0x08) | VV_LOW_TH_SET(0x02) },
35334aa8879SHans Verkuil 	{ 0x5c,   0x00 },
35434aa8879SHans Verkuil 	{ 0x63,   0x00 },
35534aa8879SHans Verkuil 	{ FLL,    0x22 },
35634aa8879SHans Verkuil 	{ COM3,   0x38 | COM3_BAND_AUTO },
35734aa8879SHans Verkuil 	{ REG5D,  0x55 },
35834aa8879SHans Verkuil 	{ REG5E,  0x7d },
35934aa8879SHans Verkuil 	{ REG5F,  0x7d },
36034aa8879SHans Verkuil 	{ REG60,  0x55 },
36134aa8879SHans Verkuil 	{ HISTO_LOW,   0x70 },
36234aa8879SHans Verkuil 	{ HISTO_HIGH,  0x80 },
36334aa8879SHans Verkuil 	{ 0x7c,   0x05 },
36434aa8879SHans Verkuil 	{ 0x20,   0x80 },
36534aa8879SHans Verkuil 	{ 0x28,   0x30 },
36634aa8879SHans Verkuil 	{ 0x6c,   0x00 },
36734aa8879SHans Verkuil 	{ 0x6d,   0x80 },
36834aa8879SHans Verkuil 	{ 0x6e,   0x00 },
36934aa8879SHans Verkuil 	{ 0x70,   0x02 },
37034aa8879SHans Verkuil 	{ 0x71,   0x94 },
37134aa8879SHans Verkuil 	{ 0x73,   0xc1 },
37234aa8879SHans Verkuil 	{ 0x3d,   0x34 },
37334aa8879SHans Verkuil 	{ COM7,   COM7_RES_UXGA | COM7_ZOOM_EN },
374d81638eaSFrank Schaefer 	{ REG5A,  BD50_MAX_AEC_STEP_SET(6)
375d81638eaSFrank Schaefer 		   | BD60_MAX_AEC_STEP_SET(8) },		/* 0x57 */
376d81638eaSFrank Schaefer 	{ COM25,  COM25_50HZ_BANDING_AEC_MSBS_SET(0x0bb)
377d81638eaSFrank Schaefer 		   | COM25_60HZ_BANDING_AEC_MSBS_SET(0x09c) },	/* 0x00 */
378d81638eaSFrank Schaefer 	{ BD50,   BD50_50HZ_BANDING_AEC_LSBS_SET(0x0bb) },	/* 0xbb */
379d81638eaSFrank Schaefer 	{ BD60,   BD60_60HZ_BANDING_AEC_LSBS_SET(0x09c) },	/* 0x9c */
38034aa8879SHans Verkuil 	{ BANK_SEL,  BANK_SEL_DSP },
38134aa8879SHans Verkuil 	{ 0xe5,   0x7f },
38234aa8879SHans Verkuil 	{ MC_BIST,  MC_BIST_RESET | MC_BIST_BOOT_ROM_SEL },
38334aa8879SHans Verkuil 	{ 0x41,   0x24 },
38434aa8879SHans Verkuil 	{ RESET,  RESET_JPEG | RESET_DVP },
38534aa8879SHans Verkuil 	{ 0x76,   0xff },
38634aa8879SHans Verkuil 	{ 0x33,   0xa0 },
38734aa8879SHans Verkuil 	{ 0x42,   0x20 },
38834aa8879SHans Verkuil 	{ 0x43,   0x18 },
38934aa8879SHans Verkuil 	{ 0x4c,   0x00 },
39034aa8879SHans Verkuil 	{ CTRL3,  CTRL3_BPC_EN | CTRL3_WPC_EN | 0x10 },
39134aa8879SHans Verkuil 	{ 0x88,   0x3f },
39234aa8879SHans Verkuil 	{ 0xd7,   0x03 },
39334aa8879SHans Verkuil 	{ 0xd9,   0x10 },
39434aa8879SHans Verkuil 	{ R_DVP_SP,  R_DVP_SP_AUTO_MODE | 0x2 },
39534aa8879SHans Verkuil 	{ 0xc8,   0x08 },
39634aa8879SHans Verkuil 	{ 0xc9,   0x80 },
39734aa8879SHans Verkuil 	{ BPADDR, 0x00 },
39834aa8879SHans Verkuil 	{ BPDATA, 0x00 },
39934aa8879SHans Verkuil 	{ BPADDR, 0x03 },
40034aa8879SHans Verkuil 	{ BPDATA, 0x48 },
40134aa8879SHans Verkuil 	{ BPDATA, 0x48 },
40234aa8879SHans Verkuil 	{ BPADDR, 0x08 },
40334aa8879SHans Verkuil 	{ BPDATA, 0x20 },
40434aa8879SHans Verkuil 	{ BPDATA, 0x10 },
40534aa8879SHans Verkuil 	{ BPDATA, 0x0e },
40634aa8879SHans Verkuil 	{ 0x90,   0x00 },
40734aa8879SHans Verkuil 	{ 0x91,   0x0e },
40834aa8879SHans Verkuil 	{ 0x91,   0x1a },
40934aa8879SHans Verkuil 	{ 0x91,   0x31 },
41034aa8879SHans Verkuil 	{ 0x91,   0x5a },
41134aa8879SHans Verkuil 	{ 0x91,   0x69 },
41234aa8879SHans Verkuil 	{ 0x91,   0x75 },
41334aa8879SHans Verkuil 	{ 0x91,   0x7e },
41434aa8879SHans Verkuil 	{ 0x91,   0x88 },
41534aa8879SHans Verkuil 	{ 0x91,   0x8f },
41634aa8879SHans Verkuil 	{ 0x91,   0x96 },
41734aa8879SHans Verkuil 	{ 0x91,   0xa3 },
41834aa8879SHans Verkuil 	{ 0x91,   0xaf },
41934aa8879SHans Verkuil 	{ 0x91,   0xc4 },
42034aa8879SHans Verkuil 	{ 0x91,   0xd7 },
42134aa8879SHans Verkuil 	{ 0x91,   0xe8 },
42234aa8879SHans Verkuil 	{ 0x91,   0x20 },
42334aa8879SHans Verkuil 	{ 0x92,   0x00 },
42434aa8879SHans Verkuil 	{ 0x93,   0x06 },
42534aa8879SHans Verkuil 	{ 0x93,   0xe3 },
42634aa8879SHans Verkuil 	{ 0x93,   0x03 },
42734aa8879SHans Verkuil 	{ 0x93,   0x03 },
42834aa8879SHans Verkuil 	{ 0x93,   0x00 },
42934aa8879SHans Verkuil 	{ 0x93,   0x02 },
43034aa8879SHans Verkuil 	{ 0x93,   0x00 },
43134aa8879SHans Verkuil 	{ 0x93,   0x00 },
43234aa8879SHans Verkuil 	{ 0x93,   0x00 },
43334aa8879SHans Verkuil 	{ 0x93,   0x00 },
43434aa8879SHans Verkuil 	{ 0x93,   0x00 },
43534aa8879SHans Verkuil 	{ 0x93,   0x00 },
43634aa8879SHans Verkuil 	{ 0x93,   0x00 },
43734aa8879SHans Verkuil 	{ 0x96,   0x00 },
43834aa8879SHans Verkuil 	{ 0x97,   0x08 },
43934aa8879SHans Verkuil 	{ 0x97,   0x19 },
44034aa8879SHans Verkuil 	{ 0x97,   0x02 },
44134aa8879SHans Verkuil 	{ 0x97,   0x0c },
44234aa8879SHans Verkuil 	{ 0x97,   0x24 },
44334aa8879SHans Verkuil 	{ 0x97,   0x30 },
44434aa8879SHans Verkuil 	{ 0x97,   0x28 },
44534aa8879SHans Verkuil 	{ 0x97,   0x26 },
44634aa8879SHans Verkuil 	{ 0x97,   0x02 },
44734aa8879SHans Verkuil 	{ 0x97,   0x98 },
44834aa8879SHans Verkuil 	{ 0x97,   0x80 },
44934aa8879SHans Verkuil 	{ 0x97,   0x00 },
45034aa8879SHans Verkuil 	{ 0x97,   0x00 },
45134aa8879SHans Verkuil 	{ 0xa4,   0x00 },
45234aa8879SHans Verkuil 	{ 0xa8,   0x00 },
45334aa8879SHans Verkuil 	{ 0xc5,   0x11 },
45434aa8879SHans Verkuil 	{ 0xc6,   0x51 },
45534aa8879SHans Verkuil 	{ 0xbf,   0x80 },
45606dd8f77SFrank Schaefer 	{ 0xc7,   0x10 },	/* simple AWB */
45734aa8879SHans Verkuil 	{ 0xb6,   0x66 },
45834aa8879SHans Verkuil 	{ 0xb8,   0xA5 },
45934aa8879SHans Verkuil 	{ 0xb7,   0x64 },
46034aa8879SHans Verkuil 	{ 0xb9,   0x7C },
46134aa8879SHans Verkuil 	{ 0xb3,   0xaf },
46234aa8879SHans Verkuil 	{ 0xb4,   0x97 },
46334aa8879SHans Verkuil 	{ 0xb5,   0xFF },
46434aa8879SHans Verkuil 	{ 0xb0,   0xC5 },
46534aa8879SHans Verkuil 	{ 0xb1,   0x94 },
46634aa8879SHans Verkuil 	{ 0xb2,   0x0f },
46734aa8879SHans Verkuil 	{ 0xc4,   0x5c },
46834aa8879SHans Verkuil 	{ 0xa6,   0x00 },
46934aa8879SHans Verkuil 	{ 0xa7,   0x20 },
47034aa8879SHans Verkuil 	{ 0xa7,   0xd8 },
47134aa8879SHans Verkuil 	{ 0xa7,   0x1b },
47234aa8879SHans Verkuil 	{ 0xa7,   0x31 },
47334aa8879SHans Verkuil 	{ 0xa7,   0x00 },
47434aa8879SHans Verkuil 	{ 0xa7,   0x18 },
47534aa8879SHans Verkuil 	{ 0xa7,   0x20 },
47634aa8879SHans Verkuil 	{ 0xa7,   0xd8 },
47734aa8879SHans Verkuil 	{ 0xa7,   0x19 },
47834aa8879SHans Verkuil 	{ 0xa7,   0x31 },
47934aa8879SHans Verkuil 	{ 0xa7,   0x00 },
48034aa8879SHans Verkuil 	{ 0xa7,   0x18 },
48134aa8879SHans Verkuil 	{ 0xa7,   0x20 },
48234aa8879SHans Verkuil 	{ 0xa7,   0xd8 },
48334aa8879SHans Verkuil 	{ 0xa7,   0x19 },
48434aa8879SHans Verkuil 	{ 0xa7,   0x31 },
48534aa8879SHans Verkuil 	{ 0xa7,   0x00 },
48634aa8879SHans Verkuil 	{ 0xa7,   0x18 },
48734aa8879SHans Verkuil 	{ 0x7f,   0x00 },
48834aa8879SHans Verkuil 	{ 0xe5,   0x1f },
48934aa8879SHans Verkuil 	{ 0xe1,   0x77 },
49034aa8879SHans Verkuil 	{ 0xdd,   0x7f },
49134aa8879SHans Verkuil 	{ CTRL0,  CTRL0_YUV422 | CTRL0_YUV_EN | CTRL0_RGB_EN },
49234aa8879SHans Verkuil 	ENDMARKER,
49334aa8879SHans Verkuil };
49434aa8879SHans Verkuil 
49534aa8879SHans Verkuil /*
49634aa8879SHans Verkuil  * Register settings for window size
49734aa8879SHans Verkuil  * The preamble, setup the internal DSP to input an UXGA (1600x1200) image.
49834aa8879SHans Verkuil  * Then the different zooming configurations will setup the output image size.
49934aa8879SHans Verkuil  */
50034aa8879SHans Verkuil static const struct regval_list ov2640_size_change_preamble_regs[] = {
50134aa8879SHans Verkuil 	{ BANK_SEL, BANK_SEL_DSP },
50234aa8879SHans Verkuil 	{ RESET, RESET_DVP },
5032f7711b2SFrank Schaefer 	{ SIZEL, SIZEL_HSIZE8_11_SET(UXGA_WIDTH) |
5042f7711b2SFrank Schaefer 		 SIZEL_HSIZE8_SET(UXGA_WIDTH) |
5052f7711b2SFrank Schaefer 		 SIZEL_VSIZE8_SET(UXGA_HEIGHT) },
50634aa8879SHans Verkuil 	{ HSIZE8, HSIZE8_SET(UXGA_WIDTH) },
50734aa8879SHans Verkuil 	{ VSIZE8, VSIZE8_SET(UXGA_HEIGHT) },
50834aa8879SHans Verkuil 	{ CTRL2, CTRL2_DCW_EN | CTRL2_SDE_EN |
50934aa8879SHans Verkuil 		 CTRL2_UV_AVG_EN | CTRL2_CMX_EN | CTRL2_UV_ADJ_EN },
51034aa8879SHans Verkuil 	{ HSIZE, HSIZE_SET(UXGA_WIDTH) },
51134aa8879SHans Verkuil 	{ VSIZE, VSIZE_SET(UXGA_HEIGHT) },
51234aa8879SHans Verkuil 	{ XOFFL, XOFFL_SET(0) },
51334aa8879SHans Verkuil 	{ YOFFL, YOFFL_SET(0) },
51434aa8879SHans Verkuil 	{ VHYX, VHYX_HSIZE_SET(UXGA_WIDTH) | VHYX_VSIZE_SET(UXGA_HEIGHT) |
51534aa8879SHans Verkuil 		VHYX_XOFF_SET(0) | VHYX_YOFF_SET(0)},
51634aa8879SHans Verkuil 	{ TEST, TEST_HSIZE_SET(UXGA_WIDTH) },
51734aa8879SHans Verkuil 	ENDMARKER,
51834aa8879SHans Verkuil };
51934aa8879SHans Verkuil 
52034aa8879SHans Verkuil #define PER_SIZE_REG_SEQ(x, y, v_div, h_div, pclk_div)	\
52134aa8879SHans Verkuil 	{ CTRLI, CTRLI_LP_DP | CTRLI_V_DIV_SET(v_div) |	\
52234aa8879SHans Verkuil 		 CTRLI_H_DIV_SET(h_div)},		\
52334aa8879SHans Verkuil 	{ ZMOW, ZMOW_OUTW_SET(x) },			\
52434aa8879SHans Verkuil 	{ ZMOH, ZMOH_OUTH_SET(y) },			\
52534aa8879SHans Verkuil 	{ ZMHH, ZMHH_OUTW_SET(x) | ZMHH_OUTH_SET(y) },	\
52634aa8879SHans Verkuil 	{ R_DVP_SP, pclk_div },				\
52734aa8879SHans Verkuil 	{ RESET, 0x00}
52834aa8879SHans Verkuil 
52934aa8879SHans Verkuil static const struct regval_list ov2640_qcif_regs[] = {
53034aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(QCIF_WIDTH, QCIF_HEIGHT, 3, 3, 4),
53134aa8879SHans Verkuil 	ENDMARKER,
53234aa8879SHans Verkuil };
53334aa8879SHans Verkuil 
53434aa8879SHans Verkuil static const struct regval_list ov2640_qvga_regs[] = {
53534aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(QVGA_WIDTH, QVGA_HEIGHT, 2, 2, 4),
53634aa8879SHans Verkuil 	ENDMARKER,
53734aa8879SHans Verkuil };
53834aa8879SHans Verkuil 
53934aa8879SHans Verkuil static const struct regval_list ov2640_cif_regs[] = {
54034aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(CIF_WIDTH, CIF_HEIGHT, 2, 2, 8),
54134aa8879SHans Verkuil 	ENDMARKER,
54234aa8879SHans Verkuil };
54334aa8879SHans Verkuil 
54434aa8879SHans Verkuil static const struct regval_list ov2640_vga_regs[] = {
54534aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(VGA_WIDTH, VGA_HEIGHT, 0, 0, 2),
54634aa8879SHans Verkuil 	ENDMARKER,
54734aa8879SHans Verkuil };
54834aa8879SHans Verkuil 
54934aa8879SHans Verkuil static const struct regval_list ov2640_svga_regs[] = {
55034aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(SVGA_WIDTH, SVGA_HEIGHT, 1, 1, 2),
55134aa8879SHans Verkuil 	ENDMARKER,
55234aa8879SHans Verkuil };
55334aa8879SHans Verkuil 
55434aa8879SHans Verkuil static const struct regval_list ov2640_xga_regs[] = {
55534aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(XGA_WIDTH, XGA_HEIGHT, 0, 0, 2),
55634aa8879SHans Verkuil 	{ CTRLI,    0x00},
55734aa8879SHans Verkuil 	ENDMARKER,
55834aa8879SHans Verkuil };
55934aa8879SHans Verkuil 
56034aa8879SHans Verkuil static const struct regval_list ov2640_sxga_regs[] = {
56134aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(SXGA_WIDTH, SXGA_HEIGHT, 0, 0, 2),
56234aa8879SHans Verkuil 	{ CTRLI,    0x00},
56334aa8879SHans Verkuil 	{ R_DVP_SP, 2 | R_DVP_SP_AUTO_MODE },
56434aa8879SHans Verkuil 	ENDMARKER,
56534aa8879SHans Verkuil };
56634aa8879SHans Verkuil 
56734aa8879SHans Verkuil static const struct regval_list ov2640_uxga_regs[] = {
56834aa8879SHans Verkuil 	PER_SIZE_REG_SEQ(UXGA_WIDTH, UXGA_HEIGHT, 0, 0, 0),
56934aa8879SHans Verkuil 	{ CTRLI,    0x00},
57034aa8879SHans Verkuil 	{ R_DVP_SP, 0 | R_DVP_SP_AUTO_MODE },
57134aa8879SHans Verkuil 	ENDMARKER,
57234aa8879SHans Verkuil };
57334aa8879SHans Verkuil 
57434aa8879SHans Verkuil #define OV2640_SIZE(n, w, h, r) \
57534aa8879SHans Verkuil 	{.name = n, .width = w , .height = h, .regs = r }
57634aa8879SHans Verkuil 
57734aa8879SHans Verkuil static const struct ov2640_win_size ov2640_supported_win_sizes[] = {
57834aa8879SHans Verkuil 	OV2640_SIZE("QCIF", QCIF_WIDTH, QCIF_HEIGHT, ov2640_qcif_regs),
57934aa8879SHans Verkuil 	OV2640_SIZE("QVGA", QVGA_WIDTH, QVGA_HEIGHT, ov2640_qvga_regs),
58034aa8879SHans Verkuil 	OV2640_SIZE("CIF", CIF_WIDTH, CIF_HEIGHT, ov2640_cif_regs),
58134aa8879SHans Verkuil 	OV2640_SIZE("VGA", VGA_WIDTH, VGA_HEIGHT, ov2640_vga_regs),
58234aa8879SHans Verkuil 	OV2640_SIZE("SVGA", SVGA_WIDTH, SVGA_HEIGHT, ov2640_svga_regs),
58334aa8879SHans Verkuil 	OV2640_SIZE("XGA", XGA_WIDTH, XGA_HEIGHT, ov2640_xga_regs),
58434aa8879SHans Verkuil 	OV2640_SIZE("SXGA", SXGA_WIDTH, SXGA_HEIGHT, ov2640_sxga_regs),
58534aa8879SHans Verkuil 	OV2640_SIZE("UXGA", UXGA_WIDTH, UXGA_HEIGHT, ov2640_uxga_regs),
58634aa8879SHans Verkuil };
58734aa8879SHans Verkuil 
58834aa8879SHans Verkuil /*
58934aa8879SHans Verkuil  * Register settings for pixel formats
59034aa8879SHans Verkuil  */
59134aa8879SHans Verkuil static const struct regval_list ov2640_format_change_preamble_regs[] = {
59234aa8879SHans Verkuil 	{ BANK_SEL, BANK_SEL_DSP },
59334aa8879SHans Verkuil 	{ R_BYPASS, R_BYPASS_USE_DSP },
59434aa8879SHans Verkuil 	ENDMARKER,
59534aa8879SHans Verkuil };
59634aa8879SHans Verkuil 
59734aa8879SHans Verkuil static const struct regval_list ov2640_yuyv_regs[] = {
59834aa8879SHans Verkuil 	{ IMAGE_MODE, IMAGE_MODE_YUV422 },
59934aa8879SHans Verkuil 	{ 0xd7, 0x03 },
60034aa8879SHans Verkuil 	{ 0x33, 0xa0 },
60134aa8879SHans Verkuil 	{ 0xe5, 0x1f },
60234aa8879SHans Verkuil 	{ 0xe1, 0x67 },
60334aa8879SHans Verkuil 	{ RESET,  0x00 },
60434aa8879SHans Verkuil 	{ R_BYPASS, R_BYPASS_USE_DSP },
60534aa8879SHans Verkuil 	ENDMARKER,
60634aa8879SHans Verkuil };
60734aa8879SHans Verkuil 
60834aa8879SHans Verkuil static const struct regval_list ov2640_uyvy_regs[] = {
60934aa8879SHans Verkuil 	{ IMAGE_MODE, IMAGE_MODE_LBYTE_FIRST | IMAGE_MODE_YUV422 },
61034aa8879SHans Verkuil 	{ 0xd7, 0x01 },
61134aa8879SHans Verkuil 	{ 0x33, 0xa0 },
61234aa8879SHans Verkuil 	{ 0xe1, 0x67 },
61334aa8879SHans Verkuil 	{ RESET,  0x00 },
61434aa8879SHans Verkuil 	{ R_BYPASS, R_BYPASS_USE_DSP },
61534aa8879SHans Verkuil 	ENDMARKER,
61634aa8879SHans Verkuil };
61734aa8879SHans Verkuil 
61834aa8879SHans Verkuil static const struct regval_list ov2640_rgb565_be_regs[] = {
61934aa8879SHans Verkuil 	{ IMAGE_MODE, IMAGE_MODE_RGB565 },
62034aa8879SHans Verkuil 	{ 0xd7, 0x03 },
62134aa8879SHans Verkuil 	{ RESET,  0x00 },
62234aa8879SHans Verkuil 	{ R_BYPASS, R_BYPASS_USE_DSP },
62334aa8879SHans Verkuil 	ENDMARKER,
62434aa8879SHans Verkuil };
62534aa8879SHans Verkuil 
62634aa8879SHans Verkuil static const struct regval_list ov2640_rgb565_le_regs[] = {
62734aa8879SHans Verkuil 	{ IMAGE_MODE, IMAGE_MODE_LBYTE_FIRST | IMAGE_MODE_RGB565 },
62834aa8879SHans Verkuil 	{ 0xd7, 0x03 },
62934aa8879SHans Verkuil 	{ RESET,  0x00 },
63034aa8879SHans Verkuil 	{ R_BYPASS, R_BYPASS_USE_DSP },
63134aa8879SHans Verkuil 	ENDMARKER,
63234aa8879SHans Verkuil };
63334aa8879SHans Verkuil 
63434aa8879SHans Verkuil static u32 ov2640_codes[] = {
63534aa8879SHans Verkuil 	MEDIA_BUS_FMT_YUYV8_2X8,
63634aa8879SHans Verkuil 	MEDIA_BUS_FMT_UYVY8_2X8,
637d72b196fSFrank Schaefer 	MEDIA_BUS_FMT_YVYU8_2X8,
638d72b196fSFrank Schaefer 	MEDIA_BUS_FMT_VYUY8_2X8,
63934aa8879SHans Verkuil 	MEDIA_BUS_FMT_RGB565_2X8_BE,
64034aa8879SHans Verkuil 	MEDIA_BUS_FMT_RGB565_2X8_LE,
64134aa8879SHans Verkuil };
64234aa8879SHans Verkuil 
64334aa8879SHans Verkuil /*
64434aa8879SHans Verkuil  * General functions
64534aa8879SHans Verkuil  */
to_ov2640(const struct i2c_client * client)64634aa8879SHans Verkuil static struct ov2640_priv *to_ov2640(const struct i2c_client *client)
64734aa8879SHans Verkuil {
64834aa8879SHans Verkuil 	return container_of(i2c_get_clientdata(client), struct ov2640_priv,
64934aa8879SHans Verkuil 			    subdev);
65034aa8879SHans Verkuil }
65134aa8879SHans Verkuil 
ov2640_write_array(struct i2c_client * client,const struct regval_list * vals)65234aa8879SHans Verkuil static int ov2640_write_array(struct i2c_client *client,
65334aa8879SHans Verkuil 			      const struct regval_list *vals)
65434aa8879SHans Verkuil {
65534aa8879SHans Verkuil 	int ret;
65634aa8879SHans Verkuil 
65734aa8879SHans Verkuil 	while ((vals->reg_num != 0xff) || (vals->value != 0xff)) {
65834aa8879SHans Verkuil 		ret = i2c_smbus_write_byte_data(client,
65934aa8879SHans Verkuil 						vals->reg_num, vals->value);
66034aa8879SHans Verkuil 		dev_vdbg(&client->dev, "array: 0x%02x, 0x%02x",
66134aa8879SHans Verkuil 			 vals->reg_num, vals->value);
66234aa8879SHans Verkuil 
66334aa8879SHans Verkuil 		if (ret < 0)
66434aa8879SHans Verkuil 			return ret;
66534aa8879SHans Verkuil 		vals++;
66634aa8879SHans Verkuil 	}
66734aa8879SHans Verkuil 	return 0;
66834aa8879SHans Verkuil }
66934aa8879SHans Verkuil 
ov2640_mask_set(struct i2c_client * client,u8 reg,u8 mask,u8 set)67034aa8879SHans Verkuil static int ov2640_mask_set(struct i2c_client *client,
67134aa8879SHans Verkuil 			   u8  reg, u8  mask, u8  set)
67234aa8879SHans Verkuil {
67334aa8879SHans Verkuil 	s32 val = i2c_smbus_read_byte_data(client, reg);
67434aa8879SHans Verkuil 	if (val < 0)
67534aa8879SHans Verkuil 		return val;
67634aa8879SHans Verkuil 
67734aa8879SHans Verkuil 	val &= ~mask;
67834aa8879SHans Verkuil 	val |= set & mask;
67934aa8879SHans Verkuil 
68034aa8879SHans Verkuil 	dev_vdbg(&client->dev, "masks: 0x%02x, 0x%02x", reg, val);
68134aa8879SHans Verkuil 
68234aa8879SHans Verkuil 	return i2c_smbus_write_byte_data(client, reg, val);
68334aa8879SHans Verkuil }
68434aa8879SHans Verkuil 
ov2640_reset(struct i2c_client * client)68534aa8879SHans Verkuil static int ov2640_reset(struct i2c_client *client)
68634aa8879SHans Verkuil {
68734aa8879SHans Verkuil 	int ret;
68891c158ddSColin Ian King 	static const struct regval_list reset_seq[] = {
68934aa8879SHans Verkuil 		{BANK_SEL, BANK_SEL_SENS},
69034aa8879SHans Verkuil 		{COM7, COM7_SRST},
69134aa8879SHans Verkuil 		ENDMARKER,
69234aa8879SHans Verkuil 	};
69334aa8879SHans Verkuil 
69434aa8879SHans Verkuil 	ret = ov2640_write_array(client, reset_seq);
69534aa8879SHans Verkuil 	if (ret)
69634aa8879SHans Verkuil 		goto err;
69734aa8879SHans Verkuil 
69834aa8879SHans Verkuil 	msleep(5);
69934aa8879SHans Verkuil err:
70034aa8879SHans Verkuil 	dev_dbg(&client->dev, "%s: (ret %d)", __func__, ret);
70134aa8879SHans Verkuil 	return ret;
70234aa8879SHans Verkuil }
70334aa8879SHans Verkuil 
70462105006SAkinobu Mita static const char * const ov2640_test_pattern_menu[] = {
70562105006SAkinobu Mita 	"Disabled",
70662105006SAkinobu Mita 	"Eight Vertical Colour Bars",
70762105006SAkinobu Mita };
70862105006SAkinobu Mita 
70934aa8879SHans Verkuil /*
71034aa8879SHans Verkuil  * functions
71134aa8879SHans Verkuil  */
ov2640_s_ctrl(struct v4l2_ctrl * ctrl)71234aa8879SHans Verkuil static int ov2640_s_ctrl(struct v4l2_ctrl *ctrl)
71334aa8879SHans Verkuil {
71434aa8879SHans Verkuil 	struct v4l2_subdev *sd =
71534aa8879SHans Verkuil 		&container_of(ctrl->handler, struct ov2640_priv, hdl)->subdev;
71634aa8879SHans Verkuil 	struct i2c_client  *client = v4l2_get_subdevdata(sd);
717deb9eec6SAkinobu Mita 	struct ov2640_priv *priv = to_ov2640(client);
71834aa8879SHans Verkuil 	u8 val;
71934aa8879SHans Verkuil 	int ret;
72034aa8879SHans Verkuil 
721deb9eec6SAkinobu Mita 	/* v4l2_ctrl_lock() locks our own mutex */
722deb9eec6SAkinobu Mita 
723deb9eec6SAkinobu Mita 	/*
724deb9eec6SAkinobu Mita 	 * If the device is not powered up by the host driver, do not apply any
725deb9eec6SAkinobu Mita 	 * controls to H/W at this time. Instead the controls will be restored
726deb9eec6SAkinobu Mita 	 * when the streaming is started.
727deb9eec6SAkinobu Mita 	 */
728deb9eec6SAkinobu Mita 	if (!priv->power_count)
729deb9eec6SAkinobu Mita 		return 0;
730deb9eec6SAkinobu Mita 
73134aa8879SHans Verkuil 	ret = i2c_smbus_write_byte_data(client, BANK_SEL, BANK_SEL_SENS);
73234aa8879SHans Verkuil 	if (ret < 0)
73334aa8879SHans Verkuil 		return ret;
73434aa8879SHans Verkuil 
73534aa8879SHans Verkuil 	switch (ctrl->id) {
73634aa8879SHans Verkuil 	case V4L2_CID_VFLIP:
7377f140fc2SFrank Schaefer 		val = ctrl->val ? REG04_VFLIP_IMG | REG04_VREF_EN : 0x00;
7387f140fc2SFrank Schaefer 		return ov2640_mask_set(client, REG04,
7397f140fc2SFrank Schaefer 				       REG04_VFLIP_IMG | REG04_VREF_EN, val);
7407f140fc2SFrank Schaefer 		/* NOTE: REG04_VREF_EN: 1 line shift / even/odd line swap */
74134aa8879SHans Verkuil 	case V4L2_CID_HFLIP:
74234aa8879SHans Verkuil 		val = ctrl->val ? REG04_HFLIP_IMG : 0x00;
74334aa8879SHans Verkuil 		return ov2640_mask_set(client, REG04, REG04_HFLIP_IMG, val);
74462105006SAkinobu Mita 	case V4L2_CID_TEST_PATTERN:
74562105006SAkinobu Mita 		val = ctrl->val ? COM7_COLOR_BAR_TEST : 0x00;
74662105006SAkinobu Mita 		return ov2640_mask_set(client, COM7, COM7_COLOR_BAR_TEST, val);
74734aa8879SHans Verkuil 	}
74834aa8879SHans Verkuil 
74934aa8879SHans Verkuil 	return -EINVAL;
75034aa8879SHans Verkuil }
75134aa8879SHans Verkuil 
75234aa8879SHans Verkuil #ifdef CONFIG_VIDEO_ADV_DEBUG
ov2640_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)75334aa8879SHans Verkuil static int ov2640_g_register(struct v4l2_subdev *sd,
75434aa8879SHans Verkuil 			     struct v4l2_dbg_register *reg)
75534aa8879SHans Verkuil {
75634aa8879SHans Verkuil 	struct i2c_client *client = v4l2_get_subdevdata(sd);
75734aa8879SHans Verkuil 	int ret;
75834aa8879SHans Verkuil 
75934aa8879SHans Verkuil 	reg->size = 1;
76034aa8879SHans Verkuil 	if (reg->reg > 0xff)
76134aa8879SHans Verkuil 		return -EINVAL;
76234aa8879SHans Verkuil 
76334aa8879SHans Verkuil 	ret = i2c_smbus_read_byte_data(client, reg->reg);
76434aa8879SHans Verkuil 	if (ret < 0)
76534aa8879SHans Verkuil 		return ret;
76634aa8879SHans Verkuil 
76734aa8879SHans Verkuil 	reg->val = ret;
76834aa8879SHans Verkuil 
76934aa8879SHans Verkuil 	return 0;
77034aa8879SHans Verkuil }
77134aa8879SHans Verkuil 
ov2640_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)77234aa8879SHans Verkuil static int ov2640_s_register(struct v4l2_subdev *sd,
77334aa8879SHans Verkuil 			     const struct v4l2_dbg_register *reg)
77434aa8879SHans Verkuil {
77534aa8879SHans Verkuil 	struct i2c_client *client = v4l2_get_subdevdata(sd);
77634aa8879SHans Verkuil 
77734aa8879SHans Verkuil 	if (reg->reg > 0xff ||
77834aa8879SHans Verkuil 	    reg->val > 0xff)
77934aa8879SHans Verkuil 		return -EINVAL;
78034aa8879SHans Verkuil 
78134aa8879SHans Verkuil 	return i2c_smbus_write_byte_data(client, reg->reg, reg->val);
78234aa8879SHans Verkuil }
78334aa8879SHans Verkuil #endif
78434aa8879SHans Verkuil 
ov2640_set_power(struct ov2640_priv * priv,int on)785deb9eec6SAkinobu Mita static void ov2640_set_power(struct ov2640_priv *priv, int on)
78634aa8879SHans Verkuil {
7873622d3e7SMauro Carvalho Chehab #ifdef CONFIG_GPIOLIB
788a463ea99SMauro Carvalho Chehab 	if (priv->pwdn_gpio)
78934aa8879SHans Verkuil 		gpiod_direction_output(priv->pwdn_gpio, !on);
79034aa8879SHans Verkuil 	if (on && priv->resetb_gpio) {
79134aa8879SHans Verkuil 		/* Active the resetb pin to perform a reset pulse */
79234aa8879SHans Verkuil 		gpiod_direction_output(priv->resetb_gpio, 1);
79334aa8879SHans Verkuil 		usleep_range(3000, 5000);
7943622d3e7SMauro Carvalho Chehab 		gpiod_set_value(priv->resetb_gpio, 0);
79534aa8879SHans Verkuil 	}
796a463ea99SMauro Carvalho Chehab #endif
797deb9eec6SAkinobu Mita }
798deb9eec6SAkinobu Mita 
ov2640_s_power(struct v4l2_subdev * sd,int on)799deb9eec6SAkinobu Mita static int ov2640_s_power(struct v4l2_subdev *sd, int on)
800deb9eec6SAkinobu Mita {
801deb9eec6SAkinobu Mita 	struct i2c_client *client = v4l2_get_subdevdata(sd);
802deb9eec6SAkinobu Mita 	struct ov2640_priv *priv = to_ov2640(client);
803deb9eec6SAkinobu Mita 
804deb9eec6SAkinobu Mita 	mutex_lock(&priv->lock);
805deb9eec6SAkinobu Mita 
806deb9eec6SAkinobu Mita 	/*
807deb9eec6SAkinobu Mita 	 * If the power count is modified from 0 to != 0 or from != 0 to 0,
808deb9eec6SAkinobu Mita 	 * update the power state.
809deb9eec6SAkinobu Mita 	 */
810deb9eec6SAkinobu Mita 	if (priv->power_count == !on)
811deb9eec6SAkinobu Mita 		ov2640_set_power(priv, on);
812deb9eec6SAkinobu Mita 	priv->power_count += on ? 1 : -1;
813deb9eec6SAkinobu Mita 	WARN_ON(priv->power_count < 0);
814deb9eec6SAkinobu Mita 	mutex_unlock(&priv->lock);
815deb9eec6SAkinobu Mita 
81634aa8879SHans Verkuil 	return 0;
81734aa8879SHans Verkuil }
81834aa8879SHans Verkuil 
81934aa8879SHans Verkuil /* Select the nearest higher resolution for capture */
ov2640_select_win(u32 width,u32 height)82038eeb491SFrank Schaefer static const struct ov2640_win_size *ov2640_select_win(u32 width, u32 height)
82134aa8879SHans Verkuil {
82234aa8879SHans Verkuil 	int i, default_size = ARRAY_SIZE(ov2640_supported_win_sizes) - 1;
82334aa8879SHans Verkuil 
82434aa8879SHans Verkuil 	for (i = 0; i < ARRAY_SIZE(ov2640_supported_win_sizes); i++) {
82538eeb491SFrank Schaefer 		if (ov2640_supported_win_sizes[i].width  >= width &&
82638eeb491SFrank Schaefer 		    ov2640_supported_win_sizes[i].height >= height)
82734aa8879SHans Verkuil 			return &ov2640_supported_win_sizes[i];
82834aa8879SHans Verkuil 	}
82934aa8879SHans Verkuil 
83034aa8879SHans Verkuil 	return &ov2640_supported_win_sizes[default_size];
83134aa8879SHans Verkuil }
83234aa8879SHans Verkuil 
ov2640_set_params(struct i2c_client * client,const struct ov2640_win_size * win,u32 code)833aa23c053SHans Verkuil static int ov2640_set_params(struct i2c_client *client,
834aa23c053SHans Verkuil 			     const struct ov2640_win_size *win, u32 code)
83534aa8879SHans Verkuil {
83634aa8879SHans Verkuil 	const struct regval_list *selected_cfmt_regs;
837d72b196fSFrank Schaefer 	u8 val;
83834aa8879SHans Verkuil 	int ret;
83934aa8879SHans Verkuil 
84034aa8879SHans Verkuil 	switch (code) {
84134aa8879SHans Verkuil 	case MEDIA_BUS_FMT_RGB565_2X8_BE:
84234aa8879SHans Verkuil 		dev_dbg(&client->dev, "%s: Selected cfmt RGB565 BE", __func__);
84334aa8879SHans Verkuil 		selected_cfmt_regs = ov2640_rgb565_be_regs;
84434aa8879SHans Verkuil 		break;
84534aa8879SHans Verkuil 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
84634aa8879SHans Verkuil 		dev_dbg(&client->dev, "%s: Selected cfmt RGB565 LE", __func__);
84734aa8879SHans Verkuil 		selected_cfmt_regs = ov2640_rgb565_le_regs;
84834aa8879SHans Verkuil 		break;
84934aa8879SHans Verkuil 	case MEDIA_BUS_FMT_YUYV8_2X8:
85034aa8879SHans Verkuil 		dev_dbg(&client->dev, "%s: Selected cfmt YUYV (YUV422)", __func__);
85134aa8879SHans Verkuil 		selected_cfmt_regs = ov2640_yuyv_regs;
85234aa8879SHans Verkuil 		break;
85334aa8879SHans Verkuil 	case MEDIA_BUS_FMT_UYVY8_2X8:
85434aa8879SHans Verkuil 	default:
85534aa8879SHans Verkuil 		dev_dbg(&client->dev, "%s: Selected cfmt UYVY", __func__);
85634aa8879SHans Verkuil 		selected_cfmt_regs = ov2640_uyvy_regs;
85734aa8879SHans Verkuil 		break;
858d72b196fSFrank Schaefer 	case MEDIA_BUS_FMT_YVYU8_2X8:
859d72b196fSFrank Schaefer 		dev_dbg(&client->dev, "%s: Selected cfmt YVYU", __func__);
860d72b196fSFrank Schaefer 		selected_cfmt_regs = ov2640_yuyv_regs;
861d72b196fSFrank Schaefer 		break;
862d72b196fSFrank Schaefer 	case MEDIA_BUS_FMT_VYUY8_2X8:
863d72b196fSFrank Schaefer 		dev_dbg(&client->dev, "%s: Selected cfmt VYUY", __func__);
864d72b196fSFrank Schaefer 		selected_cfmt_regs = ov2640_uyvy_regs;
865d72b196fSFrank Schaefer 		break;
86634aa8879SHans Verkuil 	}
86734aa8879SHans Verkuil 
86834aa8879SHans Verkuil 	/* reset hardware */
86934aa8879SHans Verkuil 	ov2640_reset(client);
87034aa8879SHans Verkuil 
87134aa8879SHans Verkuil 	/* initialize the sensor with default data */
87234aa8879SHans Verkuil 	dev_dbg(&client->dev, "%s: Init default", __func__);
87334aa8879SHans Verkuil 	ret = ov2640_write_array(client, ov2640_init_regs);
87434aa8879SHans Verkuil 	if (ret < 0)
87534aa8879SHans Verkuil 		goto err;
87634aa8879SHans Verkuil 
87734aa8879SHans Verkuil 	/* select preamble */
8782aae3939SAkinobu Mita 	dev_dbg(&client->dev, "%s: Set size to %s", __func__, win->name);
87934aa8879SHans Verkuil 	ret = ov2640_write_array(client, ov2640_size_change_preamble_regs);
88034aa8879SHans Verkuil 	if (ret < 0)
88134aa8879SHans Verkuil 		goto err;
88234aa8879SHans Verkuil 
88334aa8879SHans Verkuil 	/* set size win */
8842aae3939SAkinobu Mita 	ret = ov2640_write_array(client, win->regs);
88534aa8879SHans Verkuil 	if (ret < 0)
88634aa8879SHans Verkuil 		goto err;
88734aa8879SHans Verkuil 
88834aa8879SHans Verkuil 	/* cfmt preamble */
88934aa8879SHans Verkuil 	dev_dbg(&client->dev, "%s: Set cfmt", __func__);
89034aa8879SHans Verkuil 	ret = ov2640_write_array(client, ov2640_format_change_preamble_regs);
89134aa8879SHans Verkuil 	if (ret < 0)
89234aa8879SHans Verkuil 		goto err;
89334aa8879SHans Verkuil 
89434aa8879SHans Verkuil 	/* set cfmt */
89534aa8879SHans Verkuil 	ret = ov2640_write_array(client, selected_cfmt_regs);
89634aa8879SHans Verkuil 	if (ret < 0)
89734aa8879SHans Verkuil 		goto err;
898d72b196fSFrank Schaefer 	val = (code == MEDIA_BUS_FMT_YVYU8_2X8)
899d72b196fSFrank Schaefer 	      || (code == MEDIA_BUS_FMT_VYUY8_2X8) ? CTRL0_VFIRST : 0x00;
900d72b196fSFrank Schaefer 	ret = ov2640_mask_set(client, CTRL0, CTRL0_VFIRST, val);
901d72b196fSFrank Schaefer 	if (ret < 0)
902d72b196fSFrank Schaefer 		goto err;
90334aa8879SHans Verkuil 
90434aa8879SHans Verkuil 	return 0;
90534aa8879SHans Verkuil 
90634aa8879SHans Verkuil err:
90734aa8879SHans Verkuil 	dev_err(&client->dev, "%s: Error %d", __func__, ret);
90834aa8879SHans Verkuil 	ov2640_reset(client);
90934aa8879SHans Verkuil 
91034aa8879SHans Verkuil 	return ret;
91134aa8879SHans Verkuil }
91234aa8879SHans Verkuil 
ov2640_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * format)91334aa8879SHans Verkuil static int ov2640_get_fmt(struct v4l2_subdev *sd,
9140d346d2aSTomi Valkeinen 		struct v4l2_subdev_state *sd_state,
91534aa8879SHans Verkuil 		struct v4l2_subdev_format *format)
91634aa8879SHans Verkuil {
91734aa8879SHans Verkuil 	struct v4l2_mbus_framefmt *mf = &format->format;
91834aa8879SHans Verkuil 	struct i2c_client  *client = v4l2_get_subdevdata(sd);
91934aa8879SHans Verkuil 	struct ov2640_priv *priv = to_ov2640(client);
92034aa8879SHans Verkuil 
92134aa8879SHans Verkuil 	if (format->pad)
92234aa8879SHans Verkuil 		return -EINVAL;
92334aa8879SHans Verkuil 
9248d3b307aSAkinobu Mita 	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
9258d3b307aSAkinobu Mita #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
9260d346d2aSTomi Valkeinen 		mf = v4l2_subdev_get_try_format(sd, sd_state, 0);
9278d3b307aSAkinobu Mita 		format->format = *mf;
9288d3b307aSAkinobu Mita 		return 0;
9298d3b307aSAkinobu Mita #else
9302dbcb6fbSHans Verkuil 		return -EINVAL;
9318d3b307aSAkinobu Mita #endif
9328d3b307aSAkinobu Mita 	}
93334aa8879SHans Verkuil 
93434aa8879SHans Verkuil 	mf->width	= priv->win->width;
93534aa8879SHans Verkuil 	mf->height	= priv->win->height;
93634aa8879SHans Verkuil 	mf->code	= priv->cfmt_code;
93734aa8879SHans Verkuil 	mf->colorspace	= V4L2_COLORSPACE_SRGB;
93834aa8879SHans Verkuil 	mf->field	= V4L2_FIELD_NONE;
939bd0405f9SAkinobu Mita 	mf->ycbcr_enc	= V4L2_YCBCR_ENC_DEFAULT;
940bd0405f9SAkinobu Mita 	mf->quantization = V4L2_QUANTIZATION_DEFAULT;
941bd0405f9SAkinobu Mita 	mf->xfer_func	= V4L2_XFER_FUNC_DEFAULT;
94234aa8879SHans Verkuil 
94334aa8879SHans Verkuil 	return 0;
94434aa8879SHans Verkuil }
94534aa8879SHans Verkuil 
ov2640_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * format)94634aa8879SHans Verkuil static int ov2640_set_fmt(struct v4l2_subdev *sd,
9470d346d2aSTomi Valkeinen 		struct v4l2_subdev_state *sd_state,
94834aa8879SHans Verkuil 		struct v4l2_subdev_format *format)
94934aa8879SHans Verkuil {
95034aa8879SHans Verkuil 	struct v4l2_mbus_framefmt *mf = &format->format;
95134aa8879SHans Verkuil 	struct i2c_client *client = v4l2_get_subdevdata(sd);
9522aae3939SAkinobu Mita 	struct ov2640_priv *priv = to_ov2640(client);
953aa23c053SHans Verkuil 	const struct ov2640_win_size *win;
9542aae3939SAkinobu Mita 	int ret = 0;
95534aa8879SHans Verkuil 
95634aa8879SHans Verkuil 	if (format->pad)
95734aa8879SHans Verkuil 		return -EINVAL;
95834aa8879SHans Verkuil 
9592aae3939SAkinobu Mita 	mutex_lock(&priv->lock);
9602aae3939SAkinobu Mita 
961aa23c053SHans Verkuil 	/* select suitable win */
96238eeb491SFrank Schaefer 	win = ov2640_select_win(mf->width, mf->height);
96338eeb491SFrank Schaefer 	mf->width	= win->width;
96438eeb491SFrank Schaefer 	mf->height	= win->height;
96534aa8879SHans Verkuil 
96634aa8879SHans Verkuil 	mf->field	= V4L2_FIELD_NONE;
96734aa8879SHans Verkuil 	mf->colorspace	= V4L2_COLORSPACE_SRGB;
968bd0405f9SAkinobu Mita 	mf->ycbcr_enc	= V4L2_YCBCR_ENC_DEFAULT;
969bd0405f9SAkinobu Mita 	mf->quantization = V4L2_QUANTIZATION_DEFAULT;
970bd0405f9SAkinobu Mita 	mf->xfer_func	= V4L2_XFER_FUNC_DEFAULT;
97134aa8879SHans Verkuil 
97234aa8879SHans Verkuil 	switch (mf->code) {
97334aa8879SHans Verkuil 	case MEDIA_BUS_FMT_RGB565_2X8_BE:
97434aa8879SHans Verkuil 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
97534aa8879SHans Verkuil 	case MEDIA_BUS_FMT_YUYV8_2X8:
97634aa8879SHans Verkuil 	case MEDIA_BUS_FMT_UYVY8_2X8:
977d72b196fSFrank Schaefer 	case MEDIA_BUS_FMT_YVYU8_2X8:
978d72b196fSFrank Schaefer 	case MEDIA_BUS_FMT_VYUY8_2X8:
97934aa8879SHans Verkuil 		break;
98034aa8879SHans Verkuil 	default:
98134aa8879SHans Verkuil 		mf->code = MEDIA_BUS_FMT_UYVY8_2X8;
98234aa8879SHans Verkuil 		break;
98334aa8879SHans Verkuil 	}
98434aa8879SHans Verkuil 
9852aae3939SAkinobu Mita 	if (format->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
9862aae3939SAkinobu Mita 		struct ov2640_priv *priv = to_ov2640(client);
9872aae3939SAkinobu Mita 
9882aae3939SAkinobu Mita 		if (priv->streaming) {
9892aae3939SAkinobu Mita 			ret = -EBUSY;
9902aae3939SAkinobu Mita 			goto out;
9912aae3939SAkinobu Mita 		}
9922aae3939SAkinobu Mita 		/* select win */
9932aae3939SAkinobu Mita 		priv->win = win;
9942aae3939SAkinobu Mita 		/* select format */
9952aae3939SAkinobu Mita 		priv->cfmt_code = mf->code;
9962aae3939SAkinobu Mita 	} else {
9970d346d2aSTomi Valkeinen 		sd_state->pads->try_fmt = *mf;
9982aae3939SAkinobu Mita 	}
9992aae3939SAkinobu Mita out:
10002aae3939SAkinobu Mita 	mutex_unlock(&priv->lock);
10012aae3939SAkinobu Mita 
10022aae3939SAkinobu Mita 	return ret;
100334aa8879SHans Verkuil }
100434aa8879SHans Verkuil 
ov2640_init_cfg(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state)10058d3b307aSAkinobu Mita static int ov2640_init_cfg(struct v4l2_subdev *sd,
10060d346d2aSTomi Valkeinen 			   struct v4l2_subdev_state *sd_state)
10078d3b307aSAkinobu Mita {
10088d3b307aSAkinobu Mita #ifdef CONFIG_VIDEO_V4L2_SUBDEV_API
10098d3b307aSAkinobu Mita 	struct v4l2_mbus_framefmt *try_fmt =
10100d346d2aSTomi Valkeinen 		v4l2_subdev_get_try_format(sd, sd_state, 0);
1011adbd2969SAkinobu Mita 	const struct ov2640_win_size *win =
1012adbd2969SAkinobu Mita 		ov2640_select_win(SVGA_WIDTH, SVGA_HEIGHT);
10138d3b307aSAkinobu Mita 
1014adbd2969SAkinobu Mita 	try_fmt->width = win->width;
1015adbd2969SAkinobu Mita 	try_fmt->height = win->height;
1016adbd2969SAkinobu Mita 	try_fmt->code = MEDIA_BUS_FMT_UYVY8_2X8;
10178d3b307aSAkinobu Mita 	try_fmt->colorspace = V4L2_COLORSPACE_SRGB;
10188d3b307aSAkinobu Mita 	try_fmt->field = V4L2_FIELD_NONE;
10198d3b307aSAkinobu Mita 	try_fmt->ycbcr_enc = V4L2_YCBCR_ENC_DEFAULT;
10208d3b307aSAkinobu Mita 	try_fmt->quantization = V4L2_QUANTIZATION_DEFAULT;
10218d3b307aSAkinobu Mita 	try_fmt->xfer_func = V4L2_XFER_FUNC_DEFAULT;
10228d3b307aSAkinobu Mita #endif
10238d3b307aSAkinobu Mita 	return 0;
10248d3b307aSAkinobu Mita }
10258d3b307aSAkinobu Mita 
ov2640_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_mbus_code_enum * code)102634aa8879SHans Verkuil static int ov2640_enum_mbus_code(struct v4l2_subdev *sd,
10270d346d2aSTomi Valkeinen 		struct v4l2_subdev_state *sd_state,
102834aa8879SHans Verkuil 		struct v4l2_subdev_mbus_code_enum *code)
102934aa8879SHans Verkuil {
103034aa8879SHans Verkuil 	if (code->pad || code->index >= ARRAY_SIZE(ov2640_codes))
103134aa8879SHans Verkuil 		return -EINVAL;
103234aa8879SHans Verkuil 
103334aa8879SHans Verkuil 	code->code = ov2640_codes[code->index];
103434aa8879SHans Verkuil 	return 0;
103534aa8879SHans Verkuil }
103634aa8879SHans Verkuil 
ov2640_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_selection * sel)103734aa8879SHans Verkuil static int ov2640_get_selection(struct v4l2_subdev *sd,
10380d346d2aSTomi Valkeinen 		struct v4l2_subdev_state *sd_state,
103934aa8879SHans Verkuil 		struct v4l2_subdev_selection *sel)
104034aa8879SHans Verkuil {
104134aa8879SHans Verkuil 	if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
104234aa8879SHans Verkuil 		return -EINVAL;
104334aa8879SHans Verkuil 
104434aa8879SHans Verkuil 	switch (sel->target) {
104534aa8879SHans Verkuil 	case V4L2_SEL_TGT_CROP_BOUNDS:
104634aa8879SHans Verkuil 	case V4L2_SEL_TGT_CROP:
104734aa8879SHans Verkuil 		sel->r.left = 0;
104834aa8879SHans Verkuil 		sel->r.top = 0;
104934aa8879SHans Verkuil 		sel->r.width = UXGA_WIDTH;
105034aa8879SHans Verkuil 		sel->r.height = UXGA_HEIGHT;
105134aa8879SHans Verkuil 		return 0;
105234aa8879SHans Verkuil 	default:
105334aa8879SHans Verkuil 		return -EINVAL;
105434aa8879SHans Verkuil 	}
105534aa8879SHans Verkuil }
105634aa8879SHans Verkuil 
ov2640_s_stream(struct v4l2_subdev * sd,int on)10572aae3939SAkinobu Mita static int ov2640_s_stream(struct v4l2_subdev *sd, int on)
10582aae3939SAkinobu Mita {
10592aae3939SAkinobu Mita 	struct i2c_client *client = v4l2_get_subdevdata(sd);
10602aae3939SAkinobu Mita 	struct ov2640_priv *priv = to_ov2640(client);
10612aae3939SAkinobu Mita 	int ret = 0;
10622aae3939SAkinobu Mita 
10632aae3939SAkinobu Mita 	mutex_lock(&priv->lock);
10642aae3939SAkinobu Mita 	if (priv->streaming == !on) {
10652aae3939SAkinobu Mita 		if (on) {
10662aae3939SAkinobu Mita 			ret = ov2640_set_params(client, priv->win,
10672aae3939SAkinobu Mita 						priv->cfmt_code);
1068deb9eec6SAkinobu Mita 			if (!ret)
1069deb9eec6SAkinobu Mita 				ret = __v4l2_ctrl_handler_setup(&priv->hdl);
10702aae3939SAkinobu Mita 		}
10712aae3939SAkinobu Mita 	}
10722aae3939SAkinobu Mita 	if (!ret)
10732aae3939SAkinobu Mita 		priv->streaming = on;
10742aae3939SAkinobu Mita 	mutex_unlock(&priv->lock);
10752aae3939SAkinobu Mita 
10762aae3939SAkinobu Mita 	return ret;
10772aae3939SAkinobu Mita }
10782aae3939SAkinobu Mita 
ov2640_video_probe(struct i2c_client * client)107934aa8879SHans Verkuil static int ov2640_video_probe(struct i2c_client *client)
108034aa8879SHans Verkuil {
108134aa8879SHans Verkuil 	struct ov2640_priv *priv = to_ov2640(client);
108234aa8879SHans Verkuil 	u8 pid, ver, midh, midl;
108334aa8879SHans Verkuil 	const char *devname;
108434aa8879SHans Verkuil 	int ret;
108534aa8879SHans Verkuil 
108634aa8879SHans Verkuil 	ret = ov2640_s_power(&priv->subdev, 1);
108734aa8879SHans Verkuil 	if (ret < 0)
108834aa8879SHans Verkuil 		return ret;
108934aa8879SHans Verkuil 
109034aa8879SHans Verkuil 	/*
109134aa8879SHans Verkuil 	 * check and show product ID and manufacturer ID
109234aa8879SHans Verkuil 	 */
109334aa8879SHans Verkuil 	i2c_smbus_write_byte_data(client, BANK_SEL, BANK_SEL_SENS);
109434aa8879SHans Verkuil 	pid  = i2c_smbus_read_byte_data(client, PID);
109534aa8879SHans Verkuil 	ver  = i2c_smbus_read_byte_data(client, VER);
109634aa8879SHans Verkuil 	midh = i2c_smbus_read_byte_data(client, MIDH);
109734aa8879SHans Verkuil 	midl = i2c_smbus_read_byte_data(client, MIDL);
109834aa8879SHans Verkuil 
109934aa8879SHans Verkuil 	switch (VERSION(pid, ver)) {
110034aa8879SHans Verkuil 	case PID_OV2640:
110134aa8879SHans Verkuil 		devname     = "ov2640";
110234aa8879SHans Verkuil 		break;
110334aa8879SHans Verkuil 	default:
110434aa8879SHans Verkuil 		dev_err(&client->dev,
110534aa8879SHans Verkuil 			"Product ID error %x:%x\n", pid, ver);
110634aa8879SHans Verkuil 		ret = -ENODEV;
110734aa8879SHans Verkuil 		goto done;
110834aa8879SHans Verkuil 	}
110934aa8879SHans Verkuil 
111034aa8879SHans Verkuil 	dev_info(&client->dev,
111134aa8879SHans Verkuil 		 "%s Product ID %0x:%0x Manufacturer ID %x:%x\n",
111234aa8879SHans Verkuil 		 devname, pid, ver, midh, midl);
111334aa8879SHans Verkuil 
111434aa8879SHans Verkuil done:
111534aa8879SHans Verkuil 	ov2640_s_power(&priv->subdev, 0);
111634aa8879SHans Verkuil 	return ret;
111734aa8879SHans Verkuil }
111834aa8879SHans Verkuil 
111934aa8879SHans Verkuil static const struct v4l2_ctrl_ops ov2640_ctrl_ops = {
112034aa8879SHans Verkuil 	.s_ctrl = ov2640_s_ctrl,
112134aa8879SHans Verkuil };
112234aa8879SHans Verkuil 
112334aa8879SHans Verkuil static const struct v4l2_subdev_core_ops ov2640_subdev_core_ops = {
1124c6545516SAkinobu Mita 	.log_status = v4l2_ctrl_subdev_log_status,
1125c6545516SAkinobu Mita 	.subscribe_event = v4l2_ctrl_subdev_subscribe_event,
1126c6545516SAkinobu Mita 	.unsubscribe_event = v4l2_event_subdev_unsubscribe,
112734aa8879SHans Verkuil #ifdef CONFIG_VIDEO_ADV_DEBUG
112834aa8879SHans Verkuil 	.g_register	= ov2640_g_register,
112934aa8879SHans Verkuil 	.s_register	= ov2640_s_register,
113034aa8879SHans Verkuil #endif
113134aa8879SHans Verkuil 	.s_power	= ov2640_s_power,
113234aa8879SHans Verkuil };
113334aa8879SHans Verkuil 
113434aa8879SHans Verkuil static const struct v4l2_subdev_pad_ops ov2640_subdev_pad_ops = {
11358d3b307aSAkinobu Mita 	.init_cfg	= ov2640_init_cfg,
113634aa8879SHans Verkuil 	.enum_mbus_code = ov2640_enum_mbus_code,
113734aa8879SHans Verkuil 	.get_selection	= ov2640_get_selection,
113834aa8879SHans Verkuil 	.get_fmt	= ov2640_get_fmt,
113934aa8879SHans Verkuil 	.set_fmt	= ov2640_set_fmt,
114034aa8879SHans Verkuil };
114134aa8879SHans Verkuil 
11422aae3939SAkinobu Mita static const struct v4l2_subdev_video_ops ov2640_subdev_video_ops = {
11432aae3939SAkinobu Mita 	.s_stream = ov2640_s_stream,
11442aae3939SAkinobu Mita };
11452aae3939SAkinobu Mita 
114634aa8879SHans Verkuil static const struct v4l2_subdev_ops ov2640_subdev_ops = {
114734aa8879SHans Verkuil 	.core	= &ov2640_subdev_core_ops,
114834aa8879SHans Verkuil 	.pad	= &ov2640_subdev_pad_ops,
11492aae3939SAkinobu Mita 	.video	= &ov2640_subdev_video_ops,
115034aa8879SHans Verkuil };
115134aa8879SHans Verkuil 
ov2640_probe_dt(struct i2c_client * client,struct ov2640_priv * priv)115234aa8879SHans Verkuil static int ov2640_probe_dt(struct i2c_client *client,
115334aa8879SHans Verkuil 		struct ov2640_priv *priv)
115434aa8879SHans Verkuil {
11553622d3e7SMauro Carvalho Chehab 	int ret;
11563622d3e7SMauro Carvalho Chehab 
115734aa8879SHans Verkuil 	/* Request the reset GPIO deasserted */
115834aa8879SHans Verkuil 	priv->resetb_gpio = devm_gpiod_get_optional(&client->dev, "resetb",
115934aa8879SHans Verkuil 			GPIOD_OUT_LOW);
11603622d3e7SMauro Carvalho Chehab 
116134aa8879SHans Verkuil 	if (!priv->resetb_gpio)
116234aa8879SHans Verkuil 		dev_dbg(&client->dev, "resetb gpio is not assigned!\n");
11633622d3e7SMauro Carvalho Chehab 
11643622d3e7SMauro Carvalho Chehab 	ret = PTR_ERR_OR_ZERO(priv->resetb_gpio);
11653622d3e7SMauro Carvalho Chehab 	if (ret && ret != -ENOSYS) {
11663622d3e7SMauro Carvalho Chehab 		dev_dbg(&client->dev,
11673622d3e7SMauro Carvalho Chehab 			"Error %d while getting resetb gpio\n", ret);
11683622d3e7SMauro Carvalho Chehab 		return ret;
11693622d3e7SMauro Carvalho Chehab 	}
117034aa8879SHans Verkuil 
117134aa8879SHans Verkuil 	/* Request the power down GPIO asserted */
117234aa8879SHans Verkuil 	priv->pwdn_gpio = devm_gpiod_get_optional(&client->dev, "pwdn",
117334aa8879SHans Verkuil 			GPIOD_OUT_HIGH);
11743622d3e7SMauro Carvalho Chehab 
117534aa8879SHans Verkuil 	if (!priv->pwdn_gpio)
117634aa8879SHans Verkuil 		dev_dbg(&client->dev, "pwdn gpio is not assigned!\n");
11773622d3e7SMauro Carvalho Chehab 
11783622d3e7SMauro Carvalho Chehab 	ret = PTR_ERR_OR_ZERO(priv->pwdn_gpio);
11793622d3e7SMauro Carvalho Chehab 	if (ret && ret != -ENOSYS) {
11803622d3e7SMauro Carvalho Chehab 		dev_dbg(&client->dev,
11813622d3e7SMauro Carvalho Chehab 			"Error %d while getting pwdn gpio\n", ret);
11823622d3e7SMauro Carvalho Chehab 		return ret;
11833622d3e7SMauro Carvalho Chehab 	}
118434aa8879SHans Verkuil 
118534aa8879SHans Verkuil 	return 0;
118634aa8879SHans Verkuil }
118734aa8879SHans Verkuil 
118834aa8879SHans Verkuil /*
118934aa8879SHans Verkuil  * i2c_driver functions
119034aa8879SHans Verkuil  */
ov2640_probe(struct i2c_client * client)1191e6714993SKieran Bingham static int ov2640_probe(struct i2c_client *client)
119234aa8879SHans Verkuil {
119334aa8879SHans Verkuil 	struct ov2640_priv	*priv;
1194e64de208SWolfram Sang 	struct i2c_adapter	*adapter = client->adapter;
119534aa8879SHans Verkuil 	int			ret;
119634aa8879SHans Verkuil 
119734aa8879SHans Verkuil 	if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
119834aa8879SHans Verkuil 		dev_err(&adapter->dev,
119934aa8879SHans Verkuil 			"OV2640: I2C-Adapter doesn't support SMBUS\n");
120034aa8879SHans Verkuil 		return -EIO;
120134aa8879SHans Verkuil 	}
120234aa8879SHans Verkuil 
120319fab6feSMarkus Elfring 	priv = devm_kzalloc(&client->dev, sizeof(*priv), GFP_KERNEL);
12040fd58435SMarkus Elfring 	if (!priv)
120534aa8879SHans Verkuil 		return -ENOMEM;
120634aa8879SHans Verkuil 
120746796cfcSHans Verkuil 	if (client->dev.of_node) {
120846796cfcSHans Verkuil 		priv->clk = devm_clk_get(&client->dev, "xvclk");
120934aa8879SHans Verkuil 		if (IS_ERR(priv->clk))
1210877f1af1SFabio Estevam 			return PTR_ERR(priv->clk);
1211c3d14780SFabio Estevam 		ret = clk_prepare_enable(priv->clk);
1212c3d14780SFabio Estevam 		if (ret)
1213c3d14780SFabio Estevam 			return ret;
121434aa8879SHans Verkuil 	}
121534aa8879SHans Verkuil 
121634aa8879SHans Verkuil 	ret = ov2640_probe_dt(client, priv);
121734aa8879SHans Verkuil 	if (ret)
121834aa8879SHans Verkuil 		goto err_clk;
121934aa8879SHans Verkuil 
1220b0a7d0e1SAkinobu Mita 	priv->win = ov2640_select_win(SVGA_WIDTH, SVGA_HEIGHT);
1221b0a7d0e1SAkinobu Mita 	priv->cfmt_code = MEDIA_BUS_FMT_UYVY8_2X8;
1222b0a7d0e1SAkinobu Mita 
122334aa8879SHans Verkuil 	v4l2_i2c_subdev_init(&priv->subdev, client, &ov2640_subdev_ops);
1224c6545516SAkinobu Mita 	priv->subdev.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
1225c6545516SAkinobu Mita 			      V4L2_SUBDEV_FL_HAS_EVENTS;
12262aae3939SAkinobu Mita 	mutex_init(&priv->lock);
122762105006SAkinobu Mita 	v4l2_ctrl_handler_init(&priv->hdl, 3);
1228deb9eec6SAkinobu Mita 	priv->hdl.lock = &priv->lock;
122934aa8879SHans Verkuil 	v4l2_ctrl_new_std(&priv->hdl, &ov2640_ctrl_ops,
123034aa8879SHans Verkuil 			V4L2_CID_VFLIP, 0, 1, 1, 0);
123134aa8879SHans Verkuil 	v4l2_ctrl_new_std(&priv->hdl, &ov2640_ctrl_ops,
123234aa8879SHans Verkuil 			V4L2_CID_HFLIP, 0, 1, 1, 0);
123362105006SAkinobu Mita 	v4l2_ctrl_new_std_menu_items(&priv->hdl, &ov2640_ctrl_ops,
123462105006SAkinobu Mita 			V4L2_CID_TEST_PATTERN,
123562105006SAkinobu Mita 			ARRAY_SIZE(ov2640_test_pattern_menu) - 1, 0, 0,
123662105006SAkinobu Mita 			ov2640_test_pattern_menu);
123734aa8879SHans Verkuil 	priv->subdev.ctrl_handler = &priv->hdl;
123834aa8879SHans Verkuil 	if (priv->hdl.error) {
123934aa8879SHans Verkuil 		ret = priv->hdl.error;
124046796cfcSHans Verkuil 		goto err_hdl;
124134aa8879SHans Verkuil 	}
1242ff0e9c1dSHans Verkuil #if defined(CONFIG_MEDIA_CONTROLLER)
1243ff0e9c1dSHans Verkuil 	priv->pad.flags = MEDIA_PAD_FL_SOURCE;
1244ff0e9c1dSHans Verkuil 	priv->subdev.entity.function = MEDIA_ENT_F_CAM_SENSOR;
1245ff0e9c1dSHans Verkuil 	ret = media_entity_pads_init(&priv->subdev.entity, 1, &priv->pad);
1246ff0e9c1dSHans Verkuil 	if (ret < 0)
1247ff0e9c1dSHans Verkuil 		goto err_hdl;
1248ff0e9c1dSHans Verkuil #endif
124934aa8879SHans Verkuil 
125034aa8879SHans Verkuil 	ret = ov2640_video_probe(client);
125134aa8879SHans Verkuil 	if (ret < 0)
1252ff0e9c1dSHans Verkuil 		goto err_videoprobe;
125334aa8879SHans Verkuil 
125434aa8879SHans Verkuil 	ret = v4l2_async_register_subdev(&priv->subdev);
125534aa8879SHans Verkuil 	if (ret < 0)
1256ff0e9c1dSHans Verkuil 		goto err_videoprobe;
125734aa8879SHans Verkuil 
125834aa8879SHans Verkuil 	dev_info(&adapter->dev, "OV2640 Probed\n");
125934aa8879SHans Verkuil 
126034aa8879SHans Verkuil 	return 0;
126134aa8879SHans Verkuil 
1262ff0e9c1dSHans Verkuil err_videoprobe:
1263ff0e9c1dSHans Verkuil 	media_entity_cleanup(&priv->subdev.entity);
126446796cfcSHans Verkuil err_hdl:
126534aa8879SHans Verkuil 	v4l2_ctrl_handler_free(&priv->hdl);
12662aae3939SAkinobu Mita 	mutex_destroy(&priv->lock);
126734aa8879SHans Verkuil err_clk:
126846796cfcSHans Verkuil 	clk_disable_unprepare(priv->clk);
126934aa8879SHans Verkuil 	return ret;
127034aa8879SHans Verkuil }
127134aa8879SHans Verkuil 
ov2640_remove(struct i2c_client * client)1272ed5c2f5fSUwe Kleine-König static void ov2640_remove(struct i2c_client *client)
127334aa8879SHans Verkuil {
127434aa8879SHans Verkuil 	struct ov2640_priv       *priv = to_ov2640(client);
127534aa8879SHans Verkuil 
127634aa8879SHans Verkuil 	v4l2_async_unregister_subdev(&priv->subdev);
127734aa8879SHans Verkuil 	v4l2_ctrl_handler_free(&priv->hdl);
12782aae3939SAkinobu Mita 	mutex_destroy(&priv->lock);
1279ff0e9c1dSHans Verkuil 	media_entity_cleanup(&priv->subdev.entity);
128046796cfcSHans Verkuil 	v4l2_device_unregister_subdev(&priv->subdev);
128146796cfcSHans Verkuil 	clk_disable_unprepare(priv->clk);
128234aa8879SHans Verkuil }
128334aa8879SHans Verkuil 
128434aa8879SHans Verkuil static const struct i2c_device_id ov2640_id[] = {
128534aa8879SHans Verkuil 	{ "ov2640", 0 },
128634aa8879SHans Verkuil 	{ }
128734aa8879SHans Verkuil };
128834aa8879SHans Verkuil MODULE_DEVICE_TABLE(i2c, ov2640_id);
128934aa8879SHans Verkuil 
129034aa8879SHans Verkuil static const struct of_device_id ov2640_of_match[] = {
129134aa8879SHans Verkuil 	{.compatible = "ovti,ov2640", },
129234aa8879SHans Verkuil 	{},
129334aa8879SHans Verkuil };
129434aa8879SHans Verkuil MODULE_DEVICE_TABLE(of, ov2640_of_match);
129534aa8879SHans Verkuil 
129634aa8879SHans Verkuil static struct i2c_driver ov2640_i2c_driver = {
129734aa8879SHans Verkuil 	.driver = {
129834aa8879SHans Verkuil 		.name = "ov2640",
1299*b608e9d4SKrzysztof Kozlowski 		.of_match_table = ov2640_of_match,
130034aa8879SHans Verkuil 	},
1301aaeb31c0SUwe Kleine-König 	.probe    = ov2640_probe,
130234aa8879SHans Verkuil 	.remove   = ov2640_remove,
130334aa8879SHans Verkuil 	.id_table = ov2640_id,
130434aa8879SHans Verkuil };
130534aa8879SHans Verkuil 
130634aa8879SHans Verkuil module_i2c_driver(ov2640_i2c_driver);
130734aa8879SHans Verkuil 
130834aa8879SHans Verkuil MODULE_DESCRIPTION("Driver for Omni Vision 2640 sensor");
130934aa8879SHans Verkuil MODULE_AUTHOR("Alberto Panizzo");
131034aa8879SHans Verkuil MODULE_LICENSE("GPL v2");
1311