xref: /openbmc/linux/drivers/media/i2c/ov01a10.c (revision 240fd021)
10827b58dSBingbu Cao // SPDX-License-Identifier: GPL-2.0-only
20827b58dSBingbu Cao /*
30827b58dSBingbu Cao  * Copyright (c) 2023 Intel Corporation.
40827b58dSBingbu Cao  */
50827b58dSBingbu Cao 
60827b58dSBingbu Cao #include <asm/unaligned.h>
70827b58dSBingbu Cao 
80827b58dSBingbu Cao #include <linux/acpi.h>
90827b58dSBingbu Cao #include <linux/bitfield.h>
100827b58dSBingbu Cao #include <linux/i2c.h>
110827b58dSBingbu Cao #include <linux/module.h>
120827b58dSBingbu Cao #include <linux/pm_runtime.h>
130827b58dSBingbu Cao 
140827b58dSBingbu Cao #include <media/v4l2-ctrls.h>
150827b58dSBingbu Cao #include <media/v4l2-device.h>
160827b58dSBingbu Cao #include <media/v4l2-event.h>
170827b58dSBingbu Cao #include <media/v4l2-fwnode.h>
180827b58dSBingbu Cao 
190827b58dSBingbu Cao #define OV01A10_LINK_FREQ_400MHZ	400000000ULL
200827b58dSBingbu Cao #define OV01A10_SCLK			40000000LL
210827b58dSBingbu Cao #define OV01A10_DATA_LANES		1
220827b58dSBingbu Cao 
230827b58dSBingbu Cao #define OV01A10_REG_CHIP_ID		0x300a
240827b58dSBingbu Cao #define OV01A10_CHIP_ID			0x560141
250827b58dSBingbu Cao 
260827b58dSBingbu Cao #define OV01A10_REG_MODE_SELECT		0x0100
270827b58dSBingbu Cao #define OV01A10_MODE_STANDBY		0x00
280827b58dSBingbu Cao #define OV01A10_MODE_STREAMING		0x01
290827b58dSBingbu Cao 
300827b58dSBingbu Cao /* pixel array */
310827b58dSBingbu Cao #define OV01A10_PIXEL_ARRAY_WIDTH	1296
320827b58dSBingbu Cao #define OV01A10_PIXEL_ARRAY_HEIGHT	816
330827b58dSBingbu Cao #define OV01A10_ACITVE_WIDTH		1280
340827b58dSBingbu Cao #define OV01A10_ACITVE_HEIGHT		800
350827b58dSBingbu Cao 
360827b58dSBingbu Cao /* vertical and horizontal timings */
370827b58dSBingbu Cao #define OV01A10_REG_VTS			0x380e
380827b58dSBingbu Cao #define OV01A10_VTS_DEF			0x0380
390827b58dSBingbu Cao #define OV01A10_VTS_MIN			0x0380
400827b58dSBingbu Cao #define OV01A10_VTS_MAX			0xffff
410827b58dSBingbu Cao #define OV01A10_HTS_DEF			1488
420827b58dSBingbu Cao 
430827b58dSBingbu Cao /* exposure controls */
440827b58dSBingbu Cao #define OV01A10_REG_EXPOSURE		0x3501
450827b58dSBingbu Cao #define OV01A10_EXPOSURE_MIN		4
460827b58dSBingbu Cao #define OV01A10_EXPOSURE_MAX_MARGIN	8
470827b58dSBingbu Cao #define OV01A10_EXPOSURE_STEP		1
480827b58dSBingbu Cao 
490827b58dSBingbu Cao /* analog gain controls */
500827b58dSBingbu Cao #define OV01A10_REG_ANALOG_GAIN		0x3508
510827b58dSBingbu Cao #define OV01A10_ANAL_GAIN_MIN		0x100
520827b58dSBingbu Cao #define OV01A10_ANAL_GAIN_MAX		0xffff
530827b58dSBingbu Cao #define OV01A10_ANAL_GAIN_STEP		1
540827b58dSBingbu Cao 
550827b58dSBingbu Cao /* digital gain controls */
560827b58dSBingbu Cao #define OV01A10_REG_DIGITAL_GAIN_B	0x350a
570827b58dSBingbu Cao #define OV01A10_REG_DIGITAL_GAIN_GB	0x3510
580827b58dSBingbu Cao #define OV01A10_REG_DIGITAL_GAIN_GR	0x3513
590827b58dSBingbu Cao #define OV01A10_REG_DIGITAL_GAIN_R	0x3516
600827b58dSBingbu Cao #define OV01A10_DGTL_GAIN_MIN		0
610827b58dSBingbu Cao #define OV01A10_DGTL_GAIN_MAX		0x3ffff
620827b58dSBingbu Cao #define OV01A10_DGTL_GAIN_STEP		1
630827b58dSBingbu Cao #define OV01A10_DGTL_GAIN_DEFAULT	1024
640827b58dSBingbu Cao 
650827b58dSBingbu Cao /* test pattern control */
660827b58dSBingbu Cao #define OV01A10_REG_TEST_PATTERN	0x4503
670827b58dSBingbu Cao #define OV01A10_TEST_PATTERN_ENABLE	BIT(7)
680827b58dSBingbu Cao #define OV01A10_LINK_FREQ_400MHZ_INDEX	0
690827b58dSBingbu Cao 
700827b58dSBingbu Cao /* flip and mirror control */
710827b58dSBingbu Cao #define OV01A10_REG_FORMAT1		0x3820
720827b58dSBingbu Cao #define OV01A10_VFLIP_MASK		BIT(4)
730827b58dSBingbu Cao #define OV01A10_HFLIP_MASK		BIT(3)
740827b58dSBingbu Cao 
750827b58dSBingbu Cao /* window offset */
760827b58dSBingbu Cao #define OV01A10_REG_X_WIN		0x3811
770827b58dSBingbu Cao #define OV01A10_REG_Y_WIN		0x3813
780827b58dSBingbu Cao 
790827b58dSBingbu Cao struct ov01a10_reg {
800827b58dSBingbu Cao 	u16 address;
810827b58dSBingbu Cao 	u8 val;
820827b58dSBingbu Cao };
830827b58dSBingbu Cao 
840827b58dSBingbu Cao struct ov01a10_reg_list {
850827b58dSBingbu Cao 	u32 num_of_regs;
860827b58dSBingbu Cao 	const struct ov01a10_reg *regs;
870827b58dSBingbu Cao };
880827b58dSBingbu Cao 
890827b58dSBingbu Cao struct ov01a10_link_freq_config {
900827b58dSBingbu Cao 	const struct ov01a10_reg_list reg_list;
910827b58dSBingbu Cao };
920827b58dSBingbu Cao 
930827b58dSBingbu Cao struct ov01a10_mode {
940827b58dSBingbu Cao 	u32 width;
950827b58dSBingbu Cao 	u32 height;
960827b58dSBingbu Cao 	u32 hts;
970827b58dSBingbu Cao 	u32 vts_def;
980827b58dSBingbu Cao 	u32 vts_min;
990827b58dSBingbu Cao 	u32 link_freq_index;
1000827b58dSBingbu Cao 
1010827b58dSBingbu Cao 	const struct ov01a10_reg_list reg_list;
1020827b58dSBingbu Cao };
1030827b58dSBingbu Cao 
1040827b58dSBingbu Cao static const struct ov01a10_reg mipi_data_rate_720mbps[] = {
1050827b58dSBingbu Cao 	{0x0103, 0x01},
1060827b58dSBingbu Cao 	{0x0302, 0x00},
1070827b58dSBingbu Cao 	{0x0303, 0x06},
1080827b58dSBingbu Cao 	{0x0304, 0x01},
1090827b58dSBingbu Cao 	{0x0305, 0xe0},
1100827b58dSBingbu Cao 	{0x0306, 0x00},
1110827b58dSBingbu Cao 	{0x0308, 0x01},
1120827b58dSBingbu Cao 	{0x0309, 0x00},
1130827b58dSBingbu Cao 	{0x030c, 0x01},
1140827b58dSBingbu Cao 	{0x0322, 0x01},
1150827b58dSBingbu Cao 	{0x0323, 0x06},
1160827b58dSBingbu Cao 	{0x0324, 0x01},
1170827b58dSBingbu Cao 	{0x0325, 0x68},
1180827b58dSBingbu Cao };
1190827b58dSBingbu Cao 
1200827b58dSBingbu Cao static const struct ov01a10_reg sensor_1280x800_setting[] = {
1210827b58dSBingbu Cao 	{0x3002, 0xa1},
1220827b58dSBingbu Cao 	{0x301e, 0xf0},
1230827b58dSBingbu Cao 	{0x3022, 0x01},
1240827b58dSBingbu Cao 	{0x3501, 0x03},
1250827b58dSBingbu Cao 	{0x3502, 0x78},
1260827b58dSBingbu Cao 	{0x3504, 0x0c},
1270827b58dSBingbu Cao 	{0x3508, 0x01},
1280827b58dSBingbu Cao 	{0x3509, 0x00},
1290827b58dSBingbu Cao 	{0x3601, 0xc0},
1300827b58dSBingbu Cao 	{0x3603, 0x71},
1310827b58dSBingbu Cao 	{0x3610, 0x68},
1320827b58dSBingbu Cao 	{0x3611, 0x86},
1330827b58dSBingbu Cao 	{0x3640, 0x10},
1340827b58dSBingbu Cao 	{0x3641, 0x80},
1350827b58dSBingbu Cao 	{0x3642, 0xdc},
1360827b58dSBingbu Cao 	{0x3646, 0x55},
1370827b58dSBingbu Cao 	{0x3647, 0x57},
1380827b58dSBingbu Cao 	{0x364b, 0x00},
1390827b58dSBingbu Cao 	{0x3653, 0x10},
1400827b58dSBingbu Cao 	{0x3655, 0x00},
1410827b58dSBingbu Cao 	{0x3656, 0x00},
1420827b58dSBingbu Cao 	{0x365f, 0x0f},
1430827b58dSBingbu Cao 	{0x3661, 0x45},
1440827b58dSBingbu Cao 	{0x3662, 0x24},
1450827b58dSBingbu Cao 	{0x3663, 0x11},
1460827b58dSBingbu Cao 	{0x3664, 0x07},
1470827b58dSBingbu Cao 	{0x3709, 0x34},
1480827b58dSBingbu Cao 	{0x370b, 0x6f},
1490827b58dSBingbu Cao 	{0x3714, 0x22},
1500827b58dSBingbu Cao 	{0x371b, 0x27},
1510827b58dSBingbu Cao 	{0x371c, 0x67},
1520827b58dSBingbu Cao 	{0x371d, 0xa7},
1530827b58dSBingbu Cao 	{0x371e, 0xe7},
1540827b58dSBingbu Cao 	{0x3730, 0x81},
1550827b58dSBingbu Cao 	{0x3733, 0x10},
1560827b58dSBingbu Cao 	{0x3734, 0x40},
1570827b58dSBingbu Cao 	{0x3737, 0x04},
1580827b58dSBingbu Cao 	{0x3739, 0x1c},
1590827b58dSBingbu Cao 	{0x3767, 0x00},
1600827b58dSBingbu Cao 	{0x376c, 0x81},
1610827b58dSBingbu Cao 	{0x3772, 0x14},
1620827b58dSBingbu Cao 	{0x37c2, 0x04},
1630827b58dSBingbu Cao 	{0x37d8, 0x03},
1640827b58dSBingbu Cao 	{0x37d9, 0x0c},
1650827b58dSBingbu Cao 	{0x37e0, 0x00},
1660827b58dSBingbu Cao 	{0x37e1, 0x08},
1670827b58dSBingbu Cao 	{0x37e2, 0x10},
1680827b58dSBingbu Cao 	{0x37e3, 0x04},
1690827b58dSBingbu Cao 	{0x37e4, 0x04},
1700827b58dSBingbu Cao 	{0x37e5, 0x03},
1710827b58dSBingbu Cao 	{0x37e6, 0x04},
1720827b58dSBingbu Cao 	{0x3800, 0x00},
1730827b58dSBingbu Cao 	{0x3801, 0x00},
1740827b58dSBingbu Cao 	{0x3802, 0x00},
1750827b58dSBingbu Cao 	{0x3803, 0x00},
1760827b58dSBingbu Cao 	{0x3804, 0x05},
1770827b58dSBingbu Cao 	{0x3805, 0x0f},
1780827b58dSBingbu Cao 	{0x3806, 0x03},
1790827b58dSBingbu Cao 	{0x3807, 0x2f},
1800827b58dSBingbu Cao 	{0x3808, 0x05},
1810827b58dSBingbu Cao 	{0x3809, 0x00},
1820827b58dSBingbu Cao 	{0x380a, 0x03},
1830827b58dSBingbu Cao 	{0x380b, 0x20},
1840827b58dSBingbu Cao 	{0x380c, 0x02},
1850827b58dSBingbu Cao 	{0x380d, 0xe8},
1860827b58dSBingbu Cao 	{0x380e, 0x03},
1870827b58dSBingbu Cao 	{0x380f, 0x80},
1880827b58dSBingbu Cao 	{0x3810, 0x00},
1890827b58dSBingbu Cao 	{0x3811, 0x08},
1900827b58dSBingbu Cao 	{0x3812, 0x00},
1910827b58dSBingbu Cao 	{0x3813, 0x08},
1920827b58dSBingbu Cao 	{0x3814, 0x01},
1930827b58dSBingbu Cao 	{0x3815, 0x01},
1940827b58dSBingbu Cao 	{0x3816, 0x01},
1950827b58dSBingbu Cao 	{0x3817, 0x01},
1960827b58dSBingbu Cao 	{0x3820, 0xa0},
1970827b58dSBingbu Cao 	{0x3822, 0x13},
1980827b58dSBingbu Cao 	{0x3832, 0x28},
1990827b58dSBingbu Cao 	{0x3833, 0x10},
2000827b58dSBingbu Cao 	{0x3b00, 0x00},
2010827b58dSBingbu Cao 	{0x3c80, 0x00},
2020827b58dSBingbu Cao 	{0x3c88, 0x02},
2030827b58dSBingbu Cao 	{0x3c8c, 0x07},
2040827b58dSBingbu Cao 	{0x3c8d, 0x40},
2050827b58dSBingbu Cao 	{0x3cc7, 0x80},
2060827b58dSBingbu Cao 	{0x4000, 0xc3},
2070827b58dSBingbu Cao 	{0x4001, 0xe0},
2080827b58dSBingbu Cao 	{0x4003, 0x40},
2090827b58dSBingbu Cao 	{0x4008, 0x02},
2100827b58dSBingbu Cao 	{0x4009, 0x19},
2110827b58dSBingbu Cao 	{0x400a, 0x01},
2120827b58dSBingbu Cao 	{0x400b, 0x6c},
2130827b58dSBingbu Cao 	{0x4011, 0x00},
2140827b58dSBingbu Cao 	{0x4041, 0x00},
2150827b58dSBingbu Cao 	{0x4300, 0xff},
2160827b58dSBingbu Cao 	{0x4301, 0x00},
2170827b58dSBingbu Cao 	{0x4302, 0x0f},
2180827b58dSBingbu Cao 	{0x4503, 0x00},
2190827b58dSBingbu Cao 	{0x4601, 0x50},
2200827b58dSBingbu Cao 	{0x4800, 0x64},
2210827b58dSBingbu Cao 	{0x481f, 0x34},
2220827b58dSBingbu Cao 	{0x4825, 0x33},
2230827b58dSBingbu Cao 	{0x4837, 0x11},
2240827b58dSBingbu Cao 	{0x4881, 0x40},
2250827b58dSBingbu Cao 	{0x4883, 0x01},
2260827b58dSBingbu Cao 	{0x4890, 0x00},
2270827b58dSBingbu Cao 	{0x4901, 0x00},
2280827b58dSBingbu Cao 	{0x4902, 0x00},
2290827b58dSBingbu Cao 	{0x4b00, 0x2a},
2300827b58dSBingbu Cao 	{0x4b0d, 0x00},
2310827b58dSBingbu Cao 	{0x450a, 0x04},
2320827b58dSBingbu Cao 	{0x450b, 0x00},
2330827b58dSBingbu Cao 	{0x5000, 0x65},
2340827b58dSBingbu Cao 	{0x5200, 0x18},
2350827b58dSBingbu Cao 	{0x5004, 0x00},
2360827b58dSBingbu Cao 	{0x5080, 0x40},
2370827b58dSBingbu Cao 	{0x0305, 0xf4},
2380827b58dSBingbu Cao 	{0x0325, 0xc2},
2390827b58dSBingbu Cao };
2400827b58dSBingbu Cao 
2410827b58dSBingbu Cao static const char * const ov01a10_test_pattern_menu[] = {
2420827b58dSBingbu Cao 	"Disabled",
2430827b58dSBingbu Cao 	"Color Bar",
2440827b58dSBingbu Cao 	"Top-Bottom Darker Color Bar",
2450827b58dSBingbu Cao 	"Right-Left Darker Color Bar",
2460827b58dSBingbu Cao 	"Color Bar type 4",
2470827b58dSBingbu Cao };
2480827b58dSBingbu Cao 
2490827b58dSBingbu Cao static const s64 link_freq_menu_items[] = {
2500827b58dSBingbu Cao 	OV01A10_LINK_FREQ_400MHZ,
2510827b58dSBingbu Cao };
2520827b58dSBingbu Cao 
2530827b58dSBingbu Cao static const struct ov01a10_link_freq_config link_freq_configs[] = {
2540827b58dSBingbu Cao 	[OV01A10_LINK_FREQ_400MHZ_INDEX] = {
2550827b58dSBingbu Cao 		.reg_list = {
2560827b58dSBingbu Cao 			.num_of_regs = ARRAY_SIZE(mipi_data_rate_720mbps),
2570827b58dSBingbu Cao 			.regs = mipi_data_rate_720mbps,
2580827b58dSBingbu Cao 		}
2590827b58dSBingbu Cao 	},
2600827b58dSBingbu Cao };
2610827b58dSBingbu Cao 
2620827b58dSBingbu Cao static const struct ov01a10_mode supported_modes[] = {
2630827b58dSBingbu Cao 	{
2640827b58dSBingbu Cao 		.width = OV01A10_ACITVE_WIDTH,
2650827b58dSBingbu Cao 		.height = OV01A10_ACITVE_HEIGHT,
2660827b58dSBingbu Cao 		.hts = OV01A10_HTS_DEF,
2670827b58dSBingbu Cao 		.vts_def = OV01A10_VTS_DEF,
2680827b58dSBingbu Cao 		.vts_min = OV01A10_VTS_MIN,
2690827b58dSBingbu Cao 		.reg_list = {
2700827b58dSBingbu Cao 			.num_of_regs = ARRAY_SIZE(sensor_1280x800_setting),
2710827b58dSBingbu Cao 			.regs = sensor_1280x800_setting,
2720827b58dSBingbu Cao 		},
2730827b58dSBingbu Cao 		.link_freq_index = OV01A10_LINK_FREQ_400MHZ_INDEX,
2740827b58dSBingbu Cao 	},
2750827b58dSBingbu Cao };
2760827b58dSBingbu Cao 
2770827b58dSBingbu Cao struct ov01a10 {
2780827b58dSBingbu Cao 	struct v4l2_subdev sd;
2790827b58dSBingbu Cao 	struct media_pad pad;
2800827b58dSBingbu Cao 	struct v4l2_ctrl_handler ctrl_handler;
2810827b58dSBingbu Cao 
2820827b58dSBingbu Cao 	/* v4l2 controls */
2830827b58dSBingbu Cao 	struct v4l2_ctrl *link_freq;
2840827b58dSBingbu Cao 	struct v4l2_ctrl *pixel_rate;
2850827b58dSBingbu Cao 	struct v4l2_ctrl *vblank;
2860827b58dSBingbu Cao 	struct v4l2_ctrl *hblank;
2870827b58dSBingbu Cao 	struct v4l2_ctrl *exposure;
2880827b58dSBingbu Cao 
2890827b58dSBingbu Cao 	const struct ov01a10_mode *cur_mode;
2900827b58dSBingbu Cao 
2910827b58dSBingbu Cao 	/* streaming state */
2920827b58dSBingbu Cao 	bool streaming;
2930827b58dSBingbu Cao };
2940827b58dSBingbu Cao 
to_ov01a10(struct v4l2_subdev * subdev)2950827b58dSBingbu Cao static inline struct ov01a10 *to_ov01a10(struct v4l2_subdev *subdev)
2960827b58dSBingbu Cao {
2970827b58dSBingbu Cao 	return container_of(subdev, struct ov01a10, sd);
2980827b58dSBingbu Cao }
2990827b58dSBingbu Cao 
ov01a10_read_reg(struct ov01a10 * ov01a10,u16 reg,u16 len,u32 * val)3000827b58dSBingbu Cao static int ov01a10_read_reg(struct ov01a10 *ov01a10, u16 reg, u16 len, u32 *val)
3010827b58dSBingbu Cao {
3020827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
3030827b58dSBingbu Cao 	struct i2c_msg msgs[2];
3040827b58dSBingbu Cao 	u8 addr_buf[2];
3050827b58dSBingbu Cao 	u8 data_buf[4] = {0};
3060827b58dSBingbu Cao 	int ret = 0;
3070827b58dSBingbu Cao 
3080827b58dSBingbu Cao 	if (len > sizeof(data_buf))
3090827b58dSBingbu Cao 		return -EINVAL;
3100827b58dSBingbu Cao 
3110827b58dSBingbu Cao 	put_unaligned_be16(reg, addr_buf);
3120827b58dSBingbu Cao 	msgs[0].addr = client->addr;
3130827b58dSBingbu Cao 	msgs[0].flags = 0;
3140827b58dSBingbu Cao 	msgs[0].len = sizeof(addr_buf);
3150827b58dSBingbu Cao 	msgs[0].buf = addr_buf;
3160827b58dSBingbu Cao 	msgs[1].addr = client->addr;
3170827b58dSBingbu Cao 	msgs[1].flags = I2C_M_RD;
3180827b58dSBingbu Cao 	msgs[1].len = len;
3190827b58dSBingbu Cao 	msgs[1].buf = &data_buf[sizeof(data_buf) - len];
3200827b58dSBingbu Cao 
3210827b58dSBingbu Cao 	ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
3220827b58dSBingbu Cao 
3230827b58dSBingbu Cao 	if (ret != ARRAY_SIZE(msgs))
3240827b58dSBingbu Cao 		return ret < 0 ? ret : -EIO;
3250827b58dSBingbu Cao 
3260827b58dSBingbu Cao 	*val = get_unaligned_be32(data_buf);
3270827b58dSBingbu Cao 
3280827b58dSBingbu Cao 	return 0;
3290827b58dSBingbu Cao }
3300827b58dSBingbu Cao 
ov01a10_write_reg(struct ov01a10 * ov01a10,u16 reg,u16 len,u32 val)3310827b58dSBingbu Cao static int ov01a10_write_reg(struct ov01a10 *ov01a10, u16 reg, u16 len, u32 val)
3320827b58dSBingbu Cao {
3330827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
3340827b58dSBingbu Cao 	u8 buf[6];
3350827b58dSBingbu Cao 	int ret = 0;
3360827b58dSBingbu Cao 
3370827b58dSBingbu Cao 	if (len > 4)
3380827b58dSBingbu Cao 		return -EINVAL;
3390827b58dSBingbu Cao 
3400827b58dSBingbu Cao 	put_unaligned_be16(reg, buf);
3410827b58dSBingbu Cao 	put_unaligned_be32(val << 8 * (4 - len), buf + 2);
3420827b58dSBingbu Cao 
3430827b58dSBingbu Cao 	ret = i2c_master_send(client, buf, len + 2);
3440827b58dSBingbu Cao 	if (ret != len + 2)
3450827b58dSBingbu Cao 		return ret < 0 ? ret : -EIO;
3460827b58dSBingbu Cao 
3470827b58dSBingbu Cao 	return 0;
3480827b58dSBingbu Cao }
3490827b58dSBingbu Cao 
ov01a10_write_reg_list(struct ov01a10 * ov01a10,const struct ov01a10_reg_list * r_list)3500827b58dSBingbu Cao static int ov01a10_write_reg_list(struct ov01a10 *ov01a10,
3510827b58dSBingbu Cao 				  const struct ov01a10_reg_list *r_list)
3520827b58dSBingbu Cao {
3530827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
3540827b58dSBingbu Cao 	unsigned int i;
3550827b58dSBingbu Cao 	int ret = 0;
3560827b58dSBingbu Cao 
3570827b58dSBingbu Cao 	for (i = 0; i < r_list->num_of_regs; i++) {
3580827b58dSBingbu Cao 		ret = ov01a10_write_reg(ov01a10, r_list->regs[i].address, 1,
3590827b58dSBingbu Cao 					r_list->regs[i].val);
3600827b58dSBingbu Cao 		if (ret) {
3610827b58dSBingbu Cao 			dev_err_ratelimited(&client->dev,
3620827b58dSBingbu Cao 					    "write reg 0x%4.4x err = %d\n",
3630827b58dSBingbu Cao 					    r_list->regs[i].address, ret);
3640827b58dSBingbu Cao 			return ret;
3650827b58dSBingbu Cao 		}
3660827b58dSBingbu Cao 	}
3670827b58dSBingbu Cao 
3680827b58dSBingbu Cao 	return 0;
3690827b58dSBingbu Cao }
3700827b58dSBingbu Cao 
ov01a10_update_digital_gain(struct ov01a10 * ov01a10,u32 d_gain)3710827b58dSBingbu Cao static int ov01a10_update_digital_gain(struct ov01a10 *ov01a10, u32 d_gain)
3720827b58dSBingbu Cao {
3730827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
3740827b58dSBingbu Cao 	u32 real = d_gain << 6;
3750827b58dSBingbu Cao 	int ret = 0;
3760827b58dSBingbu Cao 
3770827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_DIGITAL_GAIN_B, 3, real);
3780827b58dSBingbu Cao 	if (ret) {
3790827b58dSBingbu Cao 		dev_err(&client->dev, "failed to set DIGITAL_GAIN_B\n");
3800827b58dSBingbu Cao 		return ret;
3810827b58dSBingbu Cao 	}
3820827b58dSBingbu Cao 
3830827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_DIGITAL_GAIN_GB, 3, real);
3840827b58dSBingbu Cao 	if (ret) {
3850827b58dSBingbu Cao 		dev_err(&client->dev, "failed to set DIGITAL_GAIN_GB\n");
3860827b58dSBingbu Cao 		return ret;
3870827b58dSBingbu Cao 	}
3880827b58dSBingbu Cao 
3890827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_DIGITAL_GAIN_GR, 3, real);
3900827b58dSBingbu Cao 	if (ret) {
3910827b58dSBingbu Cao 		dev_err(&client->dev, "failed to set DIGITAL_GAIN_GR\n");
3920827b58dSBingbu Cao 		return ret;
3930827b58dSBingbu Cao 	}
3940827b58dSBingbu Cao 
3950827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_DIGITAL_GAIN_R, 3, real);
3960827b58dSBingbu Cao 	if (ret)
3970827b58dSBingbu Cao 		dev_err(&client->dev, "failed to set DIGITAL_GAIN_R\n");
3980827b58dSBingbu Cao 
3990827b58dSBingbu Cao 	return ret;
4000827b58dSBingbu Cao }
4010827b58dSBingbu Cao 
ov01a10_test_pattern(struct ov01a10 * ov01a10,u32 pattern)4020827b58dSBingbu Cao static int ov01a10_test_pattern(struct ov01a10 *ov01a10, u32 pattern)
4030827b58dSBingbu Cao {
4040827b58dSBingbu Cao 	if (!pattern)
4050827b58dSBingbu Cao 		return 0;
4060827b58dSBingbu Cao 
4070827b58dSBingbu Cao 	pattern = (pattern - 1) | OV01A10_TEST_PATTERN_ENABLE;
4080827b58dSBingbu Cao 
4090827b58dSBingbu Cao 	return ov01a10_write_reg(ov01a10, OV01A10_REG_TEST_PATTERN, 1, pattern);
4100827b58dSBingbu Cao }
4110827b58dSBingbu Cao 
4120827b58dSBingbu Cao /* for vflip and hflip, use 0x9 as window offset to keep the bayer */
ov01a10_set_hflip(struct ov01a10 * ov01a10,u32 hflip)4130827b58dSBingbu Cao static int ov01a10_set_hflip(struct ov01a10 *ov01a10, u32 hflip)
4140827b58dSBingbu Cao {
4150827b58dSBingbu Cao 	int ret;
4160827b58dSBingbu Cao 	u32 val, offset;
4170827b58dSBingbu Cao 
4180827b58dSBingbu Cao 	offset = hflip ? 0x9 : 0x8;
4190827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_X_WIN, 1, offset);
4200827b58dSBingbu Cao 	if (ret)
4210827b58dSBingbu Cao 		return ret;
4220827b58dSBingbu Cao 
4230827b58dSBingbu Cao 	ret = ov01a10_read_reg(ov01a10, OV01A10_REG_FORMAT1, 1, &val);
4240827b58dSBingbu Cao 	if (ret)
4250827b58dSBingbu Cao 		return ret;
4260827b58dSBingbu Cao 
4270827b58dSBingbu Cao 	val = hflip ? val | FIELD_PREP(OV01A10_HFLIP_MASK, 0x1) :
4280827b58dSBingbu Cao 		val & ~OV01A10_HFLIP_MASK;
4290827b58dSBingbu Cao 
4300827b58dSBingbu Cao 	return ov01a10_write_reg(ov01a10, OV01A10_REG_FORMAT1, 1, val);
4310827b58dSBingbu Cao }
4320827b58dSBingbu Cao 
ov01a10_set_vflip(struct ov01a10 * ov01a10,u32 vflip)4330827b58dSBingbu Cao static int ov01a10_set_vflip(struct ov01a10 *ov01a10, u32 vflip)
4340827b58dSBingbu Cao {
4350827b58dSBingbu Cao 	int ret;
4360827b58dSBingbu Cao 	u32 val, offset;
4370827b58dSBingbu Cao 
4380827b58dSBingbu Cao 	offset = vflip ? 0x9 : 0x8;
4390827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_Y_WIN, 1, offset);
4400827b58dSBingbu Cao 	if (ret)
4410827b58dSBingbu Cao 		return ret;
4420827b58dSBingbu Cao 
4430827b58dSBingbu Cao 	ret = ov01a10_read_reg(ov01a10, OV01A10_REG_FORMAT1, 1, &val);
4440827b58dSBingbu Cao 	if (ret)
4450827b58dSBingbu Cao 		return ret;
4460827b58dSBingbu Cao 
4470827b58dSBingbu Cao 	val = vflip ? val | FIELD_PREP(OV01A10_VFLIP_MASK, 0x1) :
4480827b58dSBingbu Cao 		val & ~OV01A10_VFLIP_MASK;
4490827b58dSBingbu Cao 
4500827b58dSBingbu Cao 	return ov01a10_write_reg(ov01a10, OV01A10_REG_FORMAT1, 1, val);
4510827b58dSBingbu Cao }
4520827b58dSBingbu Cao 
ov01a10_set_ctrl(struct v4l2_ctrl * ctrl)4530827b58dSBingbu Cao static int ov01a10_set_ctrl(struct v4l2_ctrl *ctrl)
4540827b58dSBingbu Cao {
4550827b58dSBingbu Cao 	struct ov01a10 *ov01a10 = container_of(ctrl->handler,
4560827b58dSBingbu Cao 					       struct ov01a10, ctrl_handler);
4570827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
4580827b58dSBingbu Cao 	s64 exposure_max;
4590827b58dSBingbu Cao 	int ret = 0;
4600827b58dSBingbu Cao 
4610827b58dSBingbu Cao 	if (ctrl->id == V4L2_CID_VBLANK) {
4620827b58dSBingbu Cao 		exposure_max = ov01a10->cur_mode->height + ctrl->val -
4630827b58dSBingbu Cao 			OV01A10_EXPOSURE_MAX_MARGIN;
4640827b58dSBingbu Cao 		__v4l2_ctrl_modify_range(ov01a10->exposure,
4650827b58dSBingbu Cao 					 ov01a10->exposure->minimum,
4660827b58dSBingbu Cao 					 exposure_max, ov01a10->exposure->step,
4670827b58dSBingbu Cao 					 exposure_max);
4680827b58dSBingbu Cao 	}
4690827b58dSBingbu Cao 
4700827b58dSBingbu Cao 	if (!pm_runtime_get_if_in_use(&client->dev))
4710827b58dSBingbu Cao 		return 0;
4720827b58dSBingbu Cao 
4730827b58dSBingbu Cao 	switch (ctrl->id) {
4740827b58dSBingbu Cao 	case V4L2_CID_ANALOGUE_GAIN:
4750827b58dSBingbu Cao 		ret = ov01a10_write_reg(ov01a10, OV01A10_REG_ANALOG_GAIN, 2,
4760827b58dSBingbu Cao 					ctrl->val);
4770827b58dSBingbu Cao 		break;
4780827b58dSBingbu Cao 
4790827b58dSBingbu Cao 	case V4L2_CID_DIGITAL_GAIN:
4800827b58dSBingbu Cao 		ret = ov01a10_update_digital_gain(ov01a10, ctrl->val);
4810827b58dSBingbu Cao 		break;
4820827b58dSBingbu Cao 
4830827b58dSBingbu Cao 	case V4L2_CID_EXPOSURE:
4840827b58dSBingbu Cao 		ret = ov01a10_write_reg(ov01a10, OV01A10_REG_EXPOSURE, 2,
4850827b58dSBingbu Cao 					ctrl->val);
4860827b58dSBingbu Cao 		break;
4870827b58dSBingbu Cao 
4880827b58dSBingbu Cao 	case V4L2_CID_VBLANK:
4890827b58dSBingbu Cao 		ret = ov01a10_write_reg(ov01a10, OV01A10_REG_VTS, 2,
4900827b58dSBingbu Cao 					ov01a10->cur_mode->height + ctrl->val);
4910827b58dSBingbu Cao 		break;
4920827b58dSBingbu Cao 
4930827b58dSBingbu Cao 	case V4L2_CID_TEST_PATTERN:
4940827b58dSBingbu Cao 		ret = ov01a10_test_pattern(ov01a10, ctrl->val);
4950827b58dSBingbu Cao 		break;
4960827b58dSBingbu Cao 
4970827b58dSBingbu Cao 	case V4L2_CID_HFLIP:
4980827b58dSBingbu Cao 		ov01a10_set_hflip(ov01a10, ctrl->val);
4990827b58dSBingbu Cao 		break;
5000827b58dSBingbu Cao 
5010827b58dSBingbu Cao 	case V4L2_CID_VFLIP:
5020827b58dSBingbu Cao 		ov01a10_set_vflip(ov01a10, ctrl->val);
5030827b58dSBingbu Cao 		break;
5040827b58dSBingbu Cao 
5050827b58dSBingbu Cao 	default:
5060827b58dSBingbu Cao 		ret = -EINVAL;
5070827b58dSBingbu Cao 		break;
5080827b58dSBingbu Cao 	}
5090827b58dSBingbu Cao 
5100827b58dSBingbu Cao 	pm_runtime_put(&client->dev);
5110827b58dSBingbu Cao 
5120827b58dSBingbu Cao 	return ret;
5130827b58dSBingbu Cao }
5140827b58dSBingbu Cao 
5150827b58dSBingbu Cao static const struct v4l2_ctrl_ops ov01a10_ctrl_ops = {
5160827b58dSBingbu Cao 	.s_ctrl = ov01a10_set_ctrl,
5170827b58dSBingbu Cao };
5180827b58dSBingbu Cao 
ov01a10_init_controls(struct ov01a10 * ov01a10)5190827b58dSBingbu Cao static int ov01a10_init_controls(struct ov01a10 *ov01a10)
5200827b58dSBingbu Cao {
5210827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
5220827b58dSBingbu Cao 	struct v4l2_fwnode_device_properties props;
5230827b58dSBingbu Cao 	u32 vblank_min, vblank_max, vblank_default;
5240827b58dSBingbu Cao 	struct v4l2_ctrl_handler *ctrl_hdlr;
5250827b58dSBingbu Cao 	const struct ov01a10_mode *cur_mode;
5260827b58dSBingbu Cao 	s64 exposure_max, h_blank;
5270827b58dSBingbu Cao 	int ret = 0;
5280827b58dSBingbu Cao 	int size;
5290827b58dSBingbu Cao 
5300827b58dSBingbu Cao 	ret = v4l2_fwnode_device_parse(&client->dev, &props);
5310827b58dSBingbu Cao 	if (ret)
5320827b58dSBingbu Cao 		return ret;
5330827b58dSBingbu Cao 
5340827b58dSBingbu Cao 	ctrl_hdlr = &ov01a10->ctrl_handler;
5350827b58dSBingbu Cao 	ret = v4l2_ctrl_handler_init(ctrl_hdlr, 12);
5360827b58dSBingbu Cao 	if (ret)
5370827b58dSBingbu Cao 		return ret;
5380827b58dSBingbu Cao 
5390827b58dSBingbu Cao 	cur_mode = ov01a10->cur_mode;
5400827b58dSBingbu Cao 	size = ARRAY_SIZE(link_freq_menu_items);
5410827b58dSBingbu Cao 
5420827b58dSBingbu Cao 	ov01a10->link_freq = v4l2_ctrl_new_int_menu(ctrl_hdlr,
5430827b58dSBingbu Cao 						    &ov01a10_ctrl_ops,
5440827b58dSBingbu Cao 						    V4L2_CID_LINK_FREQ,
5450827b58dSBingbu Cao 						    size - 1, 0,
5460827b58dSBingbu Cao 						    link_freq_menu_items);
5470827b58dSBingbu Cao 	if (ov01a10->link_freq)
5480827b58dSBingbu Cao 		ov01a10->link_freq->flags |= V4L2_CTRL_FLAG_READ_ONLY;
5490827b58dSBingbu Cao 
5500827b58dSBingbu Cao 	ov01a10->pixel_rate = v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops,
5510827b58dSBingbu Cao 						V4L2_CID_PIXEL_RATE, 0,
5520827b58dSBingbu Cao 						OV01A10_SCLK, 1, OV01A10_SCLK);
5530827b58dSBingbu Cao 
5540827b58dSBingbu Cao 	vblank_min = cur_mode->vts_min - cur_mode->height;
5550827b58dSBingbu Cao 	vblank_max = OV01A10_VTS_MAX - cur_mode->height;
5560827b58dSBingbu Cao 	vblank_default = cur_mode->vts_def - cur_mode->height;
5570827b58dSBingbu Cao 	ov01a10->vblank = v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops,
5580827b58dSBingbu Cao 					    V4L2_CID_VBLANK, vblank_min,
5590827b58dSBingbu Cao 					    vblank_max, 1, vblank_default);
5600827b58dSBingbu Cao 
5610827b58dSBingbu Cao 	h_blank = cur_mode->hts - cur_mode->width;
5620827b58dSBingbu Cao 	ov01a10->hblank = v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops,
5630827b58dSBingbu Cao 					    V4L2_CID_HBLANK, h_blank, h_blank,
5640827b58dSBingbu Cao 					    1, h_blank);
5650827b58dSBingbu Cao 	if (ov01a10->hblank)
5660827b58dSBingbu Cao 		ov01a10->hblank->flags |= V4L2_CTRL_FLAG_READ_ONLY;
5670827b58dSBingbu Cao 
5680827b58dSBingbu Cao 	v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops, V4L2_CID_ANALOGUE_GAIN,
5690827b58dSBingbu Cao 			  OV01A10_ANAL_GAIN_MIN, OV01A10_ANAL_GAIN_MAX,
5700827b58dSBingbu Cao 			  OV01A10_ANAL_GAIN_STEP, OV01A10_ANAL_GAIN_MIN);
5710827b58dSBingbu Cao 	v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops, V4L2_CID_DIGITAL_GAIN,
5720827b58dSBingbu Cao 			  OV01A10_DGTL_GAIN_MIN, OV01A10_DGTL_GAIN_MAX,
5730827b58dSBingbu Cao 			  OV01A10_DGTL_GAIN_STEP, OV01A10_DGTL_GAIN_DEFAULT);
5740827b58dSBingbu Cao 
5750827b58dSBingbu Cao 	exposure_max = cur_mode->vts_def - OV01A10_EXPOSURE_MAX_MARGIN;
5760827b58dSBingbu Cao 	ov01a10->exposure = v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops,
5770827b58dSBingbu Cao 					      V4L2_CID_EXPOSURE,
5780827b58dSBingbu Cao 					      OV01A10_EXPOSURE_MIN,
5790827b58dSBingbu Cao 					      exposure_max,
5800827b58dSBingbu Cao 					      OV01A10_EXPOSURE_STEP,
5810827b58dSBingbu Cao 					      exposure_max);
5820827b58dSBingbu Cao 
5830827b58dSBingbu Cao 	v4l2_ctrl_new_std_menu_items(ctrl_hdlr, &ov01a10_ctrl_ops,
5840827b58dSBingbu Cao 				     V4L2_CID_TEST_PATTERN,
5850827b58dSBingbu Cao 				     ARRAY_SIZE(ov01a10_test_pattern_menu) - 1,
5860827b58dSBingbu Cao 				     0, 0, ov01a10_test_pattern_menu);
5870827b58dSBingbu Cao 
5880827b58dSBingbu Cao 	v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops, V4L2_CID_HFLIP,
5890827b58dSBingbu Cao 			  0, 1, 1, 0);
5900827b58dSBingbu Cao 	v4l2_ctrl_new_std(ctrl_hdlr, &ov01a10_ctrl_ops, V4L2_CID_VFLIP,
5910827b58dSBingbu Cao 			  0, 1, 1, 0);
5920827b58dSBingbu Cao 
5930827b58dSBingbu Cao 	ret = v4l2_ctrl_new_fwnode_properties(ctrl_hdlr, &ov01a10_ctrl_ops,
5940827b58dSBingbu Cao 					      &props);
5950827b58dSBingbu Cao 	if (ret)
5960827b58dSBingbu Cao 		goto fail;
5970827b58dSBingbu Cao 
5980827b58dSBingbu Cao 	if (ctrl_hdlr->error) {
5990827b58dSBingbu Cao 		ret = ctrl_hdlr->error;
6000827b58dSBingbu Cao 		goto fail;
6010827b58dSBingbu Cao 	}
6020827b58dSBingbu Cao 
6030827b58dSBingbu Cao 	ov01a10->sd.ctrl_handler = ctrl_hdlr;
6040827b58dSBingbu Cao 
6050827b58dSBingbu Cao 	return 0;
6060827b58dSBingbu Cao fail:
6070827b58dSBingbu Cao 	v4l2_ctrl_handler_free(ctrl_hdlr);
6080827b58dSBingbu Cao 
6090827b58dSBingbu Cao 	return ret;
6100827b58dSBingbu Cao }
6110827b58dSBingbu Cao 
ov01a10_update_pad_format(const struct ov01a10_mode * mode,struct v4l2_mbus_framefmt * fmt)6120827b58dSBingbu Cao static void ov01a10_update_pad_format(const struct ov01a10_mode *mode,
6130827b58dSBingbu Cao 				      struct v4l2_mbus_framefmt *fmt)
6140827b58dSBingbu Cao {
6150827b58dSBingbu Cao 	fmt->width = mode->width;
6160827b58dSBingbu Cao 	fmt->height = mode->height;
6170827b58dSBingbu Cao 	fmt->code = MEDIA_BUS_FMT_SBGGR10_1X10;
6180827b58dSBingbu Cao 	fmt->field = V4L2_FIELD_NONE;
6190827b58dSBingbu Cao 	fmt->colorspace = V4L2_COLORSPACE_RAW;
6200827b58dSBingbu Cao }
6210827b58dSBingbu Cao 
ov01a10_start_streaming(struct ov01a10 * ov01a10)6220827b58dSBingbu Cao static int ov01a10_start_streaming(struct ov01a10 *ov01a10)
6230827b58dSBingbu Cao {
6240827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
6250827b58dSBingbu Cao 	const struct ov01a10_reg_list *reg_list;
6260827b58dSBingbu Cao 	int link_freq_index;
6270827b58dSBingbu Cao 	int ret = 0;
6280827b58dSBingbu Cao 
6290827b58dSBingbu Cao 	link_freq_index = ov01a10->cur_mode->link_freq_index;
6300827b58dSBingbu Cao 	reg_list = &link_freq_configs[link_freq_index].reg_list;
6310827b58dSBingbu Cao 	ret = ov01a10_write_reg_list(ov01a10, reg_list);
6320827b58dSBingbu Cao 	if (ret) {
6330827b58dSBingbu Cao 		dev_err(&client->dev, "failed to set plls\n");
6340827b58dSBingbu Cao 		return ret;
6350827b58dSBingbu Cao 	}
6360827b58dSBingbu Cao 
6370827b58dSBingbu Cao 	reg_list = &ov01a10->cur_mode->reg_list;
6380827b58dSBingbu Cao 	ret = ov01a10_write_reg_list(ov01a10, reg_list);
6390827b58dSBingbu Cao 	if (ret) {
6400827b58dSBingbu Cao 		dev_err(&client->dev, "failed to set mode\n");
6410827b58dSBingbu Cao 		return ret;
6420827b58dSBingbu Cao 	}
6430827b58dSBingbu Cao 
6440827b58dSBingbu Cao 	ret = __v4l2_ctrl_handler_setup(ov01a10->sd.ctrl_handler);
6450827b58dSBingbu Cao 	if (ret)
6460827b58dSBingbu Cao 		return ret;
6470827b58dSBingbu Cao 
6480827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_MODE_SELECT, 1,
6490827b58dSBingbu Cao 				OV01A10_MODE_STREAMING);
6500827b58dSBingbu Cao 	if (ret)
6510827b58dSBingbu Cao 		dev_err(&client->dev, "failed to start streaming\n");
6520827b58dSBingbu Cao 
6530827b58dSBingbu Cao 	return ret;
6540827b58dSBingbu Cao }
6550827b58dSBingbu Cao 
ov01a10_stop_streaming(struct ov01a10 * ov01a10)6560827b58dSBingbu Cao static void ov01a10_stop_streaming(struct ov01a10 *ov01a10)
6570827b58dSBingbu Cao {
6580827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
6590827b58dSBingbu Cao 	int ret = 0;
6600827b58dSBingbu Cao 
6610827b58dSBingbu Cao 	ret = ov01a10_write_reg(ov01a10, OV01A10_REG_MODE_SELECT, 1,
6620827b58dSBingbu Cao 				OV01A10_MODE_STANDBY);
6630827b58dSBingbu Cao 	if (ret)
6640827b58dSBingbu Cao 		dev_err(&client->dev, "failed to stop streaming\n");
6650827b58dSBingbu Cao }
6660827b58dSBingbu Cao 
ov01a10_set_stream(struct v4l2_subdev * sd,int enable)6670827b58dSBingbu Cao static int ov01a10_set_stream(struct v4l2_subdev *sd, int enable)
6680827b58dSBingbu Cao {
6690827b58dSBingbu Cao 	struct ov01a10 *ov01a10 = to_ov01a10(sd);
6700827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(sd);
6710827b58dSBingbu Cao 	struct v4l2_subdev_state *state;
6720827b58dSBingbu Cao 	int ret = 0;
6730827b58dSBingbu Cao 
6740827b58dSBingbu Cao 	state = v4l2_subdev_lock_and_get_active_state(sd);
6750827b58dSBingbu Cao 	if (ov01a10->streaming == enable)
6760827b58dSBingbu Cao 		goto unlock;
6770827b58dSBingbu Cao 
6780827b58dSBingbu Cao 	if (enable) {
6790827b58dSBingbu Cao 		ret = pm_runtime_resume_and_get(&client->dev);
6800827b58dSBingbu Cao 		if (ret < 0)
6810827b58dSBingbu Cao 			goto unlock;
6820827b58dSBingbu Cao 
6830827b58dSBingbu Cao 		ret = ov01a10_start_streaming(ov01a10);
6840827b58dSBingbu Cao 		if (ret) {
6850827b58dSBingbu Cao 			pm_runtime_put(&client->dev);
6860827b58dSBingbu Cao 			goto unlock;
6870827b58dSBingbu Cao 		}
6880827b58dSBingbu Cao 
6890827b58dSBingbu Cao 		goto done;
6900827b58dSBingbu Cao 	}
6910827b58dSBingbu Cao 
6920827b58dSBingbu Cao 	ov01a10_stop_streaming(ov01a10);
6930827b58dSBingbu Cao 	pm_runtime_put(&client->dev);
6940827b58dSBingbu Cao done:
6950827b58dSBingbu Cao 	ov01a10->streaming = enable;
6960827b58dSBingbu Cao unlock:
6970827b58dSBingbu Cao 	v4l2_subdev_unlock_state(state);
6980827b58dSBingbu Cao 
6990827b58dSBingbu Cao 	return ret;
7000827b58dSBingbu Cao }
7010827b58dSBingbu Cao 
ov01a10_suspend(struct device * dev)7020827b58dSBingbu Cao static int __maybe_unused ov01a10_suspend(struct device *dev)
7030827b58dSBingbu Cao {
7040827b58dSBingbu Cao 	struct i2c_client *client = to_i2c_client(dev);
7050827b58dSBingbu Cao 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
7060827b58dSBingbu Cao 	struct ov01a10 *ov01a10 = to_ov01a10(sd);
7070827b58dSBingbu Cao 	struct v4l2_subdev_state *state;
7080827b58dSBingbu Cao 
7090827b58dSBingbu Cao 	state = v4l2_subdev_lock_and_get_active_state(sd);
7100827b58dSBingbu Cao 	if (ov01a10->streaming)
7110827b58dSBingbu Cao 		ov01a10_stop_streaming(ov01a10);
7120827b58dSBingbu Cao 
7130827b58dSBingbu Cao 	v4l2_subdev_unlock_state(state);
7140827b58dSBingbu Cao 
7150827b58dSBingbu Cao 	return 0;
7160827b58dSBingbu Cao }
7170827b58dSBingbu Cao 
ov01a10_resume(struct device * dev)7180827b58dSBingbu Cao static int __maybe_unused ov01a10_resume(struct device *dev)
7190827b58dSBingbu Cao {
7200827b58dSBingbu Cao 	struct i2c_client *client = to_i2c_client(dev);
7210827b58dSBingbu Cao 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
7220827b58dSBingbu Cao 	struct ov01a10 *ov01a10 = to_ov01a10(sd);
7230827b58dSBingbu Cao 	struct v4l2_subdev_state *state;
7240827b58dSBingbu Cao 	int ret = 0;
7250827b58dSBingbu Cao 
7260827b58dSBingbu Cao 	state = v4l2_subdev_lock_and_get_active_state(sd);
7270827b58dSBingbu Cao 	if (!ov01a10->streaming)
7280827b58dSBingbu Cao 		goto exit;
7290827b58dSBingbu Cao 
7300827b58dSBingbu Cao 	ret = ov01a10_start_streaming(ov01a10);
7310827b58dSBingbu Cao 	if (ret) {
7320827b58dSBingbu Cao 		ov01a10->streaming = false;
7330827b58dSBingbu Cao 		ov01a10_stop_streaming(ov01a10);
7340827b58dSBingbu Cao 	}
7350827b58dSBingbu Cao 
7360827b58dSBingbu Cao exit:
7370827b58dSBingbu Cao 	v4l2_subdev_unlock_state(state);
7380827b58dSBingbu Cao 
7390827b58dSBingbu Cao 	return ret;
7400827b58dSBingbu Cao }
7410827b58dSBingbu Cao 
ov01a10_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * fmt)7420827b58dSBingbu Cao static int ov01a10_set_format(struct v4l2_subdev *sd,
7430827b58dSBingbu Cao 			      struct v4l2_subdev_state *sd_state,
7440827b58dSBingbu Cao 			      struct v4l2_subdev_format *fmt)
7450827b58dSBingbu Cao {
7460827b58dSBingbu Cao 	struct ov01a10 *ov01a10 = to_ov01a10(sd);
7470827b58dSBingbu Cao 	const struct ov01a10_mode *mode;
7480827b58dSBingbu Cao 	struct v4l2_mbus_framefmt *format;
7490827b58dSBingbu Cao 	s32 vblank_def, h_blank;
7500827b58dSBingbu Cao 
7510827b58dSBingbu Cao 	mode = v4l2_find_nearest_size(supported_modes,
7520827b58dSBingbu Cao 				      ARRAY_SIZE(supported_modes), width,
7530827b58dSBingbu Cao 				      height, fmt->format.width,
7540827b58dSBingbu Cao 				      fmt->format.height);
7550827b58dSBingbu Cao 
7560827b58dSBingbu Cao 	ov01a10_update_pad_format(mode, &fmt->format);
7570827b58dSBingbu Cao 
7580827b58dSBingbu Cao 	if (fmt->which == V4L2_SUBDEV_FORMAT_ACTIVE) {
7590827b58dSBingbu Cao 		ov01a10->cur_mode = mode;
7600827b58dSBingbu Cao 		__v4l2_ctrl_s_ctrl(ov01a10->link_freq, mode->link_freq_index);
7610827b58dSBingbu Cao 		__v4l2_ctrl_s_ctrl_int64(ov01a10->pixel_rate, OV01A10_SCLK);
7620827b58dSBingbu Cao 
7630827b58dSBingbu Cao 		vblank_def = mode->vts_def - mode->height;
7640827b58dSBingbu Cao 		__v4l2_ctrl_modify_range(ov01a10->vblank,
7650827b58dSBingbu Cao 					 mode->vts_min - mode->height,
7660827b58dSBingbu Cao 					 OV01A10_VTS_MAX - mode->height, 1,
7670827b58dSBingbu Cao 					 vblank_def);
7680827b58dSBingbu Cao 		__v4l2_ctrl_s_ctrl(ov01a10->vblank, vblank_def);
7690827b58dSBingbu Cao 		h_blank = mode->hts - mode->width;
7700827b58dSBingbu Cao 		__v4l2_ctrl_modify_range(ov01a10->hblank, h_blank, h_blank, 1,
7710827b58dSBingbu Cao 					 h_blank);
7720827b58dSBingbu Cao 	}
7730827b58dSBingbu Cao 
7740827b58dSBingbu Cao 	format = v4l2_subdev_get_pad_format(sd, sd_state, fmt->stream);
7750827b58dSBingbu Cao 	*format = fmt->format;
7760827b58dSBingbu Cao 
7770827b58dSBingbu Cao 	return 0;
7780827b58dSBingbu Cao }
7790827b58dSBingbu Cao 
ov01a10_init_cfg(struct v4l2_subdev * sd,struct v4l2_subdev_state * state)7800827b58dSBingbu Cao static int ov01a10_init_cfg(struct v4l2_subdev *sd,
7810827b58dSBingbu Cao 			    struct v4l2_subdev_state *state)
7820827b58dSBingbu Cao {
7830827b58dSBingbu Cao 	struct v4l2_subdev_format fmt = {
7840827b58dSBingbu Cao 		.which = V4L2_SUBDEV_FORMAT_TRY,
7850827b58dSBingbu Cao 		.format = {
7860827b58dSBingbu Cao 			.width = OV01A10_ACITVE_WIDTH,
7870827b58dSBingbu Cao 			.height = OV01A10_ACITVE_HEIGHT,
7880827b58dSBingbu Cao 		},
7890827b58dSBingbu Cao 	};
7900827b58dSBingbu Cao 
7910827b58dSBingbu Cao 	ov01a10_set_format(sd, state, &fmt);
7920827b58dSBingbu Cao 
7930827b58dSBingbu Cao 	return 0;
7940827b58dSBingbu Cao }
7950827b58dSBingbu Cao 
ov01a10_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_mbus_code_enum * code)7960827b58dSBingbu Cao static int ov01a10_enum_mbus_code(struct v4l2_subdev *sd,
7970827b58dSBingbu Cao 				  struct v4l2_subdev_state *sd_state,
7980827b58dSBingbu Cao 				  struct v4l2_subdev_mbus_code_enum *code)
7990827b58dSBingbu Cao {
8000827b58dSBingbu Cao 	if (code->index > 0)
8010827b58dSBingbu Cao 		return -EINVAL;
8020827b58dSBingbu Cao 
8030827b58dSBingbu Cao 	code->code = MEDIA_BUS_FMT_SBGGR10_1X10;
8040827b58dSBingbu Cao 
8050827b58dSBingbu Cao 	return 0;
8060827b58dSBingbu Cao }
8070827b58dSBingbu Cao 
ov01a10_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_frame_size_enum * fse)8080827b58dSBingbu Cao static int ov01a10_enum_frame_size(struct v4l2_subdev *sd,
8090827b58dSBingbu Cao 				   struct v4l2_subdev_state *sd_state,
8100827b58dSBingbu Cao 				   struct v4l2_subdev_frame_size_enum *fse)
8110827b58dSBingbu Cao {
8120827b58dSBingbu Cao 	if (fse->index >= ARRAY_SIZE(supported_modes) ||
8130827b58dSBingbu Cao 	    fse->code != MEDIA_BUS_FMT_SBGGR10_1X10)
8140827b58dSBingbu Cao 		return -EINVAL;
8150827b58dSBingbu Cao 
8160827b58dSBingbu Cao 	fse->min_width = supported_modes[fse->index].width;
8170827b58dSBingbu Cao 	fse->max_width = fse->min_width;
8180827b58dSBingbu Cao 	fse->min_height = supported_modes[fse->index].height;
8190827b58dSBingbu Cao 	fse->max_height = fse->min_height;
8200827b58dSBingbu Cao 
8210827b58dSBingbu Cao 	return 0;
8220827b58dSBingbu Cao }
8230827b58dSBingbu Cao 
ov01a10_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_state * state,struct v4l2_subdev_selection * sel)8240827b58dSBingbu Cao static int ov01a10_get_selection(struct v4l2_subdev *sd,
8250827b58dSBingbu Cao 				 struct v4l2_subdev_state *state,
8260827b58dSBingbu Cao 				 struct v4l2_subdev_selection *sel)
8270827b58dSBingbu Cao {
8280827b58dSBingbu Cao 	if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
8290827b58dSBingbu Cao 		return -EINVAL;
8300827b58dSBingbu Cao 
8310827b58dSBingbu Cao 	switch (sel->target) {
8320827b58dSBingbu Cao 	case V4L2_SEL_TGT_NATIVE_SIZE:
8330827b58dSBingbu Cao 	case V4L2_SEL_TGT_CROP_BOUNDS:
8340827b58dSBingbu Cao 		sel->r.top = 0;
8350827b58dSBingbu Cao 		sel->r.left = 0;
8360827b58dSBingbu Cao 		sel->r.width = OV01A10_PIXEL_ARRAY_WIDTH;
8370827b58dSBingbu Cao 		sel->r.height = OV01A10_PIXEL_ARRAY_HEIGHT;
8380827b58dSBingbu Cao 		return 0;
8390827b58dSBingbu Cao 	case V4L2_SEL_TGT_CROP:
8400827b58dSBingbu Cao 	case V4L2_SEL_TGT_CROP_DEFAULT:
8410827b58dSBingbu Cao 		sel->r.top = (OV01A10_PIXEL_ARRAY_HEIGHT -
8420827b58dSBingbu Cao 			      OV01A10_ACITVE_HEIGHT) / 2;
8430827b58dSBingbu Cao 		sel->r.left = (OV01A10_PIXEL_ARRAY_WIDTH -
8440827b58dSBingbu Cao 			       OV01A10_ACITVE_WIDTH) / 2;
8450827b58dSBingbu Cao 		sel->r.width = OV01A10_ACITVE_WIDTH;
8460827b58dSBingbu Cao 		sel->r.height = OV01A10_ACITVE_HEIGHT;
8470827b58dSBingbu Cao 		return 0;
8480827b58dSBingbu Cao 	}
8490827b58dSBingbu Cao 
8500827b58dSBingbu Cao 	return -EINVAL;
8510827b58dSBingbu Cao }
8520827b58dSBingbu Cao 
8530827b58dSBingbu Cao static const struct v4l2_subdev_core_ops ov01a10_core_ops = {
8540827b58dSBingbu Cao 	.log_status = v4l2_ctrl_subdev_log_status,
8550827b58dSBingbu Cao 	.subscribe_event = v4l2_ctrl_subdev_subscribe_event,
8560827b58dSBingbu Cao 	.unsubscribe_event = v4l2_event_subdev_unsubscribe,
8570827b58dSBingbu Cao };
8580827b58dSBingbu Cao 
8590827b58dSBingbu Cao static const struct v4l2_subdev_video_ops ov01a10_video_ops = {
8600827b58dSBingbu Cao 	.s_stream = ov01a10_set_stream,
8610827b58dSBingbu Cao };
8620827b58dSBingbu Cao 
8630827b58dSBingbu Cao static const struct v4l2_subdev_pad_ops ov01a10_pad_ops = {
8640827b58dSBingbu Cao 	.init_cfg = ov01a10_init_cfg,
8650827b58dSBingbu Cao 	.set_fmt = ov01a10_set_format,
8660827b58dSBingbu Cao 	.get_fmt = v4l2_subdev_get_fmt,
8670827b58dSBingbu Cao 	.get_selection = ov01a10_get_selection,
8680827b58dSBingbu Cao 	.enum_mbus_code = ov01a10_enum_mbus_code,
8690827b58dSBingbu Cao 	.enum_frame_size = ov01a10_enum_frame_size,
8700827b58dSBingbu Cao };
8710827b58dSBingbu Cao 
8720827b58dSBingbu Cao static const struct v4l2_subdev_ops ov01a10_subdev_ops = {
8730827b58dSBingbu Cao 	.core = &ov01a10_core_ops,
8740827b58dSBingbu Cao 	.video = &ov01a10_video_ops,
8750827b58dSBingbu Cao 	.pad = &ov01a10_pad_ops,
8760827b58dSBingbu Cao };
8770827b58dSBingbu Cao 
8780827b58dSBingbu Cao static const struct media_entity_operations ov01a10_subdev_entity_ops = {
8790827b58dSBingbu Cao 	.link_validate = v4l2_subdev_link_validate,
8800827b58dSBingbu Cao };
8810827b58dSBingbu Cao 
ov01a10_identify_module(struct ov01a10 * ov01a10)8820827b58dSBingbu Cao static int ov01a10_identify_module(struct ov01a10 *ov01a10)
8830827b58dSBingbu Cao {
8840827b58dSBingbu Cao 	struct i2c_client *client = v4l2_get_subdevdata(&ov01a10->sd);
8850827b58dSBingbu Cao 	int ret;
8860827b58dSBingbu Cao 	u32 val;
8870827b58dSBingbu Cao 
8880827b58dSBingbu Cao 	ret = ov01a10_read_reg(ov01a10, OV01A10_REG_CHIP_ID, 3, &val);
8890827b58dSBingbu Cao 	if (ret)
8900827b58dSBingbu Cao 		return ret;
8910827b58dSBingbu Cao 
8920827b58dSBingbu Cao 	if (val != OV01A10_CHIP_ID) {
8930827b58dSBingbu Cao 		dev_err(&client->dev, "chip id mismatch: %x!=%x\n",
8940827b58dSBingbu Cao 			OV01A10_CHIP_ID, val);
8950827b58dSBingbu Cao 		return -EIO;
8960827b58dSBingbu Cao 	}
8970827b58dSBingbu Cao 
8980827b58dSBingbu Cao 	return 0;
8990827b58dSBingbu Cao }
9000827b58dSBingbu Cao 
ov01a10_remove(struct i2c_client * client)9010827b58dSBingbu Cao static void ov01a10_remove(struct i2c_client *client)
9020827b58dSBingbu Cao {
9030827b58dSBingbu Cao 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
9040827b58dSBingbu Cao 
9050827b58dSBingbu Cao 	v4l2_async_unregister_subdev(sd);
9060827b58dSBingbu Cao 	media_entity_cleanup(&sd->entity);
9070827b58dSBingbu Cao 	v4l2_ctrl_handler_free(sd->ctrl_handler);
9080827b58dSBingbu Cao 
9090827b58dSBingbu Cao 	pm_runtime_disable(&client->dev);
910*240fd021SBingbu Cao 	pm_runtime_set_suspended(&client->dev);
9110827b58dSBingbu Cao }
9120827b58dSBingbu Cao 
ov01a10_probe(struct i2c_client * client)9130827b58dSBingbu Cao static int ov01a10_probe(struct i2c_client *client)
9140827b58dSBingbu Cao {
9150827b58dSBingbu Cao 	struct device *dev = &client->dev;
9160827b58dSBingbu Cao 	struct ov01a10 *ov01a10;
9170827b58dSBingbu Cao 	int ret = 0;
9180827b58dSBingbu Cao 
9190827b58dSBingbu Cao 	ov01a10 = devm_kzalloc(dev, sizeof(*ov01a10), GFP_KERNEL);
9200827b58dSBingbu Cao 	if (!ov01a10)
9210827b58dSBingbu Cao 		return -ENOMEM;
9220827b58dSBingbu Cao 
9230827b58dSBingbu Cao 	v4l2_i2c_subdev_init(&ov01a10->sd, client, &ov01a10_subdev_ops);
9240827b58dSBingbu Cao 
9250827b58dSBingbu Cao 	ret = ov01a10_identify_module(ov01a10);
9260827b58dSBingbu Cao 	if (ret)
9270827b58dSBingbu Cao 		return dev_err_probe(dev, ret,
9280827b58dSBingbu Cao 				     "failed to find sensor\n");
9290827b58dSBingbu Cao 
9300827b58dSBingbu Cao 	ov01a10->cur_mode = &supported_modes[0];
9310827b58dSBingbu Cao 
9320827b58dSBingbu Cao 	ret = ov01a10_init_controls(ov01a10);
9330827b58dSBingbu Cao 	if (ret) {
9340827b58dSBingbu Cao 		dev_err(dev, "failed to init controls: %d\n", ret);
9350827b58dSBingbu Cao 		return ret;
9360827b58dSBingbu Cao 	}
9370827b58dSBingbu Cao 
9380827b58dSBingbu Cao 	ov01a10->sd.state_lock = ov01a10->ctrl_handler.lock;
9390827b58dSBingbu Cao 	ov01a10->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE |
9400827b58dSBingbu Cao 		V4L2_SUBDEV_FL_HAS_EVENTS;
9410827b58dSBingbu Cao 	ov01a10->sd.entity.ops = &ov01a10_subdev_entity_ops;
9420827b58dSBingbu Cao 	ov01a10->sd.entity.function = MEDIA_ENT_F_CAM_SENSOR;
9430827b58dSBingbu Cao 	ov01a10->pad.flags = MEDIA_PAD_FL_SOURCE;
9440827b58dSBingbu Cao 
9450827b58dSBingbu Cao 	ret = media_entity_pads_init(&ov01a10->sd.entity, 1, &ov01a10->pad);
9460827b58dSBingbu Cao 	if (ret) {
9470827b58dSBingbu Cao 		dev_err(dev, "Failed to init entity pads: %d\n", ret);
9480827b58dSBingbu Cao 		goto err_handler_free;
9490827b58dSBingbu Cao 	}
9500827b58dSBingbu Cao 
9510827b58dSBingbu Cao 	ret = v4l2_subdev_init_finalize(&ov01a10->sd);
9520827b58dSBingbu Cao 	if (ret) {
9530827b58dSBingbu Cao 		dev_err(dev, "Failed to allocate subdev state: %d\n", ret);
9540827b58dSBingbu Cao 		goto err_media_entity_cleanup;
9550827b58dSBingbu Cao 	}
9560827b58dSBingbu Cao 
957*240fd021SBingbu Cao 	/*
958*240fd021SBingbu Cao 	 * Device is already turned on by i2c-core with ACPI domain PM.
959*240fd021SBingbu Cao 	 * Enable runtime PM and turn off the device.
960*240fd021SBingbu Cao 	 */
961*240fd021SBingbu Cao 	pm_runtime_set_active(&client->dev);
9620827b58dSBingbu Cao 	pm_runtime_enable(dev);
9630827b58dSBingbu Cao 	pm_runtime_idle(dev);
9640827b58dSBingbu Cao 
965*240fd021SBingbu Cao 	ret = v4l2_async_register_subdev_sensor(&ov01a10->sd);
966*240fd021SBingbu Cao 	if (ret < 0) {
967*240fd021SBingbu Cao 		dev_err(dev, "Failed to register subdev: %d\n", ret);
968*240fd021SBingbu Cao 		goto err_pm_disable;
969*240fd021SBingbu Cao 	}
970*240fd021SBingbu Cao 
9710827b58dSBingbu Cao 	return 0;
9720827b58dSBingbu Cao 
973*240fd021SBingbu Cao err_pm_disable:
974*240fd021SBingbu Cao 	pm_runtime_disable(dev);
975*240fd021SBingbu Cao 	pm_runtime_set_suspended(&client->dev);
976*240fd021SBingbu Cao 
9770827b58dSBingbu Cao err_media_entity_cleanup:
9780827b58dSBingbu Cao 	media_entity_cleanup(&ov01a10->sd.entity);
9790827b58dSBingbu Cao 
9800827b58dSBingbu Cao err_handler_free:
9810827b58dSBingbu Cao 	v4l2_ctrl_handler_free(ov01a10->sd.ctrl_handler);
9820827b58dSBingbu Cao 
9830827b58dSBingbu Cao 	return ret;
9840827b58dSBingbu Cao }
9850827b58dSBingbu Cao 
9860827b58dSBingbu Cao static const struct dev_pm_ops ov01a10_pm_ops = {
9870827b58dSBingbu Cao 	SET_SYSTEM_SLEEP_PM_OPS(ov01a10_suspend, ov01a10_resume)
9880827b58dSBingbu Cao };
9890827b58dSBingbu Cao 
9900827b58dSBingbu Cao #ifdef CONFIG_ACPI
9910827b58dSBingbu Cao static const struct acpi_device_id ov01a10_acpi_ids[] = {
9920827b58dSBingbu Cao 	{ "OVTI01A0" },
9930827b58dSBingbu Cao 	{ }
9940827b58dSBingbu Cao };
9950827b58dSBingbu Cao 
9960827b58dSBingbu Cao MODULE_DEVICE_TABLE(acpi, ov01a10_acpi_ids);
9970827b58dSBingbu Cao #endif
9980827b58dSBingbu Cao 
9990827b58dSBingbu Cao static struct i2c_driver ov01a10_i2c_driver = {
10000827b58dSBingbu Cao 	.driver = {
10010827b58dSBingbu Cao 		.name = "ov01a10",
10020827b58dSBingbu Cao 		.pm = &ov01a10_pm_ops,
10030827b58dSBingbu Cao 		.acpi_match_table = ACPI_PTR(ov01a10_acpi_ids),
10040827b58dSBingbu Cao 	},
100528999781SUwe Kleine-König 	.probe = ov01a10_probe,
10060827b58dSBingbu Cao 	.remove = ov01a10_remove,
10070827b58dSBingbu Cao };
10080827b58dSBingbu Cao 
10090827b58dSBingbu Cao module_i2c_driver(ov01a10_i2c_driver);
10100827b58dSBingbu Cao 
10110827b58dSBingbu Cao MODULE_AUTHOR("Bingbu Cao <bingbu.cao@intel.com>");
10120827b58dSBingbu Cao MODULE_AUTHOR("Wang Yating <yating.wang@intel.com>");
10130827b58dSBingbu Cao MODULE_DESCRIPTION("OmniVision OV01A10 sensor driver");
10140827b58dSBingbu Cao MODULE_LICENSE("GPL");
1015