1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29a0bf528SMauro Carvalho Chehab /*
39a0bf528SMauro Carvalho Chehab  * Driver for Zarlink DVB-T ZL10353 demodulator
49a0bf528SMauro Carvalho Chehab  *
59a0bf528SMauro Carvalho Chehab  * Copyright (C) 2006, 2007 Christopher Pascoe <c.pascoe@itee.uq.edu.au>
69a0bf528SMauro Carvalho Chehab  */
79a0bf528SMauro Carvalho Chehab 
89a0bf528SMauro Carvalho Chehab #include <linux/kernel.h>
99a0bf528SMauro Carvalho Chehab #include <linux/module.h>
109a0bf528SMauro Carvalho Chehab #include <linux/init.h>
119a0bf528SMauro Carvalho Chehab #include <linux/delay.h>
129a0bf528SMauro Carvalho Chehab #include <linux/string.h>
139a0bf528SMauro Carvalho Chehab #include <linux/slab.h>
149a0bf528SMauro Carvalho Chehab #include <asm/div64.h>
159a0bf528SMauro Carvalho Chehab 
16fada1935SMauro Carvalho Chehab #include <media/dvb_frontend.h>
179a0bf528SMauro Carvalho Chehab #include "zl10353_priv.h"
189a0bf528SMauro Carvalho Chehab #include "zl10353.h"
199a0bf528SMauro Carvalho Chehab 
209a0bf528SMauro Carvalho Chehab struct zl10353_state {
219a0bf528SMauro Carvalho Chehab 	struct i2c_adapter *i2c;
229a0bf528SMauro Carvalho Chehab 	struct dvb_frontend frontend;
239a0bf528SMauro Carvalho Chehab 
249a0bf528SMauro Carvalho Chehab 	struct zl10353_config config;
259a0bf528SMauro Carvalho Chehab 
269a0bf528SMauro Carvalho Chehab 	u32 bandwidth;
279a0bf528SMauro Carvalho Chehab 	u32 ucblocks;
289a0bf528SMauro Carvalho Chehab 	u32 frequency;
299a0bf528SMauro Carvalho Chehab };
309a0bf528SMauro Carvalho Chehab 
319a0bf528SMauro Carvalho Chehab static int debug;
329a0bf528SMauro Carvalho Chehab #define dprintk(args...) \
339a0bf528SMauro Carvalho Chehab 	do { \
349a0bf528SMauro Carvalho Chehab 		if (debug) printk(KERN_DEBUG "zl10353: " args); \
359a0bf528SMauro Carvalho Chehab 	} while (0)
369a0bf528SMauro Carvalho Chehab 
379a0bf528SMauro Carvalho Chehab static int debug_regs;
389a0bf528SMauro Carvalho Chehab 
zl10353_single_write(struct dvb_frontend * fe,u8 reg,u8 val)399a0bf528SMauro Carvalho Chehab static int zl10353_single_write(struct dvb_frontend *fe, u8 reg, u8 val)
409a0bf528SMauro Carvalho Chehab {
419a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
429a0bf528SMauro Carvalho Chehab 	u8 buf[2] = { reg, val };
439a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg = { .addr = state->config.demod_address, .flags = 0,
449a0bf528SMauro Carvalho Chehab 			       .buf = buf, .len = 2 };
459a0bf528SMauro Carvalho Chehab 	int err = i2c_transfer(state->i2c, &msg, 1);
469a0bf528SMauro Carvalho Chehab 	if (err != 1) {
479a0bf528SMauro Carvalho Chehab 		printk("zl10353: write to reg %x failed (err = %d)!\n", reg, err);
489a0bf528SMauro Carvalho Chehab 		return err;
499a0bf528SMauro Carvalho Chehab 	}
509a0bf528SMauro Carvalho Chehab 	return 0;
519a0bf528SMauro Carvalho Chehab }
529a0bf528SMauro Carvalho Chehab 
zl10353_write(struct dvb_frontend * fe,const u8 ibuf[],int ilen)539a0bf528SMauro Carvalho Chehab static int zl10353_write(struct dvb_frontend *fe, const u8 ibuf[], int ilen)
549a0bf528SMauro Carvalho Chehab {
559a0bf528SMauro Carvalho Chehab 	int err, i;
569a0bf528SMauro Carvalho Chehab 	for (i = 0; i < ilen - 1; i++)
579a0bf528SMauro Carvalho Chehab 		if ((err = zl10353_single_write(fe, ibuf[0] + i, ibuf[i + 1])))
589a0bf528SMauro Carvalho Chehab 			return err;
599a0bf528SMauro Carvalho Chehab 
609a0bf528SMauro Carvalho Chehab 	return 0;
619a0bf528SMauro Carvalho Chehab }
629a0bf528SMauro Carvalho Chehab 
zl10353_read_register(struct zl10353_state * state,u8 reg)639a0bf528SMauro Carvalho Chehab static int zl10353_read_register(struct zl10353_state *state, u8 reg)
649a0bf528SMauro Carvalho Chehab {
659a0bf528SMauro Carvalho Chehab 	int ret;
669a0bf528SMauro Carvalho Chehab 	u8 b0[1] = { reg };
679a0bf528SMauro Carvalho Chehab 	u8 b1[1] = { 0 };
689a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg[2] = { { .addr = state->config.demod_address,
699a0bf528SMauro Carvalho Chehab 				    .flags = 0,
709a0bf528SMauro Carvalho Chehab 				    .buf = b0, .len = 1 },
719a0bf528SMauro Carvalho Chehab 				  { .addr = state->config.demod_address,
729a0bf528SMauro Carvalho Chehab 				    .flags = I2C_M_RD,
739a0bf528SMauro Carvalho Chehab 				    .buf = b1, .len = 1 } };
749a0bf528SMauro Carvalho Chehab 
759a0bf528SMauro Carvalho Chehab 	ret = i2c_transfer(state->i2c, msg, 2);
769a0bf528SMauro Carvalho Chehab 
779a0bf528SMauro Carvalho Chehab 	if (ret != 2) {
789a0bf528SMauro Carvalho Chehab 		printk("%s: readreg error (reg=%d, ret==%i)\n",
799a0bf528SMauro Carvalho Chehab 		       __func__, reg, ret);
809a0bf528SMauro Carvalho Chehab 		return ret;
819a0bf528SMauro Carvalho Chehab 	}
829a0bf528SMauro Carvalho Chehab 
839a0bf528SMauro Carvalho Chehab 	return b1[0];
849a0bf528SMauro Carvalho Chehab }
859a0bf528SMauro Carvalho Chehab 
zl10353_dump_regs(struct dvb_frontend * fe)869a0bf528SMauro Carvalho Chehab static void zl10353_dump_regs(struct dvb_frontend *fe)
879a0bf528SMauro Carvalho Chehab {
889a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
899a0bf528SMauro Carvalho Chehab 	int ret;
909a0bf528SMauro Carvalho Chehab 	u8 reg;
919a0bf528SMauro Carvalho Chehab 
929a0bf528SMauro Carvalho Chehab 	/* Dump all registers. */
939a0bf528SMauro Carvalho Chehab 	for (reg = 0; ; reg++) {
949a0bf528SMauro Carvalho Chehab 		if (reg % 16 == 0) {
959a0bf528SMauro Carvalho Chehab 			if (reg)
969a0bf528SMauro Carvalho Chehab 				printk(KERN_CONT "\n");
979a0bf528SMauro Carvalho Chehab 			printk(KERN_DEBUG "%02x:", reg);
989a0bf528SMauro Carvalho Chehab 		}
999a0bf528SMauro Carvalho Chehab 		ret = zl10353_read_register(state, reg);
1009a0bf528SMauro Carvalho Chehab 		if (ret >= 0)
1019a0bf528SMauro Carvalho Chehab 			printk(KERN_CONT " %02x", (u8)ret);
1029a0bf528SMauro Carvalho Chehab 		else
1039a0bf528SMauro Carvalho Chehab 			printk(KERN_CONT " --");
1049a0bf528SMauro Carvalho Chehab 		if (reg == 0xff)
1059a0bf528SMauro Carvalho Chehab 			break;
1069a0bf528SMauro Carvalho Chehab 	}
1079a0bf528SMauro Carvalho Chehab 	printk(KERN_CONT "\n");
1089a0bf528SMauro Carvalho Chehab }
1099a0bf528SMauro Carvalho Chehab 
zl10353_calc_nominal_rate(struct dvb_frontend * fe,u32 bandwidth,u16 * nominal_rate)1109a0bf528SMauro Carvalho Chehab static void zl10353_calc_nominal_rate(struct dvb_frontend *fe,
1119a0bf528SMauro Carvalho Chehab 				      u32 bandwidth,
1129a0bf528SMauro Carvalho Chehab 				      u16 *nominal_rate)
1139a0bf528SMauro Carvalho Chehab {
1149a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
1159a0bf528SMauro Carvalho Chehab 	u32 adc_clock = 450560; /* 45.056 MHz */
1169a0bf528SMauro Carvalho Chehab 	u64 value;
1179a0bf528SMauro Carvalho Chehab 	u8 bw = bandwidth / 1000000;
1189a0bf528SMauro Carvalho Chehab 
1199a0bf528SMauro Carvalho Chehab 	if (state->config.adc_clock)
1209a0bf528SMauro Carvalho Chehab 		adc_clock = state->config.adc_clock;
1219a0bf528SMauro Carvalho Chehab 
1229a0bf528SMauro Carvalho Chehab 	value = (u64)10 * (1 << 23) / 7 * 125;
1239a0bf528SMauro Carvalho Chehab 	value = (bw * value) + adc_clock / 2;
1248a73faabSArnd Bergmann 	*nominal_rate = div_u64(value, adc_clock);
1259a0bf528SMauro Carvalho Chehab 
1269a0bf528SMauro Carvalho Chehab 	dprintk("%s: bw %d, adc_clock %d => 0x%x\n",
1279a0bf528SMauro Carvalho Chehab 		__func__, bw, adc_clock, *nominal_rate);
1289a0bf528SMauro Carvalho Chehab }
1299a0bf528SMauro Carvalho Chehab 
zl10353_calc_input_freq(struct dvb_frontend * fe,u16 * input_freq)1309a0bf528SMauro Carvalho Chehab static void zl10353_calc_input_freq(struct dvb_frontend *fe,
1319a0bf528SMauro Carvalho Chehab 				    u16 *input_freq)
1329a0bf528SMauro Carvalho Chehab {
1339a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
1349a0bf528SMauro Carvalho Chehab 	u32 adc_clock = 450560;	/* 45.056  MHz */
1359a0bf528SMauro Carvalho Chehab 	int if2 = 361667;	/* 36.1667 MHz */
1369a0bf528SMauro Carvalho Chehab 	int ife;
1379a0bf528SMauro Carvalho Chehab 	u64 value;
1389a0bf528SMauro Carvalho Chehab 
1399a0bf528SMauro Carvalho Chehab 	if (state->config.adc_clock)
1409a0bf528SMauro Carvalho Chehab 		adc_clock = state->config.adc_clock;
1419a0bf528SMauro Carvalho Chehab 	if (state->config.if2)
1429a0bf528SMauro Carvalho Chehab 		if2 = state->config.if2;
1439a0bf528SMauro Carvalho Chehab 
1449a0bf528SMauro Carvalho Chehab 	if (adc_clock >= if2 * 2)
1459a0bf528SMauro Carvalho Chehab 		ife = if2;
1469a0bf528SMauro Carvalho Chehab 	else {
1479a0bf528SMauro Carvalho Chehab 		ife = adc_clock - (if2 % adc_clock);
1489a0bf528SMauro Carvalho Chehab 		if (ife > adc_clock / 2)
1499a0bf528SMauro Carvalho Chehab 			ife = adc_clock - ife;
1509a0bf528SMauro Carvalho Chehab 	}
1518a73faabSArnd Bergmann 	value = div_u64((u64)65536 * ife + adc_clock / 2, adc_clock);
1529a0bf528SMauro Carvalho Chehab 	*input_freq = -value;
1539a0bf528SMauro Carvalho Chehab 
1549a0bf528SMauro Carvalho Chehab 	dprintk("%s: if2 %d, ife %d, adc_clock %d => %d / 0x%x\n",
1559a0bf528SMauro Carvalho Chehab 		__func__, if2, ife, adc_clock, -(int)value, *input_freq);
1569a0bf528SMauro Carvalho Chehab }
1579a0bf528SMauro Carvalho Chehab 
zl10353_sleep(struct dvb_frontend * fe)1589a0bf528SMauro Carvalho Chehab static int zl10353_sleep(struct dvb_frontend *fe)
1599a0bf528SMauro Carvalho Chehab {
1609a0bf528SMauro Carvalho Chehab 	static u8 zl10353_softdown[] = { 0x50, 0x0C, 0x44 };
1619a0bf528SMauro Carvalho Chehab 
1629a0bf528SMauro Carvalho Chehab 	zl10353_write(fe, zl10353_softdown, sizeof(zl10353_softdown));
1639a0bf528SMauro Carvalho Chehab 	return 0;
1649a0bf528SMauro Carvalho Chehab }
1659a0bf528SMauro Carvalho Chehab 
zl10353_set_parameters(struct dvb_frontend * fe)1669a0bf528SMauro Carvalho Chehab static int zl10353_set_parameters(struct dvb_frontend *fe)
1679a0bf528SMauro Carvalho Chehab {
1689a0bf528SMauro Carvalho Chehab 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
1699a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
1709a0bf528SMauro Carvalho Chehab 	u16 nominal_rate, input_freq;
1719a0bf528SMauro Carvalho Chehab 	u8 pllbuf[6] = { 0x67 }, acq_ctl = 0;
1729a0bf528SMauro Carvalho Chehab 	u16 tps = 0;
1739a0bf528SMauro Carvalho Chehab 
1749a0bf528SMauro Carvalho Chehab 	state->frequency = c->frequency;
1759a0bf528SMauro Carvalho Chehab 
1769a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, RESET, 0x80);
1779a0bf528SMauro Carvalho Chehab 	udelay(200);
1789a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, 0xEA, 0x01);
1799a0bf528SMauro Carvalho Chehab 	udelay(200);
1809a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, 0xEA, 0x00);
1819a0bf528SMauro Carvalho Chehab 
1829a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, AGC_TARGET, 0x28);
1839a0bf528SMauro Carvalho Chehab 
1849a0bf528SMauro Carvalho Chehab 	if (c->transmission_mode != TRANSMISSION_MODE_AUTO)
1859a0bf528SMauro Carvalho Chehab 		acq_ctl |= (1 << 0);
1869a0bf528SMauro Carvalho Chehab 	if (c->guard_interval != GUARD_INTERVAL_AUTO)
1879a0bf528SMauro Carvalho Chehab 		acq_ctl |= (1 << 1);
1889a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, ACQ_CTL, acq_ctl);
1899a0bf528SMauro Carvalho Chehab 
1909a0bf528SMauro Carvalho Chehab 	switch (c->bandwidth_hz) {
1919a0bf528SMauro Carvalho Chehab 	case 6000000:
1929a0bf528SMauro Carvalho Chehab 		/* These are extrapolated from the 7 and 8MHz values */
1939a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, MCLK_RATIO, 0x97);
1949a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, 0x64, 0x34);
1959a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, 0xcc, 0xdd);
1969a0bf528SMauro Carvalho Chehab 		break;
1979a0bf528SMauro Carvalho Chehab 	case 7000000:
1989a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, MCLK_RATIO, 0x86);
1999a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, 0x64, 0x35);
2009a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, 0xcc, 0x73);
2019a0bf528SMauro Carvalho Chehab 		break;
2029a0bf528SMauro Carvalho Chehab 	default:
2039a0bf528SMauro Carvalho Chehab 		c->bandwidth_hz = 8000000;
204df561f66SGustavo A. R. Silva 		fallthrough;
2059a0bf528SMauro Carvalho Chehab 	case 8000000:
2069a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, MCLK_RATIO, 0x75);
2079a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, 0x64, 0x36);
2089a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, 0xcc, 0x73);
2099a0bf528SMauro Carvalho Chehab 	}
2109a0bf528SMauro Carvalho Chehab 
2119a0bf528SMauro Carvalho Chehab 	zl10353_calc_nominal_rate(fe, c->bandwidth_hz, &nominal_rate);
2129a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, TRL_NOMINAL_RATE_1, msb(nominal_rate));
2139a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, TRL_NOMINAL_RATE_0, lsb(nominal_rate));
2149a0bf528SMauro Carvalho Chehab 	state->bandwidth = c->bandwidth_hz;
2159a0bf528SMauro Carvalho Chehab 
2169a0bf528SMauro Carvalho Chehab 	zl10353_calc_input_freq(fe, &input_freq);
2179a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, INPUT_FREQ_1, msb(input_freq));
2189a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, INPUT_FREQ_0, lsb(input_freq));
2199a0bf528SMauro Carvalho Chehab 
2209a0bf528SMauro Carvalho Chehab 	/* Hint at TPS settings */
2219a0bf528SMauro Carvalho Chehab 	switch (c->code_rate_HP) {
2229a0bf528SMauro Carvalho Chehab 	case FEC_2_3:
2239a0bf528SMauro Carvalho Chehab 		tps |= (1 << 7);
2249a0bf528SMauro Carvalho Chehab 		break;
2259a0bf528SMauro Carvalho Chehab 	case FEC_3_4:
2269a0bf528SMauro Carvalho Chehab 		tps |= (2 << 7);
2279a0bf528SMauro Carvalho Chehab 		break;
2289a0bf528SMauro Carvalho Chehab 	case FEC_5_6:
2299a0bf528SMauro Carvalho Chehab 		tps |= (3 << 7);
2309a0bf528SMauro Carvalho Chehab 		break;
2319a0bf528SMauro Carvalho Chehab 	case FEC_7_8:
2329a0bf528SMauro Carvalho Chehab 		tps |= (4 << 7);
2339a0bf528SMauro Carvalho Chehab 		break;
2349a0bf528SMauro Carvalho Chehab 	case FEC_1_2:
2359a0bf528SMauro Carvalho Chehab 	case FEC_AUTO:
2369a0bf528SMauro Carvalho Chehab 		break;
2379a0bf528SMauro Carvalho Chehab 	default:
2389a0bf528SMauro Carvalho Chehab 		return -EINVAL;
2399a0bf528SMauro Carvalho Chehab 	}
2409a0bf528SMauro Carvalho Chehab 
2419a0bf528SMauro Carvalho Chehab 	switch (c->code_rate_LP) {
2429a0bf528SMauro Carvalho Chehab 	case FEC_2_3:
2439a0bf528SMauro Carvalho Chehab 		tps |= (1 << 4);
2449a0bf528SMauro Carvalho Chehab 		break;
2459a0bf528SMauro Carvalho Chehab 	case FEC_3_4:
2469a0bf528SMauro Carvalho Chehab 		tps |= (2 << 4);
2479a0bf528SMauro Carvalho Chehab 		break;
2489a0bf528SMauro Carvalho Chehab 	case FEC_5_6:
2499a0bf528SMauro Carvalho Chehab 		tps |= (3 << 4);
2509a0bf528SMauro Carvalho Chehab 		break;
2519a0bf528SMauro Carvalho Chehab 	case FEC_7_8:
2529a0bf528SMauro Carvalho Chehab 		tps |= (4 << 4);
2539a0bf528SMauro Carvalho Chehab 		break;
2549a0bf528SMauro Carvalho Chehab 	case FEC_1_2:
2559a0bf528SMauro Carvalho Chehab 	case FEC_AUTO:
2569a0bf528SMauro Carvalho Chehab 		break;
2579a0bf528SMauro Carvalho Chehab 	case FEC_NONE:
2589a0bf528SMauro Carvalho Chehab 		if (c->hierarchy == HIERARCHY_AUTO ||
2599a0bf528SMauro Carvalho Chehab 		    c->hierarchy == HIERARCHY_NONE)
2609a0bf528SMauro Carvalho Chehab 			break;
261df561f66SGustavo A. R. Silva 		fallthrough;
2629a0bf528SMauro Carvalho Chehab 	default:
2639a0bf528SMauro Carvalho Chehab 		return -EINVAL;
2649a0bf528SMauro Carvalho Chehab 	}
2659a0bf528SMauro Carvalho Chehab 
2669a0bf528SMauro Carvalho Chehab 	switch (c->modulation) {
2679a0bf528SMauro Carvalho Chehab 	case QPSK:
2689a0bf528SMauro Carvalho Chehab 		break;
2699a0bf528SMauro Carvalho Chehab 	case QAM_AUTO:
2709a0bf528SMauro Carvalho Chehab 	case QAM_16:
2719a0bf528SMauro Carvalho Chehab 		tps |= (1 << 13);
2729a0bf528SMauro Carvalho Chehab 		break;
2739a0bf528SMauro Carvalho Chehab 	case QAM_64:
2749a0bf528SMauro Carvalho Chehab 		tps |= (2 << 13);
2759a0bf528SMauro Carvalho Chehab 		break;
2769a0bf528SMauro Carvalho Chehab 	default:
2779a0bf528SMauro Carvalho Chehab 		return -EINVAL;
2789a0bf528SMauro Carvalho Chehab 	}
2799a0bf528SMauro Carvalho Chehab 
2809a0bf528SMauro Carvalho Chehab 	switch (c->transmission_mode) {
2819a0bf528SMauro Carvalho Chehab 	case TRANSMISSION_MODE_2K:
2829a0bf528SMauro Carvalho Chehab 	case TRANSMISSION_MODE_AUTO:
2839a0bf528SMauro Carvalho Chehab 		break;
2849a0bf528SMauro Carvalho Chehab 	case TRANSMISSION_MODE_8K:
2859a0bf528SMauro Carvalho Chehab 		tps |= (1 << 0);
2869a0bf528SMauro Carvalho Chehab 		break;
2879a0bf528SMauro Carvalho Chehab 	default:
2889a0bf528SMauro Carvalho Chehab 		return -EINVAL;
2899a0bf528SMauro Carvalho Chehab 	}
2909a0bf528SMauro Carvalho Chehab 
2919a0bf528SMauro Carvalho Chehab 	switch (c->guard_interval) {
2929a0bf528SMauro Carvalho Chehab 	case GUARD_INTERVAL_1_32:
2939a0bf528SMauro Carvalho Chehab 	case GUARD_INTERVAL_AUTO:
2949a0bf528SMauro Carvalho Chehab 		break;
2959a0bf528SMauro Carvalho Chehab 	case GUARD_INTERVAL_1_16:
2969a0bf528SMauro Carvalho Chehab 		tps |= (1 << 2);
2979a0bf528SMauro Carvalho Chehab 		break;
2989a0bf528SMauro Carvalho Chehab 	case GUARD_INTERVAL_1_8:
2999a0bf528SMauro Carvalho Chehab 		tps |= (2 << 2);
3009a0bf528SMauro Carvalho Chehab 		break;
3019a0bf528SMauro Carvalho Chehab 	case GUARD_INTERVAL_1_4:
3029a0bf528SMauro Carvalho Chehab 		tps |= (3 << 2);
3039a0bf528SMauro Carvalho Chehab 		break;
3049a0bf528SMauro Carvalho Chehab 	default:
3059a0bf528SMauro Carvalho Chehab 		return -EINVAL;
3069a0bf528SMauro Carvalho Chehab 	}
3079a0bf528SMauro Carvalho Chehab 
3089a0bf528SMauro Carvalho Chehab 	switch (c->hierarchy) {
3099a0bf528SMauro Carvalho Chehab 	case HIERARCHY_AUTO:
3109a0bf528SMauro Carvalho Chehab 	case HIERARCHY_NONE:
3119a0bf528SMauro Carvalho Chehab 		break;
3129a0bf528SMauro Carvalho Chehab 	case HIERARCHY_1:
3139a0bf528SMauro Carvalho Chehab 		tps |= (1 << 10);
3149a0bf528SMauro Carvalho Chehab 		break;
3159a0bf528SMauro Carvalho Chehab 	case HIERARCHY_2:
3169a0bf528SMauro Carvalho Chehab 		tps |= (2 << 10);
3179a0bf528SMauro Carvalho Chehab 		break;
3189a0bf528SMauro Carvalho Chehab 	case HIERARCHY_4:
3199a0bf528SMauro Carvalho Chehab 		tps |= (3 << 10);
3209a0bf528SMauro Carvalho Chehab 		break;
3219a0bf528SMauro Carvalho Chehab 	default:
3229a0bf528SMauro Carvalho Chehab 		return -EINVAL;
3239a0bf528SMauro Carvalho Chehab 	}
3249a0bf528SMauro Carvalho Chehab 
3259a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, TPS_GIVEN_1, msb(tps));
3269a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, TPS_GIVEN_0, lsb(tps));
3279a0bf528SMauro Carvalho Chehab 
3289a0bf528SMauro Carvalho Chehab 	if (fe->ops.i2c_gate_ctrl)
3299a0bf528SMauro Carvalho Chehab 		fe->ops.i2c_gate_ctrl(fe, 0);
3309a0bf528SMauro Carvalho Chehab 
3319a0bf528SMauro Carvalho Chehab 	/*
3329a0bf528SMauro Carvalho Chehab 	 * If there is no tuner attached to the secondary I2C bus, we call
3339a0bf528SMauro Carvalho Chehab 	 * set_params to program a potential tuner attached somewhere else.
3349a0bf528SMauro Carvalho Chehab 	 * Otherwise, we update the PLL registers via calc_regs.
3359a0bf528SMauro Carvalho Chehab 	 */
3369a0bf528SMauro Carvalho Chehab 	if (state->config.no_tuner) {
3379a0bf528SMauro Carvalho Chehab 		if (fe->ops.tuner_ops.set_params) {
3389a0bf528SMauro Carvalho Chehab 			fe->ops.tuner_ops.set_params(fe);
3399a0bf528SMauro Carvalho Chehab 			if (fe->ops.i2c_gate_ctrl)
3409a0bf528SMauro Carvalho Chehab 				fe->ops.i2c_gate_ctrl(fe, 0);
3419a0bf528SMauro Carvalho Chehab 		}
3429a0bf528SMauro Carvalho Chehab 	} else if (fe->ops.tuner_ops.calc_regs) {
3439a0bf528SMauro Carvalho Chehab 		fe->ops.tuner_ops.calc_regs(fe, pllbuf + 1, 5);
3449a0bf528SMauro Carvalho Chehab 		pllbuf[1] <<= 1;
3459a0bf528SMauro Carvalho Chehab 		zl10353_write(fe, pllbuf, sizeof(pllbuf));
3469a0bf528SMauro Carvalho Chehab 	}
3479a0bf528SMauro Carvalho Chehab 
3489a0bf528SMauro Carvalho Chehab 	zl10353_single_write(fe, 0x5F, 0x13);
3499a0bf528SMauro Carvalho Chehab 
3509a0bf528SMauro Carvalho Chehab 	/* If no attached tuner or invalid PLL registers, just start the FSM. */
3519a0bf528SMauro Carvalho Chehab 	if (state->config.no_tuner || fe->ops.tuner_ops.calc_regs == NULL)
3529a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, FSM_GO, 0x01);
3539a0bf528SMauro Carvalho Chehab 	else
3549a0bf528SMauro Carvalho Chehab 		zl10353_single_write(fe, TUNER_GO, 0x01);
3559a0bf528SMauro Carvalho Chehab 
3569a0bf528SMauro Carvalho Chehab 	return 0;
3579a0bf528SMauro Carvalho Chehab }
3589a0bf528SMauro Carvalho Chehab 
zl10353_get_parameters(struct dvb_frontend * fe,struct dtv_frontend_properties * c)3597e3e68bcSMauro Carvalho Chehab static int zl10353_get_parameters(struct dvb_frontend *fe,
3607e3e68bcSMauro Carvalho Chehab 				  struct dtv_frontend_properties *c)
3619a0bf528SMauro Carvalho Chehab {
3629a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
3639a0bf528SMauro Carvalho Chehab 	int s6, s9;
3649a0bf528SMauro Carvalho Chehab 	u16 tps;
3659a0bf528SMauro Carvalho Chehab 	static const u8 tps_fec_to_api[8] = {
3669a0bf528SMauro Carvalho Chehab 		FEC_1_2,
3679a0bf528SMauro Carvalho Chehab 		FEC_2_3,
3689a0bf528SMauro Carvalho Chehab 		FEC_3_4,
3699a0bf528SMauro Carvalho Chehab 		FEC_5_6,
3709a0bf528SMauro Carvalho Chehab 		FEC_7_8,
3719a0bf528SMauro Carvalho Chehab 		FEC_AUTO,
3729a0bf528SMauro Carvalho Chehab 		FEC_AUTO,
3739a0bf528SMauro Carvalho Chehab 		FEC_AUTO
3749a0bf528SMauro Carvalho Chehab 	};
3759a0bf528SMauro Carvalho Chehab 
3769a0bf528SMauro Carvalho Chehab 	s6 = zl10353_read_register(state, STATUS_6);
3779a0bf528SMauro Carvalho Chehab 	s9 = zl10353_read_register(state, STATUS_9);
3789a0bf528SMauro Carvalho Chehab 	if (s6 < 0 || s9 < 0)
3799a0bf528SMauro Carvalho Chehab 		return -EREMOTEIO;
3809a0bf528SMauro Carvalho Chehab 	if ((s6 & (1 << 5)) == 0 || (s9 & (1 << 4)) == 0)
3819a0bf528SMauro Carvalho Chehab 		return -EINVAL;	/* no FE or TPS lock */
3829a0bf528SMauro Carvalho Chehab 
3839a0bf528SMauro Carvalho Chehab 	tps = zl10353_read_register(state, TPS_RECEIVED_1) << 8 |
3849a0bf528SMauro Carvalho Chehab 	      zl10353_read_register(state, TPS_RECEIVED_0);
3859a0bf528SMauro Carvalho Chehab 
3869a0bf528SMauro Carvalho Chehab 	c->code_rate_HP = tps_fec_to_api[(tps >> 7) & 7];
3879a0bf528SMauro Carvalho Chehab 	c->code_rate_LP = tps_fec_to_api[(tps >> 4) & 7];
3889a0bf528SMauro Carvalho Chehab 
3899a0bf528SMauro Carvalho Chehab 	switch ((tps >> 13) & 3) {
3909a0bf528SMauro Carvalho Chehab 	case 0:
3919a0bf528SMauro Carvalho Chehab 		c->modulation = QPSK;
3929a0bf528SMauro Carvalho Chehab 		break;
3939a0bf528SMauro Carvalho Chehab 	case 1:
3949a0bf528SMauro Carvalho Chehab 		c->modulation = QAM_16;
3959a0bf528SMauro Carvalho Chehab 		break;
3969a0bf528SMauro Carvalho Chehab 	case 2:
3979a0bf528SMauro Carvalho Chehab 		c->modulation = QAM_64;
3989a0bf528SMauro Carvalho Chehab 		break;
3999a0bf528SMauro Carvalho Chehab 	default:
4009a0bf528SMauro Carvalho Chehab 		c->modulation = QAM_AUTO;
4019a0bf528SMauro Carvalho Chehab 		break;
4029a0bf528SMauro Carvalho Chehab 	}
4039a0bf528SMauro Carvalho Chehab 
4049a0bf528SMauro Carvalho Chehab 	c->transmission_mode = (tps & 0x01) ? TRANSMISSION_MODE_8K :
4059a0bf528SMauro Carvalho Chehab 					       TRANSMISSION_MODE_2K;
4069a0bf528SMauro Carvalho Chehab 
4079a0bf528SMauro Carvalho Chehab 	switch ((tps >> 2) & 3) {
4089a0bf528SMauro Carvalho Chehab 	case 0:
4099a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_32;
4109a0bf528SMauro Carvalho Chehab 		break;
4119a0bf528SMauro Carvalho Chehab 	case 1:
4129a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_16;
4139a0bf528SMauro Carvalho Chehab 		break;
4149a0bf528SMauro Carvalho Chehab 	case 2:
4159a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_8;
4169a0bf528SMauro Carvalho Chehab 		break;
4179a0bf528SMauro Carvalho Chehab 	case 3:
4189a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_4;
4199a0bf528SMauro Carvalho Chehab 		break;
4209a0bf528SMauro Carvalho Chehab 	default:
4219a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_AUTO;
4229a0bf528SMauro Carvalho Chehab 		break;
4239a0bf528SMauro Carvalho Chehab 	}
4249a0bf528SMauro Carvalho Chehab 
4259a0bf528SMauro Carvalho Chehab 	switch ((tps >> 10) & 7) {
4269a0bf528SMauro Carvalho Chehab 	case 0:
4279a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_NONE;
4289a0bf528SMauro Carvalho Chehab 		break;
4299a0bf528SMauro Carvalho Chehab 	case 1:
4309a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_1;
4319a0bf528SMauro Carvalho Chehab 		break;
4329a0bf528SMauro Carvalho Chehab 	case 2:
4339a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_2;
4349a0bf528SMauro Carvalho Chehab 		break;
4359a0bf528SMauro Carvalho Chehab 	case 3:
4369a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_4;
4379a0bf528SMauro Carvalho Chehab 		break;
4389a0bf528SMauro Carvalho Chehab 	default:
4399a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_AUTO;
4409a0bf528SMauro Carvalho Chehab 		break;
4419a0bf528SMauro Carvalho Chehab 	}
4429a0bf528SMauro Carvalho Chehab 
4439a0bf528SMauro Carvalho Chehab 	c->frequency = state->frequency;
4449a0bf528SMauro Carvalho Chehab 	c->bandwidth_hz = state->bandwidth;
4459a0bf528SMauro Carvalho Chehab 	c->inversion = INVERSION_AUTO;
4469a0bf528SMauro Carvalho Chehab 
4479a0bf528SMauro Carvalho Chehab 	return 0;
4489a0bf528SMauro Carvalho Chehab }
4499a0bf528SMauro Carvalho Chehab 
zl10353_read_status(struct dvb_frontend * fe,enum fe_status * status)4500df289a2SMauro Carvalho Chehab static int zl10353_read_status(struct dvb_frontend *fe, enum fe_status *status)
4519a0bf528SMauro Carvalho Chehab {
4529a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
4539a0bf528SMauro Carvalho Chehab 	int s6, s7, s8;
4549a0bf528SMauro Carvalho Chehab 
4559a0bf528SMauro Carvalho Chehab 	if ((s6 = zl10353_read_register(state, STATUS_6)) < 0)
4569a0bf528SMauro Carvalho Chehab 		return -EREMOTEIO;
4579a0bf528SMauro Carvalho Chehab 	if ((s7 = zl10353_read_register(state, STATUS_7)) < 0)
4589a0bf528SMauro Carvalho Chehab 		return -EREMOTEIO;
4599a0bf528SMauro Carvalho Chehab 	if ((s8 = zl10353_read_register(state, STATUS_8)) < 0)
4609a0bf528SMauro Carvalho Chehab 		return -EREMOTEIO;
4619a0bf528SMauro Carvalho Chehab 
4629a0bf528SMauro Carvalho Chehab 	*status = 0;
4639a0bf528SMauro Carvalho Chehab 	if (s6 & (1 << 2))
4649a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_CARRIER;
4659a0bf528SMauro Carvalho Chehab 	if (s6 & (1 << 1))
4669a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_VITERBI;
4679a0bf528SMauro Carvalho Chehab 	if (s6 & (1 << 5))
4689a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_LOCK;
4699a0bf528SMauro Carvalho Chehab 	if (s7 & (1 << 4))
4709a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_SYNC;
4719a0bf528SMauro Carvalho Chehab 	if (s8 & (1 << 6))
4729a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_SIGNAL;
4739a0bf528SMauro Carvalho Chehab 
4749a0bf528SMauro Carvalho Chehab 	if ((*status & (FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC)) !=
4759a0bf528SMauro Carvalho Chehab 	    (FE_HAS_CARRIER | FE_HAS_VITERBI | FE_HAS_SYNC))
4769a0bf528SMauro Carvalho Chehab 		*status &= ~FE_HAS_LOCK;
4779a0bf528SMauro Carvalho Chehab 
4789a0bf528SMauro Carvalho Chehab 	return 0;
4799a0bf528SMauro Carvalho Chehab }
4809a0bf528SMauro Carvalho Chehab 
zl10353_read_ber(struct dvb_frontend * fe,u32 * ber)4819a0bf528SMauro Carvalho Chehab static int zl10353_read_ber(struct dvb_frontend *fe, u32 *ber)
4829a0bf528SMauro Carvalho Chehab {
4839a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
4849a0bf528SMauro Carvalho Chehab 
4859a0bf528SMauro Carvalho Chehab 	*ber = zl10353_read_register(state, RS_ERR_CNT_2) << 16 |
4869a0bf528SMauro Carvalho Chehab 	       zl10353_read_register(state, RS_ERR_CNT_1) << 8 |
4879a0bf528SMauro Carvalho Chehab 	       zl10353_read_register(state, RS_ERR_CNT_0);
4889a0bf528SMauro Carvalho Chehab 
4899a0bf528SMauro Carvalho Chehab 	return 0;
4909a0bf528SMauro Carvalho Chehab }
4919a0bf528SMauro Carvalho Chehab 
zl10353_read_signal_strength(struct dvb_frontend * fe,u16 * strength)4929a0bf528SMauro Carvalho Chehab static int zl10353_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
4939a0bf528SMauro Carvalho Chehab {
4949a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
4959a0bf528SMauro Carvalho Chehab 
4969a0bf528SMauro Carvalho Chehab 	u16 signal = zl10353_read_register(state, AGC_GAIN_1) << 10 |
4979a0bf528SMauro Carvalho Chehab 		     zl10353_read_register(state, AGC_GAIN_0) << 2 | 3;
4989a0bf528SMauro Carvalho Chehab 
4999a0bf528SMauro Carvalho Chehab 	*strength = ~signal;
5009a0bf528SMauro Carvalho Chehab 
5019a0bf528SMauro Carvalho Chehab 	return 0;
5029a0bf528SMauro Carvalho Chehab }
5039a0bf528SMauro Carvalho Chehab 
zl10353_read_snr(struct dvb_frontend * fe,u16 * snr)5049a0bf528SMauro Carvalho Chehab static int zl10353_read_snr(struct dvb_frontend *fe, u16 *snr)
5059a0bf528SMauro Carvalho Chehab {
5069a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
5079a0bf528SMauro Carvalho Chehab 	u8 _snr;
5089a0bf528SMauro Carvalho Chehab 
5099a0bf528SMauro Carvalho Chehab 	if (debug_regs)
5109a0bf528SMauro Carvalho Chehab 		zl10353_dump_regs(fe);
5119a0bf528SMauro Carvalho Chehab 
5129a0bf528SMauro Carvalho Chehab 	_snr = zl10353_read_register(state, SNR);
5139a0bf528SMauro Carvalho Chehab 	*snr = 10 * _snr / 8;
5149a0bf528SMauro Carvalho Chehab 
5159a0bf528SMauro Carvalho Chehab 	return 0;
5169a0bf528SMauro Carvalho Chehab }
5179a0bf528SMauro Carvalho Chehab 
zl10353_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)5189a0bf528SMauro Carvalho Chehab static int zl10353_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
5199a0bf528SMauro Carvalho Chehab {
5209a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
5219a0bf528SMauro Carvalho Chehab 	u32 ubl = 0;
5229a0bf528SMauro Carvalho Chehab 
5239a0bf528SMauro Carvalho Chehab 	ubl = zl10353_read_register(state, RS_UBC_1) << 8 |
5249a0bf528SMauro Carvalho Chehab 	      zl10353_read_register(state, RS_UBC_0);
5259a0bf528SMauro Carvalho Chehab 
5269a0bf528SMauro Carvalho Chehab 	state->ucblocks += ubl;
5279a0bf528SMauro Carvalho Chehab 	*ucblocks = state->ucblocks;
5289a0bf528SMauro Carvalho Chehab 
5299a0bf528SMauro Carvalho Chehab 	return 0;
5309a0bf528SMauro Carvalho Chehab }
5319a0bf528SMauro Carvalho Chehab 
zl10353_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * fe_tune_settings)5329a0bf528SMauro Carvalho Chehab static int zl10353_get_tune_settings(struct dvb_frontend *fe,
5339a0bf528SMauro Carvalho Chehab 				     struct dvb_frontend_tune_settings
5349a0bf528SMauro Carvalho Chehab 					 *fe_tune_settings)
5359a0bf528SMauro Carvalho Chehab {
5369a0bf528SMauro Carvalho Chehab 	fe_tune_settings->min_delay_ms = 1000;
5379a0bf528SMauro Carvalho Chehab 	fe_tune_settings->step_size = 0;
5389a0bf528SMauro Carvalho Chehab 	fe_tune_settings->max_drift = 0;
5399a0bf528SMauro Carvalho Chehab 
5409a0bf528SMauro Carvalho Chehab 	return 0;
5419a0bf528SMauro Carvalho Chehab }
5429a0bf528SMauro Carvalho Chehab 
zl10353_init(struct dvb_frontend * fe)5439a0bf528SMauro Carvalho Chehab static int zl10353_init(struct dvb_frontend *fe)
5449a0bf528SMauro Carvalho Chehab {
5459a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
5469a0bf528SMauro Carvalho Chehab 	u8 zl10353_reset_attach[6] = { 0x50, 0x03, 0x64, 0x46, 0x15, 0x0F };
5479a0bf528SMauro Carvalho Chehab 
5489a0bf528SMauro Carvalho Chehab 	if (debug_regs)
5499a0bf528SMauro Carvalho Chehab 		zl10353_dump_regs(fe);
5509a0bf528SMauro Carvalho Chehab 	if (state->config.parallel_ts)
5519a0bf528SMauro Carvalho Chehab 		zl10353_reset_attach[2] &= ~0x20;
5529a0bf528SMauro Carvalho Chehab 	if (state->config.clock_ctl_1)
5539a0bf528SMauro Carvalho Chehab 		zl10353_reset_attach[3] = state->config.clock_ctl_1;
5549a0bf528SMauro Carvalho Chehab 	if (state->config.pll_0)
5559a0bf528SMauro Carvalho Chehab 		zl10353_reset_attach[4] = state->config.pll_0;
5569a0bf528SMauro Carvalho Chehab 
5579a0bf528SMauro Carvalho Chehab 	/* Do a "hard" reset if not already done */
5589a0bf528SMauro Carvalho Chehab 	if (zl10353_read_register(state, 0x50) != zl10353_reset_attach[1] ||
5599a0bf528SMauro Carvalho Chehab 	    zl10353_read_register(state, 0x51) != zl10353_reset_attach[2]) {
5609a0bf528SMauro Carvalho Chehab 		zl10353_write(fe, zl10353_reset_attach,
5619a0bf528SMauro Carvalho Chehab 				   sizeof(zl10353_reset_attach));
5629a0bf528SMauro Carvalho Chehab 		if (debug_regs)
5639a0bf528SMauro Carvalho Chehab 			zl10353_dump_regs(fe);
5649a0bf528SMauro Carvalho Chehab 	}
5659a0bf528SMauro Carvalho Chehab 
5669a0bf528SMauro Carvalho Chehab 	return 0;
5679a0bf528SMauro Carvalho Chehab }
5689a0bf528SMauro Carvalho Chehab 
zl10353_i2c_gate_ctrl(struct dvb_frontend * fe,int enable)5699a0bf528SMauro Carvalho Chehab static int zl10353_i2c_gate_ctrl(struct dvb_frontend* fe, int enable)
5709a0bf528SMauro Carvalho Chehab {
5719a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
5729a0bf528SMauro Carvalho Chehab 	u8 val = 0x0a;
5739a0bf528SMauro Carvalho Chehab 
5749a0bf528SMauro Carvalho Chehab 	if (state->config.disable_i2c_gate_ctrl) {
5759a0bf528SMauro Carvalho Chehab 		/* No tuner attached to the internal I2C bus */
5769a0bf528SMauro Carvalho Chehab 		/* If set enable I2C bridge, the main I2C bus stopped hardly */
5779a0bf528SMauro Carvalho Chehab 		return 0;
5789a0bf528SMauro Carvalho Chehab 	}
5799a0bf528SMauro Carvalho Chehab 
5809a0bf528SMauro Carvalho Chehab 	if (enable)
5819a0bf528SMauro Carvalho Chehab 		val |= 0x10;
5829a0bf528SMauro Carvalho Chehab 
5839a0bf528SMauro Carvalho Chehab 	return zl10353_single_write(fe, 0x62, val);
5849a0bf528SMauro Carvalho Chehab }
5859a0bf528SMauro Carvalho Chehab 
zl10353_release(struct dvb_frontend * fe)5869a0bf528SMauro Carvalho Chehab static void zl10353_release(struct dvb_frontend *fe)
5879a0bf528SMauro Carvalho Chehab {
5889a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = fe->demodulator_priv;
5899a0bf528SMauro Carvalho Chehab 	kfree(state);
5909a0bf528SMauro Carvalho Chehab }
5919a0bf528SMauro Carvalho Chehab 
592bd336e63SMax Kellermann static const struct dvb_frontend_ops zl10353_ops;
5939a0bf528SMauro Carvalho Chehab 
zl10353_attach(const struct zl10353_config * config,struct i2c_adapter * i2c)5949a0bf528SMauro Carvalho Chehab struct dvb_frontend *zl10353_attach(const struct zl10353_config *config,
5959a0bf528SMauro Carvalho Chehab 				    struct i2c_adapter *i2c)
5969a0bf528SMauro Carvalho Chehab {
5979a0bf528SMauro Carvalho Chehab 	struct zl10353_state *state = NULL;
5989a0bf528SMauro Carvalho Chehab 	int id;
5999a0bf528SMauro Carvalho Chehab 
6009a0bf528SMauro Carvalho Chehab 	/* allocate memory for the internal state */
6019a0bf528SMauro Carvalho Chehab 	state = kzalloc(sizeof(struct zl10353_state), GFP_KERNEL);
6029a0bf528SMauro Carvalho Chehab 	if (state == NULL)
6039a0bf528SMauro Carvalho Chehab 		goto error;
6049a0bf528SMauro Carvalho Chehab 
6059a0bf528SMauro Carvalho Chehab 	/* setup the state */
6069a0bf528SMauro Carvalho Chehab 	state->i2c = i2c;
6079a0bf528SMauro Carvalho Chehab 	memcpy(&state->config, config, sizeof(struct zl10353_config));
6089a0bf528SMauro Carvalho Chehab 
6099a0bf528SMauro Carvalho Chehab 	/* check if the demod is there */
6109a0bf528SMauro Carvalho Chehab 	id = zl10353_read_register(state, CHIP_ID);
6119a0bf528SMauro Carvalho Chehab 	if ((id != ID_ZL10353) && (id != ID_CE6230) && (id != ID_CE6231))
6129a0bf528SMauro Carvalho Chehab 		goto error;
6139a0bf528SMauro Carvalho Chehab 
6149a0bf528SMauro Carvalho Chehab 	/* create dvb_frontend */
6159a0bf528SMauro Carvalho Chehab 	memcpy(&state->frontend.ops, &zl10353_ops, sizeof(struct dvb_frontend_ops));
6169a0bf528SMauro Carvalho Chehab 	state->frontend.demodulator_priv = state;
6179a0bf528SMauro Carvalho Chehab 
6189a0bf528SMauro Carvalho Chehab 	return &state->frontend;
6199a0bf528SMauro Carvalho Chehab error:
6209a0bf528SMauro Carvalho Chehab 	kfree(state);
6219a0bf528SMauro Carvalho Chehab 	return NULL;
6229a0bf528SMauro Carvalho Chehab }
6239a0bf528SMauro Carvalho Chehab 
624bd336e63SMax Kellermann static const struct dvb_frontend_ops zl10353_ops = {
6259a0bf528SMauro Carvalho Chehab 	.delsys = { SYS_DVBT },
6269a0bf528SMauro Carvalho Chehab 	.info = {
6279a0bf528SMauro Carvalho Chehab 		.name			= "Zarlink ZL10353 DVB-T",
628f1b1eabfSMauro Carvalho Chehab 		.frequency_min_hz	= 174 * MHz,
629f1b1eabfSMauro Carvalho Chehab 		.frequency_max_hz	= 862 * MHz,
630f1b1eabfSMauro Carvalho Chehab 		.frequency_stepsize_hz	= 166667,
6319a0bf528SMauro Carvalho Chehab 		.caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
6329a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
6339a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_AUTO |
6349a0bf528SMauro Carvalho Chehab 			FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
6359a0bf528SMauro Carvalho Chehab 			FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_GUARD_INTERVAL_AUTO |
6369a0bf528SMauro Carvalho Chehab 			FE_CAN_HIERARCHY_AUTO | FE_CAN_RECOVER |
6379a0bf528SMauro Carvalho Chehab 			FE_CAN_MUTE_TS
6389a0bf528SMauro Carvalho Chehab 	},
6399a0bf528SMauro Carvalho Chehab 
6409a0bf528SMauro Carvalho Chehab 	.release = zl10353_release,
6419a0bf528SMauro Carvalho Chehab 
6429a0bf528SMauro Carvalho Chehab 	.init = zl10353_init,
6439a0bf528SMauro Carvalho Chehab 	.sleep = zl10353_sleep,
6449a0bf528SMauro Carvalho Chehab 	.i2c_gate_ctrl = zl10353_i2c_gate_ctrl,
6459a0bf528SMauro Carvalho Chehab 	.write = zl10353_write,
6469a0bf528SMauro Carvalho Chehab 
6479a0bf528SMauro Carvalho Chehab 	.set_frontend = zl10353_set_parameters,
6489a0bf528SMauro Carvalho Chehab 	.get_frontend = zl10353_get_parameters,
6499a0bf528SMauro Carvalho Chehab 	.get_tune_settings = zl10353_get_tune_settings,
6509a0bf528SMauro Carvalho Chehab 
6519a0bf528SMauro Carvalho Chehab 	.read_status = zl10353_read_status,
6529a0bf528SMauro Carvalho Chehab 	.read_ber = zl10353_read_ber,
6539a0bf528SMauro Carvalho Chehab 	.read_signal_strength = zl10353_read_signal_strength,
6549a0bf528SMauro Carvalho Chehab 	.read_snr = zl10353_read_snr,
6559a0bf528SMauro Carvalho Chehab 	.read_ucblocks = zl10353_read_ucblocks,
6569a0bf528SMauro Carvalho Chehab };
6579a0bf528SMauro Carvalho Chehab 
6589a0bf528SMauro Carvalho Chehab module_param(debug, int, 0644);
6599a0bf528SMauro Carvalho Chehab MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
6609a0bf528SMauro Carvalho Chehab 
6619a0bf528SMauro Carvalho Chehab module_param(debug_regs, int, 0644);
6629a0bf528SMauro Carvalho Chehab MODULE_PARM_DESC(debug_regs, "Turn on/off frontend register dumps (default:off).");
6639a0bf528SMauro Carvalho Chehab 
6649a0bf528SMauro Carvalho Chehab MODULE_DESCRIPTION("Zarlink ZL10353 DVB-T demodulator driver");
6659a0bf528SMauro Carvalho Chehab MODULE_AUTHOR("Chris Pascoe");
6669a0bf528SMauro Carvalho Chehab MODULE_LICENSE("GPL");
6679a0bf528SMauro Carvalho Chehab 
668*86495af1SGreg Kroah-Hartman EXPORT_SYMBOL_GPL(zl10353_attach);
669