1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29a0bf528SMauro Carvalho Chehab /*
39a0bf528SMauro Carvalho Chehab  *  Samsung s5h1432 DVB-T demodulator driver
49a0bf528SMauro Carvalho Chehab  *
59a0bf528SMauro Carvalho Chehab  *  Copyright (C) 2009 Bill Liu <Bill.Liu@Conexant.com>
69a0bf528SMauro Carvalho Chehab  */
79a0bf528SMauro Carvalho Chehab 
89a0bf528SMauro Carvalho Chehab #include <linux/kernel.h>
99a0bf528SMauro Carvalho Chehab #include <linux/init.h>
109a0bf528SMauro Carvalho Chehab #include <linux/module.h>
119a0bf528SMauro Carvalho Chehab #include <linux/string.h>
129a0bf528SMauro Carvalho Chehab #include <linux/slab.h>
139a0bf528SMauro Carvalho Chehab #include <linux/delay.h>
14fada1935SMauro Carvalho Chehab #include <media/dvb_frontend.h>
159a0bf528SMauro Carvalho Chehab #include "s5h1432.h"
169a0bf528SMauro Carvalho Chehab 
179a0bf528SMauro Carvalho Chehab struct s5h1432_state {
189a0bf528SMauro Carvalho Chehab 
199a0bf528SMauro Carvalho Chehab 	struct i2c_adapter *i2c;
209a0bf528SMauro Carvalho Chehab 
219a0bf528SMauro Carvalho Chehab 	/* configuration settings */
229a0bf528SMauro Carvalho Chehab 	const struct s5h1432_config *config;
239a0bf528SMauro Carvalho Chehab 
249a0bf528SMauro Carvalho Chehab 	struct dvb_frontend frontend;
259a0bf528SMauro Carvalho Chehab 
260df289a2SMauro Carvalho Chehab 	enum fe_modulation current_modulation;
279a0bf528SMauro Carvalho Chehab 	unsigned int first_tune:1;
289a0bf528SMauro Carvalho Chehab 
299a0bf528SMauro Carvalho Chehab 	u32 current_frequency;
309a0bf528SMauro Carvalho Chehab 	int if_freq;
319a0bf528SMauro Carvalho Chehab 
329a0bf528SMauro Carvalho Chehab 	u8 inversion;
339a0bf528SMauro Carvalho Chehab };
349a0bf528SMauro Carvalho Chehab 
359a0bf528SMauro Carvalho Chehab static int debug;
369a0bf528SMauro Carvalho Chehab 
379a0bf528SMauro Carvalho Chehab #define dprintk(arg...) do {	\
389a0bf528SMauro Carvalho Chehab 	if (debug)		\
399a0bf528SMauro Carvalho Chehab 		printk(arg);	\
409a0bf528SMauro Carvalho Chehab 	} while (0)
419a0bf528SMauro Carvalho Chehab 
s5h1432_writereg(struct s5h1432_state * state,u8 addr,u8 reg,u8 data)429a0bf528SMauro Carvalho Chehab static int s5h1432_writereg(struct s5h1432_state *state,
439a0bf528SMauro Carvalho Chehab 			    u8 addr, u8 reg, u8 data)
449a0bf528SMauro Carvalho Chehab {
459a0bf528SMauro Carvalho Chehab 	int ret;
469a0bf528SMauro Carvalho Chehab 	u8 buf[] = { reg, data };
479a0bf528SMauro Carvalho Chehab 
489a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg = {.addr = addr, .flags = 0, .buf = buf, .len = 2 };
499a0bf528SMauro Carvalho Chehab 
509a0bf528SMauro Carvalho Chehab 	ret = i2c_transfer(state->i2c, &msg, 1);
519a0bf528SMauro Carvalho Chehab 
529a0bf528SMauro Carvalho Chehab 	if (ret != 1)
534bd69e7bSMauro Carvalho Chehab 		printk(KERN_ERR "%s: writereg error 0x%02x 0x%02x 0x%04x, ret == %i)\n",
544bd69e7bSMauro Carvalho Chehab 		       __func__, addr, reg, data, ret);
559a0bf528SMauro Carvalho Chehab 
569a0bf528SMauro Carvalho Chehab 	return (ret != 1) ? -1 : 0;
579a0bf528SMauro Carvalho Chehab }
589a0bf528SMauro Carvalho Chehab 
s5h1432_readreg(struct s5h1432_state * state,u8 addr,u8 reg)599a0bf528SMauro Carvalho Chehab static u8 s5h1432_readreg(struct s5h1432_state *state, u8 addr, u8 reg)
609a0bf528SMauro Carvalho Chehab {
619a0bf528SMauro Carvalho Chehab 	int ret;
629a0bf528SMauro Carvalho Chehab 	u8 b0[] = { reg };
639a0bf528SMauro Carvalho Chehab 	u8 b1[] = { 0 };
649a0bf528SMauro Carvalho Chehab 
659a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg[] = {
669a0bf528SMauro Carvalho Chehab 		{.addr = addr, .flags = 0, .buf = b0, .len = 1},
679a0bf528SMauro Carvalho Chehab 		{.addr = addr, .flags = I2C_M_RD, .buf = b1, .len = 1}
689a0bf528SMauro Carvalho Chehab 	};
699a0bf528SMauro Carvalho Chehab 
709a0bf528SMauro Carvalho Chehab 	ret = i2c_transfer(state->i2c, msg, 2);
719a0bf528SMauro Carvalho Chehab 
729a0bf528SMauro Carvalho Chehab 	if (ret != 2)
739a0bf528SMauro Carvalho Chehab 		printk(KERN_ERR "%s: readreg error (ret == %i)\n",
749a0bf528SMauro Carvalho Chehab 		       __func__, ret);
759a0bf528SMauro Carvalho Chehab 	return b1[0];
769a0bf528SMauro Carvalho Chehab }
779a0bf528SMauro Carvalho Chehab 
s5h1432_sleep(struct dvb_frontend * fe)789a0bf528SMauro Carvalho Chehab static int s5h1432_sleep(struct dvb_frontend *fe)
799a0bf528SMauro Carvalho Chehab {
809a0bf528SMauro Carvalho Chehab 	return 0;
819a0bf528SMauro Carvalho Chehab }
829a0bf528SMauro Carvalho Chehab 
s5h1432_set_channel_bandwidth(struct dvb_frontend * fe,u32 bandwidth)839a0bf528SMauro Carvalho Chehab static int s5h1432_set_channel_bandwidth(struct dvb_frontend *fe,
849a0bf528SMauro Carvalho Chehab 					 u32 bandwidth)
859a0bf528SMauro Carvalho Chehab {
869a0bf528SMauro Carvalho Chehab 	struct s5h1432_state *state = fe->demodulator_priv;
879a0bf528SMauro Carvalho Chehab 
889a0bf528SMauro Carvalho Chehab 	u8 reg = 0;
899a0bf528SMauro Carvalho Chehab 
909a0bf528SMauro Carvalho Chehab 	/* Register [0x2E] bit 3:2 : 8MHz = 0; 7MHz = 1; 6MHz = 2 */
919a0bf528SMauro Carvalho Chehab 	reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x2E);
929a0bf528SMauro Carvalho Chehab 	reg &= ~(0x0C);
939a0bf528SMauro Carvalho Chehab 	switch (bandwidth) {
949a0bf528SMauro Carvalho Chehab 	case 6:
959a0bf528SMauro Carvalho Chehab 		reg |= 0x08;
969a0bf528SMauro Carvalho Chehab 		break;
979a0bf528SMauro Carvalho Chehab 	case 7:
989a0bf528SMauro Carvalho Chehab 		reg |= 0x04;
999a0bf528SMauro Carvalho Chehab 		break;
1009a0bf528SMauro Carvalho Chehab 	case 8:
1019a0bf528SMauro Carvalho Chehab 		reg |= 0x00;
1029a0bf528SMauro Carvalho Chehab 		break;
1039a0bf528SMauro Carvalho Chehab 	default:
1049a0bf528SMauro Carvalho Chehab 		return 0;
1059a0bf528SMauro Carvalho Chehab 	}
1069a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2E, reg);
1079a0bf528SMauro Carvalho Chehab 	return 1;
1089a0bf528SMauro Carvalho Chehab }
1099a0bf528SMauro Carvalho Chehab 
s5h1432_set_IF(struct dvb_frontend * fe,u32 ifFreqHz)1109a0bf528SMauro Carvalho Chehab static int s5h1432_set_IF(struct dvb_frontend *fe, u32 ifFreqHz)
1119a0bf528SMauro Carvalho Chehab {
1129a0bf528SMauro Carvalho Chehab 	struct s5h1432_state *state = fe->demodulator_priv;
1139a0bf528SMauro Carvalho Chehab 
1149a0bf528SMauro Carvalho Chehab 	switch (ifFreqHz) {
1159a0bf528SMauro Carvalho Chehab 	case TAIWAN_HI_IF_FREQ_44_MHZ:
1169a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x55);
1179a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x55);
1189a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0x15);
1199a0bf528SMauro Carvalho Chehab 		break;
1209a0bf528SMauro Carvalho Chehab 	case EUROPE_HI_IF_FREQ_36_MHZ:
1219a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x00);
1229a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x00);
1239a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0x40);
1249a0bf528SMauro Carvalho Chehab 		break;
1259a0bf528SMauro Carvalho Chehab 	case IF_FREQ_6_MHZ:
1269a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x00);
1279a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x00);
1289a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xe0);
1299a0bf528SMauro Carvalho Chehab 		break;
1309a0bf528SMauro Carvalho Chehab 	case IF_FREQ_3point3_MHZ:
1319a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x66);
1329a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x66);
1339a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEE);
1349a0bf528SMauro Carvalho Chehab 		break;
1359a0bf528SMauro Carvalho Chehab 	case IF_FREQ_3point5_MHZ:
1369a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x55);
1379a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x55);
1389a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xED);
1399a0bf528SMauro Carvalho Chehab 		break;
1409a0bf528SMauro Carvalho Chehab 	case IF_FREQ_4_MHZ:
1419a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0xAA);
1429a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0xAA);
1439a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEA);
1449a0bf528SMauro Carvalho Chehab 		break;
1459a0bf528SMauro Carvalho Chehab 	default:
1469a0bf528SMauro Carvalho Chehab 		{
1479a0bf528SMauro Carvalho Chehab 			u32 value = 0;
1489a0bf528SMauro Carvalho Chehab 			value = (u32) (((48000 - (ifFreqHz / 1000)) * 512 *
1499a0bf528SMauro Carvalho Chehab 					(u32) 32768) / (48 * 1000));
1509a0bf528SMauro Carvalho Chehab 			printk(KERN_INFO
1519a0bf528SMauro Carvalho Chehab 			       "Default IFFreq %d :reg value = 0x%x\n",
1529a0bf528SMauro Carvalho Chehab 			       ifFreqHz, value);
1539a0bf528SMauro Carvalho Chehab 			s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4,
1549a0bf528SMauro Carvalho Chehab 					 (u8) value & 0xFF);
1559a0bf528SMauro Carvalho Chehab 			s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5,
1569a0bf528SMauro Carvalho Chehab 					 (u8) (value >> 8) & 0xFF);
1579a0bf528SMauro Carvalho Chehab 			s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7,
1589a0bf528SMauro Carvalho Chehab 					 (u8) (value >> 16) & 0xFF);
1599a0bf528SMauro Carvalho Chehab 			break;
1609a0bf528SMauro Carvalho Chehab 		}
1619a0bf528SMauro Carvalho Chehab 
1629a0bf528SMauro Carvalho Chehab 	}
1639a0bf528SMauro Carvalho Chehab 
1649a0bf528SMauro Carvalho Chehab 	return 1;
1659a0bf528SMauro Carvalho Chehab }
1669a0bf528SMauro Carvalho Chehab 
1679a0bf528SMauro Carvalho Chehab /* Talk to the demod, set the FEC, GUARD, QAM settings etc */
s5h1432_set_frontend(struct dvb_frontend * fe)1689a0bf528SMauro Carvalho Chehab static int s5h1432_set_frontend(struct dvb_frontend *fe)
1699a0bf528SMauro Carvalho Chehab {
1709a0bf528SMauro Carvalho Chehab 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
1719a0bf528SMauro Carvalho Chehab 	u32 dvb_bandwidth = 8;
1729a0bf528SMauro Carvalho Chehab 	struct s5h1432_state *state = fe->demodulator_priv;
1739a0bf528SMauro Carvalho Chehab 
1749a0bf528SMauro Carvalho Chehab 	if (p->frequency == state->current_frequency) {
1759a0bf528SMauro Carvalho Chehab 		/*current_frequency = p->frequency; */
1769a0bf528SMauro Carvalho Chehab 		/*state->current_frequency = p->frequency; */
1779a0bf528SMauro Carvalho Chehab 	} else {
1789a0bf528SMauro Carvalho Chehab 		fe->ops.tuner_ops.set_params(fe);
1799a0bf528SMauro Carvalho Chehab 		msleep(300);
1809a0bf528SMauro Carvalho Chehab 		s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
1819a0bf528SMauro Carvalho Chehab 		switch (p->bandwidth_hz) {
1829a0bf528SMauro Carvalho Chehab 		case 6000000:
1839a0bf528SMauro Carvalho Chehab 			dvb_bandwidth = 6;
1849a0bf528SMauro Carvalho Chehab 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
1859a0bf528SMauro Carvalho Chehab 			break;
1869a0bf528SMauro Carvalho Chehab 		case 7000000:
1879a0bf528SMauro Carvalho Chehab 			dvb_bandwidth = 7;
1889a0bf528SMauro Carvalho Chehab 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
1899a0bf528SMauro Carvalho Chehab 			break;
1909a0bf528SMauro Carvalho Chehab 		case 8000000:
1919a0bf528SMauro Carvalho Chehab 			dvb_bandwidth = 8;
1929a0bf528SMauro Carvalho Chehab 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
1939a0bf528SMauro Carvalho Chehab 			break;
1949a0bf528SMauro Carvalho Chehab 		default:
1959a0bf528SMauro Carvalho Chehab 			return 0;
1969a0bf528SMauro Carvalho Chehab 		}
1979a0bf528SMauro Carvalho Chehab 		/*fe->ops.tuner_ops.set_params(fe); */
1989a0bf528SMauro Carvalho Chehab /*Soft Reset chip*/
1999a0bf528SMauro Carvalho Chehab 		msleep(30);
2009a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
2019a0bf528SMauro Carvalho Chehab 		msleep(30);
2029a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
2039a0bf528SMauro Carvalho Chehab 
2049a0bf528SMauro Carvalho Chehab 		s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
2059a0bf528SMauro Carvalho Chehab 		switch (p->bandwidth_hz) {
2069a0bf528SMauro Carvalho Chehab 		case 6000000:
2079a0bf528SMauro Carvalho Chehab 			dvb_bandwidth = 6;
2089a0bf528SMauro Carvalho Chehab 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
2099a0bf528SMauro Carvalho Chehab 			break;
2109a0bf528SMauro Carvalho Chehab 		case 7000000:
2119a0bf528SMauro Carvalho Chehab 			dvb_bandwidth = 7;
2129a0bf528SMauro Carvalho Chehab 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
2139a0bf528SMauro Carvalho Chehab 			break;
2149a0bf528SMauro Carvalho Chehab 		case 8000000:
2159a0bf528SMauro Carvalho Chehab 			dvb_bandwidth = 8;
2169a0bf528SMauro Carvalho Chehab 			s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
2179a0bf528SMauro Carvalho Chehab 			break;
2189a0bf528SMauro Carvalho Chehab 		default:
2199a0bf528SMauro Carvalho Chehab 			return 0;
2209a0bf528SMauro Carvalho Chehab 		}
2219a0bf528SMauro Carvalho Chehab 		/*fe->ops.tuner_ops.set_params(fe); */
2229a0bf528SMauro Carvalho Chehab 		/*Soft Reset chip*/
2239a0bf528SMauro Carvalho Chehab 		msleep(30);
2249a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
2259a0bf528SMauro Carvalho Chehab 		msleep(30);
2269a0bf528SMauro Carvalho Chehab 		s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
2279a0bf528SMauro Carvalho Chehab 
2289a0bf528SMauro Carvalho Chehab 	}
2299a0bf528SMauro Carvalho Chehab 
2309a0bf528SMauro Carvalho Chehab 	state->current_frequency = p->frequency;
2319a0bf528SMauro Carvalho Chehab 
2329a0bf528SMauro Carvalho Chehab 	return 0;
2339a0bf528SMauro Carvalho Chehab }
2349a0bf528SMauro Carvalho Chehab 
s5h1432_init(struct dvb_frontend * fe)2359a0bf528SMauro Carvalho Chehab static int s5h1432_init(struct dvb_frontend *fe)
2369a0bf528SMauro Carvalho Chehab {
2379a0bf528SMauro Carvalho Chehab 	struct s5h1432_state *state = fe->demodulator_priv;
2389a0bf528SMauro Carvalho Chehab 
2399a0bf528SMauro Carvalho Chehab 	u8 reg = 0;
2409a0bf528SMauro Carvalho Chehab 	state->current_frequency = 0;
2419a0bf528SMauro Carvalho Chehab 	printk(KERN_INFO " s5h1432_init().\n");
2429a0bf528SMauro Carvalho Chehab 
2439a0bf528SMauro Carvalho Chehab 	/*Set VSB mode as default, this also does a soft reset */
2449a0bf528SMauro Carvalho Chehab 	/*Initialize registers */
2459a0bf528SMauro Carvalho Chehab 
2469a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x04, 0xa8);
2479a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x05, 0x01);
2489a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x07, 0x70);
2499a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x19, 0x80);
2509a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1b, 0x9D);
2519a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1c, 0x30);
2529a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1d, 0x20);
2539a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x1B);
2549a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2e, 0x40);
2559a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, 0x84);
2569a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x50, 0x5a);
2579a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x5a, 0xd3);
2589a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x68, 0x50);
2599a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xb8, 0x3c);
2609a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xc4, 0x10);
2619a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xcc, 0x9c);
2629a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xDA, 0x00);
2639a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe1, 0x94);
2649a0bf528SMauro Carvalho Chehab 	/* s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf4, 0xa1); */
2659a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf9, 0x00);
2669a0bf528SMauro Carvalho Chehab 
2679a0bf528SMauro Carvalho Chehab 	/*For NXP tuner*/
2689a0bf528SMauro Carvalho Chehab 
2699a0bf528SMauro Carvalho Chehab 	/*Set 3.3MHz as default IF frequency */
2709a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x66);
2719a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x66);
2729a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEE);
2739a0bf528SMauro Carvalho Chehab 	/* Set reg 0x1E to get the full dynamic range */
2749a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x31);
2759a0bf528SMauro Carvalho Chehab 
2769a0bf528SMauro Carvalho Chehab 	/* Mode setting in demod */
2779a0bf528SMauro Carvalho Chehab 	reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x42);
2789a0bf528SMauro Carvalho Chehab 	reg |= 0x80;
2799a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, reg);
2809a0bf528SMauro Carvalho Chehab 	/* Serial mode */
2819a0bf528SMauro Carvalho Chehab 
2829a0bf528SMauro Carvalho Chehab 	/* Soft Reset chip */
2839a0bf528SMauro Carvalho Chehab 
2849a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
2859a0bf528SMauro Carvalho Chehab 	msleep(30);
2869a0bf528SMauro Carvalho Chehab 	s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
2879a0bf528SMauro Carvalho Chehab 
2889a0bf528SMauro Carvalho Chehab 
2899a0bf528SMauro Carvalho Chehab 	return 0;
2909a0bf528SMauro Carvalho Chehab }
2919a0bf528SMauro Carvalho Chehab 
s5h1432_read_status(struct dvb_frontend * fe,enum fe_status * status)2920df289a2SMauro Carvalho Chehab static int s5h1432_read_status(struct dvb_frontend *fe, enum fe_status *status)
2939a0bf528SMauro Carvalho Chehab {
2949a0bf528SMauro Carvalho Chehab 	return 0;
2959a0bf528SMauro Carvalho Chehab }
2969a0bf528SMauro Carvalho Chehab 
s5h1432_read_signal_strength(struct dvb_frontend * fe,u16 * signal_strength)2979a0bf528SMauro Carvalho Chehab static int s5h1432_read_signal_strength(struct dvb_frontend *fe,
2989a0bf528SMauro Carvalho Chehab 					u16 *signal_strength)
2999a0bf528SMauro Carvalho Chehab {
3009a0bf528SMauro Carvalho Chehab 	return 0;
3019a0bf528SMauro Carvalho Chehab }
3029a0bf528SMauro Carvalho Chehab 
s5h1432_read_snr(struct dvb_frontend * fe,u16 * snr)3039a0bf528SMauro Carvalho Chehab static int s5h1432_read_snr(struct dvb_frontend *fe, u16 *snr)
3049a0bf528SMauro Carvalho Chehab {
3059a0bf528SMauro Carvalho Chehab 	return 0;
3069a0bf528SMauro Carvalho Chehab }
3079a0bf528SMauro Carvalho Chehab 
s5h1432_read_ucblocks(struct dvb_frontend * fe,u32 * ucblocks)3089a0bf528SMauro Carvalho Chehab static int s5h1432_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
3099a0bf528SMauro Carvalho Chehab {
3109a0bf528SMauro Carvalho Chehab 
3119a0bf528SMauro Carvalho Chehab 	return 0;
3129a0bf528SMauro Carvalho Chehab }
3139a0bf528SMauro Carvalho Chehab 
s5h1432_read_ber(struct dvb_frontend * fe,u32 * ber)3149a0bf528SMauro Carvalho Chehab static int s5h1432_read_ber(struct dvb_frontend *fe, u32 *ber)
3159a0bf528SMauro Carvalho Chehab {
3169a0bf528SMauro Carvalho Chehab 	return 0;
3179a0bf528SMauro Carvalho Chehab }
3189a0bf528SMauro Carvalho Chehab 
s5h1432_get_tune_settings(struct dvb_frontend * fe,struct dvb_frontend_tune_settings * tune)3199a0bf528SMauro Carvalho Chehab static int s5h1432_get_tune_settings(struct dvb_frontend *fe,
3209a0bf528SMauro Carvalho Chehab 				     struct dvb_frontend_tune_settings *tune)
3219a0bf528SMauro Carvalho Chehab {
3229a0bf528SMauro Carvalho Chehab 	return 0;
3239a0bf528SMauro Carvalho Chehab }
3249a0bf528SMauro Carvalho Chehab 
s5h1432_release(struct dvb_frontend * fe)3259a0bf528SMauro Carvalho Chehab static void s5h1432_release(struct dvb_frontend *fe)
3269a0bf528SMauro Carvalho Chehab {
3279a0bf528SMauro Carvalho Chehab 	struct s5h1432_state *state = fe->demodulator_priv;
3289a0bf528SMauro Carvalho Chehab 	kfree(state);
3299a0bf528SMauro Carvalho Chehab }
3309a0bf528SMauro Carvalho Chehab 
331bd336e63SMax Kellermann static const struct dvb_frontend_ops s5h1432_ops;
3329a0bf528SMauro Carvalho Chehab 
s5h1432_attach(const struct s5h1432_config * config,struct i2c_adapter * i2c)3339a0bf528SMauro Carvalho Chehab struct dvb_frontend *s5h1432_attach(const struct s5h1432_config *config,
3349a0bf528SMauro Carvalho Chehab 				    struct i2c_adapter *i2c)
3359a0bf528SMauro Carvalho Chehab {
3369a0bf528SMauro Carvalho Chehab 	struct s5h1432_state *state = NULL;
3379a0bf528SMauro Carvalho Chehab 
3389a0bf528SMauro Carvalho Chehab 	printk(KERN_INFO " Enter s5h1432_attach(). attach success!\n");
3399a0bf528SMauro Carvalho Chehab 	/* allocate memory for the internal state */
3409a0bf528SMauro Carvalho Chehab 	state = kmalloc(sizeof(struct s5h1432_state), GFP_KERNEL);
34147aab4abSPeter Senna Tschudin 	if (!state)
34247aab4abSPeter Senna Tschudin 		return NULL;
3439a0bf528SMauro Carvalho Chehab 
3449a0bf528SMauro Carvalho Chehab 	/* setup the state */
3459a0bf528SMauro Carvalho Chehab 	state->config = config;
3469a0bf528SMauro Carvalho Chehab 	state->i2c = i2c;
3479a0bf528SMauro Carvalho Chehab 	state->current_modulation = QAM_16;
3489a0bf528SMauro Carvalho Chehab 	state->inversion = state->config->inversion;
3499a0bf528SMauro Carvalho Chehab 
3509a0bf528SMauro Carvalho Chehab 	/* create dvb_frontend */
3519a0bf528SMauro Carvalho Chehab 	memcpy(&state->frontend.ops, &s5h1432_ops,
3529a0bf528SMauro Carvalho Chehab 	       sizeof(struct dvb_frontend_ops));
3539a0bf528SMauro Carvalho Chehab 
3549a0bf528SMauro Carvalho Chehab 	state->frontend.demodulator_priv = state;
3559a0bf528SMauro Carvalho Chehab 
3569a0bf528SMauro Carvalho Chehab 	return &state->frontend;
3579a0bf528SMauro Carvalho Chehab }
358*86495af1SGreg Kroah-Hartman EXPORT_SYMBOL_GPL(s5h1432_attach);
3599a0bf528SMauro Carvalho Chehab 
360bd336e63SMax Kellermann static const struct dvb_frontend_ops s5h1432_ops = {
3619a0bf528SMauro Carvalho Chehab 	.delsys = { SYS_DVBT },
3629a0bf528SMauro Carvalho Chehab 	.info = {
3639a0bf528SMauro Carvalho Chehab 		 .name = "Samsung s5h1432 DVB-T Frontend",
364f1b1eabfSMauro Carvalho Chehab 		 .frequency_min_hz = 177 * MHz,
365f1b1eabfSMauro Carvalho Chehab 		 .frequency_max_hz = 858 * MHz,
366f1b1eabfSMauro Carvalho Chehab 		 .frequency_stepsize_hz = 166666,
3679a0bf528SMauro Carvalho Chehab 		 .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
3689a0bf528SMauro Carvalho Chehab 		 FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
3699a0bf528SMauro Carvalho Chehab 		 FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
3709a0bf528SMauro Carvalho Chehab 		 FE_CAN_HIERARCHY_AUTO | FE_CAN_GUARD_INTERVAL_AUTO |
3719a0bf528SMauro Carvalho Chehab 		 FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_RECOVER},
3729a0bf528SMauro Carvalho Chehab 
3739a0bf528SMauro Carvalho Chehab 	.init = s5h1432_init,
3749a0bf528SMauro Carvalho Chehab 	.sleep = s5h1432_sleep,
3759a0bf528SMauro Carvalho Chehab 	.set_frontend = s5h1432_set_frontend,
3769a0bf528SMauro Carvalho Chehab 	.get_tune_settings = s5h1432_get_tune_settings,
3779a0bf528SMauro Carvalho Chehab 	.read_status = s5h1432_read_status,
3789a0bf528SMauro Carvalho Chehab 	.read_ber = s5h1432_read_ber,
3799a0bf528SMauro Carvalho Chehab 	.read_signal_strength = s5h1432_read_signal_strength,
3809a0bf528SMauro Carvalho Chehab 	.read_snr = s5h1432_read_snr,
3819a0bf528SMauro Carvalho Chehab 	.read_ucblocks = s5h1432_read_ucblocks,
3829a0bf528SMauro Carvalho Chehab 	.release = s5h1432_release,
3839a0bf528SMauro Carvalho Chehab };
3849a0bf528SMauro Carvalho Chehab 
3859a0bf528SMauro Carvalho Chehab module_param(debug, int, 0644);
3869a0bf528SMauro Carvalho Chehab MODULE_PARM_DESC(debug, "Enable verbose debug messages");
3879a0bf528SMauro Carvalho Chehab 
3889a0bf528SMauro Carvalho Chehab MODULE_DESCRIPTION("Samsung s5h1432 DVB-T Demodulator driver");
3899a0bf528SMauro Carvalho Chehab MODULE_AUTHOR("Bill Liu");
3909a0bf528SMauro Carvalho Chehab MODULE_LICENSE("GPL");
391