1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29a0bf528SMauro Carvalho Chehab /*
39a0bf528SMauro Carvalho Chehab  * Auvitek AU8522 QAM/8VSB demodulator driver and video decoder
49a0bf528SMauro Carvalho Chehab  *
59a0bf528SMauro Carvalho Chehab  * Copyright (C) 2009 Devin Heitmueller <dheitmueller@linuxtv.org>
69a0bf528SMauro Carvalho Chehab  * Copyright (C) 2005-2008 Auvitek International, Ltd.
79a0bf528SMauro Carvalho Chehab  */
89a0bf528SMauro Carvalho Chehab 
99a0bf528SMauro Carvalho Chehab /* Developer notes:
109a0bf528SMauro Carvalho Chehab  *
119a0bf528SMauro Carvalho Chehab  * Enough is implemented here for CVBS and S-Video inputs, but the actual
129a0bf528SMauro Carvalho Chehab  *  analog demodulator code isn't implemented (not needed for xc5000 since it
139a0bf528SMauro Carvalho Chehab  *  has its own demodulator and outputs CVBS)
149a0bf528SMauro Carvalho Chehab  *
159a0bf528SMauro Carvalho Chehab  */
169a0bf528SMauro Carvalho Chehab 
179a0bf528SMauro Carvalho Chehab #include <linux/kernel.h>
189a0bf528SMauro Carvalho Chehab #include <linux/slab.h>
199a0bf528SMauro Carvalho Chehab #include <linux/videodev2.h>
209a0bf528SMauro Carvalho Chehab #include <linux/i2c.h>
219a0bf528SMauro Carvalho Chehab #include <linux/delay.h>
229a0bf528SMauro Carvalho Chehab #include <media/v4l2-common.h>
239a0bf528SMauro Carvalho Chehab #include <media/v4l2-device.h>
249a0bf528SMauro Carvalho Chehab #include "au8522.h"
259a0bf528SMauro Carvalho Chehab #include "au8522_priv.h"
269a0bf528SMauro Carvalho Chehab 
279a0bf528SMauro Carvalho Chehab MODULE_AUTHOR("Devin Heitmueller");
289a0bf528SMauro Carvalho Chehab MODULE_LICENSE("GPL");
299a0bf528SMauro Carvalho Chehab 
309a0bf528SMauro Carvalho Chehab static int au8522_analog_debug;
319a0bf528SMauro Carvalho Chehab 
329a0bf528SMauro Carvalho Chehab 
339a0bf528SMauro Carvalho Chehab module_param_named(analog_debug, au8522_analog_debug, int, 0644);
349a0bf528SMauro Carvalho Chehab 
359a0bf528SMauro Carvalho Chehab MODULE_PARM_DESC(analog_debug,
369a0bf528SMauro Carvalho Chehab 		 "Analog debugging messages [0=Off (default) 1=On]");
379a0bf528SMauro Carvalho Chehab 
389a0bf528SMauro Carvalho Chehab struct au8522_register_config {
399a0bf528SMauro Carvalho Chehab 	u16 reg_name;
409a0bf528SMauro Carvalho Chehab 	u8 reg_val[8];
419a0bf528SMauro Carvalho Chehab };
429a0bf528SMauro Carvalho Chehab 
439a0bf528SMauro Carvalho Chehab 
449a0bf528SMauro Carvalho Chehab /* Video Decoder Filter Coefficients
459a0bf528SMauro Carvalho Chehab    The values are as follows from left to right
469a0bf528SMauro Carvalho Chehab    0="ATV RF" 1="ATV RF13" 2="CVBS" 3="S-Video" 4="PAL" 5=CVBS13" 6="SVideo13"
479a0bf528SMauro Carvalho Chehab */
489a0bf528SMauro Carvalho Chehab static const struct au8522_register_config filter_coef[] = {
499a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R410, {0x25, 0x00, 0x25, 0x25, 0x00, 0x00, 0x00} },
509a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R411, {0x20, 0x00, 0x20, 0x20, 0x00, 0x00, 0x00} },
519a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R412, {0x03, 0x00, 0x03, 0x03, 0x00, 0x00, 0x00} },
529a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R413, {0xe6, 0x00, 0xe6, 0xe6, 0x00, 0x00, 0x00} },
539a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R414, {0x40, 0x00, 0x40, 0x40, 0x00, 0x00, 0x00} },
549a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R415, {0x1b, 0x00, 0x1b, 0x1b, 0x00, 0x00, 0x00} },
559a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R416, {0xc0, 0x00, 0xc0, 0x04, 0x00, 0x00, 0x00} },
569a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R417, {0x04, 0x00, 0x04, 0x04, 0x00, 0x00, 0x00} },
579a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R418, {0x8c, 0x00, 0x8c, 0x8c, 0x00, 0x00, 0x00} },
589a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R419, {0xa0, 0x40, 0xa0, 0xa0, 0x40, 0x40, 0x40} },
599a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R41A, {0x21, 0x09, 0x21, 0x21, 0x09, 0x09, 0x09} },
609a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R41B, {0x6c, 0x38, 0x6c, 0x6c, 0x38, 0x38, 0x38} },
619a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R41C, {0x03, 0xff, 0x03, 0x03, 0xff, 0xff, 0xff} },
629a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R41D, {0xbf, 0xc7, 0xbf, 0xbf, 0xc7, 0xc7, 0xc7} },
639a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R41E, {0xa0, 0xdf, 0xa0, 0xa0, 0xdf, 0xdf, 0xdf} },
649a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R41F, {0x10, 0x06, 0x10, 0x10, 0x06, 0x06, 0x06} },
659a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R420, {0xae, 0x30, 0xae, 0xae, 0x30, 0x30, 0x30} },
669a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R421, {0xc4, 0x01, 0xc4, 0xc4, 0x01, 0x01, 0x01} },
679a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R422, {0x54, 0xdd, 0x54, 0x54, 0xdd, 0xdd, 0xdd} },
689a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R423, {0xd0, 0xaf, 0xd0, 0xd0, 0xaf, 0xaf, 0xaf} },
699a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R424, {0x1c, 0xf7, 0x1c, 0x1c, 0xf7, 0xf7, 0xf7} },
709a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R425, {0x76, 0xdb, 0x76, 0x76, 0xdb, 0xdb, 0xdb} },
719a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R426, {0x61, 0xc0, 0x61, 0x61, 0xc0, 0xc0, 0xc0} },
729a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R427, {0xd1, 0x2f, 0xd1, 0xd1, 0x2f, 0x2f, 0x2f} },
739a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R428, {0x84, 0xd8, 0x84, 0x84, 0xd8, 0xd8, 0xd8} },
749a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R429, {0x06, 0xfb, 0x06, 0x06, 0xfb, 0xfb, 0xfb} },
759a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R42A, {0x21, 0xd5, 0x21, 0x21, 0xd5, 0xd5, 0xd5} },
769a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R42B, {0x0a, 0x3e, 0x0a, 0x0a, 0x3e, 0x3e, 0x3e} },
779a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R42C, {0xe6, 0x15, 0xe6, 0xe6, 0x15, 0x15, 0x15} },
789a0bf528SMauro Carvalho Chehab 	{AU8522_FILTER_COEF_R42D, {0x01, 0x34, 0x01, 0x01, 0x34, 0x34, 0x34} },
799a0bf528SMauro Carvalho Chehab 
809a0bf528SMauro Carvalho Chehab };
819a0bf528SMauro Carvalho Chehab #define NUM_FILTER_COEF (sizeof(filter_coef)\
829a0bf528SMauro Carvalho Chehab 			 / sizeof(struct au8522_register_config))
839a0bf528SMauro Carvalho Chehab 
849a0bf528SMauro Carvalho Chehab 
859a0bf528SMauro Carvalho Chehab /* Registers 0x060b through 0x0652 are the LP Filter coefficients
869a0bf528SMauro Carvalho Chehab    The values are as follows from left to right
879a0bf528SMauro Carvalho Chehab    0="SIF" 1="ATVRF/ATVRF13"
889a0bf528SMauro Carvalho Chehab    Note: the "ATVRF/ATVRF13" mode has never been tested
899a0bf528SMauro Carvalho Chehab */
909a0bf528SMauro Carvalho Chehab static const struct au8522_register_config lpfilter_coef[] = {
919a0bf528SMauro Carvalho Chehab 	{0x060b, {0x21, 0x0b} },
929a0bf528SMauro Carvalho Chehab 	{0x060c, {0xad, 0xad} },
939a0bf528SMauro Carvalho Chehab 	{0x060d, {0x70, 0xf0} },
949a0bf528SMauro Carvalho Chehab 	{0x060e, {0xea, 0xe9} },
959a0bf528SMauro Carvalho Chehab 	{0x060f, {0xdd, 0xdd} },
969a0bf528SMauro Carvalho Chehab 	{0x0610, {0x08, 0x64} },
979a0bf528SMauro Carvalho Chehab 	{0x0611, {0x60, 0x60} },
989a0bf528SMauro Carvalho Chehab 	{0x0612, {0xf8, 0xb2} },
999a0bf528SMauro Carvalho Chehab 	{0x0613, {0x01, 0x02} },
1009a0bf528SMauro Carvalho Chehab 	{0x0614, {0xe4, 0xb4} },
1019a0bf528SMauro Carvalho Chehab 	{0x0615, {0x19, 0x02} },
1029a0bf528SMauro Carvalho Chehab 	{0x0616, {0xae, 0x2e} },
1039a0bf528SMauro Carvalho Chehab 	{0x0617, {0xee, 0xc5} },
1049a0bf528SMauro Carvalho Chehab 	{0x0618, {0x56, 0x56} },
1059a0bf528SMauro Carvalho Chehab 	{0x0619, {0x30, 0x58} },
1069a0bf528SMauro Carvalho Chehab 	{0x061a, {0xf9, 0xf8} },
1079a0bf528SMauro Carvalho Chehab 	{0x061b, {0x24, 0x64} },
1089a0bf528SMauro Carvalho Chehab 	{0x061c, {0x07, 0x07} },
1099a0bf528SMauro Carvalho Chehab 	{0x061d, {0x30, 0x30} },
1109a0bf528SMauro Carvalho Chehab 	{0x061e, {0xa9, 0xed} },
1119a0bf528SMauro Carvalho Chehab 	{0x061f, {0x09, 0x0b} },
1129a0bf528SMauro Carvalho Chehab 	{0x0620, {0x42, 0xc2} },
1139a0bf528SMauro Carvalho Chehab 	{0x0621, {0x1d, 0x2a} },
1149a0bf528SMauro Carvalho Chehab 	{0x0622, {0xd6, 0x56} },
1159a0bf528SMauro Carvalho Chehab 	{0x0623, {0x95, 0x8b} },
1169a0bf528SMauro Carvalho Chehab 	{0x0624, {0x2b, 0x2b} },
1179a0bf528SMauro Carvalho Chehab 	{0x0625, {0x30, 0x24} },
1189a0bf528SMauro Carvalho Chehab 	{0x0626, {0x3e, 0x3e} },
1199a0bf528SMauro Carvalho Chehab 	{0x0627, {0x62, 0xe2} },
1209a0bf528SMauro Carvalho Chehab 	{0x0628, {0xe9, 0xf5} },
1219a0bf528SMauro Carvalho Chehab 	{0x0629, {0x99, 0x19} },
1229a0bf528SMauro Carvalho Chehab 	{0x062a, {0xd4, 0x11} },
1239a0bf528SMauro Carvalho Chehab 	{0x062b, {0x03, 0x04} },
1249a0bf528SMauro Carvalho Chehab 	{0x062c, {0xb5, 0x85} },
1259a0bf528SMauro Carvalho Chehab 	{0x062d, {0x1e, 0x20} },
1269a0bf528SMauro Carvalho Chehab 	{0x062e, {0x2a, 0xea} },
1279a0bf528SMauro Carvalho Chehab 	{0x062f, {0xd7, 0xd2} },
1289a0bf528SMauro Carvalho Chehab 	{0x0630, {0x15, 0x15} },
1299a0bf528SMauro Carvalho Chehab 	{0x0631, {0xa3, 0xa9} },
1309a0bf528SMauro Carvalho Chehab 	{0x0632, {0x1f, 0x1f} },
1319a0bf528SMauro Carvalho Chehab 	{0x0633, {0xf9, 0xd1} },
1329a0bf528SMauro Carvalho Chehab 	{0x0634, {0xc0, 0xc3} },
1339a0bf528SMauro Carvalho Chehab 	{0x0635, {0x4d, 0x8d} },
1349a0bf528SMauro Carvalho Chehab 	{0x0636, {0x21, 0x31} },
1359a0bf528SMauro Carvalho Chehab 	{0x0637, {0x83, 0x83} },
1369a0bf528SMauro Carvalho Chehab 	{0x0638, {0x08, 0x8c} },
1379a0bf528SMauro Carvalho Chehab 	{0x0639, {0x19, 0x19} },
1389a0bf528SMauro Carvalho Chehab 	{0x063a, {0x45, 0xa5} },
1399a0bf528SMauro Carvalho Chehab 	{0x063b, {0xef, 0xec} },
1409a0bf528SMauro Carvalho Chehab 	{0x063c, {0x8a, 0x8a} },
1419a0bf528SMauro Carvalho Chehab 	{0x063d, {0xf4, 0xf6} },
1429a0bf528SMauro Carvalho Chehab 	{0x063e, {0x8f, 0x8f} },
1439a0bf528SMauro Carvalho Chehab 	{0x063f, {0x44, 0x0c} },
1449a0bf528SMauro Carvalho Chehab 	{0x0640, {0xef, 0xf0} },
1459a0bf528SMauro Carvalho Chehab 	{0x0641, {0x66, 0x66} },
1469a0bf528SMauro Carvalho Chehab 	{0x0642, {0xcc, 0xd2} },
1479a0bf528SMauro Carvalho Chehab 	{0x0643, {0x41, 0x41} },
1489a0bf528SMauro Carvalho Chehab 	{0x0644, {0x63, 0x93} },
1499a0bf528SMauro Carvalho Chehab 	{0x0645, {0x8e, 0x8e} },
1509a0bf528SMauro Carvalho Chehab 	{0x0646, {0xa2, 0x42} },
1519a0bf528SMauro Carvalho Chehab 	{0x0647, {0x7b, 0x7b} },
1529a0bf528SMauro Carvalho Chehab 	{0x0648, {0x04, 0x04} },
1539a0bf528SMauro Carvalho Chehab 	{0x0649, {0x00, 0x00} },
1549a0bf528SMauro Carvalho Chehab 	{0x064a, {0x40, 0x40} },
1559a0bf528SMauro Carvalho Chehab 	{0x064b, {0x8c, 0x98} },
1569a0bf528SMauro Carvalho Chehab 	{0x064c, {0x00, 0x00} },
1579a0bf528SMauro Carvalho Chehab 	{0x064d, {0x63, 0xc3} },
1589a0bf528SMauro Carvalho Chehab 	{0x064e, {0x04, 0x04} },
1599a0bf528SMauro Carvalho Chehab 	{0x064f, {0x20, 0x20} },
1609a0bf528SMauro Carvalho Chehab 	{0x0650, {0x00, 0x00} },
1619a0bf528SMauro Carvalho Chehab 	{0x0651, {0x40, 0x40} },
1629a0bf528SMauro Carvalho Chehab 	{0x0652, {0x01, 0x01} },
1639a0bf528SMauro Carvalho Chehab };
1649a0bf528SMauro Carvalho Chehab #define NUM_LPFILTER_COEF (sizeof(lpfilter_coef)\
1659a0bf528SMauro Carvalho Chehab 			   / sizeof(struct au8522_register_config))
1669a0bf528SMauro Carvalho Chehab 
to_state(struct v4l2_subdev * sd)1679a0bf528SMauro Carvalho Chehab static inline struct au8522_state *to_state(struct v4l2_subdev *sd)
1689a0bf528SMauro Carvalho Chehab {
1699a0bf528SMauro Carvalho Chehab 	return container_of(sd, struct au8522_state, sd);
1709a0bf528SMauro Carvalho Chehab }
1719a0bf528SMauro Carvalho Chehab 
setup_decoder_defaults(struct au8522_state * state,bool is_svideo)17265c88209SMauro Carvalho Chehab static void setup_decoder_defaults(struct au8522_state *state, bool is_svideo)
1739a0bf528SMauro Carvalho Chehab {
1749a0bf528SMauro Carvalho Chehab 	int i;
1759a0bf528SMauro Carvalho Chehab 	int filter_coef_type;
1769a0bf528SMauro Carvalho Chehab 
1779a0bf528SMauro Carvalho Chehab 	/* Provide reasonable defaults for picture tuning values */
1789a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_SHARPNESSREG009H, 0x07);
1799a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH, 0xed);
1809a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH, 0x79);
1819a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH, 0x80);
1829a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH, 0x80);
1839a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH, 0x00);
1849a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH, 0x00);
1859a0bf528SMauro Carvalho Chehab 
1869a0bf528SMauro Carvalho Chehab 	/* Other decoder registers */
1879a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_INT_MASK_REG010H, 0x00);
1889a0bf528SMauro Carvalho Chehab 
18965c88209SMauro Carvalho Chehab 	if (is_svideo)
1909a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x04);
19165c88209SMauro Carvalho Chehab 	else
1929a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_VIDEO_MODE_REG011H, 0x00);
1939a0bf528SMauro Carvalho Chehab 
1949a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_PGA_REG012H,
1959a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_PGA_REG012H_CVBS);
1969a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_MODE_REG015H,
1979a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_MODE_REG015H_CVBS);
1989a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDED_DBG_MODE_REG060H,
1999a0bf528SMauro Carvalho Chehab 			AU8522_TVDED_DBG_MODE_REG060H_CVBS);
200f2fd7ce6SMauro Carvalho Chehab 
201f2fd7ce6SMauro Carvalho Chehab 	if (state->std == V4L2_STD_PAL_M) {
202f2fd7ce6SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL1_REG061H,
203f2fd7ce6SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL1_REG061H_FIELD_LEN_525 |
204f2fd7ce6SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL1_REG061H_LINE_LEN_63_492 |
205f2fd7ce6SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL1_REG061H_SUBCARRIER_NTSC_AUTO);
206f2fd7ce6SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL2_REG062H,
207f2fd7ce6SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL2_REG062H_STD_PAL_M);
208f2fd7ce6SMauro Carvalho Chehab 	} else {
209f2fd7ce6SMauro Carvalho Chehab 		/* NTSC */
2109a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL1_REG061H,
2119a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL1_REG061H_FIELD_LEN_525 |
2129a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL1_REG061H_LINE_LEN_63_492 |
2139a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL1_REG061H_SUBCARRIER_NTSC_MN);
2149a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_FORMAT_CTRL2_REG062H,
2159a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_FORMAT_CTRL2_REG062H_STD_NTSC);
216f2fd7ce6SMauro Carvalho Chehab 	}
2179a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_VCR_DET_LLIM_REG063H,
2189a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_VCR_DET_LLIM_REG063H_CVBS);
2199a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_VCR_DET_HLIM_REG064H,
2209a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_VCR_DET_HLIM_REG064H_CVBS);
2219a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR1_REG065H,
2229a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_VDIF_THR1_REG065H_CVBS);
2239a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR2_REG066H,
2249a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_VDIF_THR2_REG066H_CVBS);
2259a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_VDIF_THR3_REG067H,
2269a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_VDIF_THR3_REG067H_CVBS);
2279a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_NOTCH_THR_REG068H,
2289a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_NOTCH_THR_REG068H_CVBS);
2299a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR1_REG069H,
2309a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_HDIF_THR1_REG069H_CVBS);
2319a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR2_REG06AH,
2329a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_HDIF_THR2_REG06AH_CVBS);
2339a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_HDIF_THR3_REG06BH,
2349a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_HDIF_THR3_REG06BH_CVBS);
23565c88209SMauro Carvalho Chehab 	if (is_svideo) {
2369a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
2379a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_SVIDEO);
2389a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
2399a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_SVIDEO);
2409a0bf528SMauro Carvalho Chehab 	} else {
2419a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH,
2429a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_COMB_DCDIF_THR1_REG06CH_CVBS);
2439a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH,
2449a0bf528SMauro Carvalho Chehab 				AU8522_TVDEC_COMB_DCDIF_THR2_REG06DH_CVBS);
2459a0bf528SMauro Carvalho Chehab 	}
2469a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH,
2479a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_DCDIF_THR3_REG06EH_CVBS);
2489a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_UV_SEP_THR_REG06FH,
2499a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_UV_SEP_THR_REG06FH_CVBS);
2509a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H,
2519a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_DC_THR1_NTSC_REG070H_CVBS);
2529a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG071H, AU8522_REG071H_CVBS);
2539a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG072H, AU8522_REG072H_CVBS);
2549a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H,
2559a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_COMB_DC_THR2_NTSC_REG073H_CVBS);
2569a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG074H, AU8522_REG074H_CVBS);
2579a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG075H, AU8522_REG075H_CVBS);
2589a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_DCAGC_CTRL_REG077H,
2599a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_DCAGC_CTRL_REG077H_CVBS);
2609a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_PIC_START_ADJ_REG078H,
2619a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_PIC_START_ADJ_REG078H_CVBS);
2629a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H,
2639a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_AGC_HIGH_LIMIT_REG079H_CVBS);
2649a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH,
2659a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_MACROVISION_SYNC_THR_REG07AH_CVBS);
2669a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_INTRP_CTRL_REG07BH,
2679a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_INTRP_CTRL_REG07BH_CVBS);
2689a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H,
2699a0bf528SMauro Carvalho Chehab 			AU8522_TVDEC_AGC_LOW_LIMIT_REG0E4H_CVBS);
2709a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_TOREGAAGC_REG0E5H,
2719a0bf528SMauro Carvalho Chehab 			AU8522_TOREGAAGC_REG0E5H_CVBS);
2729a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG016H, AU8522_REG016H_CVBS);
2739a0bf528SMauro Carvalho Chehab 
274b3b2d5b6SGustavo A. R. Silva 	/*
275b3b2d5b6SGustavo A. R. Silva 	 * Despite what the table says, for the HVR-950q we still need
276b3b2d5b6SGustavo A. R. Silva 	 * to be in CVBS mode for the S-Video input (reason unknown).
277b3b2d5b6SGustavo A. R. Silva 	 */
2789a0bf528SMauro Carvalho Chehab 	/* filter_coef_type = 3; */
2799a0bf528SMauro Carvalho Chehab 	filter_coef_type = 5;
2809a0bf528SMauro Carvalho Chehab 
2819a0bf528SMauro Carvalho Chehab 	/* Load the Video Decoder Filter Coefficients */
2829a0bf528SMauro Carvalho Chehab 	for (i = 0; i < NUM_FILTER_COEF; i++) {
2839a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, filter_coef[i].reg_name,
2849a0bf528SMauro Carvalho Chehab 				filter_coef[i].reg_val[filter_coef_type]);
2859a0bf528SMauro Carvalho Chehab 	}
2869a0bf528SMauro Carvalho Chehab 
2879a0bf528SMauro Carvalho Chehab 	/* It's not clear what these registers are for, but they are always
2889a0bf528SMauro Carvalho Chehab 	   set to the same value regardless of what mode we're in */
2899a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG42EH, 0x87);
2909a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG42FH, 0xa2);
2919a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG430H, 0xbf);
2929a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG431H, 0xcb);
2939a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG432H, 0xa1);
2949a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG433H, 0x41);
2959a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG434H, 0x88);
2969a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG435H, 0xc2);
2979a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG436H, 0x3c);
2989a0bf528SMauro Carvalho Chehab }
2999a0bf528SMauro Carvalho Chehab 
au8522_setup_cvbs_mode(struct au8522_state * state,u8 input_mode)30036469316SMauro Carvalho Chehab static void au8522_setup_cvbs_mode(struct au8522_state *state, u8 input_mode)
3019a0bf528SMauro Carvalho Chehab {
3029a0bf528SMauro Carvalho Chehab 	/* here we're going to try the pre-programmed route */
3039a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
3049a0bf528SMauro Carvalho Chehab 			AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
3059a0bf528SMauro Carvalho Chehab 
3069a0bf528SMauro Carvalho Chehab 	/* PGA in automatic mode */
3079a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
3089a0bf528SMauro Carvalho Chehab 
3099a0bf528SMauro Carvalho Chehab 	/* Enable clamping control */
3109a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
3119a0bf528SMauro Carvalho Chehab 
31236469316SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
3139a0bf528SMauro Carvalho Chehab 
31465c88209SMauro Carvalho Chehab 	setup_decoder_defaults(state, false);
3159a0bf528SMauro Carvalho Chehab 
3169a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
3179a0bf528SMauro Carvalho Chehab 			AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
3189a0bf528SMauro Carvalho Chehab }
3199a0bf528SMauro Carvalho Chehab 
au8522_setup_cvbs_tuner_mode(struct au8522_state * state,u8 input_mode)32036469316SMauro Carvalho Chehab static void au8522_setup_cvbs_tuner_mode(struct au8522_state *state,
32136469316SMauro Carvalho Chehab 					 u8 input_mode)
3229a0bf528SMauro Carvalho Chehab {
3239a0bf528SMauro Carvalho Chehab 	/* here we're going to try the pre-programmed route */
3249a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
3259a0bf528SMauro Carvalho Chehab 			AU8522_MODULE_CLOCK_CONTROL_REG0A3H_CVBS);
3269a0bf528SMauro Carvalho Chehab 
3279a0bf528SMauro Carvalho Chehab 	/* It's not clear why we have to have the PGA in automatic mode while
3289a0bf528SMauro Carvalho Chehab 	   enabling clamp control, but it's what Windows does */
3299a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
3309a0bf528SMauro Carvalho Chehab 
3319a0bf528SMauro Carvalho Chehab 	/* Enable clamping control */
3329a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x0e);
3339a0bf528SMauro Carvalho Chehab 
3349a0bf528SMauro Carvalho Chehab 	/* Disable automatic PGA (since the CVBS is coming from the tuner) */
3359a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x10);
3369a0bf528SMauro Carvalho Chehab 
3379a0bf528SMauro Carvalho Chehab 	/* Set input mode to CVBS on channel 4 with SIF audio input enabled */
33836469316SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
3399a0bf528SMauro Carvalho Chehab 
34065c88209SMauro Carvalho Chehab 	setup_decoder_defaults(state, false);
3419a0bf528SMauro Carvalho Chehab 
3429a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
3439a0bf528SMauro Carvalho Chehab 			AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
3449a0bf528SMauro Carvalho Chehab }
3459a0bf528SMauro Carvalho Chehab 
au8522_setup_svideo_mode(struct au8522_state * state,u8 input_mode)34636469316SMauro Carvalho Chehab static void au8522_setup_svideo_mode(struct au8522_state *state,
34736469316SMauro Carvalho Chehab 				     u8 input_mode)
3489a0bf528SMauro Carvalho Chehab {
3499a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_MODULE_CLOCK_CONTROL_REG0A3H,
3509a0bf528SMauro Carvalho Chehab 			AU8522_MODULE_CLOCK_CONTROL_REG0A3H_SVIDEO);
3519a0bf528SMauro Carvalho Chehab 
3529a0bf528SMauro Carvalho Chehab 	/* Set input to Y on Channe1, C on Channel 3 */
35336469316SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_INPUT_CONTROL_REG081H, input_mode);
3549a0bf528SMauro Carvalho Chehab 
3559a0bf528SMauro Carvalho Chehab 	/* PGA in automatic mode */
3569a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_PGA_CONTROL_REG082H, 0x00);
3579a0bf528SMauro Carvalho Chehab 
3589a0bf528SMauro Carvalho Chehab 	/* Enable clamping control */
3599a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_CLAMPING_CONTROL_REG083H, 0x00);
3609a0bf528SMauro Carvalho Chehab 
36165c88209SMauro Carvalho Chehab 	setup_decoder_defaults(state, true);
3629a0bf528SMauro Carvalho Chehab 
3639a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
3649a0bf528SMauro Carvalho Chehab 			AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_CVBS);
3659a0bf528SMauro Carvalho Chehab }
3669a0bf528SMauro Carvalho Chehab 
3679a0bf528SMauro Carvalho Chehab /* ----------------------------------------------------------------------- */
3689a0bf528SMauro Carvalho Chehab 
disable_audio_input(struct au8522_state * state)3699a0bf528SMauro Carvalho Chehab static void disable_audio_input(struct au8522_state *state)
3709a0bf528SMauro Carvalho Chehab {
3719a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x00);
3729a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x00);
3739a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0x00);
3749a0bf528SMauro Carvalho Chehab 
3759a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x04);
3769a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0x02);
3779a0bf528SMauro Carvalho Chehab 
3789a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
3799a0bf528SMauro Carvalho Chehab 			AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H_SVIDEO);
3809a0bf528SMauro Carvalho Chehab }
3819a0bf528SMauro Carvalho Chehab 
3829a0bf528SMauro Carvalho Chehab /* 0=disable, 1=SIF */
set_audio_input(struct au8522_state * state)383d289cdf0SMauro Carvalho Chehab static void set_audio_input(struct au8522_state *state)
3849a0bf528SMauro Carvalho Chehab {
385d289cdf0SMauro Carvalho Chehab 	int aud_input = state->aud_input;
3869a0bf528SMauro Carvalho Chehab 	int i;
3879a0bf528SMauro Carvalho Chehab 
3889a0bf528SMauro Carvalho Chehab 	/* Note that this function needs to be used in conjunction with setting
3899a0bf528SMauro Carvalho Chehab 	   the input routing via register 0x81 */
3909a0bf528SMauro Carvalho Chehab 
3919a0bf528SMauro Carvalho Chehab 	if (aud_input == AU8522_AUDIO_NONE) {
3929a0bf528SMauro Carvalho Chehab 		disable_audio_input(state);
3939a0bf528SMauro Carvalho Chehab 		return;
3949a0bf528SMauro Carvalho Chehab 	}
3959a0bf528SMauro Carvalho Chehab 
3969a0bf528SMauro Carvalho Chehab 	if (aud_input != AU8522_AUDIO_SIF) {
3979a0bf528SMauro Carvalho Chehab 		/* The caller asked for a mode we don't currently support */
3989a0bf528SMauro Carvalho Chehab 		printk(KERN_ERR "Unsupported audio mode requested! mode=%d\n",
3999a0bf528SMauro Carvalho Chehab 		       aud_input);
4009a0bf528SMauro Carvalho Chehab 		return;
4019a0bf528SMauro Carvalho Chehab 	}
4029a0bf528SMauro Carvalho Chehab 
4039a0bf528SMauro Carvalho Chehab 	/* Load the Audio Decoder Filter Coefficients */
4049a0bf528SMauro Carvalho Chehab 	for (i = 0; i < NUM_LPFILTER_COEF; i++) {
4059a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, lpfilter_coef[i].reg_name,
4069a0bf528SMauro Carvalho Chehab 				lpfilter_coef[i].reg_val[0]);
4079a0bf528SMauro Carvalho Chehab 	}
4089a0bf528SMauro Carvalho Chehab 
409427de05cSDevin Heitmueller 	/* Set the volume */
4109a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIO_VOLUME_L_REG0F2H, 0x7F);
4119a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIO_VOLUME_R_REG0F3H, 0x7F);
4129a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIO_VOLUME_REG0F4H, 0xff);
413427de05cSDevin Heitmueller 
414427de05cSDevin Heitmueller 	/* Not sure what this does */
4159a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_REG0F9H, AU8522_REG0F9H_AUDIO);
416427de05cSDevin Heitmueller 
417427de05cSDevin Heitmueller 	/* Setup the audio mode to stereo DBX */
4189a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIO_MODE_REG0F1H, 0x82);
4199a0bf528SMauro Carvalho Chehab 	msleep(70);
420427de05cSDevin Heitmueller 
421427de05cSDevin Heitmueller 	/* Start the audio processing module */
422427de05cSDevin Heitmueller 	au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H, 0x9d);
423427de05cSDevin Heitmueller 
424427de05cSDevin Heitmueller 	/* Set the audio frequency to 48 KHz */
4259a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_AUDIOFREQ_REG606H, 0x03);
426427de05cSDevin Heitmueller 
427427de05cSDevin Heitmueller 	/* Set the I2S parameters (WS, LSB, mode, sample rate */
4289a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, AU8522_I2S_CTRL_2_REG112H, 0xc2);
429427de05cSDevin Heitmueller 
430427de05cSDevin Heitmueller 	/* Enable the I2S output */
431427de05cSDevin Heitmueller 	au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_1_REG0A5H, 0x09);
4329a0bf528SMauro Carvalho Chehab }
4339a0bf528SMauro Carvalho Chehab 
4349a0bf528SMauro Carvalho Chehab /* ----------------------------------------------------------------------- */
4359a0bf528SMauro Carvalho Chehab 
au8522_s_ctrl(struct v4l2_ctrl * ctrl)4365a4bdb4bSHans Verkuil static int au8522_s_ctrl(struct v4l2_ctrl *ctrl)
4379a0bf528SMauro Carvalho Chehab {
4385a4bdb4bSHans Verkuil 	struct au8522_state *state =
4395a4bdb4bSHans Verkuil 		container_of(ctrl->handler, struct au8522_state, hdl);
4409a0bf528SMauro Carvalho Chehab 
4419a0bf528SMauro Carvalho Chehab 	switch (ctrl->id) {
4429a0bf528SMauro Carvalho Chehab 	case V4L2_CID_BRIGHTNESS:
4439a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_BRIGHTNESS_REG00AH,
4445a4bdb4bSHans Verkuil 				ctrl->val - 128);
4459a0bf528SMauro Carvalho Chehab 		break;
4469a0bf528SMauro Carvalho Chehab 	case V4L2_CID_CONTRAST:
4479a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_CONTRAST_REG00BH,
4485a4bdb4bSHans Verkuil 				ctrl->val);
4499a0bf528SMauro Carvalho Chehab 		break;
4509a0bf528SMauro Carvalho Chehab 	case V4L2_CID_SATURATION:
4519a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_SATURATION_CB_REG00CH,
4525a4bdb4bSHans Verkuil 				ctrl->val);
4539a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_SATURATION_CR_REG00DH,
4545a4bdb4bSHans Verkuil 				ctrl->val);
4559a0bf528SMauro Carvalho Chehab 		break;
4569a0bf528SMauro Carvalho Chehab 	case V4L2_CID_HUE:
4579a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_HUE_H_REG00EH,
4585a4bdb4bSHans Verkuil 				ctrl->val >> 8);
4599a0bf528SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_TVDEC_HUE_L_REG00FH,
4605a4bdb4bSHans Verkuil 				ctrl->val & 0xFF);
4619a0bf528SMauro Carvalho Chehab 		break;
4629a0bf528SMauro Carvalho Chehab 	default:
4639a0bf528SMauro Carvalho Chehab 		return -EINVAL;
4649a0bf528SMauro Carvalho Chehab 	}
4659a0bf528SMauro Carvalho Chehab 
4669a0bf528SMauro Carvalho Chehab 	return 0;
4679a0bf528SMauro Carvalho Chehab }
4689a0bf528SMauro Carvalho Chehab 
4699a0bf528SMauro Carvalho Chehab /* ----------------------------------------------------------------------- */
4709a0bf528SMauro Carvalho Chehab 
4719a0bf528SMauro Carvalho Chehab #ifdef CONFIG_VIDEO_ADV_DEBUG
au8522_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)4729a0bf528SMauro Carvalho Chehab static int au8522_g_register(struct v4l2_subdev *sd,
4739a0bf528SMauro Carvalho Chehab 			     struct v4l2_dbg_register *reg)
4749a0bf528SMauro Carvalho Chehab {
4759a0bf528SMauro Carvalho Chehab 	struct au8522_state *state = to_state(sd);
4769a0bf528SMauro Carvalho Chehab 
4779a0bf528SMauro Carvalho Chehab 	reg->val = au8522_readreg(state, reg->reg & 0xffff);
4789a0bf528SMauro Carvalho Chehab 	return 0;
4799a0bf528SMauro Carvalho Chehab }
4809a0bf528SMauro Carvalho Chehab 
au8522_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)4819a0bf528SMauro Carvalho Chehab static int au8522_s_register(struct v4l2_subdev *sd,
482977ba3b1SHans Verkuil 			     const struct v4l2_dbg_register *reg)
4839a0bf528SMauro Carvalho Chehab {
4849a0bf528SMauro Carvalho Chehab 	struct au8522_state *state = to_state(sd);
4859a0bf528SMauro Carvalho Chehab 
4869a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, reg->reg, reg->val & 0xff);
4879a0bf528SMauro Carvalho Chehab 	return 0;
4889a0bf528SMauro Carvalho Chehab }
4899a0bf528SMauro Carvalho Chehab #endif
4909a0bf528SMauro Carvalho Chehab 
au8522_video_set(struct au8522_state * state)49136469316SMauro Carvalho Chehab static void au8522_video_set(struct au8522_state *state)
49236469316SMauro Carvalho Chehab {
49336469316SMauro Carvalho Chehab 	u8 input_mode;
49436469316SMauro Carvalho Chehab 
49538fe3510SMauro Carvalho Chehab 	au8522_writereg(state, 0xa4, 1 << 5);
49636469316SMauro Carvalho Chehab 
49736469316SMauro Carvalho Chehab 	switch (state->vid_input) {
49836469316SMauro Carvalho Chehab 	case AU8522_COMPOSITE_CH1:
49936469316SMauro Carvalho Chehab 		input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH1;
50036469316SMauro Carvalho Chehab 		au8522_setup_cvbs_mode(state, input_mode);
50136469316SMauro Carvalho Chehab 		break;
50236469316SMauro Carvalho Chehab 	case AU8522_COMPOSITE_CH2:
50336469316SMauro Carvalho Chehab 		input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH2;
50436469316SMauro Carvalho Chehab 		au8522_setup_cvbs_mode(state, input_mode);
50536469316SMauro Carvalho Chehab 		break;
50636469316SMauro Carvalho Chehab 	case AU8522_COMPOSITE_CH3:
50736469316SMauro Carvalho Chehab 		input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH3;
50836469316SMauro Carvalho Chehab 		au8522_setup_cvbs_mode(state, input_mode);
50936469316SMauro Carvalho Chehab 		break;
51036469316SMauro Carvalho Chehab 	case AU8522_COMPOSITE_CH4:
51136469316SMauro Carvalho Chehab 		input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH4;
51236469316SMauro Carvalho Chehab 		au8522_setup_cvbs_mode(state, input_mode);
51336469316SMauro Carvalho Chehab 		break;
51436469316SMauro Carvalho Chehab 	case AU8522_SVIDEO_CH13:
51536469316SMauro Carvalho Chehab 		input_mode = AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH13;
51636469316SMauro Carvalho Chehab 		au8522_setup_svideo_mode(state, input_mode);
51736469316SMauro Carvalho Chehab 		break;
51836469316SMauro Carvalho Chehab 	case AU8522_SVIDEO_CH24:
51936469316SMauro Carvalho Chehab 		input_mode = AU8522_INPUT_CONTROL_REG081H_SVIDEO_CH24;
52036469316SMauro Carvalho Chehab 		au8522_setup_svideo_mode(state, input_mode);
52136469316SMauro Carvalho Chehab 		break;
52236469316SMauro Carvalho Chehab 	default:
52336469316SMauro Carvalho Chehab 	case AU8522_COMPOSITE_CH4_SIF:
52436469316SMauro Carvalho Chehab 		input_mode = AU8522_INPUT_CONTROL_REG081H_CVBS_CH4_SIF;
52536469316SMauro Carvalho Chehab 		au8522_setup_cvbs_tuner_mode(state, input_mode);
52636469316SMauro Carvalho Chehab 		break;
52736469316SMauro Carvalho Chehab 	}
52836469316SMauro Carvalho Chehab }
52936469316SMauro Carvalho Chehab 
au8522_s_stream(struct v4l2_subdev * sd,int enable)53038fe3510SMauro Carvalho Chehab static int au8522_s_stream(struct v4l2_subdev *sd, int enable)
53138fe3510SMauro Carvalho Chehab {
53238fe3510SMauro Carvalho Chehab 	struct au8522_state *state = to_state(sd);
53338fe3510SMauro Carvalho Chehab 
53438fe3510SMauro Carvalho Chehab 	if (enable) {
53538fe3510SMauro Carvalho Chehab 		/*
53638fe3510SMauro Carvalho Chehab 		 * Clear out any state associated with the digital side of the
53738fe3510SMauro Carvalho Chehab 		 * chip, so that when it gets powered back up it won't think
53838fe3510SMauro Carvalho Chehab 		 * that it is already tuned
53938fe3510SMauro Carvalho Chehab 		 */
54038fe3510SMauro Carvalho Chehab 		state->current_frequency = 0;
54138fe3510SMauro Carvalho Chehab 
54238fe3510SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
54338fe3510SMauro Carvalho Chehab 				0x01);
544c9f5ccc2SMauro Carvalho Chehab 		msleep(10);
54538fe3510SMauro Carvalho Chehab 
54638fe3510SMauro Carvalho Chehab 		au8522_video_set(state);
547d289cdf0SMauro Carvalho Chehab 		set_audio_input(state);
548d289cdf0SMauro Carvalho Chehab 
549d289cdf0SMauro Carvalho Chehab 		state->operational_mode = AU8522_ANALOG_MODE;
55038fe3510SMauro Carvalho Chehab 	} else {
55138fe3510SMauro Carvalho Chehab 		/* This does not completely power down the device
55238fe3510SMauro Carvalho Chehab 		   (it only reduces it from around 140ma to 80ma) */
55338fe3510SMauro Carvalho Chehab 		au8522_writereg(state, AU8522_SYSTEM_MODULE_CONTROL_0_REG0A4H,
55438fe3510SMauro Carvalho Chehab 				1 << 5);
55538fe3510SMauro Carvalho Chehab 		state->operational_mode = AU8522_SUSPEND_MODE;
55638fe3510SMauro Carvalho Chehab 	}
55738fe3510SMauro Carvalho Chehab 	return 0;
55838fe3510SMauro Carvalho Chehab }
55938fe3510SMauro Carvalho Chehab 
au8522_s_video_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)5609a0bf528SMauro Carvalho Chehab static int au8522_s_video_routing(struct v4l2_subdev *sd,
5619a0bf528SMauro Carvalho Chehab 					u32 input, u32 output, u32 config)
5629a0bf528SMauro Carvalho Chehab {
5639a0bf528SMauro Carvalho Chehab 	struct au8522_state *state = to_state(sd);
5649a0bf528SMauro Carvalho Chehab 
56536469316SMauro Carvalho Chehab 	switch (input) {
56636469316SMauro Carvalho Chehab 	case AU8522_COMPOSITE_CH1:
56736469316SMauro Carvalho Chehab 	case AU8522_SVIDEO_CH13:
56836469316SMauro Carvalho Chehab 	case AU8522_COMPOSITE_CH4_SIF:
56936469316SMauro Carvalho Chehab 		state->vid_input = input;
57036469316SMauro Carvalho Chehab 		break;
57136469316SMauro Carvalho Chehab 	default:
5729a0bf528SMauro Carvalho Chehab 		printk(KERN_ERR "au8522 mode not currently supported\n");
5739a0bf528SMauro Carvalho Chehab 		return -EINVAL;
5749a0bf528SMauro Carvalho Chehab 	}
57538fe3510SMauro Carvalho Chehab 
57638fe3510SMauro Carvalho Chehab 	if (state->operational_mode == AU8522_ANALOG_MODE)
57736469316SMauro Carvalho Chehab 		au8522_video_set(state);
57838fe3510SMauro Carvalho Chehab 
5799a0bf528SMauro Carvalho Chehab 	return 0;
5809a0bf528SMauro Carvalho Chehab }
5819a0bf528SMauro Carvalho Chehab 
au8522_s_std(struct v4l2_subdev * sd,v4l2_std_id std)582f2fd7ce6SMauro Carvalho Chehab static int au8522_s_std(struct v4l2_subdev *sd, v4l2_std_id std)
583f2fd7ce6SMauro Carvalho Chehab {
584f2fd7ce6SMauro Carvalho Chehab 	struct au8522_state *state = to_state(sd);
585f2fd7ce6SMauro Carvalho Chehab 
586f2fd7ce6SMauro Carvalho Chehab 	if ((std & (V4L2_STD_PAL_M | V4L2_STD_NTSC_M)) == 0)
587f2fd7ce6SMauro Carvalho Chehab 		return -EINVAL;
588f2fd7ce6SMauro Carvalho Chehab 
589f2fd7ce6SMauro Carvalho Chehab 	state->std = std;
590f2fd7ce6SMauro Carvalho Chehab 
591f2fd7ce6SMauro Carvalho Chehab 	if (state->operational_mode == AU8522_ANALOG_MODE)
592f2fd7ce6SMauro Carvalho Chehab 		au8522_video_set(state);
593f2fd7ce6SMauro Carvalho Chehab 
594f2fd7ce6SMauro Carvalho Chehab 	return 0;
595f2fd7ce6SMauro Carvalho Chehab }
596f2fd7ce6SMauro Carvalho Chehab 
au8522_s_audio_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)5979a0bf528SMauro Carvalho Chehab static int au8522_s_audio_routing(struct v4l2_subdev *sd,
5989a0bf528SMauro Carvalho Chehab 					u32 input, u32 output, u32 config)
5999a0bf528SMauro Carvalho Chehab {
6009a0bf528SMauro Carvalho Chehab 	struct au8522_state *state = to_state(sd);
601d289cdf0SMauro Carvalho Chehab 
602d289cdf0SMauro Carvalho Chehab 	state->aud_input = input;
603d289cdf0SMauro Carvalho Chehab 
604d289cdf0SMauro Carvalho Chehab 	if (state->operational_mode == AU8522_ANALOG_MODE)
605d289cdf0SMauro Carvalho Chehab 		set_audio_input(state);
606d289cdf0SMauro Carvalho Chehab 
6079a0bf528SMauro Carvalho Chehab 	return 0;
6089a0bf528SMauro Carvalho Chehab }
6099a0bf528SMauro Carvalho Chehab 
au8522_g_tuner(struct v4l2_subdev * sd,struct v4l2_tuner * vt)6109a0bf528SMauro Carvalho Chehab static int au8522_g_tuner(struct v4l2_subdev *sd, struct v4l2_tuner *vt)
6119a0bf528SMauro Carvalho Chehab {
6129a0bf528SMauro Carvalho Chehab 	int val = 0;
6139a0bf528SMauro Carvalho Chehab 	struct au8522_state *state = to_state(sd);
6149a0bf528SMauro Carvalho Chehab 	u8 lock_status;
615b01052abSDevin Heitmueller 	u8 pll_status;
6169a0bf528SMauro Carvalho Chehab 
6179a0bf528SMauro Carvalho Chehab 	/* Interrogate the decoder to see if we are getting a real signal */
6189a0bf528SMauro Carvalho Chehab 	lock_status = au8522_readreg(state, 0x00);
619b01052abSDevin Heitmueller 	pll_status = au8522_readreg(state, 0x7e);
620b01052abSDevin Heitmueller 	if ((lock_status == 0xa2) && (pll_status & 0x10))
6219a0bf528SMauro Carvalho Chehab 		vt->signal = 0xffff;
6229a0bf528SMauro Carvalho Chehab 	else
6239a0bf528SMauro Carvalho Chehab 		vt->signal = 0x00;
6249a0bf528SMauro Carvalho Chehab 
6259a0bf528SMauro Carvalho Chehab 	vt->capability |=
6269a0bf528SMauro Carvalho Chehab 		V4L2_TUNER_CAP_STEREO | V4L2_TUNER_CAP_LANG1 |
6279a0bf528SMauro Carvalho Chehab 		V4L2_TUNER_CAP_LANG2 | V4L2_TUNER_CAP_SAP;
6289a0bf528SMauro Carvalho Chehab 
6299a0bf528SMauro Carvalho Chehab 	val = V4L2_TUNER_SUB_MONO;
6309a0bf528SMauro Carvalho Chehab 	vt->rxsubchans = val;
6319a0bf528SMauro Carvalho Chehab 	vt->audmode = V4L2_TUNER_MODE_STEREO;
6329a0bf528SMauro Carvalho Chehab 	return 0;
6339a0bf528SMauro Carvalho Chehab }
6349a0bf528SMauro Carvalho Chehab 
6359a0bf528SMauro Carvalho Chehab /* ----------------------------------------------------------------------- */
6369a0bf528SMauro Carvalho Chehab 
6379a0bf528SMauro Carvalho Chehab static const struct v4l2_subdev_core_ops au8522_core_ops = {
6385a4bdb4bSHans Verkuil 	.log_status = v4l2_ctrl_subdev_log_status,
6399a0bf528SMauro Carvalho Chehab #ifdef CONFIG_VIDEO_ADV_DEBUG
6409a0bf528SMauro Carvalho Chehab 	.g_register = au8522_g_register,
6419a0bf528SMauro Carvalho Chehab 	.s_register = au8522_s_register,
6429a0bf528SMauro Carvalho Chehab #endif
6439a0bf528SMauro Carvalho Chehab };
6449a0bf528SMauro Carvalho Chehab 
6459a0bf528SMauro Carvalho Chehab static const struct v4l2_subdev_tuner_ops au8522_tuner_ops = {
6469a0bf528SMauro Carvalho Chehab 	.g_tuner = au8522_g_tuner,
6479a0bf528SMauro Carvalho Chehab };
6489a0bf528SMauro Carvalho Chehab 
6499a0bf528SMauro Carvalho Chehab static const struct v4l2_subdev_audio_ops au8522_audio_ops = {
6509a0bf528SMauro Carvalho Chehab 	.s_routing = au8522_s_audio_routing,
6519a0bf528SMauro Carvalho Chehab };
6529a0bf528SMauro Carvalho Chehab 
6539a0bf528SMauro Carvalho Chehab static const struct v4l2_subdev_video_ops au8522_video_ops = {
6549a0bf528SMauro Carvalho Chehab 	.s_routing = au8522_s_video_routing,
6559a0bf528SMauro Carvalho Chehab 	.s_stream = au8522_s_stream,
656f2fd7ce6SMauro Carvalho Chehab 	.s_std = au8522_s_std,
6579a0bf528SMauro Carvalho Chehab };
6589a0bf528SMauro Carvalho Chehab 
6599a0bf528SMauro Carvalho Chehab static const struct v4l2_subdev_ops au8522_ops = {
6609a0bf528SMauro Carvalho Chehab 	.core = &au8522_core_ops,
6619a0bf528SMauro Carvalho Chehab 	.tuner = &au8522_tuner_ops,
6629a0bf528SMauro Carvalho Chehab 	.audio = &au8522_audio_ops,
6639a0bf528SMauro Carvalho Chehab 	.video = &au8522_video_ops,
6649a0bf528SMauro Carvalho Chehab };
6659a0bf528SMauro Carvalho Chehab 
6665a4bdb4bSHans Verkuil static const struct v4l2_ctrl_ops au8522_ctrl_ops = {
6675a4bdb4bSHans Verkuil 	.s_ctrl = au8522_s_ctrl,
6685a4bdb4bSHans Verkuil };
6695a4bdb4bSHans Verkuil 
6709a0bf528SMauro Carvalho Chehab /* ----------------------------------------------------------------------- */
6719a0bf528SMauro Carvalho Chehab 
au8522_probe(struct i2c_client * client)6723a29275dSUwe Kleine-König static int au8522_probe(struct i2c_client *client)
6739a0bf528SMauro Carvalho Chehab {
6749a0bf528SMauro Carvalho Chehab 	struct au8522_state *state;
6755a4bdb4bSHans Verkuil 	struct v4l2_ctrl_handler *hdl;
6769a0bf528SMauro Carvalho Chehab 	struct v4l2_subdev *sd;
6779a0bf528SMauro Carvalho Chehab 	int instance;
678bed69196SRafael Lourenço de Lima Chehab #ifdef CONFIG_MEDIA_CONTROLLER
679bed69196SRafael Lourenço de Lima Chehab 	int ret;
680bed69196SRafael Lourenço de Lima Chehab #endif
6819a0bf528SMauro Carvalho Chehab 
6829a0bf528SMauro Carvalho Chehab 	/* Check if the adapter supports the needed features */
6839a0bf528SMauro Carvalho Chehab 	if (!i2c_check_functionality(client->adapter,
6849a0bf528SMauro Carvalho Chehab 				     I2C_FUNC_SMBUS_BYTE_DATA)) {
6859a0bf528SMauro Carvalho Chehab 		return -EIO;
6869a0bf528SMauro Carvalho Chehab 	}
6879a0bf528SMauro Carvalho Chehab 
6889a0bf528SMauro Carvalho Chehab 	/* allocate memory for the internal state */
6899a0bf528SMauro Carvalho Chehab 	instance = au8522_get_state(&state, client->adapter, client->addr);
6909a0bf528SMauro Carvalho Chehab 	switch (instance) {
6919a0bf528SMauro Carvalho Chehab 	case 0:
6929a0bf528SMauro Carvalho Chehab 		printk(KERN_ERR "au8522_decoder allocation failed\n");
6939a0bf528SMauro Carvalho Chehab 		return -EIO;
6949a0bf528SMauro Carvalho Chehab 	case 1:
6959a0bf528SMauro Carvalho Chehab 		/* new demod instance */
6969a0bf528SMauro Carvalho Chehab 		printk(KERN_INFO "au8522_decoder creating new instance...\n");
6979a0bf528SMauro Carvalho Chehab 		break;
6989a0bf528SMauro Carvalho Chehab 	default:
6999a0bf528SMauro Carvalho Chehab 		/* existing demod instance */
7009a0bf528SMauro Carvalho Chehab 		printk(KERN_INFO "au8522_decoder attach existing instance.\n");
7019a0bf528SMauro Carvalho Chehab 		break;
7029a0bf528SMauro Carvalho Chehab 	}
7039a0bf528SMauro Carvalho Chehab 
704aa37763fSMauro Carvalho Chehab 	state->config.demod_address = 0x8e >> 1;
7059a0bf528SMauro Carvalho Chehab 	state->i2c = client->adapter;
7069a0bf528SMauro Carvalho Chehab 
7079a0bf528SMauro Carvalho Chehab 	sd = &state->sd;
7089a0bf528SMauro Carvalho Chehab 	v4l2_i2c_subdev_init(sd, client, &au8522_ops);
709bed69196SRafael Lourenço de Lima Chehab #if defined(CONFIG_MEDIA_CONTROLLER)
710bed69196SRafael Lourenço de Lima Chehab 
71144fd653bSMauro Carvalho Chehab 	state->pads[AU8522_PAD_IF_INPUT].flags = MEDIA_PAD_FL_SINK;
71244fd653bSMauro Carvalho Chehab 	state->pads[AU8522_PAD_IF_INPUT].sig_type = PAD_SIGNAL_ANALOG;
71344fd653bSMauro Carvalho Chehab 	state->pads[AU8522_PAD_VID_OUT].flags = MEDIA_PAD_FL_SOURCE;
71444fd653bSMauro Carvalho Chehab 	state->pads[AU8522_PAD_VID_OUT].sig_type = PAD_SIGNAL_DV;
71544fd653bSMauro Carvalho Chehab 	state->pads[AU8522_PAD_AUDIO_OUT].flags = MEDIA_PAD_FL_SOURCE;
71644fd653bSMauro Carvalho Chehab 	state->pads[AU8522_PAD_AUDIO_OUT].sig_type = PAD_SIGNAL_AUDIO;
7174ca72efaSMauro Carvalho Chehab 	sd->entity.function = MEDIA_ENT_F_ATV_DECODER;
718bed69196SRafael Lourenço de Lima Chehab 
719ab22e77cSMauro Carvalho Chehab 	ret = media_entity_pads_init(&sd->entity, ARRAY_SIZE(state->pads),
72018095107SMauro Carvalho Chehab 				state->pads);
721bed69196SRafael Lourenço de Lima Chehab 	if (ret < 0) {
722bed69196SRafael Lourenço de Lima Chehab 		v4l_info(client, "failed to initialize media entity!\n");
723bed69196SRafael Lourenço de Lima Chehab 		return ret;
724bed69196SRafael Lourenço de Lima Chehab 	}
725bed69196SRafael Lourenço de Lima Chehab #endif
7269a0bf528SMauro Carvalho Chehab 
7275a4bdb4bSHans Verkuil 	hdl = &state->hdl;
7285a4bdb4bSHans Verkuil 	v4l2_ctrl_handler_init(hdl, 4);
7295a4bdb4bSHans Verkuil 	v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
7305a4bdb4bSHans Verkuil 			V4L2_CID_BRIGHTNESS, 0, 255, 1, 109);
7315a4bdb4bSHans Verkuil 	v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
7325a4bdb4bSHans Verkuil 			V4L2_CID_CONTRAST, 0, 255, 1,
7335a4bdb4bSHans Verkuil 			AU8522_TVDEC_CONTRAST_REG00BH_CVBS);
7345a4bdb4bSHans Verkuil 	v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
7355a4bdb4bSHans Verkuil 			V4L2_CID_SATURATION, 0, 255, 1, 128);
7365a4bdb4bSHans Verkuil 	v4l2_ctrl_new_std(hdl, &au8522_ctrl_ops,
7375a4bdb4bSHans Verkuil 			V4L2_CID_HUE, -32768, 32767, 1, 0);
7385a4bdb4bSHans Verkuil 	sd->ctrl_handler = hdl;
7395a4bdb4bSHans Verkuil 	if (hdl->error) {
7405a4bdb4bSHans Verkuil 		int err = hdl->error;
7415a4bdb4bSHans Verkuil 
7425a4bdb4bSHans Verkuil 		v4l2_ctrl_handler_free(hdl);
743aa37763fSMauro Carvalho Chehab 		au8522_release_state(state);
7445a4bdb4bSHans Verkuil 		return err;
7455a4bdb4bSHans Verkuil 	}
7465a4bdb4bSHans Verkuil 
7479a0bf528SMauro Carvalho Chehab 	state->c = client;
748f2fd7ce6SMauro Carvalho Chehab 	state->std = V4L2_STD_NTSC_M;
7499a0bf528SMauro Carvalho Chehab 	state->vid_input = AU8522_COMPOSITE_CH1;
7509a0bf528SMauro Carvalho Chehab 	state->aud_input = AU8522_AUDIO_NONE;
7519a0bf528SMauro Carvalho Chehab 	state->id = 8522;
7529a0bf528SMauro Carvalho Chehab 	state->rev = 0;
7539a0bf528SMauro Carvalho Chehab 
7549a0bf528SMauro Carvalho Chehab 	/* Jam open the i2c gate to the tuner */
7559a0bf528SMauro Carvalho Chehab 	au8522_writereg(state, 0x106, 1);
7569a0bf528SMauro Carvalho Chehab 
7579a0bf528SMauro Carvalho Chehab 	return 0;
7589a0bf528SMauro Carvalho Chehab }
7599a0bf528SMauro Carvalho Chehab 
au8522_remove(struct i2c_client * client)760ed5c2f5fSUwe Kleine-König static void au8522_remove(struct i2c_client *client)
7619a0bf528SMauro Carvalho Chehab {
7629a0bf528SMauro Carvalho Chehab 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
7639a0bf528SMauro Carvalho Chehab 	v4l2_device_unregister_subdev(sd);
7645a4bdb4bSHans Verkuil 	v4l2_ctrl_handler_free(sd->ctrl_handler);
7659a0bf528SMauro Carvalho Chehab 	au8522_release_state(to_state(sd));
7669a0bf528SMauro Carvalho Chehab }
7679a0bf528SMauro Carvalho Chehab 
7689a0bf528SMauro Carvalho Chehab static const struct i2c_device_id au8522_id[] = {
7699a0bf528SMauro Carvalho Chehab 	{"au8522", 0},
7709a0bf528SMauro Carvalho Chehab 	{}
7719a0bf528SMauro Carvalho Chehab };
7729a0bf528SMauro Carvalho Chehab 
7739a0bf528SMauro Carvalho Chehab MODULE_DEVICE_TABLE(i2c, au8522_id);
7749a0bf528SMauro Carvalho Chehab 
7759a0bf528SMauro Carvalho Chehab static struct i2c_driver au8522_driver = {
7769a0bf528SMauro Carvalho Chehab 	.driver = {
7779a0bf528SMauro Carvalho Chehab 		.name	= "au8522",
7789a0bf528SMauro Carvalho Chehab 	},
779*aaeb31c0SUwe Kleine-König 	.probe		= au8522_probe,
7809a0bf528SMauro Carvalho Chehab 	.remove		= au8522_remove,
7819a0bf528SMauro Carvalho Chehab 	.id_table	= au8522_id,
7829a0bf528SMauro Carvalho Chehab };
7839a0bf528SMauro Carvalho Chehab 
7849a0bf528SMauro Carvalho Chehab module_i2c_driver(au8522_driver);
785