19a0bf528SMauro Carvalho Chehab /*
29a0bf528SMauro Carvalho Chehab  * Afatech AF9033 demodulator driver
39a0bf528SMauro Carvalho Chehab  *
49a0bf528SMauro Carvalho Chehab  * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
59a0bf528SMauro Carvalho Chehab  * Copyright (C) 2012 Antti Palosaari <crope@iki.fi>
69a0bf528SMauro Carvalho Chehab  *
79a0bf528SMauro Carvalho Chehab  *    This program is free software; you can redistribute it and/or modify
89a0bf528SMauro Carvalho Chehab  *    it under the terms of the GNU General Public License as published by
99a0bf528SMauro Carvalho Chehab  *    the Free Software Foundation; either version 2 of the License, or
109a0bf528SMauro Carvalho Chehab  *    (at your option) any later version.
119a0bf528SMauro Carvalho Chehab  *
129a0bf528SMauro Carvalho Chehab  *    This program is distributed in the hope that it will be useful,
139a0bf528SMauro Carvalho Chehab  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
149a0bf528SMauro Carvalho Chehab  *    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
159a0bf528SMauro Carvalho Chehab  *    GNU General Public License for more details.
169a0bf528SMauro Carvalho Chehab  *
179a0bf528SMauro Carvalho Chehab  *    You should have received a copy of the GNU General Public License along
189a0bf528SMauro Carvalho Chehab  *    with this program; if not, write to the Free Software Foundation, Inc.,
199a0bf528SMauro Carvalho Chehab  *    51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
209a0bf528SMauro Carvalho Chehab  */
219a0bf528SMauro Carvalho Chehab 
229a0bf528SMauro Carvalho Chehab #include "af9033_priv.h"
239a0bf528SMauro Carvalho Chehab 
249a0bf528SMauro Carvalho Chehab struct af9033_state {
259a0bf528SMauro Carvalho Chehab 	struct i2c_adapter *i2c;
269a0bf528SMauro Carvalho Chehab 	struct dvb_frontend fe;
279a0bf528SMauro Carvalho Chehab 	struct af9033_config cfg;
289a0bf528SMauro Carvalho Chehab 
299a0bf528SMauro Carvalho Chehab 	u32 bandwidth_hz;
309a0bf528SMauro Carvalho Chehab 	bool ts_mode_parallel;
319a0bf528SMauro Carvalho Chehab 	bool ts_mode_serial;
329a0bf528SMauro Carvalho Chehab 
339a0bf528SMauro Carvalho Chehab 	u32 ber;
349a0bf528SMauro Carvalho Chehab 	u32 ucb;
359a0bf528SMauro Carvalho Chehab 	unsigned long last_stat_check;
369a0bf528SMauro Carvalho Chehab };
379a0bf528SMauro Carvalho Chehab 
389a0bf528SMauro Carvalho Chehab /* write multiple registers */
399a0bf528SMauro Carvalho Chehab static int af9033_wr_regs(struct af9033_state *state, u32 reg, const u8 *val,
409a0bf528SMauro Carvalho Chehab 		int len)
419a0bf528SMauro Carvalho Chehab {
429a0bf528SMauro Carvalho Chehab 	int ret;
439a0bf528SMauro Carvalho Chehab 	u8 buf[3 + len];
449a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg[1] = {
459a0bf528SMauro Carvalho Chehab 		{
469a0bf528SMauro Carvalho Chehab 			.addr = state->cfg.i2c_addr,
479a0bf528SMauro Carvalho Chehab 			.flags = 0,
489a0bf528SMauro Carvalho Chehab 			.len = sizeof(buf),
499a0bf528SMauro Carvalho Chehab 			.buf = buf,
509a0bf528SMauro Carvalho Chehab 		}
519a0bf528SMauro Carvalho Chehab 	};
529a0bf528SMauro Carvalho Chehab 
539a0bf528SMauro Carvalho Chehab 	buf[0] = (reg >> 16) & 0xff;
549a0bf528SMauro Carvalho Chehab 	buf[1] = (reg >>  8) & 0xff;
559a0bf528SMauro Carvalho Chehab 	buf[2] = (reg >>  0) & 0xff;
569a0bf528SMauro Carvalho Chehab 	memcpy(&buf[3], val, len);
579a0bf528SMauro Carvalho Chehab 
589a0bf528SMauro Carvalho Chehab 	ret = i2c_transfer(state->i2c, msg, 1);
599a0bf528SMauro Carvalho Chehab 	if (ret == 1) {
609a0bf528SMauro Carvalho Chehab 		ret = 0;
619a0bf528SMauro Carvalho Chehab 	} else {
620a73f2d6SAntti Palosaari 		dev_warn(&state->i2c->dev, "%s: i2c wr failed=%d reg=%06x " \
630a73f2d6SAntti Palosaari 				"len=%d\n", KBUILD_MODNAME, ret, reg, len);
649a0bf528SMauro Carvalho Chehab 		ret = -EREMOTEIO;
659a0bf528SMauro Carvalho Chehab 	}
669a0bf528SMauro Carvalho Chehab 
679a0bf528SMauro Carvalho Chehab 	return ret;
689a0bf528SMauro Carvalho Chehab }
699a0bf528SMauro Carvalho Chehab 
709a0bf528SMauro Carvalho Chehab /* read multiple registers */
719a0bf528SMauro Carvalho Chehab static int af9033_rd_regs(struct af9033_state *state, u32 reg, u8 *val, int len)
729a0bf528SMauro Carvalho Chehab {
739a0bf528SMauro Carvalho Chehab 	int ret;
749a0bf528SMauro Carvalho Chehab 	u8 buf[3] = { (reg >> 16) & 0xff, (reg >> 8) & 0xff,
759a0bf528SMauro Carvalho Chehab 			(reg >> 0) & 0xff };
769a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg[2] = {
779a0bf528SMauro Carvalho Chehab 		{
789a0bf528SMauro Carvalho Chehab 			.addr = state->cfg.i2c_addr,
799a0bf528SMauro Carvalho Chehab 			.flags = 0,
809a0bf528SMauro Carvalho Chehab 			.len = sizeof(buf),
819a0bf528SMauro Carvalho Chehab 			.buf = buf
829a0bf528SMauro Carvalho Chehab 		}, {
839a0bf528SMauro Carvalho Chehab 			.addr = state->cfg.i2c_addr,
849a0bf528SMauro Carvalho Chehab 			.flags = I2C_M_RD,
859a0bf528SMauro Carvalho Chehab 			.len = len,
869a0bf528SMauro Carvalho Chehab 			.buf = val
879a0bf528SMauro Carvalho Chehab 		}
889a0bf528SMauro Carvalho Chehab 	};
899a0bf528SMauro Carvalho Chehab 
909a0bf528SMauro Carvalho Chehab 	ret = i2c_transfer(state->i2c, msg, 2);
919a0bf528SMauro Carvalho Chehab 	if (ret == 2) {
929a0bf528SMauro Carvalho Chehab 		ret = 0;
939a0bf528SMauro Carvalho Chehab 	} else {
940a73f2d6SAntti Palosaari 		dev_warn(&state->i2c->dev, "%s: i2c rd failed=%d reg=%06x " \
950a73f2d6SAntti Palosaari 				"len=%d\n", KBUILD_MODNAME, ret, reg, len);
969a0bf528SMauro Carvalho Chehab 		ret = -EREMOTEIO;
979a0bf528SMauro Carvalho Chehab 	}
989a0bf528SMauro Carvalho Chehab 
999a0bf528SMauro Carvalho Chehab 	return ret;
1009a0bf528SMauro Carvalho Chehab }
1019a0bf528SMauro Carvalho Chehab 
1029a0bf528SMauro Carvalho Chehab 
1039a0bf528SMauro Carvalho Chehab /* write single register */
1049a0bf528SMauro Carvalho Chehab static int af9033_wr_reg(struct af9033_state *state, u32 reg, u8 val)
1059a0bf528SMauro Carvalho Chehab {
1069a0bf528SMauro Carvalho Chehab 	return af9033_wr_regs(state, reg, &val, 1);
1079a0bf528SMauro Carvalho Chehab }
1089a0bf528SMauro Carvalho Chehab 
1099a0bf528SMauro Carvalho Chehab /* read single register */
1109a0bf528SMauro Carvalho Chehab static int af9033_rd_reg(struct af9033_state *state, u32 reg, u8 *val)
1119a0bf528SMauro Carvalho Chehab {
1129a0bf528SMauro Carvalho Chehab 	return af9033_rd_regs(state, reg, val, 1);
1139a0bf528SMauro Carvalho Chehab }
1149a0bf528SMauro Carvalho Chehab 
1159a0bf528SMauro Carvalho Chehab /* write single register with mask */
1169a0bf528SMauro Carvalho Chehab static int af9033_wr_reg_mask(struct af9033_state *state, u32 reg, u8 val,
1179a0bf528SMauro Carvalho Chehab 		u8 mask)
1189a0bf528SMauro Carvalho Chehab {
1199a0bf528SMauro Carvalho Chehab 	int ret;
1209a0bf528SMauro Carvalho Chehab 	u8 tmp;
1219a0bf528SMauro Carvalho Chehab 
1229a0bf528SMauro Carvalho Chehab 	/* no need for read if whole reg is written */
1239a0bf528SMauro Carvalho Chehab 	if (mask != 0xff) {
1249a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_regs(state, reg, &tmp, 1);
1259a0bf528SMauro Carvalho Chehab 		if (ret)
1269a0bf528SMauro Carvalho Chehab 			return ret;
1279a0bf528SMauro Carvalho Chehab 
1289a0bf528SMauro Carvalho Chehab 		val &= mask;
1299a0bf528SMauro Carvalho Chehab 		tmp &= ~mask;
1309a0bf528SMauro Carvalho Chehab 		val |= tmp;
1319a0bf528SMauro Carvalho Chehab 	}
1329a0bf528SMauro Carvalho Chehab 
1339a0bf528SMauro Carvalho Chehab 	return af9033_wr_regs(state, reg, &val, 1);
1349a0bf528SMauro Carvalho Chehab }
1359a0bf528SMauro Carvalho Chehab 
1369a0bf528SMauro Carvalho Chehab /* read single register with mask */
1379a0bf528SMauro Carvalho Chehab static int af9033_rd_reg_mask(struct af9033_state *state, u32 reg, u8 *val,
1389a0bf528SMauro Carvalho Chehab 		u8 mask)
1399a0bf528SMauro Carvalho Chehab {
1409a0bf528SMauro Carvalho Chehab 	int ret, i;
1419a0bf528SMauro Carvalho Chehab 	u8 tmp;
1429a0bf528SMauro Carvalho Chehab 
1439a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, reg, &tmp, 1);
1449a0bf528SMauro Carvalho Chehab 	if (ret)
1459a0bf528SMauro Carvalho Chehab 		return ret;
1469a0bf528SMauro Carvalho Chehab 
1479a0bf528SMauro Carvalho Chehab 	tmp &= mask;
1489a0bf528SMauro Carvalho Chehab 
1499a0bf528SMauro Carvalho Chehab 	/* find position of the first bit */
1509a0bf528SMauro Carvalho Chehab 	for (i = 0; i < 8; i++) {
1519a0bf528SMauro Carvalho Chehab 		if ((mask >> i) & 0x01)
1529a0bf528SMauro Carvalho Chehab 			break;
1539a0bf528SMauro Carvalho Chehab 	}
1549a0bf528SMauro Carvalho Chehab 	*val = tmp >> i;
1559a0bf528SMauro Carvalho Chehab 
1569a0bf528SMauro Carvalho Chehab 	return 0;
1579a0bf528SMauro Carvalho Chehab }
1589a0bf528SMauro Carvalho Chehab 
1590a73f2d6SAntti Palosaari static u32 af9033_div(struct af9033_state *state, u32 a, u32 b, u32 x)
1609a0bf528SMauro Carvalho Chehab {
1619a0bf528SMauro Carvalho Chehab 	u32 r = 0, c = 0, i;
1629a0bf528SMauro Carvalho Chehab 
1630a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: a=%d b=%d x=%d\n", __func__, a, b, x);
1649a0bf528SMauro Carvalho Chehab 
1659a0bf528SMauro Carvalho Chehab 	if (a > b) {
1669a0bf528SMauro Carvalho Chehab 		c = a / b;
1679a0bf528SMauro Carvalho Chehab 		a = a - c * b;
1689a0bf528SMauro Carvalho Chehab 	}
1699a0bf528SMauro Carvalho Chehab 
1709a0bf528SMauro Carvalho Chehab 	for (i = 0; i < x; i++) {
1719a0bf528SMauro Carvalho Chehab 		if (a >= b) {
1729a0bf528SMauro Carvalho Chehab 			r += 1;
1739a0bf528SMauro Carvalho Chehab 			a -= b;
1749a0bf528SMauro Carvalho Chehab 		}
1759a0bf528SMauro Carvalho Chehab 		a <<= 1;
1769a0bf528SMauro Carvalho Chehab 		r <<= 1;
1779a0bf528SMauro Carvalho Chehab 	}
1789a0bf528SMauro Carvalho Chehab 	r = (c << (u32)x) + r;
1799a0bf528SMauro Carvalho Chehab 
1800a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: a=%d b=%d x=%d r=%d r=%x\n",
1810a73f2d6SAntti Palosaari 			__func__, a, b, x, r, r);
1829a0bf528SMauro Carvalho Chehab 
1839a0bf528SMauro Carvalho Chehab 	return r;
1849a0bf528SMauro Carvalho Chehab }
1859a0bf528SMauro Carvalho Chehab 
1869a0bf528SMauro Carvalho Chehab static void af9033_release(struct dvb_frontend *fe)
1879a0bf528SMauro Carvalho Chehab {
1889a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
1899a0bf528SMauro Carvalho Chehab 
1909a0bf528SMauro Carvalho Chehab 	kfree(state);
1919a0bf528SMauro Carvalho Chehab }
1929a0bf528SMauro Carvalho Chehab 
1939a0bf528SMauro Carvalho Chehab static int af9033_init(struct dvb_frontend *fe)
1949a0bf528SMauro Carvalho Chehab {
1959a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
1969a0bf528SMauro Carvalho Chehab 	int ret, i, len;
1979a0bf528SMauro Carvalho Chehab 	const struct reg_val *init;
1989a0bf528SMauro Carvalho Chehab 	u8 buf[4];
1999a0bf528SMauro Carvalho Chehab 	u32 adc_cw, clock_cw;
2009a0bf528SMauro Carvalho Chehab 	struct reg_val_mask tab[] = {
2019a0bf528SMauro Carvalho Chehab 		{ 0x80fb24, 0x00, 0x08 },
2029a0bf528SMauro Carvalho Chehab 		{ 0x80004c, 0x00, 0xff },
2039a0bf528SMauro Carvalho Chehab 		{ 0x00f641, state->cfg.tuner, 0xff },
2049a0bf528SMauro Carvalho Chehab 		{ 0x80f5ca, 0x01, 0x01 },
2059a0bf528SMauro Carvalho Chehab 		{ 0x80f715, 0x01, 0x01 },
2069a0bf528SMauro Carvalho Chehab 		{ 0x00f41f, 0x04, 0x04 },
2079a0bf528SMauro Carvalho Chehab 		{ 0x00f41a, 0x01, 0x01 },
2089a0bf528SMauro Carvalho Chehab 		{ 0x80f731, 0x00, 0x01 },
2099a0bf528SMauro Carvalho Chehab 		{ 0x00d91e, 0x00, 0x01 },
2109a0bf528SMauro Carvalho Chehab 		{ 0x00d919, 0x00, 0x01 },
2119a0bf528SMauro Carvalho Chehab 		{ 0x80f732, 0x00, 0x01 },
2129a0bf528SMauro Carvalho Chehab 		{ 0x00d91f, 0x00, 0x01 },
2139a0bf528SMauro Carvalho Chehab 		{ 0x00d91a, 0x00, 0x01 },
2149a0bf528SMauro Carvalho Chehab 		{ 0x80f730, 0x00, 0x01 },
2159a0bf528SMauro Carvalho Chehab 		{ 0x80f778, 0x00, 0xff },
2169a0bf528SMauro Carvalho Chehab 		{ 0x80f73c, 0x01, 0x01 },
2179a0bf528SMauro Carvalho Chehab 		{ 0x80f776, 0x00, 0x01 },
2189a0bf528SMauro Carvalho Chehab 		{ 0x00d8fd, 0x01, 0xff },
2199a0bf528SMauro Carvalho Chehab 		{ 0x00d830, 0x01, 0xff },
2209a0bf528SMauro Carvalho Chehab 		{ 0x00d831, 0x00, 0xff },
2219a0bf528SMauro Carvalho Chehab 		{ 0x00d832, 0x00, 0xff },
2229a0bf528SMauro Carvalho Chehab 		{ 0x80f985, state->ts_mode_serial, 0x01 },
2239a0bf528SMauro Carvalho Chehab 		{ 0x80f986, state->ts_mode_parallel, 0x01 },
2249a0bf528SMauro Carvalho Chehab 		{ 0x00d827, 0x00, 0xff },
2259a0bf528SMauro Carvalho Chehab 		{ 0x00d829, 0x00, 0xff },
2269a0bf528SMauro Carvalho Chehab 	};
2279a0bf528SMauro Carvalho Chehab 
2289a0bf528SMauro Carvalho Chehab 	/* program clock control */
2290a73f2d6SAntti Palosaari 	clock_cw = af9033_div(state, state->cfg.clock, 1000000ul, 19ul);
2309a0bf528SMauro Carvalho Chehab 	buf[0] = (clock_cw >>  0) & 0xff;
2319a0bf528SMauro Carvalho Chehab 	buf[1] = (clock_cw >>  8) & 0xff;
2329a0bf528SMauro Carvalho Chehab 	buf[2] = (clock_cw >> 16) & 0xff;
2339a0bf528SMauro Carvalho Chehab 	buf[3] = (clock_cw >> 24) & 0xff;
2349a0bf528SMauro Carvalho Chehab 
2350a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: clock=%d clock_cw=%08x\n",
2360a73f2d6SAntti Palosaari 			__func__, state->cfg.clock, clock_cw);
2379a0bf528SMauro Carvalho Chehab 
2389a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_regs(state, 0x800025, buf, 4);
2399a0bf528SMauro Carvalho Chehab 	if (ret < 0)
2409a0bf528SMauro Carvalho Chehab 		goto err;
2419a0bf528SMauro Carvalho Chehab 
2429a0bf528SMauro Carvalho Chehab 	/* program ADC control */
2439a0bf528SMauro Carvalho Chehab 	for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
2449a0bf528SMauro Carvalho Chehab 		if (clock_adc_lut[i].clock == state->cfg.clock)
2459a0bf528SMauro Carvalho Chehab 			break;
2469a0bf528SMauro Carvalho Chehab 	}
2479a0bf528SMauro Carvalho Chehab 
2480a73f2d6SAntti Palosaari 	adc_cw = af9033_div(state, clock_adc_lut[i].adc, 1000000ul, 19ul);
2499a0bf528SMauro Carvalho Chehab 	buf[0] = (adc_cw >>  0) & 0xff;
2509a0bf528SMauro Carvalho Chehab 	buf[1] = (adc_cw >>  8) & 0xff;
2519a0bf528SMauro Carvalho Chehab 	buf[2] = (adc_cw >> 16) & 0xff;
2529a0bf528SMauro Carvalho Chehab 
2530a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: adc=%d adc_cw=%06x\n",
2540a73f2d6SAntti Palosaari 			__func__, clock_adc_lut[i].adc, adc_cw);
2559a0bf528SMauro Carvalho Chehab 
2569a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_regs(state, 0x80f1cd, buf, 3);
2579a0bf528SMauro Carvalho Chehab 	if (ret < 0)
2589a0bf528SMauro Carvalho Chehab 		goto err;
2599a0bf528SMauro Carvalho Chehab 
2609a0bf528SMauro Carvalho Chehab 	/* program register table */
2619a0bf528SMauro Carvalho Chehab 	for (i = 0; i < ARRAY_SIZE(tab); i++) {
2629a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, tab[i].reg, tab[i].val,
2639a0bf528SMauro Carvalho Chehab 				tab[i].mask);
2649a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2659a0bf528SMauro Carvalho Chehab 			goto err;
2669a0bf528SMauro Carvalho Chehab 	}
2679a0bf528SMauro Carvalho Chehab 
2689a0bf528SMauro Carvalho Chehab 	/* settings for TS interface */
2699a0bf528SMauro Carvalho Chehab 	if (state->cfg.ts_mode == AF9033_TS_MODE_USB) {
2709a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f9a5, 0x00, 0x01);
2719a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2729a0bf528SMauro Carvalho Chehab 			goto err;
2739a0bf528SMauro Carvalho Chehab 
2749a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f9b5, 0x01, 0x01);
2759a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2769a0bf528SMauro Carvalho Chehab 			goto err;
2779a0bf528SMauro Carvalho Chehab 	} else {
2789a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f990, 0x00, 0x01);
2799a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2809a0bf528SMauro Carvalho Chehab 			goto err;
2819a0bf528SMauro Carvalho Chehab 
2829a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f9b5, 0x00, 0x01);
2839a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2849a0bf528SMauro Carvalho Chehab 			goto err;
2859a0bf528SMauro Carvalho Chehab 	}
2869a0bf528SMauro Carvalho Chehab 
2879a0bf528SMauro Carvalho Chehab 	/* load OFSM settings */
2880a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: load ofsm settings\n", __func__);
2899a0bf528SMauro Carvalho Chehab 	len = ARRAY_SIZE(ofsm_init);
2909a0bf528SMauro Carvalho Chehab 	init = ofsm_init;
2919a0bf528SMauro Carvalho Chehab 	for (i = 0; i < len; i++) {
2929a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg(state, init[i].reg, init[i].val);
2939a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2949a0bf528SMauro Carvalho Chehab 			goto err;
2959a0bf528SMauro Carvalho Chehab 	}
2969a0bf528SMauro Carvalho Chehab 
2979a0bf528SMauro Carvalho Chehab 	/* load tuner specific settings */
2980a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: load tuner specific settings\n",
2999a0bf528SMauro Carvalho Chehab 			__func__);
3009a0bf528SMauro Carvalho Chehab 	switch (state->cfg.tuner) {
3019a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_TUA9001:
3029a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_tua9001);
3039a0bf528SMauro Carvalho Chehab 		init = tuner_init_tua9001;
3049a0bf528SMauro Carvalho Chehab 		break;
3059a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_FC0011:
3069a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_fc0011);
3079a0bf528SMauro Carvalho Chehab 		init = tuner_init_fc0011;
3089a0bf528SMauro Carvalho Chehab 		break;
3099a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_MXL5007T:
3109a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_mxl5007t);
3119a0bf528SMauro Carvalho Chehab 		init = tuner_init_mxl5007t;
3129a0bf528SMauro Carvalho Chehab 		break;
3139a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_TDA18218:
3149a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_tda18218);
3159a0bf528SMauro Carvalho Chehab 		init = tuner_init_tda18218;
3169a0bf528SMauro Carvalho Chehab 		break;
317d67ceb33SOliver Schinagl 	case AF9033_TUNER_FC2580:
318d67ceb33SOliver Schinagl 		len = ARRAY_SIZE(tuner_init_fc2580);
319d67ceb33SOliver Schinagl 		init = tuner_init_fc2580;
320d67ceb33SOliver Schinagl 		break;
321e713ad15SAntti Palosaari 	case AF9033_TUNER_FC0012:
322e713ad15SAntti Palosaari 		len = ARRAY_SIZE(tuner_init_fc0012);
323e713ad15SAntti Palosaari 		init = tuner_init_fc0012;
324e713ad15SAntti Palosaari 		break;
3259a0bf528SMauro Carvalho Chehab 	default:
3260a73f2d6SAntti Palosaari 		dev_dbg(&state->i2c->dev, "%s: unsupported tuner ID=%d\n",
3270a73f2d6SAntti Palosaari 				__func__, state->cfg.tuner);
3289a0bf528SMauro Carvalho Chehab 		ret = -ENODEV;
3299a0bf528SMauro Carvalho Chehab 		goto err;
3309a0bf528SMauro Carvalho Chehab 	}
3319a0bf528SMauro Carvalho Chehab 
3329a0bf528SMauro Carvalho Chehab 	for (i = 0; i < len; i++) {
3339a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg(state, init[i].reg, init[i].val);
3349a0bf528SMauro Carvalho Chehab 		if (ret < 0)
3359a0bf528SMauro Carvalho Chehab 			goto err;
3369a0bf528SMauro Carvalho Chehab 	}
3379a0bf528SMauro Carvalho Chehab 
3389a0bf528SMauro Carvalho Chehab 	state->bandwidth_hz = 0; /* force to program all parameters */
3399a0bf528SMauro Carvalho Chehab 
3409a0bf528SMauro Carvalho Chehab 	return 0;
3419a0bf528SMauro Carvalho Chehab 
3429a0bf528SMauro Carvalho Chehab err:
3430a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
3449a0bf528SMauro Carvalho Chehab 
3459a0bf528SMauro Carvalho Chehab 	return ret;
3469a0bf528SMauro Carvalho Chehab }
3479a0bf528SMauro Carvalho Chehab 
3489a0bf528SMauro Carvalho Chehab static int af9033_sleep(struct dvb_frontend *fe)
3499a0bf528SMauro Carvalho Chehab {
3509a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
3519a0bf528SMauro Carvalho Chehab 	int ret, i;
3529a0bf528SMauro Carvalho Chehab 	u8 tmp;
3539a0bf528SMauro Carvalho Chehab 
3549a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x80004c, 1);
3559a0bf528SMauro Carvalho Chehab 	if (ret < 0)
3569a0bf528SMauro Carvalho Chehab 		goto err;
3579a0bf528SMauro Carvalho Chehab 
3589a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800000, 0);
3599a0bf528SMauro Carvalho Chehab 	if (ret < 0)
3609a0bf528SMauro Carvalho Chehab 		goto err;
3619a0bf528SMauro Carvalho Chehab 
3629a0bf528SMauro Carvalho Chehab 	for (i = 100, tmp = 1; i && tmp; i--) {
3639a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_reg(state, 0x80004c, &tmp);
3649a0bf528SMauro Carvalho Chehab 		if (ret < 0)
3659a0bf528SMauro Carvalho Chehab 			goto err;
3669a0bf528SMauro Carvalho Chehab 
3679a0bf528SMauro Carvalho Chehab 		usleep_range(200, 10000);
3689a0bf528SMauro Carvalho Chehab 	}
3699a0bf528SMauro Carvalho Chehab 
3700a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: loop=%d\n", __func__, i);
3719a0bf528SMauro Carvalho Chehab 
3729a0bf528SMauro Carvalho Chehab 	if (i == 0) {
3739a0bf528SMauro Carvalho Chehab 		ret = -ETIMEDOUT;
3749a0bf528SMauro Carvalho Chehab 		goto err;
3759a0bf528SMauro Carvalho Chehab 	}
3769a0bf528SMauro Carvalho Chehab 
3779a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x80fb24, 0x08, 0x08);
3789a0bf528SMauro Carvalho Chehab 	if (ret < 0)
3799a0bf528SMauro Carvalho Chehab 		goto err;
3809a0bf528SMauro Carvalho Chehab 
3819a0bf528SMauro Carvalho Chehab 	/* prevent current leak (?) */
3829a0bf528SMauro Carvalho Chehab 	if (state->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
3839a0bf528SMauro Carvalho Chehab 		/* enable parallel TS */
3849a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x00d917, 0x00, 0x01);
3859a0bf528SMauro Carvalho Chehab 		if (ret < 0)
3869a0bf528SMauro Carvalho Chehab 			goto err;
3879a0bf528SMauro Carvalho Chehab 
3889a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x00d916, 0x01, 0x01);
3899a0bf528SMauro Carvalho Chehab 		if (ret < 0)
3909a0bf528SMauro Carvalho Chehab 			goto err;
3919a0bf528SMauro Carvalho Chehab 	}
3929a0bf528SMauro Carvalho Chehab 
3939a0bf528SMauro Carvalho Chehab 	return 0;
3949a0bf528SMauro Carvalho Chehab 
3959a0bf528SMauro Carvalho Chehab err:
3960a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
3979a0bf528SMauro Carvalho Chehab 
3989a0bf528SMauro Carvalho Chehab 	return ret;
3999a0bf528SMauro Carvalho Chehab }
4009a0bf528SMauro Carvalho Chehab 
4019a0bf528SMauro Carvalho Chehab static int af9033_get_tune_settings(struct dvb_frontend *fe,
4029a0bf528SMauro Carvalho Chehab 		struct dvb_frontend_tune_settings *fesettings)
4039a0bf528SMauro Carvalho Chehab {
4049a0bf528SMauro Carvalho Chehab 	fesettings->min_delay_ms = 800;
4059a0bf528SMauro Carvalho Chehab 	fesettings->step_size = 0;
4069a0bf528SMauro Carvalho Chehab 	fesettings->max_drift = 0;
4079a0bf528SMauro Carvalho Chehab 
4089a0bf528SMauro Carvalho Chehab 	return 0;
4099a0bf528SMauro Carvalho Chehab }
4109a0bf528SMauro Carvalho Chehab 
4119a0bf528SMauro Carvalho Chehab static int af9033_set_frontend(struct dvb_frontend *fe)
4129a0bf528SMauro Carvalho Chehab {
4139a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
4149a0bf528SMauro Carvalho Chehab 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
415182b967eSHans-Frieder Vogt 	int ret, i, spec_inv, sampling_freq;
4169a0bf528SMauro Carvalho Chehab 	u8 tmp, buf[3], bandwidth_reg_val;
4179a0bf528SMauro Carvalho Chehab 	u32 if_frequency, freq_cw, adc_freq;
4189a0bf528SMauro Carvalho Chehab 
4190a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: frequency=%d bandwidth_hz=%d\n",
4200a73f2d6SAntti Palosaari 			__func__, c->frequency, c->bandwidth_hz);
4219a0bf528SMauro Carvalho Chehab 
4229a0bf528SMauro Carvalho Chehab 	/* check bandwidth */
4239a0bf528SMauro Carvalho Chehab 	switch (c->bandwidth_hz) {
4249a0bf528SMauro Carvalho Chehab 	case 6000000:
4259a0bf528SMauro Carvalho Chehab 		bandwidth_reg_val = 0x00;
4269a0bf528SMauro Carvalho Chehab 		break;
4279a0bf528SMauro Carvalho Chehab 	case 7000000:
4289a0bf528SMauro Carvalho Chehab 		bandwidth_reg_val = 0x01;
4299a0bf528SMauro Carvalho Chehab 		break;
4309a0bf528SMauro Carvalho Chehab 	case 8000000:
4319a0bf528SMauro Carvalho Chehab 		bandwidth_reg_val = 0x02;
4329a0bf528SMauro Carvalho Chehab 		break;
4339a0bf528SMauro Carvalho Chehab 	default:
4340a73f2d6SAntti Palosaari 		dev_dbg(&state->i2c->dev, "%s: invalid bandwidth_hz\n",
4350a73f2d6SAntti Palosaari 				__func__);
4369a0bf528SMauro Carvalho Chehab 		ret = -EINVAL;
4379a0bf528SMauro Carvalho Chehab 		goto err;
4389a0bf528SMauro Carvalho Chehab 	}
4399a0bf528SMauro Carvalho Chehab 
4409a0bf528SMauro Carvalho Chehab 	/* program tuner */
4419a0bf528SMauro Carvalho Chehab 	if (fe->ops.tuner_ops.set_params)
4429a0bf528SMauro Carvalho Chehab 		fe->ops.tuner_ops.set_params(fe);
4439a0bf528SMauro Carvalho Chehab 
4449a0bf528SMauro Carvalho Chehab 	/* program CFOE coefficients */
4459a0bf528SMauro Carvalho Chehab 	if (c->bandwidth_hz != state->bandwidth_hz) {
4469a0bf528SMauro Carvalho Chehab 		for (i = 0; i < ARRAY_SIZE(coeff_lut); i++) {
4479a0bf528SMauro Carvalho Chehab 			if (coeff_lut[i].clock == state->cfg.clock &&
4489a0bf528SMauro Carvalho Chehab 				coeff_lut[i].bandwidth_hz == c->bandwidth_hz) {
4499a0bf528SMauro Carvalho Chehab 				break;
4509a0bf528SMauro Carvalho Chehab 			}
4519a0bf528SMauro Carvalho Chehab 		}
4529a0bf528SMauro Carvalho Chehab 		ret =  af9033_wr_regs(state, 0x800001,
4539a0bf528SMauro Carvalho Chehab 				coeff_lut[i].val, sizeof(coeff_lut[i].val));
4549a0bf528SMauro Carvalho Chehab 	}
4559a0bf528SMauro Carvalho Chehab 
4569a0bf528SMauro Carvalho Chehab 	/* program frequency control */
4579a0bf528SMauro Carvalho Chehab 	if (c->bandwidth_hz != state->bandwidth_hz) {
4589a0bf528SMauro Carvalho Chehab 		spec_inv = state->cfg.spec_inv ? -1 : 1;
4599a0bf528SMauro Carvalho Chehab 
4609a0bf528SMauro Carvalho Chehab 		for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
4619a0bf528SMauro Carvalho Chehab 			if (clock_adc_lut[i].clock == state->cfg.clock)
4629a0bf528SMauro Carvalho Chehab 				break;
4639a0bf528SMauro Carvalho Chehab 		}
4649a0bf528SMauro Carvalho Chehab 		adc_freq = clock_adc_lut[i].adc;
4659a0bf528SMauro Carvalho Chehab 
4669a0bf528SMauro Carvalho Chehab 		/* get used IF frequency */
4679a0bf528SMauro Carvalho Chehab 		if (fe->ops.tuner_ops.get_if_frequency)
4689a0bf528SMauro Carvalho Chehab 			fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
4699a0bf528SMauro Carvalho Chehab 		else
4709a0bf528SMauro Carvalho Chehab 			if_frequency = 0;
4719a0bf528SMauro Carvalho Chehab 
472182b967eSHans-Frieder Vogt 		sampling_freq = if_frequency;
4739a0bf528SMauro Carvalho Chehab 
474182b967eSHans-Frieder Vogt 		while (sampling_freq > (adc_freq / 2))
475182b967eSHans-Frieder Vogt 			sampling_freq -= adc_freq;
476182b967eSHans-Frieder Vogt 
477182b967eSHans-Frieder Vogt 		if (sampling_freq >= 0)
4789a0bf528SMauro Carvalho Chehab 			spec_inv *= -1;
4799a0bf528SMauro Carvalho Chehab 		else
480182b967eSHans-Frieder Vogt 			sampling_freq *= -1;
4819a0bf528SMauro Carvalho Chehab 
482182b967eSHans-Frieder Vogt 		freq_cw = af9033_div(state, sampling_freq, adc_freq, 23ul);
4839a0bf528SMauro Carvalho Chehab 
4849a0bf528SMauro Carvalho Chehab 		if (spec_inv == -1)
485182b967eSHans-Frieder Vogt 			freq_cw = 0x800000 - freq_cw;
4869a0bf528SMauro Carvalho Chehab 
4879a0bf528SMauro Carvalho Chehab 		/* get adc multiplies */
4889a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_reg(state, 0x800045, &tmp);
4899a0bf528SMauro Carvalho Chehab 		if (ret < 0)
4909a0bf528SMauro Carvalho Chehab 			goto err;
4919a0bf528SMauro Carvalho Chehab 
4929a0bf528SMauro Carvalho Chehab 		if (tmp == 1)
4939a0bf528SMauro Carvalho Chehab 			freq_cw /= 2;
4949a0bf528SMauro Carvalho Chehab 
4959a0bf528SMauro Carvalho Chehab 		buf[0] = (freq_cw >>  0) & 0xff;
4969a0bf528SMauro Carvalho Chehab 		buf[1] = (freq_cw >>  8) & 0xff;
4979a0bf528SMauro Carvalho Chehab 		buf[2] = (freq_cw >> 16) & 0x7f;
4989a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_regs(state, 0x800029, buf, 3);
4999a0bf528SMauro Carvalho Chehab 		if (ret < 0)
5009a0bf528SMauro Carvalho Chehab 			goto err;
5019a0bf528SMauro Carvalho Chehab 
5029a0bf528SMauro Carvalho Chehab 		state->bandwidth_hz = c->bandwidth_hz;
5039a0bf528SMauro Carvalho Chehab 	}
5049a0bf528SMauro Carvalho Chehab 
5059a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x80f904, bandwidth_reg_val, 0x03);
5069a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5079a0bf528SMauro Carvalho Chehab 		goto err;
5089a0bf528SMauro Carvalho Chehab 
5099a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800040, 0x00);
5109a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5119a0bf528SMauro Carvalho Chehab 		goto err;
5129a0bf528SMauro Carvalho Chehab 
5139a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800047, 0x00);
5149a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5159a0bf528SMauro Carvalho Chehab 		goto err;
5169a0bf528SMauro Carvalho Chehab 
5179a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x80f999, 0x00, 0x01);
5189a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5199a0bf528SMauro Carvalho Chehab 		goto err;
5209a0bf528SMauro Carvalho Chehab 
5219a0bf528SMauro Carvalho Chehab 	if (c->frequency <= 230000000)
5229a0bf528SMauro Carvalho Chehab 		tmp = 0x00; /* VHF */
5239a0bf528SMauro Carvalho Chehab 	else
5249a0bf528SMauro Carvalho Chehab 		tmp = 0x01; /* UHF */
5259a0bf528SMauro Carvalho Chehab 
5269a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x80004b, tmp);
5279a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5289a0bf528SMauro Carvalho Chehab 		goto err;
5299a0bf528SMauro Carvalho Chehab 
5309a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800000, 0x00);
5319a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5329a0bf528SMauro Carvalho Chehab 		goto err;
5339a0bf528SMauro Carvalho Chehab 
5349a0bf528SMauro Carvalho Chehab 	return 0;
5359a0bf528SMauro Carvalho Chehab 
5369a0bf528SMauro Carvalho Chehab err:
5370a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
5389a0bf528SMauro Carvalho Chehab 
5399a0bf528SMauro Carvalho Chehab 	return ret;
5409a0bf528SMauro Carvalho Chehab }
5419a0bf528SMauro Carvalho Chehab 
5429a0bf528SMauro Carvalho Chehab static int af9033_get_frontend(struct dvb_frontend *fe)
5439a0bf528SMauro Carvalho Chehab {
5449a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
5459a0bf528SMauro Carvalho Chehab 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
5469a0bf528SMauro Carvalho Chehab 	int ret;
5479a0bf528SMauro Carvalho Chehab 	u8 buf[8];
5489a0bf528SMauro Carvalho Chehab 
5490a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s:\n", __func__);
5509a0bf528SMauro Carvalho Chehab 
5519a0bf528SMauro Carvalho Chehab 	/* read all needed registers */
5529a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x80f900, buf, sizeof(buf));
5539a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5549a0bf528SMauro Carvalho Chehab 		goto err;
5559a0bf528SMauro Carvalho Chehab 
5569a0bf528SMauro Carvalho Chehab 	switch ((buf[0] >> 0) & 3) {
5579a0bf528SMauro Carvalho Chehab 	case 0:
5589a0bf528SMauro Carvalho Chehab 		c->transmission_mode = TRANSMISSION_MODE_2K;
5599a0bf528SMauro Carvalho Chehab 		break;
5609a0bf528SMauro Carvalho Chehab 	case 1:
5619a0bf528SMauro Carvalho Chehab 		c->transmission_mode = TRANSMISSION_MODE_8K;
5629a0bf528SMauro Carvalho Chehab 		break;
5639a0bf528SMauro Carvalho Chehab 	}
5649a0bf528SMauro Carvalho Chehab 
5659a0bf528SMauro Carvalho Chehab 	switch ((buf[1] >> 0) & 3) {
5669a0bf528SMauro Carvalho Chehab 	case 0:
5679a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_32;
5689a0bf528SMauro Carvalho Chehab 		break;
5699a0bf528SMauro Carvalho Chehab 	case 1:
5709a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_16;
5719a0bf528SMauro Carvalho Chehab 		break;
5729a0bf528SMauro Carvalho Chehab 	case 2:
5739a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_8;
5749a0bf528SMauro Carvalho Chehab 		break;
5759a0bf528SMauro Carvalho Chehab 	case 3:
5769a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_4;
5779a0bf528SMauro Carvalho Chehab 		break;
5789a0bf528SMauro Carvalho Chehab 	}
5799a0bf528SMauro Carvalho Chehab 
5809a0bf528SMauro Carvalho Chehab 	switch ((buf[2] >> 0) & 7) {
5819a0bf528SMauro Carvalho Chehab 	case 0:
5829a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_NONE;
5839a0bf528SMauro Carvalho Chehab 		break;
5849a0bf528SMauro Carvalho Chehab 	case 1:
5859a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_1;
5869a0bf528SMauro Carvalho Chehab 		break;
5879a0bf528SMauro Carvalho Chehab 	case 2:
5889a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_2;
5899a0bf528SMauro Carvalho Chehab 		break;
5909a0bf528SMauro Carvalho Chehab 	case 3:
5919a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_4;
5929a0bf528SMauro Carvalho Chehab 		break;
5939a0bf528SMauro Carvalho Chehab 	}
5949a0bf528SMauro Carvalho Chehab 
5959a0bf528SMauro Carvalho Chehab 	switch ((buf[3] >> 0) & 3) {
5969a0bf528SMauro Carvalho Chehab 	case 0:
5979a0bf528SMauro Carvalho Chehab 		c->modulation = QPSK;
5989a0bf528SMauro Carvalho Chehab 		break;
5999a0bf528SMauro Carvalho Chehab 	case 1:
6009a0bf528SMauro Carvalho Chehab 		c->modulation = QAM_16;
6019a0bf528SMauro Carvalho Chehab 		break;
6029a0bf528SMauro Carvalho Chehab 	case 2:
6039a0bf528SMauro Carvalho Chehab 		c->modulation = QAM_64;
6049a0bf528SMauro Carvalho Chehab 		break;
6059a0bf528SMauro Carvalho Chehab 	}
6069a0bf528SMauro Carvalho Chehab 
6079a0bf528SMauro Carvalho Chehab 	switch ((buf[4] >> 0) & 3) {
6089a0bf528SMauro Carvalho Chehab 	case 0:
6099a0bf528SMauro Carvalho Chehab 		c->bandwidth_hz = 6000000;
6109a0bf528SMauro Carvalho Chehab 		break;
6119a0bf528SMauro Carvalho Chehab 	case 1:
6129a0bf528SMauro Carvalho Chehab 		c->bandwidth_hz = 7000000;
6139a0bf528SMauro Carvalho Chehab 		break;
6149a0bf528SMauro Carvalho Chehab 	case 2:
6159a0bf528SMauro Carvalho Chehab 		c->bandwidth_hz = 8000000;
6169a0bf528SMauro Carvalho Chehab 		break;
6179a0bf528SMauro Carvalho Chehab 	}
6189a0bf528SMauro Carvalho Chehab 
6199a0bf528SMauro Carvalho Chehab 	switch ((buf[6] >> 0) & 7) {
6209a0bf528SMauro Carvalho Chehab 	case 0:
6219a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_1_2;
6229a0bf528SMauro Carvalho Chehab 		break;
6239a0bf528SMauro Carvalho Chehab 	case 1:
6249a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_2_3;
6259a0bf528SMauro Carvalho Chehab 		break;
6269a0bf528SMauro Carvalho Chehab 	case 2:
6279a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_3_4;
6289a0bf528SMauro Carvalho Chehab 		break;
6299a0bf528SMauro Carvalho Chehab 	case 3:
6309a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_5_6;
6319a0bf528SMauro Carvalho Chehab 		break;
6329a0bf528SMauro Carvalho Chehab 	case 4:
6339a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_7_8;
6349a0bf528SMauro Carvalho Chehab 		break;
6359a0bf528SMauro Carvalho Chehab 	case 5:
6369a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_NONE;
6379a0bf528SMauro Carvalho Chehab 		break;
6389a0bf528SMauro Carvalho Chehab 	}
6399a0bf528SMauro Carvalho Chehab 
6409a0bf528SMauro Carvalho Chehab 	switch ((buf[7] >> 0) & 7) {
6419a0bf528SMauro Carvalho Chehab 	case 0:
6429a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_1_2;
6439a0bf528SMauro Carvalho Chehab 		break;
6449a0bf528SMauro Carvalho Chehab 	case 1:
6459a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_2_3;
6469a0bf528SMauro Carvalho Chehab 		break;
6479a0bf528SMauro Carvalho Chehab 	case 2:
6489a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_3_4;
6499a0bf528SMauro Carvalho Chehab 		break;
6509a0bf528SMauro Carvalho Chehab 	case 3:
6519a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_5_6;
6529a0bf528SMauro Carvalho Chehab 		break;
6539a0bf528SMauro Carvalho Chehab 	case 4:
6549a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_7_8;
6559a0bf528SMauro Carvalho Chehab 		break;
6569a0bf528SMauro Carvalho Chehab 	case 5:
6579a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_NONE;
6589a0bf528SMauro Carvalho Chehab 		break;
6599a0bf528SMauro Carvalho Chehab 	}
6609a0bf528SMauro Carvalho Chehab 
6619a0bf528SMauro Carvalho Chehab 	return 0;
6629a0bf528SMauro Carvalho Chehab 
6639a0bf528SMauro Carvalho Chehab err:
6640a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
6659a0bf528SMauro Carvalho Chehab 
6669a0bf528SMauro Carvalho Chehab 	return ret;
6679a0bf528SMauro Carvalho Chehab }
6689a0bf528SMauro Carvalho Chehab 
6699a0bf528SMauro Carvalho Chehab static int af9033_read_status(struct dvb_frontend *fe, fe_status_t *status)
6709a0bf528SMauro Carvalho Chehab {
6719a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
6729a0bf528SMauro Carvalho Chehab 	int ret;
6739a0bf528SMauro Carvalho Chehab 	u8 tmp;
6749a0bf528SMauro Carvalho Chehab 
6759a0bf528SMauro Carvalho Chehab 	*status = 0;
6769a0bf528SMauro Carvalho Chehab 
6779a0bf528SMauro Carvalho Chehab 	/* radio channel status, 0=no result, 1=has signal, 2=no signal */
6789a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_reg(state, 0x800047, &tmp);
6799a0bf528SMauro Carvalho Chehab 	if (ret < 0)
6809a0bf528SMauro Carvalho Chehab 		goto err;
6819a0bf528SMauro Carvalho Chehab 
6829a0bf528SMauro Carvalho Chehab 	/* has signal */
6839a0bf528SMauro Carvalho Chehab 	if (tmp == 0x01)
6849a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_SIGNAL;
6859a0bf528SMauro Carvalho Chehab 
6869a0bf528SMauro Carvalho Chehab 	if (tmp != 0x02) {
6879a0bf528SMauro Carvalho Chehab 		/* TPS lock */
6889a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_reg_mask(state, 0x80f5a9, &tmp, 0x01);
6899a0bf528SMauro Carvalho Chehab 		if (ret < 0)
6909a0bf528SMauro Carvalho Chehab 			goto err;
6919a0bf528SMauro Carvalho Chehab 
6929a0bf528SMauro Carvalho Chehab 		if (tmp)
6939a0bf528SMauro Carvalho Chehab 			*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
6949a0bf528SMauro Carvalho Chehab 					FE_HAS_VITERBI;
6959a0bf528SMauro Carvalho Chehab 
6969a0bf528SMauro Carvalho Chehab 		/* full lock */
6979a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_reg_mask(state, 0x80f999, &tmp, 0x01);
6989a0bf528SMauro Carvalho Chehab 		if (ret < 0)
6999a0bf528SMauro Carvalho Chehab 			goto err;
7009a0bf528SMauro Carvalho Chehab 
7019a0bf528SMauro Carvalho Chehab 		if (tmp)
7029a0bf528SMauro Carvalho Chehab 			*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
7039a0bf528SMauro Carvalho Chehab 					FE_HAS_VITERBI | FE_HAS_SYNC |
7049a0bf528SMauro Carvalho Chehab 					FE_HAS_LOCK;
7059a0bf528SMauro Carvalho Chehab 	}
7069a0bf528SMauro Carvalho Chehab 
7079a0bf528SMauro Carvalho Chehab 	return 0;
7089a0bf528SMauro Carvalho Chehab 
7099a0bf528SMauro Carvalho Chehab err:
7100a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
7119a0bf528SMauro Carvalho Chehab 
7129a0bf528SMauro Carvalho Chehab 	return ret;
7139a0bf528SMauro Carvalho Chehab }
7149a0bf528SMauro Carvalho Chehab 
7159a0bf528SMauro Carvalho Chehab static int af9033_read_snr(struct dvb_frontend *fe, u16 *snr)
7169a0bf528SMauro Carvalho Chehab {
7179a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
7189a0bf528SMauro Carvalho Chehab 	int ret, i, len;
7199a0bf528SMauro Carvalho Chehab 	u8 buf[3], tmp;
7209a0bf528SMauro Carvalho Chehab 	u32 snr_val;
7219a0bf528SMauro Carvalho Chehab 	const struct val_snr *uninitialized_var(snr_lut);
7229a0bf528SMauro Carvalho Chehab 
7239a0bf528SMauro Carvalho Chehab 	/* read value */
7249a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x80002c, buf, 3);
7259a0bf528SMauro Carvalho Chehab 	if (ret < 0)
7269a0bf528SMauro Carvalho Chehab 		goto err;
7279a0bf528SMauro Carvalho Chehab 
7289a0bf528SMauro Carvalho Chehab 	snr_val = (buf[2] << 16) | (buf[1] << 8) | buf[0];
7299a0bf528SMauro Carvalho Chehab 
7309a0bf528SMauro Carvalho Chehab 	/* read current modulation */
7319a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_reg(state, 0x80f903, &tmp);
7329a0bf528SMauro Carvalho Chehab 	if (ret < 0)
7339a0bf528SMauro Carvalho Chehab 		goto err;
7349a0bf528SMauro Carvalho Chehab 
7359a0bf528SMauro Carvalho Chehab 	switch ((tmp >> 0) & 3) {
7369a0bf528SMauro Carvalho Chehab 	case 0:
7379a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(qpsk_snr_lut);
7389a0bf528SMauro Carvalho Chehab 		snr_lut = qpsk_snr_lut;
7399a0bf528SMauro Carvalho Chehab 		break;
7409a0bf528SMauro Carvalho Chehab 	case 1:
7419a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(qam16_snr_lut);
7429a0bf528SMauro Carvalho Chehab 		snr_lut = qam16_snr_lut;
7439a0bf528SMauro Carvalho Chehab 		break;
7449a0bf528SMauro Carvalho Chehab 	case 2:
7459a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(qam64_snr_lut);
7469a0bf528SMauro Carvalho Chehab 		snr_lut = qam64_snr_lut;
7479a0bf528SMauro Carvalho Chehab 		break;
7489a0bf528SMauro Carvalho Chehab 	default:
7499a0bf528SMauro Carvalho Chehab 		goto err;
7509a0bf528SMauro Carvalho Chehab 	}
7519a0bf528SMauro Carvalho Chehab 
7529a0bf528SMauro Carvalho Chehab 	for (i = 0; i < len; i++) {
7539a0bf528SMauro Carvalho Chehab 		tmp = snr_lut[i].snr;
7549a0bf528SMauro Carvalho Chehab 
7559a0bf528SMauro Carvalho Chehab 		if (snr_val < snr_lut[i].val)
7569a0bf528SMauro Carvalho Chehab 			break;
7579a0bf528SMauro Carvalho Chehab 	}
7589a0bf528SMauro Carvalho Chehab 
7599a0bf528SMauro Carvalho Chehab 	*snr = tmp * 10; /* dB/10 */
7609a0bf528SMauro Carvalho Chehab 
7619a0bf528SMauro Carvalho Chehab 	return 0;
7629a0bf528SMauro Carvalho Chehab 
7639a0bf528SMauro Carvalho Chehab err:
7640a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
7659a0bf528SMauro Carvalho Chehab 
7669a0bf528SMauro Carvalho Chehab 	return ret;
7679a0bf528SMauro Carvalho Chehab }
7689a0bf528SMauro Carvalho Chehab 
7699a0bf528SMauro Carvalho Chehab static int af9033_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
7709a0bf528SMauro Carvalho Chehab {
7719a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
7729a0bf528SMauro Carvalho Chehab 	int ret;
7739a0bf528SMauro Carvalho Chehab 	u8 strength2;
7749a0bf528SMauro Carvalho Chehab 
7759a0bf528SMauro Carvalho Chehab 	/* read signal strength of 0-100 scale */
7769a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_reg(state, 0x800048, &strength2);
7779a0bf528SMauro Carvalho Chehab 	if (ret < 0)
7789a0bf528SMauro Carvalho Chehab 		goto err;
7799a0bf528SMauro Carvalho Chehab 
7809a0bf528SMauro Carvalho Chehab 	/* scale value to 0x0000-0xffff */
7819a0bf528SMauro Carvalho Chehab 	*strength = strength2 * 0xffff / 100;
7829a0bf528SMauro Carvalho Chehab 
7839a0bf528SMauro Carvalho Chehab 	return 0;
7849a0bf528SMauro Carvalho Chehab 
7859a0bf528SMauro Carvalho Chehab err:
7860a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
7879a0bf528SMauro Carvalho Chehab 
7889a0bf528SMauro Carvalho Chehab 	return ret;
7899a0bf528SMauro Carvalho Chehab }
7909a0bf528SMauro Carvalho Chehab 
7919a0bf528SMauro Carvalho Chehab static int af9033_update_ch_stat(struct af9033_state *state)
7929a0bf528SMauro Carvalho Chehab {
7939a0bf528SMauro Carvalho Chehab 	int ret = 0;
7949a0bf528SMauro Carvalho Chehab 	u32 err_cnt, bit_cnt;
7959a0bf528SMauro Carvalho Chehab 	u16 abort_cnt;
7969a0bf528SMauro Carvalho Chehab 	u8 buf[7];
7979a0bf528SMauro Carvalho Chehab 
7989a0bf528SMauro Carvalho Chehab 	/* only update data every half second */
7999a0bf528SMauro Carvalho Chehab 	if (time_after(jiffies, state->last_stat_check + msecs_to_jiffies(500))) {
8009a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_regs(state, 0x800032, buf, sizeof(buf));
8019a0bf528SMauro Carvalho Chehab 		if (ret < 0)
8029a0bf528SMauro Carvalho Chehab 			goto err;
8039a0bf528SMauro Carvalho Chehab 		/* in 8 byte packets? */
8049a0bf528SMauro Carvalho Chehab 		abort_cnt = (buf[1] << 8) + buf[0];
8059a0bf528SMauro Carvalho Chehab 		/* in bits */
8069a0bf528SMauro Carvalho Chehab 		err_cnt = (buf[4] << 16) + (buf[3] << 8) + buf[2];
8079a0bf528SMauro Carvalho Chehab 		/* in 8 byte packets? always(?) 0x2710 = 10000 */
8089a0bf528SMauro Carvalho Chehab 		bit_cnt = (buf[6] << 8) + buf[5];
8099a0bf528SMauro Carvalho Chehab 
8109a0bf528SMauro Carvalho Chehab 		if (bit_cnt < abort_cnt) {
8119a0bf528SMauro Carvalho Chehab 			abort_cnt = 1000;
8129a0bf528SMauro Carvalho Chehab 			state->ber = 0xffffffff;
8139a0bf528SMauro Carvalho Chehab 		} else {
8149a0bf528SMauro Carvalho Chehab 			/* 8 byte packets, that have not been rejected already */
8159a0bf528SMauro Carvalho Chehab 			bit_cnt -= (u32)abort_cnt;
8169a0bf528SMauro Carvalho Chehab 			if (bit_cnt == 0) {
8179a0bf528SMauro Carvalho Chehab 				state->ber = 0xffffffff;
8189a0bf528SMauro Carvalho Chehab 			} else {
8199a0bf528SMauro Carvalho Chehab 				err_cnt -= (u32)abort_cnt * 8 * 8;
8209a0bf528SMauro Carvalho Chehab 				bit_cnt *= 8 * 8;
8219a0bf528SMauro Carvalho Chehab 				state->ber = err_cnt * (0xffffffff / bit_cnt);
8229a0bf528SMauro Carvalho Chehab 			}
8239a0bf528SMauro Carvalho Chehab 		}
8249a0bf528SMauro Carvalho Chehab 		state->ucb += abort_cnt;
8259a0bf528SMauro Carvalho Chehab 		state->last_stat_check = jiffies;
8269a0bf528SMauro Carvalho Chehab 	}
8279a0bf528SMauro Carvalho Chehab 
8289a0bf528SMauro Carvalho Chehab 	return 0;
8299a0bf528SMauro Carvalho Chehab err:
8300a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
8310a73f2d6SAntti Palosaari 
8329a0bf528SMauro Carvalho Chehab 	return ret;
8339a0bf528SMauro Carvalho Chehab }
8349a0bf528SMauro Carvalho Chehab 
8359a0bf528SMauro Carvalho Chehab static int af9033_read_ber(struct dvb_frontend *fe, u32 *ber)
8369a0bf528SMauro Carvalho Chehab {
8379a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
8389a0bf528SMauro Carvalho Chehab 	int ret;
8399a0bf528SMauro Carvalho Chehab 
8409a0bf528SMauro Carvalho Chehab 	ret = af9033_update_ch_stat(state);
8419a0bf528SMauro Carvalho Chehab 	if (ret < 0)
8429a0bf528SMauro Carvalho Chehab 		return ret;
8439a0bf528SMauro Carvalho Chehab 
8449a0bf528SMauro Carvalho Chehab 	*ber = state->ber;
8459a0bf528SMauro Carvalho Chehab 
8469a0bf528SMauro Carvalho Chehab 	return 0;
8479a0bf528SMauro Carvalho Chehab }
8489a0bf528SMauro Carvalho Chehab 
8499a0bf528SMauro Carvalho Chehab static int af9033_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
8509a0bf528SMauro Carvalho Chehab {
8519a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
8529a0bf528SMauro Carvalho Chehab 	int ret;
8539a0bf528SMauro Carvalho Chehab 
8549a0bf528SMauro Carvalho Chehab 	ret = af9033_update_ch_stat(state);
8559a0bf528SMauro Carvalho Chehab 	if (ret < 0)
8569a0bf528SMauro Carvalho Chehab 		return ret;
8579a0bf528SMauro Carvalho Chehab 
8589a0bf528SMauro Carvalho Chehab 	*ucblocks = state->ucb;
8599a0bf528SMauro Carvalho Chehab 
8609a0bf528SMauro Carvalho Chehab 	return 0;
8619a0bf528SMauro Carvalho Chehab }
8629a0bf528SMauro Carvalho Chehab 
8639a0bf528SMauro Carvalho Chehab static int af9033_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
8649a0bf528SMauro Carvalho Chehab {
8659a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
8669a0bf528SMauro Carvalho Chehab 	int ret;
8679a0bf528SMauro Carvalho Chehab 
8680a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: enable=%d\n", __func__, enable);
8699a0bf528SMauro Carvalho Chehab 
8709a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x00fa04, enable, 0x01);
8719a0bf528SMauro Carvalho Chehab 	if (ret < 0)
8729a0bf528SMauro Carvalho Chehab 		goto err;
8739a0bf528SMauro Carvalho Chehab 
8749a0bf528SMauro Carvalho Chehab 	return 0;
8759a0bf528SMauro Carvalho Chehab 
8769a0bf528SMauro Carvalho Chehab err:
8770a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
8789a0bf528SMauro Carvalho Chehab 
8799a0bf528SMauro Carvalho Chehab 	return ret;
8809a0bf528SMauro Carvalho Chehab }
8819a0bf528SMauro Carvalho Chehab 
8829a0bf528SMauro Carvalho Chehab static struct dvb_frontend_ops af9033_ops;
8839a0bf528SMauro Carvalho Chehab 
8849a0bf528SMauro Carvalho Chehab struct dvb_frontend *af9033_attach(const struct af9033_config *config,
8859a0bf528SMauro Carvalho Chehab 		struct i2c_adapter *i2c)
8869a0bf528SMauro Carvalho Chehab {
8879a0bf528SMauro Carvalho Chehab 	int ret;
8889a0bf528SMauro Carvalho Chehab 	struct af9033_state *state;
8899a0bf528SMauro Carvalho Chehab 	u8 buf[8];
8909a0bf528SMauro Carvalho Chehab 
8910a73f2d6SAntti Palosaari 	dev_dbg(&i2c->dev, "%s:\n", __func__);
8929a0bf528SMauro Carvalho Chehab 
8939a0bf528SMauro Carvalho Chehab 	/* allocate memory for the internal state */
8949a0bf528SMauro Carvalho Chehab 	state = kzalloc(sizeof(struct af9033_state), GFP_KERNEL);
8959a0bf528SMauro Carvalho Chehab 	if (state == NULL)
8969a0bf528SMauro Carvalho Chehab 		goto err;
8979a0bf528SMauro Carvalho Chehab 
8989a0bf528SMauro Carvalho Chehab 	/* setup the state */
8999a0bf528SMauro Carvalho Chehab 	state->i2c = i2c;
9009a0bf528SMauro Carvalho Chehab 	memcpy(&state->cfg, config, sizeof(struct af9033_config));
9019a0bf528SMauro Carvalho Chehab 
9029a0bf528SMauro Carvalho Chehab 	if (state->cfg.clock != 12000000) {
9030a73f2d6SAntti Palosaari 		dev_err(&state->i2c->dev, "%s: af9033: unsupported clock=%d, " \
9040a73f2d6SAntti Palosaari 				"only 12000000 Hz is supported currently\n",
9050a73f2d6SAntti Palosaari 				KBUILD_MODNAME, state->cfg.clock);
9069a0bf528SMauro Carvalho Chehab 		goto err;
9079a0bf528SMauro Carvalho Chehab 	}
9089a0bf528SMauro Carvalho Chehab 
9099a0bf528SMauro Carvalho Chehab 	/* firmware version */
9109a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x0083e9, &buf[0], 4);
9119a0bf528SMauro Carvalho Chehab 	if (ret < 0)
9129a0bf528SMauro Carvalho Chehab 		goto err;
9139a0bf528SMauro Carvalho Chehab 
9149a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x804191, &buf[4], 4);
9159a0bf528SMauro Carvalho Chehab 	if (ret < 0)
9169a0bf528SMauro Carvalho Chehab 		goto err;
9179a0bf528SMauro Carvalho Chehab 
9180a73f2d6SAntti Palosaari 	dev_info(&state->i2c->dev, "%s: firmware version: LINK=%d.%d.%d.%d " \
9190a73f2d6SAntti Palosaari 			"OFDM=%d.%d.%d.%d\n", KBUILD_MODNAME, buf[0], buf[1],
9200a73f2d6SAntti Palosaari 			buf[2], buf[3], buf[4], buf[5], buf[6], buf[7]);
9219a0bf528SMauro Carvalho Chehab 
92212897dc3SAntti Palosaari 	/* sleep */
92312897dc3SAntti Palosaari 	ret = af9033_wr_reg(state, 0x80004c, 1);
92412897dc3SAntti Palosaari 	if (ret < 0)
92512897dc3SAntti Palosaari 		goto err;
92612897dc3SAntti Palosaari 
92712897dc3SAntti Palosaari 	ret = af9033_wr_reg(state, 0x800000, 0);
92812897dc3SAntti Palosaari 	if (ret < 0)
92912897dc3SAntti Palosaari 		goto err;
93012897dc3SAntti Palosaari 
9319a0bf528SMauro Carvalho Chehab 	/* configure internal TS mode */
9329a0bf528SMauro Carvalho Chehab 	switch (state->cfg.ts_mode) {
9339a0bf528SMauro Carvalho Chehab 	case AF9033_TS_MODE_PARALLEL:
9349a0bf528SMauro Carvalho Chehab 		state->ts_mode_parallel = true;
9359a0bf528SMauro Carvalho Chehab 		break;
9369a0bf528SMauro Carvalho Chehab 	case AF9033_TS_MODE_SERIAL:
9379a0bf528SMauro Carvalho Chehab 		state->ts_mode_serial = true;
9389a0bf528SMauro Carvalho Chehab 		break;
9399a0bf528SMauro Carvalho Chehab 	case AF9033_TS_MODE_USB:
9409a0bf528SMauro Carvalho Chehab 		/* usb mode for AF9035 */
9419a0bf528SMauro Carvalho Chehab 	default:
9429a0bf528SMauro Carvalho Chehab 		break;
9439a0bf528SMauro Carvalho Chehab 	}
9449a0bf528SMauro Carvalho Chehab 
9459a0bf528SMauro Carvalho Chehab 	/* create dvb_frontend */
9469a0bf528SMauro Carvalho Chehab 	memcpy(&state->fe.ops, &af9033_ops, sizeof(struct dvb_frontend_ops));
9479a0bf528SMauro Carvalho Chehab 	state->fe.demodulator_priv = state;
9489a0bf528SMauro Carvalho Chehab 
9499a0bf528SMauro Carvalho Chehab 	return &state->fe;
9509a0bf528SMauro Carvalho Chehab 
9519a0bf528SMauro Carvalho Chehab err:
9529a0bf528SMauro Carvalho Chehab 	kfree(state);
9539a0bf528SMauro Carvalho Chehab 	return NULL;
9549a0bf528SMauro Carvalho Chehab }
9559a0bf528SMauro Carvalho Chehab EXPORT_SYMBOL(af9033_attach);
9569a0bf528SMauro Carvalho Chehab 
9579a0bf528SMauro Carvalho Chehab static struct dvb_frontend_ops af9033_ops = {
9589a0bf528SMauro Carvalho Chehab 	.delsys = { SYS_DVBT },
9599a0bf528SMauro Carvalho Chehab 	.info = {
9609a0bf528SMauro Carvalho Chehab 		.name = "Afatech AF9033 (DVB-T)",
9619a0bf528SMauro Carvalho Chehab 		.frequency_min = 174000000,
9629a0bf528SMauro Carvalho Chehab 		.frequency_max = 862000000,
9639a0bf528SMauro Carvalho Chehab 		.frequency_stepsize = 250000,
9649a0bf528SMauro Carvalho Chehab 		.frequency_tolerance = 0,
9659a0bf528SMauro Carvalho Chehab 		.caps =	FE_CAN_FEC_1_2 |
9669a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_2_3 |
9679a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_3_4 |
9689a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_5_6 |
9699a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_7_8 |
9709a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_AUTO |
9719a0bf528SMauro Carvalho Chehab 			FE_CAN_QPSK |
9729a0bf528SMauro Carvalho Chehab 			FE_CAN_QAM_16 |
9739a0bf528SMauro Carvalho Chehab 			FE_CAN_QAM_64 |
9749a0bf528SMauro Carvalho Chehab 			FE_CAN_QAM_AUTO |
9759a0bf528SMauro Carvalho Chehab 			FE_CAN_TRANSMISSION_MODE_AUTO |
9769a0bf528SMauro Carvalho Chehab 			FE_CAN_GUARD_INTERVAL_AUTO |
9779a0bf528SMauro Carvalho Chehab 			FE_CAN_HIERARCHY_AUTO |
9789a0bf528SMauro Carvalho Chehab 			FE_CAN_RECOVER |
9799a0bf528SMauro Carvalho Chehab 			FE_CAN_MUTE_TS
9809a0bf528SMauro Carvalho Chehab 	},
9819a0bf528SMauro Carvalho Chehab 
9829a0bf528SMauro Carvalho Chehab 	.release = af9033_release,
9839a0bf528SMauro Carvalho Chehab 
9849a0bf528SMauro Carvalho Chehab 	.init = af9033_init,
9859a0bf528SMauro Carvalho Chehab 	.sleep = af9033_sleep,
9869a0bf528SMauro Carvalho Chehab 
9879a0bf528SMauro Carvalho Chehab 	.get_tune_settings = af9033_get_tune_settings,
9889a0bf528SMauro Carvalho Chehab 	.set_frontend = af9033_set_frontend,
9899a0bf528SMauro Carvalho Chehab 	.get_frontend = af9033_get_frontend,
9909a0bf528SMauro Carvalho Chehab 
9919a0bf528SMauro Carvalho Chehab 	.read_status = af9033_read_status,
9929a0bf528SMauro Carvalho Chehab 	.read_snr = af9033_read_snr,
9939a0bf528SMauro Carvalho Chehab 	.read_signal_strength = af9033_read_signal_strength,
9949a0bf528SMauro Carvalho Chehab 	.read_ber = af9033_read_ber,
9959a0bf528SMauro Carvalho Chehab 	.read_ucblocks = af9033_read_ucblocks,
9969a0bf528SMauro Carvalho Chehab 
9979a0bf528SMauro Carvalho Chehab 	.i2c_gate_ctrl = af9033_i2c_gate_ctrl,
9989a0bf528SMauro Carvalho Chehab };
9999a0bf528SMauro Carvalho Chehab 
10009a0bf528SMauro Carvalho Chehab MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
10019a0bf528SMauro Carvalho Chehab MODULE_DESCRIPTION("Afatech AF9033 DVB-T demodulator driver");
10029a0bf528SMauro Carvalho Chehab MODULE_LICENSE("GPL");
1003