19a0bf528SMauro Carvalho Chehab /*
29a0bf528SMauro Carvalho Chehab  * Afatech AF9033 demodulator driver
39a0bf528SMauro Carvalho Chehab  *
49a0bf528SMauro Carvalho Chehab  * Copyright (C) 2009 Antti Palosaari <crope@iki.fi>
59a0bf528SMauro Carvalho Chehab  * Copyright (C) 2012 Antti Palosaari <crope@iki.fi>
69a0bf528SMauro Carvalho Chehab  *
79a0bf528SMauro Carvalho Chehab  *    This program is free software; you can redistribute it and/or modify
89a0bf528SMauro Carvalho Chehab  *    it under the terms of the GNU General Public License as published by
99a0bf528SMauro Carvalho Chehab  *    the Free Software Foundation; either version 2 of the License, or
109a0bf528SMauro Carvalho Chehab  *    (at your option) any later version.
119a0bf528SMauro Carvalho Chehab  *
129a0bf528SMauro Carvalho Chehab  *    This program is distributed in the hope that it will be useful,
139a0bf528SMauro Carvalho Chehab  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
149a0bf528SMauro Carvalho Chehab  *    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
159a0bf528SMauro Carvalho Chehab  *    GNU General Public License for more details.
169a0bf528SMauro Carvalho Chehab  *
179a0bf528SMauro Carvalho Chehab  *    You should have received a copy of the GNU General Public License along
189a0bf528SMauro Carvalho Chehab  *    with this program; if not, write to the Free Software Foundation, Inc.,
199a0bf528SMauro Carvalho Chehab  *    51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
209a0bf528SMauro Carvalho Chehab  */
219a0bf528SMauro Carvalho Chehab 
229a0bf528SMauro Carvalho Chehab #include "af9033_priv.h"
239a0bf528SMauro Carvalho Chehab 
249a0bf528SMauro Carvalho Chehab struct af9033_state {
259a0bf528SMauro Carvalho Chehab 	struct i2c_adapter *i2c;
269a0bf528SMauro Carvalho Chehab 	struct dvb_frontend fe;
279a0bf528SMauro Carvalho Chehab 	struct af9033_config cfg;
289a0bf528SMauro Carvalho Chehab 
299a0bf528SMauro Carvalho Chehab 	u32 bandwidth_hz;
309a0bf528SMauro Carvalho Chehab 	bool ts_mode_parallel;
319a0bf528SMauro Carvalho Chehab 	bool ts_mode_serial;
329a0bf528SMauro Carvalho Chehab 
339a0bf528SMauro Carvalho Chehab 	u32 ber;
349a0bf528SMauro Carvalho Chehab 	u32 ucb;
359a0bf528SMauro Carvalho Chehab 	unsigned long last_stat_check;
369a0bf528SMauro Carvalho Chehab };
379a0bf528SMauro Carvalho Chehab 
389a0bf528SMauro Carvalho Chehab /* write multiple registers */
399a0bf528SMauro Carvalho Chehab static int af9033_wr_regs(struct af9033_state *state, u32 reg, const u8 *val,
409a0bf528SMauro Carvalho Chehab 		int len)
419a0bf528SMauro Carvalho Chehab {
429a0bf528SMauro Carvalho Chehab 	int ret;
439a0bf528SMauro Carvalho Chehab 	u8 buf[3 + len];
449a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg[1] = {
459a0bf528SMauro Carvalho Chehab 		{
469a0bf528SMauro Carvalho Chehab 			.addr = state->cfg.i2c_addr,
479a0bf528SMauro Carvalho Chehab 			.flags = 0,
489a0bf528SMauro Carvalho Chehab 			.len = sizeof(buf),
499a0bf528SMauro Carvalho Chehab 			.buf = buf,
509a0bf528SMauro Carvalho Chehab 		}
519a0bf528SMauro Carvalho Chehab 	};
529a0bf528SMauro Carvalho Chehab 
539a0bf528SMauro Carvalho Chehab 	buf[0] = (reg >> 16) & 0xff;
549a0bf528SMauro Carvalho Chehab 	buf[1] = (reg >>  8) & 0xff;
559a0bf528SMauro Carvalho Chehab 	buf[2] = (reg >>  0) & 0xff;
569a0bf528SMauro Carvalho Chehab 	memcpy(&buf[3], val, len);
579a0bf528SMauro Carvalho Chehab 
589a0bf528SMauro Carvalho Chehab 	ret = i2c_transfer(state->i2c, msg, 1);
599a0bf528SMauro Carvalho Chehab 	if (ret == 1) {
609a0bf528SMauro Carvalho Chehab 		ret = 0;
619a0bf528SMauro Carvalho Chehab 	} else {
620a73f2d6SAntti Palosaari 		dev_warn(&state->i2c->dev, "%s: i2c wr failed=%d reg=%06x " \
630a73f2d6SAntti Palosaari 				"len=%d\n", KBUILD_MODNAME, ret, reg, len);
649a0bf528SMauro Carvalho Chehab 		ret = -EREMOTEIO;
659a0bf528SMauro Carvalho Chehab 	}
669a0bf528SMauro Carvalho Chehab 
679a0bf528SMauro Carvalho Chehab 	return ret;
689a0bf528SMauro Carvalho Chehab }
699a0bf528SMauro Carvalho Chehab 
709a0bf528SMauro Carvalho Chehab /* read multiple registers */
719a0bf528SMauro Carvalho Chehab static int af9033_rd_regs(struct af9033_state *state, u32 reg, u8 *val, int len)
729a0bf528SMauro Carvalho Chehab {
739a0bf528SMauro Carvalho Chehab 	int ret;
749a0bf528SMauro Carvalho Chehab 	u8 buf[3] = { (reg >> 16) & 0xff, (reg >> 8) & 0xff,
759a0bf528SMauro Carvalho Chehab 			(reg >> 0) & 0xff };
769a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg[2] = {
779a0bf528SMauro Carvalho Chehab 		{
789a0bf528SMauro Carvalho Chehab 			.addr = state->cfg.i2c_addr,
799a0bf528SMauro Carvalho Chehab 			.flags = 0,
809a0bf528SMauro Carvalho Chehab 			.len = sizeof(buf),
819a0bf528SMauro Carvalho Chehab 			.buf = buf
829a0bf528SMauro Carvalho Chehab 		}, {
839a0bf528SMauro Carvalho Chehab 			.addr = state->cfg.i2c_addr,
849a0bf528SMauro Carvalho Chehab 			.flags = I2C_M_RD,
859a0bf528SMauro Carvalho Chehab 			.len = len,
869a0bf528SMauro Carvalho Chehab 			.buf = val
879a0bf528SMauro Carvalho Chehab 		}
889a0bf528SMauro Carvalho Chehab 	};
899a0bf528SMauro Carvalho Chehab 
909a0bf528SMauro Carvalho Chehab 	ret = i2c_transfer(state->i2c, msg, 2);
919a0bf528SMauro Carvalho Chehab 	if (ret == 2) {
929a0bf528SMauro Carvalho Chehab 		ret = 0;
939a0bf528SMauro Carvalho Chehab 	} else {
940a73f2d6SAntti Palosaari 		dev_warn(&state->i2c->dev, "%s: i2c rd failed=%d reg=%06x " \
950a73f2d6SAntti Palosaari 				"len=%d\n", KBUILD_MODNAME, ret, reg, len);
969a0bf528SMauro Carvalho Chehab 		ret = -EREMOTEIO;
979a0bf528SMauro Carvalho Chehab 	}
989a0bf528SMauro Carvalho Chehab 
999a0bf528SMauro Carvalho Chehab 	return ret;
1009a0bf528SMauro Carvalho Chehab }
1019a0bf528SMauro Carvalho Chehab 
1029a0bf528SMauro Carvalho Chehab 
1039a0bf528SMauro Carvalho Chehab /* write single register */
1049a0bf528SMauro Carvalho Chehab static int af9033_wr_reg(struct af9033_state *state, u32 reg, u8 val)
1059a0bf528SMauro Carvalho Chehab {
1069a0bf528SMauro Carvalho Chehab 	return af9033_wr_regs(state, reg, &val, 1);
1079a0bf528SMauro Carvalho Chehab }
1089a0bf528SMauro Carvalho Chehab 
1099a0bf528SMauro Carvalho Chehab /* read single register */
1109a0bf528SMauro Carvalho Chehab static int af9033_rd_reg(struct af9033_state *state, u32 reg, u8 *val)
1119a0bf528SMauro Carvalho Chehab {
1129a0bf528SMauro Carvalho Chehab 	return af9033_rd_regs(state, reg, val, 1);
1139a0bf528SMauro Carvalho Chehab }
1149a0bf528SMauro Carvalho Chehab 
1159a0bf528SMauro Carvalho Chehab /* write single register with mask */
1169a0bf528SMauro Carvalho Chehab static int af9033_wr_reg_mask(struct af9033_state *state, u32 reg, u8 val,
1179a0bf528SMauro Carvalho Chehab 		u8 mask)
1189a0bf528SMauro Carvalho Chehab {
1199a0bf528SMauro Carvalho Chehab 	int ret;
1209a0bf528SMauro Carvalho Chehab 	u8 tmp;
1219a0bf528SMauro Carvalho Chehab 
1229a0bf528SMauro Carvalho Chehab 	/* no need for read if whole reg is written */
1239a0bf528SMauro Carvalho Chehab 	if (mask != 0xff) {
1249a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_regs(state, reg, &tmp, 1);
1259a0bf528SMauro Carvalho Chehab 		if (ret)
1269a0bf528SMauro Carvalho Chehab 			return ret;
1279a0bf528SMauro Carvalho Chehab 
1289a0bf528SMauro Carvalho Chehab 		val &= mask;
1299a0bf528SMauro Carvalho Chehab 		tmp &= ~mask;
1309a0bf528SMauro Carvalho Chehab 		val |= tmp;
1319a0bf528SMauro Carvalho Chehab 	}
1329a0bf528SMauro Carvalho Chehab 
1339a0bf528SMauro Carvalho Chehab 	return af9033_wr_regs(state, reg, &val, 1);
1349a0bf528SMauro Carvalho Chehab }
1359a0bf528SMauro Carvalho Chehab 
1369a0bf528SMauro Carvalho Chehab /* read single register with mask */
1379a0bf528SMauro Carvalho Chehab static int af9033_rd_reg_mask(struct af9033_state *state, u32 reg, u8 *val,
1389a0bf528SMauro Carvalho Chehab 		u8 mask)
1399a0bf528SMauro Carvalho Chehab {
1409a0bf528SMauro Carvalho Chehab 	int ret, i;
1419a0bf528SMauro Carvalho Chehab 	u8 tmp;
1429a0bf528SMauro Carvalho Chehab 
1439a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, reg, &tmp, 1);
1449a0bf528SMauro Carvalho Chehab 	if (ret)
1459a0bf528SMauro Carvalho Chehab 		return ret;
1469a0bf528SMauro Carvalho Chehab 
1479a0bf528SMauro Carvalho Chehab 	tmp &= mask;
1489a0bf528SMauro Carvalho Chehab 
1499a0bf528SMauro Carvalho Chehab 	/* find position of the first bit */
1509a0bf528SMauro Carvalho Chehab 	for (i = 0; i < 8; i++) {
1519a0bf528SMauro Carvalho Chehab 		if ((mask >> i) & 0x01)
1529a0bf528SMauro Carvalho Chehab 			break;
1539a0bf528SMauro Carvalho Chehab 	}
1549a0bf528SMauro Carvalho Chehab 	*val = tmp >> i;
1559a0bf528SMauro Carvalho Chehab 
1569a0bf528SMauro Carvalho Chehab 	return 0;
1579a0bf528SMauro Carvalho Chehab }
1589a0bf528SMauro Carvalho Chehab 
1590a73f2d6SAntti Palosaari static u32 af9033_div(struct af9033_state *state, u32 a, u32 b, u32 x)
1609a0bf528SMauro Carvalho Chehab {
1619a0bf528SMauro Carvalho Chehab 	u32 r = 0, c = 0, i;
1629a0bf528SMauro Carvalho Chehab 
1630a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: a=%d b=%d x=%d\n", __func__, a, b, x);
1649a0bf528SMauro Carvalho Chehab 
1659a0bf528SMauro Carvalho Chehab 	if (a > b) {
1669a0bf528SMauro Carvalho Chehab 		c = a / b;
1679a0bf528SMauro Carvalho Chehab 		a = a - c * b;
1689a0bf528SMauro Carvalho Chehab 	}
1699a0bf528SMauro Carvalho Chehab 
1709a0bf528SMauro Carvalho Chehab 	for (i = 0; i < x; i++) {
1719a0bf528SMauro Carvalho Chehab 		if (a >= b) {
1729a0bf528SMauro Carvalho Chehab 			r += 1;
1739a0bf528SMauro Carvalho Chehab 			a -= b;
1749a0bf528SMauro Carvalho Chehab 		}
1759a0bf528SMauro Carvalho Chehab 		a <<= 1;
1769a0bf528SMauro Carvalho Chehab 		r <<= 1;
1779a0bf528SMauro Carvalho Chehab 	}
1789a0bf528SMauro Carvalho Chehab 	r = (c << (u32)x) + r;
1799a0bf528SMauro Carvalho Chehab 
1800a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: a=%d b=%d x=%d r=%d r=%x\n",
1810a73f2d6SAntti Palosaari 			__func__, a, b, x, r, r);
1829a0bf528SMauro Carvalho Chehab 
1839a0bf528SMauro Carvalho Chehab 	return r;
1849a0bf528SMauro Carvalho Chehab }
1859a0bf528SMauro Carvalho Chehab 
1869a0bf528SMauro Carvalho Chehab static void af9033_release(struct dvb_frontend *fe)
1879a0bf528SMauro Carvalho Chehab {
1889a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
1899a0bf528SMauro Carvalho Chehab 
1909a0bf528SMauro Carvalho Chehab 	kfree(state);
1919a0bf528SMauro Carvalho Chehab }
1929a0bf528SMauro Carvalho Chehab 
1939a0bf528SMauro Carvalho Chehab static int af9033_init(struct dvb_frontend *fe)
1949a0bf528SMauro Carvalho Chehab {
1959a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
1969a0bf528SMauro Carvalho Chehab 	int ret, i, len;
1979a0bf528SMauro Carvalho Chehab 	const struct reg_val *init;
1989a0bf528SMauro Carvalho Chehab 	u8 buf[4];
1999a0bf528SMauro Carvalho Chehab 	u32 adc_cw, clock_cw;
2009a0bf528SMauro Carvalho Chehab 	struct reg_val_mask tab[] = {
2019a0bf528SMauro Carvalho Chehab 		{ 0x80fb24, 0x00, 0x08 },
2029a0bf528SMauro Carvalho Chehab 		{ 0x80004c, 0x00, 0xff },
2039a0bf528SMauro Carvalho Chehab 		{ 0x00f641, state->cfg.tuner, 0xff },
2049a0bf528SMauro Carvalho Chehab 		{ 0x80f5ca, 0x01, 0x01 },
2059a0bf528SMauro Carvalho Chehab 		{ 0x80f715, 0x01, 0x01 },
2069a0bf528SMauro Carvalho Chehab 		{ 0x00f41f, 0x04, 0x04 },
2079a0bf528SMauro Carvalho Chehab 		{ 0x00f41a, 0x01, 0x01 },
2089a0bf528SMauro Carvalho Chehab 		{ 0x80f731, 0x00, 0x01 },
2099a0bf528SMauro Carvalho Chehab 		{ 0x00d91e, 0x00, 0x01 },
2109a0bf528SMauro Carvalho Chehab 		{ 0x00d919, 0x00, 0x01 },
2119a0bf528SMauro Carvalho Chehab 		{ 0x80f732, 0x00, 0x01 },
2129a0bf528SMauro Carvalho Chehab 		{ 0x00d91f, 0x00, 0x01 },
2139a0bf528SMauro Carvalho Chehab 		{ 0x00d91a, 0x00, 0x01 },
2149a0bf528SMauro Carvalho Chehab 		{ 0x80f730, 0x00, 0x01 },
2159a0bf528SMauro Carvalho Chehab 		{ 0x80f778, 0x00, 0xff },
2169a0bf528SMauro Carvalho Chehab 		{ 0x80f73c, 0x01, 0x01 },
2179a0bf528SMauro Carvalho Chehab 		{ 0x80f776, 0x00, 0x01 },
2189a0bf528SMauro Carvalho Chehab 		{ 0x00d8fd, 0x01, 0xff },
2199a0bf528SMauro Carvalho Chehab 		{ 0x00d830, 0x01, 0xff },
2209a0bf528SMauro Carvalho Chehab 		{ 0x00d831, 0x00, 0xff },
2219a0bf528SMauro Carvalho Chehab 		{ 0x00d832, 0x00, 0xff },
2229a0bf528SMauro Carvalho Chehab 		{ 0x80f985, state->ts_mode_serial, 0x01 },
2239a0bf528SMauro Carvalho Chehab 		{ 0x80f986, state->ts_mode_parallel, 0x01 },
2249a0bf528SMauro Carvalho Chehab 		{ 0x00d827, 0x00, 0xff },
2259a0bf528SMauro Carvalho Chehab 		{ 0x00d829, 0x00, 0xff },
2264902bb39SAntti Palosaari 		{ 0x800045, state->cfg.adc_multiplier, 0xff },
2279a0bf528SMauro Carvalho Chehab 	};
2289a0bf528SMauro Carvalho Chehab 
2299a0bf528SMauro Carvalho Chehab 	/* program clock control */
2300a73f2d6SAntti Palosaari 	clock_cw = af9033_div(state, state->cfg.clock, 1000000ul, 19ul);
2319a0bf528SMauro Carvalho Chehab 	buf[0] = (clock_cw >>  0) & 0xff;
2329a0bf528SMauro Carvalho Chehab 	buf[1] = (clock_cw >>  8) & 0xff;
2339a0bf528SMauro Carvalho Chehab 	buf[2] = (clock_cw >> 16) & 0xff;
2349a0bf528SMauro Carvalho Chehab 	buf[3] = (clock_cw >> 24) & 0xff;
2359a0bf528SMauro Carvalho Chehab 
2360a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: clock=%d clock_cw=%08x\n",
2370a73f2d6SAntti Palosaari 			__func__, state->cfg.clock, clock_cw);
2389a0bf528SMauro Carvalho Chehab 
2399a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_regs(state, 0x800025, buf, 4);
2409a0bf528SMauro Carvalho Chehab 	if (ret < 0)
2419a0bf528SMauro Carvalho Chehab 		goto err;
2429a0bf528SMauro Carvalho Chehab 
2439a0bf528SMauro Carvalho Chehab 	/* program ADC control */
2449a0bf528SMauro Carvalho Chehab 	for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
2459a0bf528SMauro Carvalho Chehab 		if (clock_adc_lut[i].clock == state->cfg.clock)
2469a0bf528SMauro Carvalho Chehab 			break;
2479a0bf528SMauro Carvalho Chehab 	}
2489a0bf528SMauro Carvalho Chehab 
2490a73f2d6SAntti Palosaari 	adc_cw = af9033_div(state, clock_adc_lut[i].adc, 1000000ul, 19ul);
2509a0bf528SMauro Carvalho Chehab 	buf[0] = (adc_cw >>  0) & 0xff;
2519a0bf528SMauro Carvalho Chehab 	buf[1] = (adc_cw >>  8) & 0xff;
2529a0bf528SMauro Carvalho Chehab 	buf[2] = (adc_cw >> 16) & 0xff;
2539a0bf528SMauro Carvalho Chehab 
2540a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: adc=%d adc_cw=%06x\n",
2550a73f2d6SAntti Palosaari 			__func__, clock_adc_lut[i].adc, adc_cw);
2569a0bf528SMauro Carvalho Chehab 
2579a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_regs(state, 0x80f1cd, buf, 3);
2589a0bf528SMauro Carvalho Chehab 	if (ret < 0)
2599a0bf528SMauro Carvalho Chehab 		goto err;
2609a0bf528SMauro Carvalho Chehab 
2619a0bf528SMauro Carvalho Chehab 	/* program register table */
2629a0bf528SMauro Carvalho Chehab 	for (i = 0; i < ARRAY_SIZE(tab); i++) {
2639a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, tab[i].reg, tab[i].val,
2649a0bf528SMauro Carvalho Chehab 				tab[i].mask);
2659a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2669a0bf528SMauro Carvalho Chehab 			goto err;
2679a0bf528SMauro Carvalho Chehab 	}
2689a0bf528SMauro Carvalho Chehab 
2699a0bf528SMauro Carvalho Chehab 	/* settings for TS interface */
2709a0bf528SMauro Carvalho Chehab 	if (state->cfg.ts_mode == AF9033_TS_MODE_USB) {
2719a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f9a5, 0x00, 0x01);
2729a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2739a0bf528SMauro Carvalho Chehab 			goto err;
2749a0bf528SMauro Carvalho Chehab 
2759a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f9b5, 0x01, 0x01);
2769a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2779a0bf528SMauro Carvalho Chehab 			goto err;
2789a0bf528SMauro Carvalho Chehab 	} else {
2799a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f990, 0x00, 0x01);
2809a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2819a0bf528SMauro Carvalho Chehab 			goto err;
2829a0bf528SMauro Carvalho Chehab 
2839a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x80f9b5, 0x00, 0x01);
2849a0bf528SMauro Carvalho Chehab 		if (ret < 0)
2859a0bf528SMauro Carvalho Chehab 			goto err;
2869a0bf528SMauro Carvalho Chehab 	}
2879a0bf528SMauro Carvalho Chehab 
288fe8eece1SAntti Palosaari 	/*
289fe8eece1SAntti Palosaari 	 * FIXME: These inits are logically property of demodulator driver
290fe8eece1SAntti Palosaari 	 * (that driver), but currently in case of IT9135 those are done by
291fe8eece1SAntti Palosaari 	 * tuner driver.
292fe8eece1SAntti Palosaari 	 */
293fe8eece1SAntti Palosaari 
2949a0bf528SMauro Carvalho Chehab 	/* load OFSM settings */
2950a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: load ofsm settings\n", __func__);
296fe8eece1SAntti Palosaari 	switch (state->cfg.tuner) {
297fe8eece1SAntti Palosaari 	case AF9033_TUNER_IT9135_38:
298fe8eece1SAntti Palosaari 	case AF9033_TUNER_IT9135_51:
299fe8eece1SAntti Palosaari 	case AF9033_TUNER_IT9135_52:
300463c399cSAntti Palosaari 		len = ARRAY_SIZE(ofsm_init_it9135_v1);
301463c399cSAntti Palosaari 		init = ofsm_init_it9135_v1;
302463c399cSAntti Palosaari 		break;
303fe8eece1SAntti Palosaari 	case AF9033_TUNER_IT9135_60:
304fe8eece1SAntti Palosaari 	case AF9033_TUNER_IT9135_61:
305fe8eece1SAntti Palosaari 	case AF9033_TUNER_IT9135_62:
306463c399cSAntti Palosaari 		len = ARRAY_SIZE(ofsm_init_it9135_v2);
307463c399cSAntti Palosaari 		init = ofsm_init_it9135_v2;
308fe8eece1SAntti Palosaari 		break;
309fe8eece1SAntti Palosaari 	default:
3109a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(ofsm_init);
3119a0bf528SMauro Carvalho Chehab 		init = ofsm_init;
312fe8eece1SAntti Palosaari 		break;
313fe8eece1SAntti Palosaari 	}
314fe8eece1SAntti Palosaari 
3159a0bf528SMauro Carvalho Chehab 	for (i = 0; i < len; i++) {
3169a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg(state, init[i].reg, init[i].val);
3179a0bf528SMauro Carvalho Chehab 		if (ret < 0)
3189a0bf528SMauro Carvalho Chehab 			goto err;
3199a0bf528SMauro Carvalho Chehab 	}
3209a0bf528SMauro Carvalho Chehab 
3219a0bf528SMauro Carvalho Chehab 	/* load tuner specific settings */
3220a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: load tuner specific settings\n",
3239a0bf528SMauro Carvalho Chehab 			__func__);
3249a0bf528SMauro Carvalho Chehab 	switch (state->cfg.tuner) {
3259a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_TUA9001:
3269a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_tua9001);
3279a0bf528SMauro Carvalho Chehab 		init = tuner_init_tua9001;
3289a0bf528SMauro Carvalho Chehab 		break;
3299a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_FC0011:
3309a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_fc0011);
3319a0bf528SMauro Carvalho Chehab 		init = tuner_init_fc0011;
3329a0bf528SMauro Carvalho Chehab 		break;
3339a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_MXL5007T:
3349a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_mxl5007t);
3359a0bf528SMauro Carvalho Chehab 		init = tuner_init_mxl5007t;
3369a0bf528SMauro Carvalho Chehab 		break;
3379a0bf528SMauro Carvalho Chehab 	case AF9033_TUNER_TDA18218:
3389a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(tuner_init_tda18218);
3399a0bf528SMauro Carvalho Chehab 		init = tuner_init_tda18218;
3409a0bf528SMauro Carvalho Chehab 		break;
341d67ceb33SOliver Schinagl 	case AF9033_TUNER_FC2580:
342d67ceb33SOliver Schinagl 		len = ARRAY_SIZE(tuner_init_fc2580);
343d67ceb33SOliver Schinagl 		init = tuner_init_fc2580;
344d67ceb33SOliver Schinagl 		break;
345e713ad15SAntti Palosaari 	case AF9033_TUNER_FC0012:
346e713ad15SAntti Palosaari 		len = ARRAY_SIZE(tuner_init_fc0012);
347e713ad15SAntti Palosaari 		init = tuner_init_fc0012;
348e713ad15SAntti Palosaari 		break;
3494902bb39SAntti Palosaari 	case AF9033_TUNER_IT9135_38:
350a72cbb77SAntti Palosaari 		len = ARRAY_SIZE(tuner_init_it9135_38);
351a72cbb77SAntti Palosaari 		init = tuner_init_it9135_38;
352a72cbb77SAntti Palosaari 		break;
3534902bb39SAntti Palosaari 	case AF9033_TUNER_IT9135_51:
3544902bb39SAntti Palosaari 	case AF9033_TUNER_IT9135_52:
3554902bb39SAntti Palosaari 	case AF9033_TUNER_IT9135_60:
3564902bb39SAntti Palosaari 	case AF9033_TUNER_IT9135_61:
3574902bb39SAntti Palosaari 	case AF9033_TUNER_IT9135_62:
3584902bb39SAntti Palosaari 		len = 0;
3594902bb39SAntti Palosaari 		break;
3609a0bf528SMauro Carvalho Chehab 	default:
3610a73f2d6SAntti Palosaari 		dev_dbg(&state->i2c->dev, "%s: unsupported tuner ID=%d\n",
3620a73f2d6SAntti Palosaari 				__func__, state->cfg.tuner);
3639a0bf528SMauro Carvalho Chehab 		ret = -ENODEV;
3649a0bf528SMauro Carvalho Chehab 		goto err;
3659a0bf528SMauro Carvalho Chehab 	}
3669a0bf528SMauro Carvalho Chehab 
3679a0bf528SMauro Carvalho Chehab 	for (i = 0; i < len; i++) {
3689a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg(state, init[i].reg, init[i].val);
3699a0bf528SMauro Carvalho Chehab 		if (ret < 0)
3709a0bf528SMauro Carvalho Chehab 			goto err;
3719a0bf528SMauro Carvalho Chehab 	}
3729a0bf528SMauro Carvalho Chehab 
3739805992fSJose Alberto Reguero 	if (state->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
3749805992fSJose Alberto Reguero 		ret = af9033_wr_reg_mask(state, 0x00d91c, 0x01, 0x01);
3759805992fSJose Alberto Reguero 		if (ret < 0)
3769805992fSJose Alberto Reguero 			goto err;
377bf97b637SAntti Palosaari 
3789805992fSJose Alberto Reguero 		ret = af9033_wr_reg_mask(state, 0x00d917, 0x00, 0x01);
3799805992fSJose Alberto Reguero 		if (ret < 0)
3809805992fSJose Alberto Reguero 			goto err;
381bf97b637SAntti Palosaari 
3829805992fSJose Alberto Reguero 		ret = af9033_wr_reg_mask(state, 0x00d916, 0x00, 0x01);
3839805992fSJose Alberto Reguero 		if (ret < 0)
3849805992fSJose Alberto Reguero 			goto err;
3859805992fSJose Alberto Reguero 	}
3869805992fSJose Alberto Reguero 
3879a0bf528SMauro Carvalho Chehab 	state->bandwidth_hz = 0; /* force to program all parameters */
3889a0bf528SMauro Carvalho Chehab 
3899a0bf528SMauro Carvalho Chehab 	return 0;
3909a0bf528SMauro Carvalho Chehab 
3919a0bf528SMauro Carvalho Chehab err:
3920a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
3939a0bf528SMauro Carvalho Chehab 
3949a0bf528SMauro Carvalho Chehab 	return ret;
3959a0bf528SMauro Carvalho Chehab }
3969a0bf528SMauro Carvalho Chehab 
3979a0bf528SMauro Carvalho Chehab static int af9033_sleep(struct dvb_frontend *fe)
3989a0bf528SMauro Carvalho Chehab {
3999a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
4009a0bf528SMauro Carvalho Chehab 	int ret, i;
4019a0bf528SMauro Carvalho Chehab 	u8 tmp;
4029a0bf528SMauro Carvalho Chehab 
4039a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x80004c, 1);
4049a0bf528SMauro Carvalho Chehab 	if (ret < 0)
4059a0bf528SMauro Carvalho Chehab 		goto err;
4069a0bf528SMauro Carvalho Chehab 
4079a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800000, 0);
4089a0bf528SMauro Carvalho Chehab 	if (ret < 0)
4099a0bf528SMauro Carvalho Chehab 		goto err;
4109a0bf528SMauro Carvalho Chehab 
4119a0bf528SMauro Carvalho Chehab 	for (i = 100, tmp = 1; i && tmp; i--) {
4129a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_reg(state, 0x80004c, &tmp);
4139a0bf528SMauro Carvalho Chehab 		if (ret < 0)
4149a0bf528SMauro Carvalho Chehab 			goto err;
4159a0bf528SMauro Carvalho Chehab 
4169a0bf528SMauro Carvalho Chehab 		usleep_range(200, 10000);
4179a0bf528SMauro Carvalho Chehab 	}
4189a0bf528SMauro Carvalho Chehab 
4190a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: loop=%d\n", __func__, i);
4209a0bf528SMauro Carvalho Chehab 
4219a0bf528SMauro Carvalho Chehab 	if (i == 0) {
4229a0bf528SMauro Carvalho Chehab 		ret = -ETIMEDOUT;
4239a0bf528SMauro Carvalho Chehab 		goto err;
4249a0bf528SMauro Carvalho Chehab 	}
4259a0bf528SMauro Carvalho Chehab 
4269a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x80fb24, 0x08, 0x08);
4279a0bf528SMauro Carvalho Chehab 	if (ret < 0)
4289a0bf528SMauro Carvalho Chehab 		goto err;
4299a0bf528SMauro Carvalho Chehab 
4309a0bf528SMauro Carvalho Chehab 	/* prevent current leak (?) */
4319a0bf528SMauro Carvalho Chehab 	if (state->cfg.ts_mode == AF9033_TS_MODE_SERIAL) {
4329a0bf528SMauro Carvalho Chehab 		/* enable parallel TS */
4339a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x00d917, 0x00, 0x01);
4349a0bf528SMauro Carvalho Chehab 		if (ret < 0)
4359a0bf528SMauro Carvalho Chehab 			goto err;
4369a0bf528SMauro Carvalho Chehab 
4379a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_reg_mask(state, 0x00d916, 0x01, 0x01);
4389a0bf528SMauro Carvalho Chehab 		if (ret < 0)
4399a0bf528SMauro Carvalho Chehab 			goto err;
4409a0bf528SMauro Carvalho Chehab 	}
4419a0bf528SMauro Carvalho Chehab 
4429a0bf528SMauro Carvalho Chehab 	return 0;
4439a0bf528SMauro Carvalho Chehab 
4449a0bf528SMauro Carvalho Chehab err:
4450a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
4469a0bf528SMauro Carvalho Chehab 
4479a0bf528SMauro Carvalho Chehab 	return ret;
4489a0bf528SMauro Carvalho Chehab }
4499a0bf528SMauro Carvalho Chehab 
4509a0bf528SMauro Carvalho Chehab static int af9033_get_tune_settings(struct dvb_frontend *fe,
4519a0bf528SMauro Carvalho Chehab 		struct dvb_frontend_tune_settings *fesettings)
4529a0bf528SMauro Carvalho Chehab {
453fe8eece1SAntti Palosaari 	/* 800 => 2000 because IT9135 v2 is slow to gain lock */
454fe8eece1SAntti Palosaari 	fesettings->min_delay_ms = 2000;
4559a0bf528SMauro Carvalho Chehab 	fesettings->step_size = 0;
4569a0bf528SMauro Carvalho Chehab 	fesettings->max_drift = 0;
4579a0bf528SMauro Carvalho Chehab 
4589a0bf528SMauro Carvalho Chehab 	return 0;
4599a0bf528SMauro Carvalho Chehab }
4609a0bf528SMauro Carvalho Chehab 
4619a0bf528SMauro Carvalho Chehab static int af9033_set_frontend(struct dvb_frontend *fe)
4629a0bf528SMauro Carvalho Chehab {
4639a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
4649a0bf528SMauro Carvalho Chehab 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
465182b967eSHans-Frieder Vogt 	int ret, i, spec_inv, sampling_freq;
4669a0bf528SMauro Carvalho Chehab 	u8 tmp, buf[3], bandwidth_reg_val;
4679a0bf528SMauro Carvalho Chehab 	u32 if_frequency, freq_cw, adc_freq;
4689a0bf528SMauro Carvalho Chehab 
4690a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: frequency=%d bandwidth_hz=%d\n",
4700a73f2d6SAntti Palosaari 			__func__, c->frequency, c->bandwidth_hz);
4719a0bf528SMauro Carvalho Chehab 
4729a0bf528SMauro Carvalho Chehab 	/* check bandwidth */
4739a0bf528SMauro Carvalho Chehab 	switch (c->bandwidth_hz) {
4749a0bf528SMauro Carvalho Chehab 	case 6000000:
4759a0bf528SMauro Carvalho Chehab 		bandwidth_reg_val = 0x00;
4769a0bf528SMauro Carvalho Chehab 		break;
4779a0bf528SMauro Carvalho Chehab 	case 7000000:
4789a0bf528SMauro Carvalho Chehab 		bandwidth_reg_val = 0x01;
4799a0bf528SMauro Carvalho Chehab 		break;
4809a0bf528SMauro Carvalho Chehab 	case 8000000:
4819a0bf528SMauro Carvalho Chehab 		bandwidth_reg_val = 0x02;
4829a0bf528SMauro Carvalho Chehab 		break;
4839a0bf528SMauro Carvalho Chehab 	default:
4840a73f2d6SAntti Palosaari 		dev_dbg(&state->i2c->dev, "%s: invalid bandwidth_hz\n",
4850a73f2d6SAntti Palosaari 				__func__);
4869a0bf528SMauro Carvalho Chehab 		ret = -EINVAL;
4879a0bf528SMauro Carvalho Chehab 		goto err;
4889a0bf528SMauro Carvalho Chehab 	}
4899a0bf528SMauro Carvalho Chehab 
4909a0bf528SMauro Carvalho Chehab 	/* program tuner */
4919a0bf528SMauro Carvalho Chehab 	if (fe->ops.tuner_ops.set_params)
4929a0bf528SMauro Carvalho Chehab 		fe->ops.tuner_ops.set_params(fe);
4939a0bf528SMauro Carvalho Chehab 
4949a0bf528SMauro Carvalho Chehab 	/* program CFOE coefficients */
4959a0bf528SMauro Carvalho Chehab 	if (c->bandwidth_hz != state->bandwidth_hz) {
4969a0bf528SMauro Carvalho Chehab 		for (i = 0; i < ARRAY_SIZE(coeff_lut); i++) {
4979a0bf528SMauro Carvalho Chehab 			if (coeff_lut[i].clock == state->cfg.clock &&
4989a0bf528SMauro Carvalho Chehab 				coeff_lut[i].bandwidth_hz == c->bandwidth_hz) {
4999a0bf528SMauro Carvalho Chehab 				break;
5009a0bf528SMauro Carvalho Chehab 			}
5019a0bf528SMauro Carvalho Chehab 		}
5029a0bf528SMauro Carvalho Chehab 		ret =  af9033_wr_regs(state, 0x800001,
5039a0bf528SMauro Carvalho Chehab 				coeff_lut[i].val, sizeof(coeff_lut[i].val));
5049a0bf528SMauro Carvalho Chehab 	}
5059a0bf528SMauro Carvalho Chehab 
5069a0bf528SMauro Carvalho Chehab 	/* program frequency control */
5079a0bf528SMauro Carvalho Chehab 	if (c->bandwidth_hz != state->bandwidth_hz) {
5089a0bf528SMauro Carvalho Chehab 		spec_inv = state->cfg.spec_inv ? -1 : 1;
5099a0bf528SMauro Carvalho Chehab 
5109a0bf528SMauro Carvalho Chehab 		for (i = 0; i < ARRAY_SIZE(clock_adc_lut); i++) {
5119a0bf528SMauro Carvalho Chehab 			if (clock_adc_lut[i].clock == state->cfg.clock)
5129a0bf528SMauro Carvalho Chehab 				break;
5139a0bf528SMauro Carvalho Chehab 		}
5149a0bf528SMauro Carvalho Chehab 		adc_freq = clock_adc_lut[i].adc;
5159a0bf528SMauro Carvalho Chehab 
5169a0bf528SMauro Carvalho Chehab 		/* get used IF frequency */
5179a0bf528SMauro Carvalho Chehab 		if (fe->ops.tuner_ops.get_if_frequency)
5189a0bf528SMauro Carvalho Chehab 			fe->ops.tuner_ops.get_if_frequency(fe, &if_frequency);
5199a0bf528SMauro Carvalho Chehab 		else
5209a0bf528SMauro Carvalho Chehab 			if_frequency = 0;
5219a0bf528SMauro Carvalho Chehab 
522182b967eSHans-Frieder Vogt 		sampling_freq = if_frequency;
5239a0bf528SMauro Carvalho Chehab 
524182b967eSHans-Frieder Vogt 		while (sampling_freq > (adc_freq / 2))
525182b967eSHans-Frieder Vogt 			sampling_freq -= adc_freq;
526182b967eSHans-Frieder Vogt 
527182b967eSHans-Frieder Vogt 		if (sampling_freq >= 0)
5289a0bf528SMauro Carvalho Chehab 			spec_inv *= -1;
5299a0bf528SMauro Carvalho Chehab 		else
530182b967eSHans-Frieder Vogt 			sampling_freq *= -1;
5319a0bf528SMauro Carvalho Chehab 
532182b967eSHans-Frieder Vogt 		freq_cw = af9033_div(state, sampling_freq, adc_freq, 23ul);
5339a0bf528SMauro Carvalho Chehab 
5349a0bf528SMauro Carvalho Chehab 		if (spec_inv == -1)
535182b967eSHans-Frieder Vogt 			freq_cw = 0x800000 - freq_cw;
5369a0bf528SMauro Carvalho Chehab 
5374902bb39SAntti Palosaari 		if (state->cfg.adc_multiplier == AF9033_ADC_MULTIPLIER_2X)
5389a0bf528SMauro Carvalho Chehab 			freq_cw /= 2;
5399a0bf528SMauro Carvalho Chehab 
5409a0bf528SMauro Carvalho Chehab 		buf[0] = (freq_cw >>  0) & 0xff;
5419a0bf528SMauro Carvalho Chehab 		buf[1] = (freq_cw >>  8) & 0xff;
5429a0bf528SMauro Carvalho Chehab 		buf[2] = (freq_cw >> 16) & 0x7f;
543fe8eece1SAntti Palosaari 
544fe8eece1SAntti Palosaari 		/* FIXME: there seems to be calculation error here... */
545fe8eece1SAntti Palosaari 		if (if_frequency == 0)
546fe8eece1SAntti Palosaari 			buf[2] = 0;
547fe8eece1SAntti Palosaari 
5489a0bf528SMauro Carvalho Chehab 		ret = af9033_wr_regs(state, 0x800029, buf, 3);
5499a0bf528SMauro Carvalho Chehab 		if (ret < 0)
5509a0bf528SMauro Carvalho Chehab 			goto err;
5519a0bf528SMauro Carvalho Chehab 
5529a0bf528SMauro Carvalho Chehab 		state->bandwidth_hz = c->bandwidth_hz;
5539a0bf528SMauro Carvalho Chehab 	}
5549a0bf528SMauro Carvalho Chehab 
5559a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x80f904, bandwidth_reg_val, 0x03);
5569a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5579a0bf528SMauro Carvalho Chehab 		goto err;
5589a0bf528SMauro Carvalho Chehab 
5599a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800040, 0x00);
5609a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5619a0bf528SMauro Carvalho Chehab 		goto err;
5629a0bf528SMauro Carvalho Chehab 
5639a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800047, 0x00);
5649a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5659a0bf528SMauro Carvalho Chehab 		goto err;
5669a0bf528SMauro Carvalho Chehab 
5679a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x80f999, 0x00, 0x01);
5689a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5699a0bf528SMauro Carvalho Chehab 		goto err;
5709a0bf528SMauro Carvalho Chehab 
5719a0bf528SMauro Carvalho Chehab 	if (c->frequency <= 230000000)
5729a0bf528SMauro Carvalho Chehab 		tmp = 0x00; /* VHF */
5739a0bf528SMauro Carvalho Chehab 	else
5749a0bf528SMauro Carvalho Chehab 		tmp = 0x01; /* UHF */
5759a0bf528SMauro Carvalho Chehab 
5769a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x80004b, tmp);
5779a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5789a0bf528SMauro Carvalho Chehab 		goto err;
5799a0bf528SMauro Carvalho Chehab 
5809a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg(state, 0x800000, 0x00);
5819a0bf528SMauro Carvalho Chehab 	if (ret < 0)
5829a0bf528SMauro Carvalho Chehab 		goto err;
5839a0bf528SMauro Carvalho Chehab 
5849a0bf528SMauro Carvalho Chehab 	return 0;
5859a0bf528SMauro Carvalho Chehab 
5869a0bf528SMauro Carvalho Chehab err:
5870a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
5889a0bf528SMauro Carvalho Chehab 
5899a0bf528SMauro Carvalho Chehab 	return ret;
5909a0bf528SMauro Carvalho Chehab }
5919a0bf528SMauro Carvalho Chehab 
5929a0bf528SMauro Carvalho Chehab static int af9033_get_frontend(struct dvb_frontend *fe)
5939a0bf528SMauro Carvalho Chehab {
5949a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
5959a0bf528SMauro Carvalho Chehab 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
5969a0bf528SMauro Carvalho Chehab 	int ret;
5979a0bf528SMauro Carvalho Chehab 	u8 buf[8];
5989a0bf528SMauro Carvalho Chehab 
5990a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s:\n", __func__);
6009a0bf528SMauro Carvalho Chehab 
6019a0bf528SMauro Carvalho Chehab 	/* read all needed registers */
6029a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x80f900, buf, sizeof(buf));
6039a0bf528SMauro Carvalho Chehab 	if (ret < 0)
6049a0bf528SMauro Carvalho Chehab 		goto err;
6059a0bf528SMauro Carvalho Chehab 
6069a0bf528SMauro Carvalho Chehab 	switch ((buf[0] >> 0) & 3) {
6079a0bf528SMauro Carvalho Chehab 	case 0:
6089a0bf528SMauro Carvalho Chehab 		c->transmission_mode = TRANSMISSION_MODE_2K;
6099a0bf528SMauro Carvalho Chehab 		break;
6109a0bf528SMauro Carvalho Chehab 	case 1:
6119a0bf528SMauro Carvalho Chehab 		c->transmission_mode = TRANSMISSION_MODE_8K;
6129a0bf528SMauro Carvalho Chehab 		break;
6139a0bf528SMauro Carvalho Chehab 	}
6149a0bf528SMauro Carvalho Chehab 
6159a0bf528SMauro Carvalho Chehab 	switch ((buf[1] >> 0) & 3) {
6169a0bf528SMauro Carvalho Chehab 	case 0:
6179a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_32;
6189a0bf528SMauro Carvalho Chehab 		break;
6199a0bf528SMauro Carvalho Chehab 	case 1:
6209a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_16;
6219a0bf528SMauro Carvalho Chehab 		break;
6229a0bf528SMauro Carvalho Chehab 	case 2:
6239a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_8;
6249a0bf528SMauro Carvalho Chehab 		break;
6259a0bf528SMauro Carvalho Chehab 	case 3:
6269a0bf528SMauro Carvalho Chehab 		c->guard_interval = GUARD_INTERVAL_1_4;
6279a0bf528SMauro Carvalho Chehab 		break;
6289a0bf528SMauro Carvalho Chehab 	}
6299a0bf528SMauro Carvalho Chehab 
6309a0bf528SMauro Carvalho Chehab 	switch ((buf[2] >> 0) & 7) {
6319a0bf528SMauro Carvalho Chehab 	case 0:
6329a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_NONE;
6339a0bf528SMauro Carvalho Chehab 		break;
6349a0bf528SMauro Carvalho Chehab 	case 1:
6359a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_1;
6369a0bf528SMauro Carvalho Chehab 		break;
6379a0bf528SMauro Carvalho Chehab 	case 2:
6389a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_2;
6399a0bf528SMauro Carvalho Chehab 		break;
6409a0bf528SMauro Carvalho Chehab 	case 3:
6419a0bf528SMauro Carvalho Chehab 		c->hierarchy = HIERARCHY_4;
6429a0bf528SMauro Carvalho Chehab 		break;
6439a0bf528SMauro Carvalho Chehab 	}
6449a0bf528SMauro Carvalho Chehab 
6459a0bf528SMauro Carvalho Chehab 	switch ((buf[3] >> 0) & 3) {
6469a0bf528SMauro Carvalho Chehab 	case 0:
6479a0bf528SMauro Carvalho Chehab 		c->modulation = QPSK;
6489a0bf528SMauro Carvalho Chehab 		break;
6499a0bf528SMauro Carvalho Chehab 	case 1:
6509a0bf528SMauro Carvalho Chehab 		c->modulation = QAM_16;
6519a0bf528SMauro Carvalho Chehab 		break;
6529a0bf528SMauro Carvalho Chehab 	case 2:
6539a0bf528SMauro Carvalho Chehab 		c->modulation = QAM_64;
6549a0bf528SMauro Carvalho Chehab 		break;
6559a0bf528SMauro Carvalho Chehab 	}
6569a0bf528SMauro Carvalho Chehab 
6579a0bf528SMauro Carvalho Chehab 	switch ((buf[4] >> 0) & 3) {
6589a0bf528SMauro Carvalho Chehab 	case 0:
6599a0bf528SMauro Carvalho Chehab 		c->bandwidth_hz = 6000000;
6609a0bf528SMauro Carvalho Chehab 		break;
6619a0bf528SMauro Carvalho Chehab 	case 1:
6629a0bf528SMauro Carvalho Chehab 		c->bandwidth_hz = 7000000;
6639a0bf528SMauro Carvalho Chehab 		break;
6649a0bf528SMauro Carvalho Chehab 	case 2:
6659a0bf528SMauro Carvalho Chehab 		c->bandwidth_hz = 8000000;
6669a0bf528SMauro Carvalho Chehab 		break;
6679a0bf528SMauro Carvalho Chehab 	}
6689a0bf528SMauro Carvalho Chehab 
6699a0bf528SMauro Carvalho Chehab 	switch ((buf[6] >> 0) & 7) {
6709a0bf528SMauro Carvalho Chehab 	case 0:
6719a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_1_2;
6729a0bf528SMauro Carvalho Chehab 		break;
6739a0bf528SMauro Carvalho Chehab 	case 1:
6749a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_2_3;
6759a0bf528SMauro Carvalho Chehab 		break;
6769a0bf528SMauro Carvalho Chehab 	case 2:
6779a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_3_4;
6789a0bf528SMauro Carvalho Chehab 		break;
6799a0bf528SMauro Carvalho Chehab 	case 3:
6809a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_5_6;
6819a0bf528SMauro Carvalho Chehab 		break;
6829a0bf528SMauro Carvalho Chehab 	case 4:
6839a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_7_8;
6849a0bf528SMauro Carvalho Chehab 		break;
6859a0bf528SMauro Carvalho Chehab 	case 5:
6869a0bf528SMauro Carvalho Chehab 		c->code_rate_HP = FEC_NONE;
6879a0bf528SMauro Carvalho Chehab 		break;
6889a0bf528SMauro Carvalho Chehab 	}
6899a0bf528SMauro Carvalho Chehab 
6909a0bf528SMauro Carvalho Chehab 	switch ((buf[7] >> 0) & 7) {
6919a0bf528SMauro Carvalho Chehab 	case 0:
6929a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_1_2;
6939a0bf528SMauro Carvalho Chehab 		break;
6949a0bf528SMauro Carvalho Chehab 	case 1:
6959a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_2_3;
6969a0bf528SMauro Carvalho Chehab 		break;
6979a0bf528SMauro Carvalho Chehab 	case 2:
6989a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_3_4;
6999a0bf528SMauro Carvalho Chehab 		break;
7009a0bf528SMauro Carvalho Chehab 	case 3:
7019a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_5_6;
7029a0bf528SMauro Carvalho Chehab 		break;
7039a0bf528SMauro Carvalho Chehab 	case 4:
7049a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_7_8;
7059a0bf528SMauro Carvalho Chehab 		break;
7069a0bf528SMauro Carvalho Chehab 	case 5:
7079a0bf528SMauro Carvalho Chehab 		c->code_rate_LP = FEC_NONE;
7089a0bf528SMauro Carvalho Chehab 		break;
7099a0bf528SMauro Carvalho Chehab 	}
7109a0bf528SMauro Carvalho Chehab 
7119a0bf528SMauro Carvalho Chehab 	return 0;
7129a0bf528SMauro Carvalho Chehab 
7139a0bf528SMauro Carvalho Chehab err:
7140a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
7159a0bf528SMauro Carvalho Chehab 
7169a0bf528SMauro Carvalho Chehab 	return ret;
7179a0bf528SMauro Carvalho Chehab }
7189a0bf528SMauro Carvalho Chehab 
7199a0bf528SMauro Carvalho Chehab static int af9033_read_status(struct dvb_frontend *fe, fe_status_t *status)
7209a0bf528SMauro Carvalho Chehab {
7219a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
7229a0bf528SMauro Carvalho Chehab 	int ret;
7239a0bf528SMauro Carvalho Chehab 	u8 tmp;
7249a0bf528SMauro Carvalho Chehab 
7259a0bf528SMauro Carvalho Chehab 	*status = 0;
7269a0bf528SMauro Carvalho Chehab 
7279a0bf528SMauro Carvalho Chehab 	/* radio channel status, 0=no result, 1=has signal, 2=no signal */
7289a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_reg(state, 0x800047, &tmp);
7299a0bf528SMauro Carvalho Chehab 	if (ret < 0)
7309a0bf528SMauro Carvalho Chehab 		goto err;
7319a0bf528SMauro Carvalho Chehab 
7329a0bf528SMauro Carvalho Chehab 	/* has signal */
7339a0bf528SMauro Carvalho Chehab 	if (tmp == 0x01)
7349a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_SIGNAL;
7359a0bf528SMauro Carvalho Chehab 
7369a0bf528SMauro Carvalho Chehab 	if (tmp != 0x02) {
7379a0bf528SMauro Carvalho Chehab 		/* TPS lock */
7389a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_reg_mask(state, 0x80f5a9, &tmp, 0x01);
7399a0bf528SMauro Carvalho Chehab 		if (ret < 0)
7409a0bf528SMauro Carvalho Chehab 			goto err;
7419a0bf528SMauro Carvalho Chehab 
7429a0bf528SMauro Carvalho Chehab 		if (tmp)
7439a0bf528SMauro Carvalho Chehab 			*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
7449a0bf528SMauro Carvalho Chehab 					FE_HAS_VITERBI;
7459a0bf528SMauro Carvalho Chehab 
7469a0bf528SMauro Carvalho Chehab 		/* full lock */
7479a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_reg_mask(state, 0x80f999, &tmp, 0x01);
7489a0bf528SMauro Carvalho Chehab 		if (ret < 0)
7499a0bf528SMauro Carvalho Chehab 			goto err;
7509a0bf528SMauro Carvalho Chehab 
7519a0bf528SMauro Carvalho Chehab 		if (tmp)
7529a0bf528SMauro Carvalho Chehab 			*status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
7539a0bf528SMauro Carvalho Chehab 					FE_HAS_VITERBI | FE_HAS_SYNC |
7549a0bf528SMauro Carvalho Chehab 					FE_HAS_LOCK;
7559a0bf528SMauro Carvalho Chehab 	}
7569a0bf528SMauro Carvalho Chehab 
7579a0bf528SMauro Carvalho Chehab 	return 0;
7589a0bf528SMauro Carvalho Chehab 
7599a0bf528SMauro Carvalho Chehab err:
7600a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
7619a0bf528SMauro Carvalho Chehab 
7629a0bf528SMauro Carvalho Chehab 	return ret;
7639a0bf528SMauro Carvalho Chehab }
7649a0bf528SMauro Carvalho Chehab 
7659a0bf528SMauro Carvalho Chehab static int af9033_read_snr(struct dvb_frontend *fe, u16 *snr)
7669a0bf528SMauro Carvalho Chehab {
7679a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
7689a0bf528SMauro Carvalho Chehab 	int ret, i, len;
7699a0bf528SMauro Carvalho Chehab 	u8 buf[3], tmp;
7709a0bf528SMauro Carvalho Chehab 	u32 snr_val;
7719a0bf528SMauro Carvalho Chehab 	const struct val_snr *uninitialized_var(snr_lut);
7729a0bf528SMauro Carvalho Chehab 
7739a0bf528SMauro Carvalho Chehab 	/* read value */
7749a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x80002c, buf, 3);
7759a0bf528SMauro Carvalho Chehab 	if (ret < 0)
7769a0bf528SMauro Carvalho Chehab 		goto err;
7779a0bf528SMauro Carvalho Chehab 
7789a0bf528SMauro Carvalho Chehab 	snr_val = (buf[2] << 16) | (buf[1] << 8) | buf[0];
7799a0bf528SMauro Carvalho Chehab 
7809a0bf528SMauro Carvalho Chehab 	/* read current modulation */
7819a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_reg(state, 0x80f903, &tmp);
7829a0bf528SMauro Carvalho Chehab 	if (ret < 0)
7839a0bf528SMauro Carvalho Chehab 		goto err;
7849a0bf528SMauro Carvalho Chehab 
7859a0bf528SMauro Carvalho Chehab 	switch ((tmp >> 0) & 3) {
7869a0bf528SMauro Carvalho Chehab 	case 0:
7879a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(qpsk_snr_lut);
7889a0bf528SMauro Carvalho Chehab 		snr_lut = qpsk_snr_lut;
7899a0bf528SMauro Carvalho Chehab 		break;
7909a0bf528SMauro Carvalho Chehab 	case 1:
7919a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(qam16_snr_lut);
7929a0bf528SMauro Carvalho Chehab 		snr_lut = qam16_snr_lut;
7939a0bf528SMauro Carvalho Chehab 		break;
7949a0bf528SMauro Carvalho Chehab 	case 2:
7959a0bf528SMauro Carvalho Chehab 		len = ARRAY_SIZE(qam64_snr_lut);
7969a0bf528SMauro Carvalho Chehab 		snr_lut = qam64_snr_lut;
7979a0bf528SMauro Carvalho Chehab 		break;
7989a0bf528SMauro Carvalho Chehab 	default:
7999a0bf528SMauro Carvalho Chehab 		goto err;
8009a0bf528SMauro Carvalho Chehab 	}
8019a0bf528SMauro Carvalho Chehab 
8029a0bf528SMauro Carvalho Chehab 	for (i = 0; i < len; i++) {
8039a0bf528SMauro Carvalho Chehab 		tmp = snr_lut[i].snr;
8049a0bf528SMauro Carvalho Chehab 
8059a0bf528SMauro Carvalho Chehab 		if (snr_val < snr_lut[i].val)
8069a0bf528SMauro Carvalho Chehab 			break;
8079a0bf528SMauro Carvalho Chehab 	}
8089a0bf528SMauro Carvalho Chehab 
8099a0bf528SMauro Carvalho Chehab 	*snr = tmp * 10; /* dB/10 */
8109a0bf528SMauro Carvalho Chehab 
8119a0bf528SMauro Carvalho Chehab 	return 0;
8129a0bf528SMauro Carvalho Chehab 
8139a0bf528SMauro Carvalho Chehab err:
8140a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
8159a0bf528SMauro Carvalho Chehab 
8169a0bf528SMauro Carvalho Chehab 	return ret;
8179a0bf528SMauro Carvalho Chehab }
8189a0bf528SMauro Carvalho Chehab 
8199a0bf528SMauro Carvalho Chehab static int af9033_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
8209a0bf528SMauro Carvalho Chehab {
8219a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
8229a0bf528SMauro Carvalho Chehab 	int ret;
8239a0bf528SMauro Carvalho Chehab 	u8 strength2;
8249a0bf528SMauro Carvalho Chehab 
8259a0bf528SMauro Carvalho Chehab 	/* read signal strength of 0-100 scale */
8269a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_reg(state, 0x800048, &strength2);
8279a0bf528SMauro Carvalho Chehab 	if (ret < 0)
8289a0bf528SMauro Carvalho Chehab 		goto err;
8299a0bf528SMauro Carvalho Chehab 
8309a0bf528SMauro Carvalho Chehab 	/* scale value to 0x0000-0xffff */
8319a0bf528SMauro Carvalho Chehab 	*strength = strength2 * 0xffff / 100;
8329a0bf528SMauro Carvalho Chehab 
8339a0bf528SMauro Carvalho Chehab 	return 0;
8349a0bf528SMauro Carvalho Chehab 
8359a0bf528SMauro Carvalho Chehab err:
8360a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
8379a0bf528SMauro Carvalho Chehab 
8389a0bf528SMauro Carvalho Chehab 	return ret;
8399a0bf528SMauro Carvalho Chehab }
8409a0bf528SMauro Carvalho Chehab 
8419a0bf528SMauro Carvalho Chehab static int af9033_update_ch_stat(struct af9033_state *state)
8429a0bf528SMauro Carvalho Chehab {
8439a0bf528SMauro Carvalho Chehab 	int ret = 0;
8449a0bf528SMauro Carvalho Chehab 	u32 err_cnt, bit_cnt;
8459a0bf528SMauro Carvalho Chehab 	u16 abort_cnt;
8469a0bf528SMauro Carvalho Chehab 	u8 buf[7];
8479a0bf528SMauro Carvalho Chehab 
8489a0bf528SMauro Carvalho Chehab 	/* only update data every half second */
8499a0bf528SMauro Carvalho Chehab 	if (time_after(jiffies, state->last_stat_check + msecs_to_jiffies(500))) {
8509a0bf528SMauro Carvalho Chehab 		ret = af9033_rd_regs(state, 0x800032, buf, sizeof(buf));
8519a0bf528SMauro Carvalho Chehab 		if (ret < 0)
8529a0bf528SMauro Carvalho Chehab 			goto err;
8539a0bf528SMauro Carvalho Chehab 		/* in 8 byte packets? */
8549a0bf528SMauro Carvalho Chehab 		abort_cnt = (buf[1] << 8) + buf[0];
8559a0bf528SMauro Carvalho Chehab 		/* in bits */
8569a0bf528SMauro Carvalho Chehab 		err_cnt = (buf[4] << 16) + (buf[3] << 8) + buf[2];
8579a0bf528SMauro Carvalho Chehab 		/* in 8 byte packets? always(?) 0x2710 = 10000 */
8589a0bf528SMauro Carvalho Chehab 		bit_cnt = (buf[6] << 8) + buf[5];
8599a0bf528SMauro Carvalho Chehab 
8609a0bf528SMauro Carvalho Chehab 		if (bit_cnt < abort_cnt) {
8619a0bf528SMauro Carvalho Chehab 			abort_cnt = 1000;
8629a0bf528SMauro Carvalho Chehab 			state->ber = 0xffffffff;
8639a0bf528SMauro Carvalho Chehab 		} else {
8649a0bf528SMauro Carvalho Chehab 			/* 8 byte packets, that have not been rejected already */
8659a0bf528SMauro Carvalho Chehab 			bit_cnt -= (u32)abort_cnt;
8669a0bf528SMauro Carvalho Chehab 			if (bit_cnt == 0) {
8679a0bf528SMauro Carvalho Chehab 				state->ber = 0xffffffff;
8689a0bf528SMauro Carvalho Chehab 			} else {
8699a0bf528SMauro Carvalho Chehab 				err_cnt -= (u32)abort_cnt * 8 * 8;
8709a0bf528SMauro Carvalho Chehab 				bit_cnt *= 8 * 8;
8719a0bf528SMauro Carvalho Chehab 				state->ber = err_cnt * (0xffffffff / bit_cnt);
8729a0bf528SMauro Carvalho Chehab 			}
8739a0bf528SMauro Carvalho Chehab 		}
8749a0bf528SMauro Carvalho Chehab 		state->ucb += abort_cnt;
8759a0bf528SMauro Carvalho Chehab 		state->last_stat_check = jiffies;
8769a0bf528SMauro Carvalho Chehab 	}
8779a0bf528SMauro Carvalho Chehab 
8789a0bf528SMauro Carvalho Chehab 	return 0;
8799a0bf528SMauro Carvalho Chehab err:
8800a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
8810a73f2d6SAntti Palosaari 
8829a0bf528SMauro Carvalho Chehab 	return ret;
8839a0bf528SMauro Carvalho Chehab }
8849a0bf528SMauro Carvalho Chehab 
8859a0bf528SMauro Carvalho Chehab static int af9033_read_ber(struct dvb_frontend *fe, u32 *ber)
8869a0bf528SMauro Carvalho Chehab {
8879a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
8889a0bf528SMauro Carvalho Chehab 	int ret;
8899a0bf528SMauro Carvalho Chehab 
8909a0bf528SMauro Carvalho Chehab 	ret = af9033_update_ch_stat(state);
8919a0bf528SMauro Carvalho Chehab 	if (ret < 0)
8929a0bf528SMauro Carvalho Chehab 		return ret;
8939a0bf528SMauro Carvalho Chehab 
8949a0bf528SMauro Carvalho Chehab 	*ber = state->ber;
8959a0bf528SMauro Carvalho Chehab 
8969a0bf528SMauro Carvalho Chehab 	return 0;
8979a0bf528SMauro Carvalho Chehab }
8989a0bf528SMauro Carvalho Chehab 
8999a0bf528SMauro Carvalho Chehab static int af9033_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
9009a0bf528SMauro Carvalho Chehab {
9019a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
9029a0bf528SMauro Carvalho Chehab 	int ret;
9039a0bf528SMauro Carvalho Chehab 
9049a0bf528SMauro Carvalho Chehab 	ret = af9033_update_ch_stat(state);
9059a0bf528SMauro Carvalho Chehab 	if (ret < 0)
9069a0bf528SMauro Carvalho Chehab 		return ret;
9079a0bf528SMauro Carvalho Chehab 
9089a0bf528SMauro Carvalho Chehab 	*ucblocks = state->ucb;
9099a0bf528SMauro Carvalho Chehab 
9109a0bf528SMauro Carvalho Chehab 	return 0;
9119a0bf528SMauro Carvalho Chehab }
9129a0bf528SMauro Carvalho Chehab 
9139a0bf528SMauro Carvalho Chehab static int af9033_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
9149a0bf528SMauro Carvalho Chehab {
9159a0bf528SMauro Carvalho Chehab 	struct af9033_state *state = fe->demodulator_priv;
9169a0bf528SMauro Carvalho Chehab 	int ret;
9179a0bf528SMauro Carvalho Chehab 
9180a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: enable=%d\n", __func__, enable);
9199a0bf528SMauro Carvalho Chehab 
9209a0bf528SMauro Carvalho Chehab 	ret = af9033_wr_reg_mask(state, 0x00fa04, enable, 0x01);
9219a0bf528SMauro Carvalho Chehab 	if (ret < 0)
9229a0bf528SMauro Carvalho Chehab 		goto err;
9239a0bf528SMauro Carvalho Chehab 
9249a0bf528SMauro Carvalho Chehab 	return 0;
9259a0bf528SMauro Carvalho Chehab 
9269a0bf528SMauro Carvalho Chehab err:
9270a73f2d6SAntti Palosaari 	dev_dbg(&state->i2c->dev, "%s: failed=%d\n", __func__, ret);
9289a0bf528SMauro Carvalho Chehab 
9299a0bf528SMauro Carvalho Chehab 	return ret;
9309a0bf528SMauro Carvalho Chehab }
9319a0bf528SMauro Carvalho Chehab 
9329a0bf528SMauro Carvalho Chehab static struct dvb_frontend_ops af9033_ops;
9339a0bf528SMauro Carvalho Chehab 
9349a0bf528SMauro Carvalho Chehab struct dvb_frontend *af9033_attach(const struct af9033_config *config,
9359a0bf528SMauro Carvalho Chehab 		struct i2c_adapter *i2c)
9369a0bf528SMauro Carvalho Chehab {
9379a0bf528SMauro Carvalho Chehab 	int ret;
9389a0bf528SMauro Carvalho Chehab 	struct af9033_state *state;
9399a0bf528SMauro Carvalho Chehab 	u8 buf[8];
9409a0bf528SMauro Carvalho Chehab 
9410a73f2d6SAntti Palosaari 	dev_dbg(&i2c->dev, "%s:\n", __func__);
9429a0bf528SMauro Carvalho Chehab 
9439a0bf528SMauro Carvalho Chehab 	/* allocate memory for the internal state */
9449a0bf528SMauro Carvalho Chehab 	state = kzalloc(sizeof(struct af9033_state), GFP_KERNEL);
9459a0bf528SMauro Carvalho Chehab 	if (state == NULL)
9469a0bf528SMauro Carvalho Chehab 		goto err;
9479a0bf528SMauro Carvalho Chehab 
9489a0bf528SMauro Carvalho Chehab 	/* setup the state */
9499a0bf528SMauro Carvalho Chehab 	state->i2c = i2c;
9509a0bf528SMauro Carvalho Chehab 	memcpy(&state->cfg, config, sizeof(struct af9033_config));
9519a0bf528SMauro Carvalho Chehab 
9529a0bf528SMauro Carvalho Chehab 	if (state->cfg.clock != 12000000) {
9530a73f2d6SAntti Palosaari 		dev_err(&state->i2c->dev, "%s: af9033: unsupported clock=%d, " \
9540a73f2d6SAntti Palosaari 				"only 12000000 Hz is supported currently\n",
9550a73f2d6SAntti Palosaari 				KBUILD_MODNAME, state->cfg.clock);
9569a0bf528SMauro Carvalho Chehab 		goto err;
9579a0bf528SMauro Carvalho Chehab 	}
9589a0bf528SMauro Carvalho Chehab 
9599a0bf528SMauro Carvalho Chehab 	/* firmware version */
9609a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x0083e9, &buf[0], 4);
9619a0bf528SMauro Carvalho Chehab 	if (ret < 0)
9629a0bf528SMauro Carvalho Chehab 		goto err;
9639a0bf528SMauro Carvalho Chehab 
9649a0bf528SMauro Carvalho Chehab 	ret = af9033_rd_regs(state, 0x804191, &buf[4], 4);
9659a0bf528SMauro Carvalho Chehab 	if (ret < 0)
9669a0bf528SMauro Carvalho Chehab 		goto err;
9679a0bf528SMauro Carvalho Chehab 
9680a73f2d6SAntti Palosaari 	dev_info(&state->i2c->dev, "%s: firmware version: LINK=%d.%d.%d.%d " \
9690a73f2d6SAntti Palosaari 			"OFDM=%d.%d.%d.%d\n", KBUILD_MODNAME, buf[0], buf[1],
9700a73f2d6SAntti Palosaari 			buf[2], buf[3], buf[4], buf[5], buf[6], buf[7]);
9719a0bf528SMauro Carvalho Chehab 
9724902bb39SAntti Palosaari 
9734902bb39SAntti Palosaari 	/* FIXME: Do not abuse adc_multiplier for detecting IT9135 */
9744902bb39SAntti Palosaari 	if (state->cfg.adc_multiplier != AF9033_ADC_MULTIPLIER_2X) {
97512897dc3SAntti Palosaari 		/* sleep */
97612897dc3SAntti Palosaari 		ret = af9033_wr_reg(state, 0x80004c, 1);
97712897dc3SAntti Palosaari 		if (ret < 0)
97812897dc3SAntti Palosaari 			goto err;
97912897dc3SAntti Palosaari 
98012897dc3SAntti Palosaari 		ret = af9033_wr_reg(state, 0x800000, 0);
98112897dc3SAntti Palosaari 		if (ret < 0)
98212897dc3SAntti Palosaari 			goto err;
9834902bb39SAntti Palosaari 	}
98412897dc3SAntti Palosaari 
9859a0bf528SMauro Carvalho Chehab 	/* configure internal TS mode */
9869a0bf528SMauro Carvalho Chehab 	switch (state->cfg.ts_mode) {
9879a0bf528SMauro Carvalho Chehab 	case AF9033_TS_MODE_PARALLEL:
9889a0bf528SMauro Carvalho Chehab 		state->ts_mode_parallel = true;
9899a0bf528SMauro Carvalho Chehab 		break;
9909a0bf528SMauro Carvalho Chehab 	case AF9033_TS_MODE_SERIAL:
9919a0bf528SMauro Carvalho Chehab 		state->ts_mode_serial = true;
9929a0bf528SMauro Carvalho Chehab 		break;
9939a0bf528SMauro Carvalho Chehab 	case AF9033_TS_MODE_USB:
9949a0bf528SMauro Carvalho Chehab 		/* usb mode for AF9035 */
9959a0bf528SMauro Carvalho Chehab 	default:
9969a0bf528SMauro Carvalho Chehab 		break;
9979a0bf528SMauro Carvalho Chehab 	}
9989a0bf528SMauro Carvalho Chehab 
9999a0bf528SMauro Carvalho Chehab 	/* create dvb_frontend */
10009a0bf528SMauro Carvalho Chehab 	memcpy(&state->fe.ops, &af9033_ops, sizeof(struct dvb_frontend_ops));
10019a0bf528SMauro Carvalho Chehab 	state->fe.demodulator_priv = state;
10029a0bf528SMauro Carvalho Chehab 
10039a0bf528SMauro Carvalho Chehab 	return &state->fe;
10049a0bf528SMauro Carvalho Chehab 
10059a0bf528SMauro Carvalho Chehab err:
10069a0bf528SMauro Carvalho Chehab 	kfree(state);
10079a0bf528SMauro Carvalho Chehab 	return NULL;
10089a0bf528SMauro Carvalho Chehab }
10099a0bf528SMauro Carvalho Chehab EXPORT_SYMBOL(af9033_attach);
10109a0bf528SMauro Carvalho Chehab 
10119a0bf528SMauro Carvalho Chehab static struct dvb_frontend_ops af9033_ops = {
10129a0bf528SMauro Carvalho Chehab 	.delsys = { SYS_DVBT },
10139a0bf528SMauro Carvalho Chehab 	.info = {
10149a0bf528SMauro Carvalho Chehab 		.name = "Afatech AF9033 (DVB-T)",
10159a0bf528SMauro Carvalho Chehab 		.frequency_min = 174000000,
10169a0bf528SMauro Carvalho Chehab 		.frequency_max = 862000000,
10179a0bf528SMauro Carvalho Chehab 		.frequency_stepsize = 250000,
10189a0bf528SMauro Carvalho Chehab 		.frequency_tolerance = 0,
10199a0bf528SMauro Carvalho Chehab 		.caps =	FE_CAN_FEC_1_2 |
10209a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_2_3 |
10219a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_3_4 |
10229a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_5_6 |
10239a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_7_8 |
10249a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_AUTO |
10259a0bf528SMauro Carvalho Chehab 			FE_CAN_QPSK |
10269a0bf528SMauro Carvalho Chehab 			FE_CAN_QAM_16 |
10279a0bf528SMauro Carvalho Chehab 			FE_CAN_QAM_64 |
10289a0bf528SMauro Carvalho Chehab 			FE_CAN_QAM_AUTO |
10299a0bf528SMauro Carvalho Chehab 			FE_CAN_TRANSMISSION_MODE_AUTO |
10309a0bf528SMauro Carvalho Chehab 			FE_CAN_GUARD_INTERVAL_AUTO |
10319a0bf528SMauro Carvalho Chehab 			FE_CAN_HIERARCHY_AUTO |
10329a0bf528SMauro Carvalho Chehab 			FE_CAN_RECOVER |
10339a0bf528SMauro Carvalho Chehab 			FE_CAN_MUTE_TS
10349a0bf528SMauro Carvalho Chehab 	},
10359a0bf528SMauro Carvalho Chehab 
10369a0bf528SMauro Carvalho Chehab 	.release = af9033_release,
10379a0bf528SMauro Carvalho Chehab 
10389a0bf528SMauro Carvalho Chehab 	.init = af9033_init,
10399a0bf528SMauro Carvalho Chehab 	.sleep = af9033_sleep,
10409a0bf528SMauro Carvalho Chehab 
10419a0bf528SMauro Carvalho Chehab 	.get_tune_settings = af9033_get_tune_settings,
10429a0bf528SMauro Carvalho Chehab 	.set_frontend = af9033_set_frontend,
10439a0bf528SMauro Carvalho Chehab 	.get_frontend = af9033_get_frontend,
10449a0bf528SMauro Carvalho Chehab 
10459a0bf528SMauro Carvalho Chehab 	.read_status = af9033_read_status,
10469a0bf528SMauro Carvalho Chehab 	.read_snr = af9033_read_snr,
10479a0bf528SMauro Carvalho Chehab 	.read_signal_strength = af9033_read_signal_strength,
10489a0bf528SMauro Carvalho Chehab 	.read_ber = af9033_read_ber,
10499a0bf528SMauro Carvalho Chehab 	.read_ucblocks = af9033_read_ucblocks,
10509a0bf528SMauro Carvalho Chehab 
10519a0bf528SMauro Carvalho Chehab 	.i2c_gate_ctrl = af9033_i2c_gate_ctrl,
10529a0bf528SMauro Carvalho Chehab };
10539a0bf528SMauro Carvalho Chehab 
10549a0bf528SMauro Carvalho Chehab MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
10559a0bf528SMauro Carvalho Chehab MODULE_DESCRIPTION("Afatech AF9033 DVB-T demodulator driver");
10569a0bf528SMauro Carvalho Chehab MODULE_LICENSE("GPL");
1057