xref: /openbmc/linux/drivers/irqchip/qcom-pdc.c (revision e71374c0)
1f55c73aeSArchana Sathyakumar // SPDX-License-Identifier: GPL-2.0
2f55c73aeSArchana Sathyakumar /*
3b2bb01edSLina Iyer  * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
4f55c73aeSArchana Sathyakumar  */
5f55c73aeSArchana Sathyakumar 
6f55c73aeSArchana Sathyakumar #include <linux/err.h>
7f55c73aeSArchana Sathyakumar #include <linux/init.h>
8e71374c0SMaulik Shah #include <linux/interrupt.h>
9f55c73aeSArchana Sathyakumar #include <linux/irq.h>
10f55c73aeSArchana Sathyakumar #include <linux/irqchip.h>
11f55c73aeSArchana Sathyakumar #include <linux/irqdomain.h>
12f55c73aeSArchana Sathyakumar #include <linux/io.h>
13f55c73aeSArchana Sathyakumar #include <linux/kernel.h>
14f55c73aeSArchana Sathyakumar #include <linux/of.h>
15f55c73aeSArchana Sathyakumar #include <linux/of_address.h>
16f55c73aeSArchana Sathyakumar #include <linux/of_device.h>
1781ef8bf8SLina Iyer #include <linux/soc/qcom/irq.h>
18f55c73aeSArchana Sathyakumar #include <linux/spinlock.h>
19f55c73aeSArchana Sathyakumar #include <linux/slab.h>
20f55c73aeSArchana Sathyakumar #include <linux/types.h>
21f55c73aeSArchana Sathyakumar 
22b2bb01edSLina Iyer #define PDC_MAX_IRQS		168
2381ef8bf8SLina Iyer #define PDC_MAX_GPIO_IRQS	256
24f55c73aeSArchana Sathyakumar 
25f55c73aeSArchana Sathyakumar #define CLEAR_INTR(reg, intr)	(reg & ~(1 << intr))
26f55c73aeSArchana Sathyakumar #define ENABLE_INTR(reg, intr)	(reg | (1 << intr))
27f55c73aeSArchana Sathyakumar 
28f55c73aeSArchana Sathyakumar #define IRQ_ENABLE_BANK		0x10
29f55c73aeSArchana Sathyakumar #define IRQ_i_CFG		0x110
30f55c73aeSArchana Sathyakumar 
3181ef8bf8SLina Iyer #define PDC_NO_PARENT_IRQ	~0UL
3281ef8bf8SLina Iyer 
33f55c73aeSArchana Sathyakumar struct pdc_pin_region {
34f55c73aeSArchana Sathyakumar 	u32 pin_base;
35f55c73aeSArchana Sathyakumar 	u32 parent_base;
36f55c73aeSArchana Sathyakumar 	u32 cnt;
37f55c73aeSArchana Sathyakumar };
38f55c73aeSArchana Sathyakumar 
39f55c73aeSArchana Sathyakumar static DEFINE_RAW_SPINLOCK(pdc_lock);
40f55c73aeSArchana Sathyakumar static void __iomem *pdc_base;
41f55c73aeSArchana Sathyakumar static struct pdc_pin_region *pdc_region;
42f55c73aeSArchana Sathyakumar static int pdc_region_cnt;
43f55c73aeSArchana Sathyakumar 
44f55c73aeSArchana Sathyakumar static void pdc_reg_write(int reg, u32 i, u32 val)
45f55c73aeSArchana Sathyakumar {
46f55c73aeSArchana Sathyakumar 	writel_relaxed(val, pdc_base + reg + i * sizeof(u32));
47f55c73aeSArchana Sathyakumar }
48f55c73aeSArchana Sathyakumar 
49f55c73aeSArchana Sathyakumar static u32 pdc_reg_read(int reg, u32 i)
50f55c73aeSArchana Sathyakumar {
51f55c73aeSArchana Sathyakumar 	return readl_relaxed(pdc_base + reg + i * sizeof(u32));
52f55c73aeSArchana Sathyakumar }
53f55c73aeSArchana Sathyakumar 
54e71374c0SMaulik Shah static int qcom_pdc_gic_get_irqchip_state(struct irq_data *d,
55e71374c0SMaulik Shah 					  enum irqchip_irq_state which,
56e71374c0SMaulik Shah 					  bool *state)
57e71374c0SMaulik Shah {
58e71374c0SMaulik Shah 	if (d->hwirq == GPIO_NO_WAKE_IRQ)
59e71374c0SMaulik Shah 		return 0;
60e71374c0SMaulik Shah 
61e71374c0SMaulik Shah 	return irq_chip_get_parent_state(d, which, state);
62e71374c0SMaulik Shah }
63e71374c0SMaulik Shah 
64e71374c0SMaulik Shah static int qcom_pdc_gic_set_irqchip_state(struct irq_data *d,
65e71374c0SMaulik Shah 					  enum irqchip_irq_state which,
66e71374c0SMaulik Shah 					  bool value)
67e71374c0SMaulik Shah {
68e71374c0SMaulik Shah 	if (d->hwirq == GPIO_NO_WAKE_IRQ)
69e71374c0SMaulik Shah 		return 0;
70e71374c0SMaulik Shah 
71e71374c0SMaulik Shah 	return irq_chip_set_parent_state(d, which, value);
72e71374c0SMaulik Shah }
73e71374c0SMaulik Shah 
74f55c73aeSArchana Sathyakumar static void pdc_enable_intr(struct irq_data *d, bool on)
75f55c73aeSArchana Sathyakumar {
76f55c73aeSArchana Sathyakumar 	int pin_out = d->hwirq;
77f55c73aeSArchana Sathyakumar 	u32 index, mask;
78f55c73aeSArchana Sathyakumar 	u32 enable;
79f55c73aeSArchana Sathyakumar 
80f55c73aeSArchana Sathyakumar 	index = pin_out / 32;
81f55c73aeSArchana Sathyakumar 	mask = pin_out % 32;
82f55c73aeSArchana Sathyakumar 
83f55c73aeSArchana Sathyakumar 	raw_spin_lock(&pdc_lock);
84f55c73aeSArchana Sathyakumar 	enable = pdc_reg_read(IRQ_ENABLE_BANK, index);
85f55c73aeSArchana Sathyakumar 	enable = on ? ENABLE_INTR(enable, mask) : CLEAR_INTR(enable, mask);
86f55c73aeSArchana Sathyakumar 	pdc_reg_write(IRQ_ENABLE_BANK, index, enable);
87f55c73aeSArchana Sathyakumar 	raw_spin_unlock(&pdc_lock);
88f55c73aeSArchana Sathyakumar }
89f55c73aeSArchana Sathyakumar 
90da3f875aSLina Iyer static void qcom_pdc_gic_disable(struct irq_data *d)
91f55c73aeSArchana Sathyakumar {
9281ef8bf8SLina Iyer 	if (d->hwirq == GPIO_NO_WAKE_IRQ)
9381ef8bf8SLina Iyer 		return;
9481ef8bf8SLina Iyer 
95f55c73aeSArchana Sathyakumar 	pdc_enable_intr(d, false);
96da3f875aSLina Iyer 	irq_chip_disable_parent(d);
97da3f875aSLina Iyer }
98da3f875aSLina Iyer 
99da3f875aSLina Iyer static void qcom_pdc_gic_enable(struct irq_data *d)
100da3f875aSLina Iyer {
10181ef8bf8SLina Iyer 	if (d->hwirq == GPIO_NO_WAKE_IRQ)
10281ef8bf8SLina Iyer 		return;
10381ef8bf8SLina Iyer 
104da3f875aSLina Iyer 	pdc_enable_intr(d, true);
105da3f875aSLina Iyer 	irq_chip_enable_parent(d);
106da3f875aSLina Iyer }
107da3f875aSLina Iyer 
108da3f875aSLina Iyer static void qcom_pdc_gic_mask(struct irq_data *d)
109da3f875aSLina Iyer {
11081ef8bf8SLina Iyer 	if (d->hwirq == GPIO_NO_WAKE_IRQ)
11181ef8bf8SLina Iyer 		return;
11281ef8bf8SLina Iyer 
113f55c73aeSArchana Sathyakumar 	irq_chip_mask_parent(d);
114f55c73aeSArchana Sathyakumar }
115f55c73aeSArchana Sathyakumar 
116f55c73aeSArchana Sathyakumar static void qcom_pdc_gic_unmask(struct irq_data *d)
117f55c73aeSArchana Sathyakumar {
11881ef8bf8SLina Iyer 	if (d->hwirq == GPIO_NO_WAKE_IRQ)
11981ef8bf8SLina Iyer 		return;
12081ef8bf8SLina Iyer 
121f55c73aeSArchana Sathyakumar 	irq_chip_unmask_parent(d);
122f55c73aeSArchana Sathyakumar }
123f55c73aeSArchana Sathyakumar 
124f55c73aeSArchana Sathyakumar /*
125f55c73aeSArchana Sathyakumar  * GIC does not handle falling edge or active low. To allow falling edge and
126f55c73aeSArchana Sathyakumar  * active low interrupts to be handled at GIC, PDC has an inverter that inverts
127f55c73aeSArchana Sathyakumar  * falling edge into a rising edge and active low into an active high.
128f55c73aeSArchana Sathyakumar  * For the inverter to work, the polarity bit in the IRQ_CONFIG register has to
129f55c73aeSArchana Sathyakumar  * set as per the table below.
130f55c73aeSArchana Sathyakumar  * Level sensitive active low    LOW
131f55c73aeSArchana Sathyakumar  * Rising edge sensitive         NOT USED
132f55c73aeSArchana Sathyakumar  * Falling edge sensitive        LOW
133f55c73aeSArchana Sathyakumar  * Dual Edge sensitive           NOT USED
134f55c73aeSArchana Sathyakumar  * Level sensitive active High   HIGH
135f55c73aeSArchana Sathyakumar  * Falling Edge sensitive        NOT USED
136f55c73aeSArchana Sathyakumar  * Rising edge sensitive         HIGH
137f55c73aeSArchana Sathyakumar  * Dual Edge sensitive           HIGH
138f55c73aeSArchana Sathyakumar  */
139f55c73aeSArchana Sathyakumar enum pdc_irq_config_bits {
140f55c73aeSArchana Sathyakumar 	PDC_LEVEL_LOW		= 0b000,
141f55c73aeSArchana Sathyakumar 	PDC_EDGE_FALLING	= 0b010,
142f55c73aeSArchana Sathyakumar 	PDC_LEVEL_HIGH		= 0b100,
143f55c73aeSArchana Sathyakumar 	PDC_EDGE_RISING		= 0b110,
144f55c73aeSArchana Sathyakumar 	PDC_EDGE_DUAL		= 0b111,
145f55c73aeSArchana Sathyakumar };
146f55c73aeSArchana Sathyakumar 
147f55c73aeSArchana Sathyakumar /**
148f55c73aeSArchana Sathyakumar  * qcom_pdc_gic_set_type: Configure PDC for the interrupt
149f55c73aeSArchana Sathyakumar  *
150f55c73aeSArchana Sathyakumar  * @d: the interrupt data
151f55c73aeSArchana Sathyakumar  * @type: the interrupt type
152f55c73aeSArchana Sathyakumar  *
153f55c73aeSArchana Sathyakumar  * If @type is edge triggered, forward that as Rising edge as PDC
154f55c73aeSArchana Sathyakumar  * takes care of converting falling edge to rising edge signal
155f55c73aeSArchana Sathyakumar  * If @type is level, then forward that as level high as PDC
156f55c73aeSArchana Sathyakumar  * takes care of converting falling edge to rising edge signal
157f55c73aeSArchana Sathyakumar  */
158f55c73aeSArchana Sathyakumar static int qcom_pdc_gic_set_type(struct irq_data *d, unsigned int type)
159f55c73aeSArchana Sathyakumar {
160f55c73aeSArchana Sathyakumar 	int pin_out = d->hwirq;
161f55c73aeSArchana Sathyakumar 	enum pdc_irq_config_bits pdc_type;
162f55c73aeSArchana Sathyakumar 
16381ef8bf8SLina Iyer 	if (pin_out == GPIO_NO_WAKE_IRQ)
16481ef8bf8SLina Iyer 		return 0;
16581ef8bf8SLina Iyer 
166f55c73aeSArchana Sathyakumar 	switch (type) {
167f55c73aeSArchana Sathyakumar 	case IRQ_TYPE_EDGE_RISING:
168f55c73aeSArchana Sathyakumar 		pdc_type = PDC_EDGE_RISING;
169f55c73aeSArchana Sathyakumar 		break;
170f55c73aeSArchana Sathyakumar 	case IRQ_TYPE_EDGE_FALLING:
171f55c73aeSArchana Sathyakumar 		pdc_type = PDC_EDGE_FALLING;
172f55c73aeSArchana Sathyakumar 		type = IRQ_TYPE_EDGE_RISING;
173f55c73aeSArchana Sathyakumar 		break;
174f55c73aeSArchana Sathyakumar 	case IRQ_TYPE_EDGE_BOTH:
175f55c73aeSArchana Sathyakumar 		pdc_type = PDC_EDGE_DUAL;
1767bae48b2SLina Iyer 		type = IRQ_TYPE_EDGE_RISING;
177f55c73aeSArchana Sathyakumar 		break;
178f55c73aeSArchana Sathyakumar 	case IRQ_TYPE_LEVEL_HIGH:
179f55c73aeSArchana Sathyakumar 		pdc_type = PDC_LEVEL_HIGH;
180f55c73aeSArchana Sathyakumar 		break;
181f55c73aeSArchana Sathyakumar 	case IRQ_TYPE_LEVEL_LOW:
182f55c73aeSArchana Sathyakumar 		pdc_type = PDC_LEVEL_LOW;
183f55c73aeSArchana Sathyakumar 		type = IRQ_TYPE_LEVEL_HIGH;
184f55c73aeSArchana Sathyakumar 		break;
185f55c73aeSArchana Sathyakumar 	default:
186f55c73aeSArchana Sathyakumar 		WARN_ON(1);
187f55c73aeSArchana Sathyakumar 		return -EINVAL;
188f55c73aeSArchana Sathyakumar 	}
189f55c73aeSArchana Sathyakumar 
190f55c73aeSArchana Sathyakumar 	pdc_reg_write(IRQ_i_CFG, pin_out, pdc_type);
191f55c73aeSArchana Sathyakumar 
192f55c73aeSArchana Sathyakumar 	return irq_chip_set_type_parent(d, type);
193f55c73aeSArchana Sathyakumar }
194f55c73aeSArchana Sathyakumar 
195f55c73aeSArchana Sathyakumar static struct irq_chip qcom_pdc_gic_chip = {
196f55c73aeSArchana Sathyakumar 	.name			= "PDC",
197f55c73aeSArchana Sathyakumar 	.irq_eoi		= irq_chip_eoi_parent,
198f55c73aeSArchana Sathyakumar 	.irq_mask		= qcom_pdc_gic_mask,
199f55c73aeSArchana Sathyakumar 	.irq_unmask		= qcom_pdc_gic_unmask,
200da3f875aSLina Iyer 	.irq_disable		= qcom_pdc_gic_disable,
201da3f875aSLina Iyer 	.irq_enable		= qcom_pdc_gic_enable,
202e71374c0SMaulik Shah 	.irq_get_irqchip_state	= qcom_pdc_gic_get_irqchip_state,
203e71374c0SMaulik Shah 	.irq_set_irqchip_state	= qcom_pdc_gic_set_irqchip_state,
204f55c73aeSArchana Sathyakumar 	.irq_retrigger		= irq_chip_retrigger_hierarchy,
205f55c73aeSArchana Sathyakumar 	.irq_set_type		= qcom_pdc_gic_set_type,
206f55c73aeSArchana Sathyakumar 	.flags			= IRQCHIP_MASK_ON_SUSPEND |
207f55c73aeSArchana Sathyakumar 				  IRQCHIP_SET_TYPE_MASKED |
208f55c73aeSArchana Sathyakumar 				  IRQCHIP_SKIP_SET_WAKE,
209f55c73aeSArchana Sathyakumar 	.irq_set_vcpu_affinity	= irq_chip_set_vcpu_affinity_parent,
210f55c73aeSArchana Sathyakumar 	.irq_set_affinity	= irq_chip_set_affinity_parent,
211f55c73aeSArchana Sathyakumar };
212f55c73aeSArchana Sathyakumar 
213f55c73aeSArchana Sathyakumar static irq_hw_number_t get_parent_hwirq(int pin)
214f55c73aeSArchana Sathyakumar {
215f55c73aeSArchana Sathyakumar 	int i;
216f55c73aeSArchana Sathyakumar 	struct pdc_pin_region *region;
217f55c73aeSArchana Sathyakumar 
218f55c73aeSArchana Sathyakumar 	for (i = 0; i < pdc_region_cnt; i++) {
219f55c73aeSArchana Sathyakumar 		region = &pdc_region[i];
220f55c73aeSArchana Sathyakumar 		if (pin >= region->pin_base &&
221f55c73aeSArchana Sathyakumar 		    pin < region->pin_base + region->cnt)
222f55c73aeSArchana Sathyakumar 			return (region->parent_base + pin - region->pin_base);
223f55c73aeSArchana Sathyakumar 	}
224f55c73aeSArchana Sathyakumar 
22581ef8bf8SLina Iyer 	return PDC_NO_PARENT_IRQ;
226f55c73aeSArchana Sathyakumar }
227f55c73aeSArchana Sathyakumar 
228f55c73aeSArchana Sathyakumar static int qcom_pdc_translate(struct irq_domain *d, struct irq_fwspec *fwspec,
229f55c73aeSArchana Sathyakumar 			      unsigned long *hwirq, unsigned int *type)
230f55c73aeSArchana Sathyakumar {
231f55c73aeSArchana Sathyakumar 	if (is_of_node(fwspec->fwnode)) {
232f55c73aeSArchana Sathyakumar 		if (fwspec->param_count != 2)
233f55c73aeSArchana Sathyakumar 			return -EINVAL;
234f55c73aeSArchana Sathyakumar 
235f55c73aeSArchana Sathyakumar 		*hwirq = fwspec->param[0];
236f55c73aeSArchana Sathyakumar 		*type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
237f55c73aeSArchana Sathyakumar 		return 0;
238f55c73aeSArchana Sathyakumar 	}
239f55c73aeSArchana Sathyakumar 
240f55c73aeSArchana Sathyakumar 	return -EINVAL;
241f55c73aeSArchana Sathyakumar }
242f55c73aeSArchana Sathyakumar 
243f55c73aeSArchana Sathyakumar static int qcom_pdc_alloc(struct irq_domain *domain, unsigned int virq,
244f55c73aeSArchana Sathyakumar 			  unsigned int nr_irqs, void *data)
245f55c73aeSArchana Sathyakumar {
246f55c73aeSArchana Sathyakumar 	struct irq_fwspec *fwspec = data;
247f55c73aeSArchana Sathyakumar 	struct irq_fwspec parent_fwspec;
248f55c73aeSArchana Sathyakumar 	irq_hw_number_t hwirq, parent_hwirq;
249f55c73aeSArchana Sathyakumar 	unsigned int type;
250f55c73aeSArchana Sathyakumar 	int ret;
251f55c73aeSArchana Sathyakumar 
252f55c73aeSArchana Sathyakumar 	ret = qcom_pdc_translate(domain, fwspec, &hwirq, &type);
253f55c73aeSArchana Sathyakumar 	if (ret)
25481ef8bf8SLina Iyer 		return ret;
255f55c73aeSArchana Sathyakumar 
256f55c73aeSArchana Sathyakumar 	ret  = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
257f55c73aeSArchana Sathyakumar 					     &qcom_pdc_gic_chip, NULL);
258f55c73aeSArchana Sathyakumar 	if (ret)
259f55c73aeSArchana Sathyakumar 		return ret;
260f55c73aeSArchana Sathyakumar 
26181ef8bf8SLina Iyer 	parent_hwirq = get_parent_hwirq(hwirq);
26281ef8bf8SLina Iyer 	if (parent_hwirq == PDC_NO_PARENT_IRQ)
26381ef8bf8SLina Iyer 		return 0;
26481ef8bf8SLina Iyer 
265f55c73aeSArchana Sathyakumar 	if (type & IRQ_TYPE_EDGE_BOTH)
266f55c73aeSArchana Sathyakumar 		type = IRQ_TYPE_EDGE_RISING;
267f55c73aeSArchana Sathyakumar 
268f55c73aeSArchana Sathyakumar 	if (type & IRQ_TYPE_LEVEL_MASK)
269f55c73aeSArchana Sathyakumar 		type = IRQ_TYPE_LEVEL_HIGH;
270f55c73aeSArchana Sathyakumar 
271f55c73aeSArchana Sathyakumar 	parent_fwspec.fwnode      = domain->parent->fwnode;
272f55c73aeSArchana Sathyakumar 	parent_fwspec.param_count = 3;
273f55c73aeSArchana Sathyakumar 	parent_fwspec.param[0]    = 0;
274f55c73aeSArchana Sathyakumar 	parent_fwspec.param[1]    = parent_hwirq;
275f55c73aeSArchana Sathyakumar 	parent_fwspec.param[2]    = type;
276f55c73aeSArchana Sathyakumar 
277f55c73aeSArchana Sathyakumar 	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
278f55c73aeSArchana Sathyakumar 					    &parent_fwspec);
279f55c73aeSArchana Sathyakumar }
280f55c73aeSArchana Sathyakumar 
281f55c73aeSArchana Sathyakumar static const struct irq_domain_ops qcom_pdc_ops = {
282f55c73aeSArchana Sathyakumar 	.translate	= qcom_pdc_translate,
283f55c73aeSArchana Sathyakumar 	.alloc		= qcom_pdc_alloc,
284f55c73aeSArchana Sathyakumar 	.free		= irq_domain_free_irqs_common,
285f55c73aeSArchana Sathyakumar };
286f55c73aeSArchana Sathyakumar 
28781ef8bf8SLina Iyer static int qcom_pdc_gpio_alloc(struct irq_domain *domain, unsigned int virq,
28881ef8bf8SLina Iyer 			       unsigned int nr_irqs, void *data)
28981ef8bf8SLina Iyer {
29081ef8bf8SLina Iyer 	struct irq_fwspec *fwspec = data;
29181ef8bf8SLina Iyer 	struct irq_fwspec parent_fwspec;
29281ef8bf8SLina Iyer 	irq_hw_number_t hwirq, parent_hwirq;
29381ef8bf8SLina Iyer 	unsigned int type;
29481ef8bf8SLina Iyer 	int ret;
29581ef8bf8SLina Iyer 
29681ef8bf8SLina Iyer 	ret = qcom_pdc_translate(domain, fwspec, &hwirq, &type);
29781ef8bf8SLina Iyer 	if (ret)
29881ef8bf8SLina Iyer 		return ret;
29981ef8bf8SLina Iyer 
30081ef8bf8SLina Iyer 	ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
30181ef8bf8SLina Iyer 					    &qcom_pdc_gic_chip, NULL);
30281ef8bf8SLina Iyer 	if (ret)
30381ef8bf8SLina Iyer 		return ret;
30481ef8bf8SLina Iyer 
30581ef8bf8SLina Iyer 	if (hwirq == GPIO_NO_WAKE_IRQ)
30681ef8bf8SLina Iyer 		return 0;
30781ef8bf8SLina Iyer 
30881ef8bf8SLina Iyer 	parent_hwirq = get_parent_hwirq(hwirq);
30981ef8bf8SLina Iyer 	if (parent_hwirq == PDC_NO_PARENT_IRQ)
31081ef8bf8SLina Iyer 		return 0;
31181ef8bf8SLina Iyer 
31281ef8bf8SLina Iyer 	if (type & IRQ_TYPE_EDGE_BOTH)
31381ef8bf8SLina Iyer 		type = IRQ_TYPE_EDGE_RISING;
31481ef8bf8SLina Iyer 
31581ef8bf8SLina Iyer 	if (type & IRQ_TYPE_LEVEL_MASK)
31681ef8bf8SLina Iyer 		type = IRQ_TYPE_LEVEL_HIGH;
31781ef8bf8SLina Iyer 
31881ef8bf8SLina Iyer 	parent_fwspec.fwnode      = domain->parent->fwnode;
31981ef8bf8SLina Iyer 	parent_fwspec.param_count = 3;
32081ef8bf8SLina Iyer 	parent_fwspec.param[0]    = 0;
32181ef8bf8SLina Iyer 	parent_fwspec.param[1]    = parent_hwirq;
32281ef8bf8SLina Iyer 	parent_fwspec.param[2]    = type;
32381ef8bf8SLina Iyer 
32481ef8bf8SLina Iyer 	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
32581ef8bf8SLina Iyer 					    &parent_fwspec);
32681ef8bf8SLina Iyer }
32781ef8bf8SLina Iyer 
32881ef8bf8SLina Iyer static int qcom_pdc_gpio_domain_select(struct irq_domain *d,
32981ef8bf8SLina Iyer 				       struct irq_fwspec *fwspec,
33081ef8bf8SLina Iyer 				       enum irq_domain_bus_token bus_token)
33181ef8bf8SLina Iyer {
33281ef8bf8SLina Iyer 	return bus_token == DOMAIN_BUS_WAKEUP;
33381ef8bf8SLina Iyer }
33481ef8bf8SLina Iyer 
33581ef8bf8SLina Iyer static const struct irq_domain_ops qcom_pdc_gpio_ops = {
33681ef8bf8SLina Iyer 	.select		= qcom_pdc_gpio_domain_select,
33781ef8bf8SLina Iyer 	.alloc		= qcom_pdc_gpio_alloc,
33881ef8bf8SLina Iyer 	.free		= irq_domain_free_irqs_common,
33981ef8bf8SLina Iyer };
34081ef8bf8SLina Iyer 
341f55c73aeSArchana Sathyakumar static int pdc_setup_pin_mapping(struct device_node *np)
342f55c73aeSArchana Sathyakumar {
343f55c73aeSArchana Sathyakumar 	int ret, n;
344f55c73aeSArchana Sathyakumar 
345f55c73aeSArchana Sathyakumar 	n = of_property_count_elems_of_size(np, "qcom,pdc-ranges", sizeof(u32));
346f55c73aeSArchana Sathyakumar 	if (n <= 0 || n % 3)
347f55c73aeSArchana Sathyakumar 		return -EINVAL;
348f55c73aeSArchana Sathyakumar 
349f55c73aeSArchana Sathyakumar 	pdc_region_cnt = n / 3;
350f55c73aeSArchana Sathyakumar 	pdc_region = kcalloc(pdc_region_cnt, sizeof(*pdc_region), GFP_KERNEL);
351f55c73aeSArchana Sathyakumar 	if (!pdc_region) {
352f55c73aeSArchana Sathyakumar 		pdc_region_cnt = 0;
353f55c73aeSArchana Sathyakumar 		return -ENOMEM;
354f55c73aeSArchana Sathyakumar 	}
355f55c73aeSArchana Sathyakumar 
356f55c73aeSArchana Sathyakumar 	for (n = 0; n < pdc_region_cnt; n++) {
357f55c73aeSArchana Sathyakumar 		ret = of_property_read_u32_index(np, "qcom,pdc-ranges",
358f55c73aeSArchana Sathyakumar 						 n * 3 + 0,
359f55c73aeSArchana Sathyakumar 						 &pdc_region[n].pin_base);
360f55c73aeSArchana Sathyakumar 		if (ret)
361f55c73aeSArchana Sathyakumar 			return ret;
362f55c73aeSArchana Sathyakumar 		ret = of_property_read_u32_index(np, "qcom,pdc-ranges",
363f55c73aeSArchana Sathyakumar 						 n * 3 + 1,
364f55c73aeSArchana Sathyakumar 						 &pdc_region[n].parent_base);
365f55c73aeSArchana Sathyakumar 		if (ret)
366f55c73aeSArchana Sathyakumar 			return ret;
367f55c73aeSArchana Sathyakumar 		ret = of_property_read_u32_index(np, "qcom,pdc-ranges",
368f55c73aeSArchana Sathyakumar 						 n * 3 + 2,
369f55c73aeSArchana Sathyakumar 						 &pdc_region[n].cnt);
370f55c73aeSArchana Sathyakumar 		if (ret)
371f55c73aeSArchana Sathyakumar 			return ret;
372f55c73aeSArchana Sathyakumar 	}
373f55c73aeSArchana Sathyakumar 
374f55c73aeSArchana Sathyakumar 	return 0;
375f55c73aeSArchana Sathyakumar }
376f55c73aeSArchana Sathyakumar 
377f55c73aeSArchana Sathyakumar static int qcom_pdc_init(struct device_node *node, struct device_node *parent)
378f55c73aeSArchana Sathyakumar {
37981ef8bf8SLina Iyer 	struct irq_domain *parent_domain, *pdc_domain, *pdc_gpio_domain;
380f55c73aeSArchana Sathyakumar 	int ret;
381f55c73aeSArchana Sathyakumar 
382f55c73aeSArchana Sathyakumar 	pdc_base = of_iomap(node, 0);
383f55c73aeSArchana Sathyakumar 	if (!pdc_base) {
384f55c73aeSArchana Sathyakumar 		pr_err("%pOF: unable to map PDC registers\n", node);
385f55c73aeSArchana Sathyakumar 		return -ENXIO;
386f55c73aeSArchana Sathyakumar 	}
387f55c73aeSArchana Sathyakumar 
388f55c73aeSArchana Sathyakumar 	parent_domain = irq_find_host(parent);
389f55c73aeSArchana Sathyakumar 	if (!parent_domain) {
390f55c73aeSArchana Sathyakumar 		pr_err("%pOF: unable to find PDC's parent domain\n", node);
391f55c73aeSArchana Sathyakumar 		ret = -ENXIO;
392f55c73aeSArchana Sathyakumar 		goto fail;
393f55c73aeSArchana Sathyakumar 	}
394f55c73aeSArchana Sathyakumar 
395f55c73aeSArchana Sathyakumar 	ret = pdc_setup_pin_mapping(node);
396f55c73aeSArchana Sathyakumar 	if (ret) {
397f55c73aeSArchana Sathyakumar 		pr_err("%pOF: failed to init PDC pin-hwirq mapping\n", node);
398f55c73aeSArchana Sathyakumar 		goto fail;
399f55c73aeSArchana Sathyakumar 	}
400f55c73aeSArchana Sathyakumar 
401f55c73aeSArchana Sathyakumar 	pdc_domain = irq_domain_create_hierarchy(parent_domain, 0, PDC_MAX_IRQS,
402f55c73aeSArchana Sathyakumar 						 of_fwnode_handle(node),
403f55c73aeSArchana Sathyakumar 						 &qcom_pdc_ops, NULL);
404f55c73aeSArchana Sathyakumar 	if (!pdc_domain) {
405f55c73aeSArchana Sathyakumar 		pr_err("%pOF: GIC domain add failed\n", node);
406f55c73aeSArchana Sathyakumar 		ret = -ENOMEM;
407f55c73aeSArchana Sathyakumar 		goto fail;
408f55c73aeSArchana Sathyakumar 	}
409f55c73aeSArchana Sathyakumar 
41081ef8bf8SLina Iyer 	pdc_gpio_domain = irq_domain_create_hierarchy(parent_domain,
41181ef8bf8SLina Iyer 					IRQ_DOMAIN_FLAG_QCOM_PDC_WAKEUP,
41281ef8bf8SLina Iyer 					PDC_MAX_GPIO_IRQS,
41381ef8bf8SLina Iyer 					of_fwnode_handle(node),
41481ef8bf8SLina Iyer 					&qcom_pdc_gpio_ops, NULL);
41581ef8bf8SLina Iyer 	if (!pdc_gpio_domain) {
41681ef8bf8SLina Iyer 		pr_err("%pOF: PDC domain add failed for GPIO domain\n", node);
41781ef8bf8SLina Iyer 		ret = -ENOMEM;
41881ef8bf8SLina Iyer 		goto remove;
41981ef8bf8SLina Iyer 	}
42081ef8bf8SLina Iyer 
42181ef8bf8SLina Iyer 	irq_domain_update_bus_token(pdc_gpio_domain, DOMAIN_BUS_WAKEUP);
42281ef8bf8SLina Iyer 
423f55c73aeSArchana Sathyakumar 	return 0;
424f55c73aeSArchana Sathyakumar 
42581ef8bf8SLina Iyer remove:
42681ef8bf8SLina Iyer 	irq_domain_remove(pdc_domain);
427f55c73aeSArchana Sathyakumar fail:
428f55c73aeSArchana Sathyakumar 	kfree(pdc_region);
429f55c73aeSArchana Sathyakumar 	iounmap(pdc_base);
430f55c73aeSArchana Sathyakumar 	return ret;
431f55c73aeSArchana Sathyakumar }
432f55c73aeSArchana Sathyakumar 
4338e4d5a5bSRajendra Nayak IRQCHIP_DECLARE(qcom_pdc, "qcom,pdc", qcom_pdc_init);
434