1cc2d3216SMarc Zyngier /* 2cc2d3216SMarc Zyngier * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved. 3cc2d3216SMarc Zyngier * Author: Marc Zyngier <marc.zyngier@arm.com> 4cc2d3216SMarc Zyngier * 5cc2d3216SMarc Zyngier * This program is free software; you can redistribute it and/or modify 6cc2d3216SMarc Zyngier * it under the terms of the GNU General Public License version 2 as 7cc2d3216SMarc Zyngier * published by the Free Software Foundation. 8cc2d3216SMarc Zyngier * 9cc2d3216SMarc Zyngier * This program is distributed in the hope that it will be useful, 10cc2d3216SMarc Zyngier * but WITHOUT ANY WARRANTY; without even the implied warranty of 11cc2d3216SMarc Zyngier * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12cc2d3216SMarc Zyngier * GNU General Public License for more details. 13cc2d3216SMarc Zyngier * 14cc2d3216SMarc Zyngier * You should have received a copy of the GNU General Public License 15cc2d3216SMarc Zyngier * along with this program. If not, see <http://www.gnu.org/licenses/>. 16cc2d3216SMarc Zyngier */ 17cc2d3216SMarc Zyngier 18cc2d3216SMarc Zyngier #include <linux/bitmap.h> 19cc2d3216SMarc Zyngier #include <linux/cpu.h> 20cc2d3216SMarc Zyngier #include <linux/delay.h> 21cc2d3216SMarc Zyngier #include <linux/interrupt.h> 22cc2d3216SMarc Zyngier #include <linux/log2.h> 23cc2d3216SMarc Zyngier #include <linux/mm.h> 24cc2d3216SMarc Zyngier #include <linux/msi.h> 25cc2d3216SMarc Zyngier #include <linux/of.h> 26cc2d3216SMarc Zyngier #include <linux/of_address.h> 27cc2d3216SMarc Zyngier #include <linux/of_irq.h> 28cc2d3216SMarc Zyngier #include <linux/of_pci.h> 29cc2d3216SMarc Zyngier #include <linux/of_platform.h> 30cc2d3216SMarc Zyngier #include <linux/percpu.h> 31cc2d3216SMarc Zyngier #include <linux/slab.h> 32cc2d3216SMarc Zyngier 3341a83e06SJoel Porquet #include <linux/irqchip.h> 34cc2d3216SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h> 35cc2d3216SMarc Zyngier 36cc2d3216SMarc Zyngier #include <asm/cacheflush.h> 37cc2d3216SMarc Zyngier #include <asm/cputype.h> 38cc2d3216SMarc Zyngier #include <asm/exception.h> 39cc2d3216SMarc Zyngier 4067510ccaSRobert Richter #include "irq-gic-common.h" 4167510ccaSRobert Richter 4294100970SRobert Richter #define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0) 4394100970SRobert Richter #define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1) 44fbf8f40eSGanapatrao Kulkarni #define ITS_FLAGS_WORKAROUND_CAVIUM_23144 (1ULL << 2) 45cc2d3216SMarc Zyngier 46c48ed51cSMarc Zyngier #define RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING (1 << 0) 47c48ed51cSMarc Zyngier 48cc2d3216SMarc Zyngier /* 49cc2d3216SMarc Zyngier * Collection structure - just an ID, and a redistributor address to 50cc2d3216SMarc Zyngier * ping. We use one per CPU as a bag of interrupts assigned to this 51cc2d3216SMarc Zyngier * CPU. 52cc2d3216SMarc Zyngier */ 53cc2d3216SMarc Zyngier struct its_collection { 54cc2d3216SMarc Zyngier u64 target_address; 55cc2d3216SMarc Zyngier u16 col_id; 56cc2d3216SMarc Zyngier }; 57cc2d3216SMarc Zyngier 58cc2d3216SMarc Zyngier /* 59*9347359aSShanker Donthineni * The ITS_BASER structure - contains memory information, cached 60*9347359aSShanker Donthineni * value of BASER register configuration and ITS page size. 61466b7d16SShanker Donthineni */ 62466b7d16SShanker Donthineni struct its_baser { 63466b7d16SShanker Donthineni void *base; 64466b7d16SShanker Donthineni u64 val; 65466b7d16SShanker Donthineni u32 order; 66*9347359aSShanker Donthineni u32 psz; 67466b7d16SShanker Donthineni }; 68466b7d16SShanker Donthineni 69466b7d16SShanker Donthineni /* 70cc2d3216SMarc Zyngier * The ITS structure - contains most of the infrastructure, with the 71841514abSMarc Zyngier * top-level MSI domain, the command queue, the collections, and the 72841514abSMarc Zyngier * list of devices writing to it. 73cc2d3216SMarc Zyngier */ 74cc2d3216SMarc Zyngier struct its_node { 75cc2d3216SMarc Zyngier raw_spinlock_t lock; 76cc2d3216SMarc Zyngier struct list_head entry; 77cc2d3216SMarc Zyngier void __iomem *base; 78cc2d3216SMarc Zyngier unsigned long phys_base; 79cc2d3216SMarc Zyngier struct its_cmd_block *cmd_base; 80cc2d3216SMarc Zyngier struct its_cmd_block *cmd_write; 81466b7d16SShanker Donthineni struct its_baser tables[GITS_BASER_NR_REGS]; 82cc2d3216SMarc Zyngier struct its_collection *collections; 83cc2d3216SMarc Zyngier struct list_head its_device_list; 84cc2d3216SMarc Zyngier u64 flags; 85cc2d3216SMarc Zyngier u32 ite_size; 86466b7d16SShanker Donthineni u32 device_ids; 87fbf8f40eSGanapatrao Kulkarni int numa_node; 88cc2d3216SMarc Zyngier }; 89cc2d3216SMarc Zyngier 90cc2d3216SMarc Zyngier #define ITS_ITT_ALIGN SZ_256 91cc2d3216SMarc Zyngier 922eca0d6cSShanker Donthineni /* Convert page order to size in bytes */ 932eca0d6cSShanker Donthineni #define PAGE_ORDER_TO_SIZE(o) (PAGE_SIZE << (o)) 942eca0d6cSShanker Donthineni 95591e5becSMarc Zyngier struct event_lpi_map { 96591e5becSMarc Zyngier unsigned long *lpi_map; 97591e5becSMarc Zyngier u16 *col_map; 98591e5becSMarc Zyngier irq_hw_number_t lpi_base; 99591e5becSMarc Zyngier int nr_lpis; 100591e5becSMarc Zyngier }; 101591e5becSMarc Zyngier 102cc2d3216SMarc Zyngier /* 103cc2d3216SMarc Zyngier * The ITS view of a device - belongs to an ITS, a collection, owns an 104cc2d3216SMarc Zyngier * interrupt translation table, and a list of interrupts. 105cc2d3216SMarc Zyngier */ 106cc2d3216SMarc Zyngier struct its_device { 107cc2d3216SMarc Zyngier struct list_head entry; 108cc2d3216SMarc Zyngier struct its_node *its; 109591e5becSMarc Zyngier struct event_lpi_map event_map; 110cc2d3216SMarc Zyngier void *itt; 111cc2d3216SMarc Zyngier u32 nr_ites; 112cc2d3216SMarc Zyngier u32 device_id; 113cc2d3216SMarc Zyngier }; 114cc2d3216SMarc Zyngier 1151ac19ca6SMarc Zyngier static LIST_HEAD(its_nodes); 1161ac19ca6SMarc Zyngier static DEFINE_SPINLOCK(its_lock); 1171ac19ca6SMarc Zyngier static struct rdists *gic_rdists; 1181ac19ca6SMarc Zyngier 1191ac19ca6SMarc Zyngier #define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist)) 1201ac19ca6SMarc Zyngier #define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base) 1211ac19ca6SMarc Zyngier 122591e5becSMarc Zyngier static struct its_collection *dev_event_to_col(struct its_device *its_dev, 123591e5becSMarc Zyngier u32 event) 124591e5becSMarc Zyngier { 125591e5becSMarc Zyngier struct its_node *its = its_dev->its; 126591e5becSMarc Zyngier 127591e5becSMarc Zyngier return its->collections + its_dev->event_map.col_map[event]; 128591e5becSMarc Zyngier } 129591e5becSMarc Zyngier 130cc2d3216SMarc Zyngier /* 131cc2d3216SMarc Zyngier * ITS command descriptors - parameters to be encoded in a command 132cc2d3216SMarc Zyngier * block. 133cc2d3216SMarc Zyngier */ 134cc2d3216SMarc Zyngier struct its_cmd_desc { 135cc2d3216SMarc Zyngier union { 136cc2d3216SMarc Zyngier struct { 137cc2d3216SMarc Zyngier struct its_device *dev; 138cc2d3216SMarc Zyngier u32 event_id; 139cc2d3216SMarc Zyngier } its_inv_cmd; 140cc2d3216SMarc Zyngier 141cc2d3216SMarc Zyngier struct { 142cc2d3216SMarc Zyngier struct its_device *dev; 143cc2d3216SMarc Zyngier u32 event_id; 144cc2d3216SMarc Zyngier } its_int_cmd; 145cc2d3216SMarc Zyngier 146cc2d3216SMarc Zyngier struct { 147cc2d3216SMarc Zyngier struct its_device *dev; 148cc2d3216SMarc Zyngier int valid; 149cc2d3216SMarc Zyngier } its_mapd_cmd; 150cc2d3216SMarc Zyngier 151cc2d3216SMarc Zyngier struct { 152cc2d3216SMarc Zyngier struct its_collection *col; 153cc2d3216SMarc Zyngier int valid; 154cc2d3216SMarc Zyngier } its_mapc_cmd; 155cc2d3216SMarc Zyngier 156cc2d3216SMarc Zyngier struct { 157cc2d3216SMarc Zyngier struct its_device *dev; 158cc2d3216SMarc Zyngier u32 phys_id; 159cc2d3216SMarc Zyngier u32 event_id; 160cc2d3216SMarc Zyngier } its_mapvi_cmd; 161cc2d3216SMarc Zyngier 162cc2d3216SMarc Zyngier struct { 163cc2d3216SMarc Zyngier struct its_device *dev; 164cc2d3216SMarc Zyngier struct its_collection *col; 165591e5becSMarc Zyngier u32 event_id; 166cc2d3216SMarc Zyngier } its_movi_cmd; 167cc2d3216SMarc Zyngier 168cc2d3216SMarc Zyngier struct { 169cc2d3216SMarc Zyngier struct its_device *dev; 170cc2d3216SMarc Zyngier u32 event_id; 171cc2d3216SMarc Zyngier } its_discard_cmd; 172cc2d3216SMarc Zyngier 173cc2d3216SMarc Zyngier struct { 174cc2d3216SMarc Zyngier struct its_collection *col; 175cc2d3216SMarc Zyngier } its_invall_cmd; 176cc2d3216SMarc Zyngier }; 177cc2d3216SMarc Zyngier }; 178cc2d3216SMarc Zyngier 179cc2d3216SMarc Zyngier /* 180cc2d3216SMarc Zyngier * The ITS command block, which is what the ITS actually parses. 181cc2d3216SMarc Zyngier */ 182cc2d3216SMarc Zyngier struct its_cmd_block { 183cc2d3216SMarc Zyngier u64 raw_cmd[4]; 184cc2d3216SMarc Zyngier }; 185cc2d3216SMarc Zyngier 186cc2d3216SMarc Zyngier #define ITS_CMD_QUEUE_SZ SZ_64K 187cc2d3216SMarc Zyngier #define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block)) 188cc2d3216SMarc Zyngier 189cc2d3216SMarc Zyngier typedef struct its_collection *(*its_cmd_builder_t)(struct its_cmd_block *, 190cc2d3216SMarc Zyngier struct its_cmd_desc *); 191cc2d3216SMarc Zyngier 192cc2d3216SMarc Zyngier static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr) 193cc2d3216SMarc Zyngier { 194cc2d3216SMarc Zyngier cmd->raw_cmd[0] &= ~0xffUL; 195cc2d3216SMarc Zyngier cmd->raw_cmd[0] |= cmd_nr; 196cc2d3216SMarc Zyngier } 197cc2d3216SMarc Zyngier 198cc2d3216SMarc Zyngier static void its_encode_devid(struct its_cmd_block *cmd, u32 devid) 199cc2d3216SMarc Zyngier { 2007e195ba0SAndre Przywara cmd->raw_cmd[0] &= BIT_ULL(32) - 1; 201cc2d3216SMarc Zyngier cmd->raw_cmd[0] |= ((u64)devid) << 32; 202cc2d3216SMarc Zyngier } 203cc2d3216SMarc Zyngier 204cc2d3216SMarc Zyngier static void its_encode_event_id(struct its_cmd_block *cmd, u32 id) 205cc2d3216SMarc Zyngier { 206cc2d3216SMarc Zyngier cmd->raw_cmd[1] &= ~0xffffffffUL; 207cc2d3216SMarc Zyngier cmd->raw_cmd[1] |= id; 208cc2d3216SMarc Zyngier } 209cc2d3216SMarc Zyngier 210cc2d3216SMarc Zyngier static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id) 211cc2d3216SMarc Zyngier { 212cc2d3216SMarc Zyngier cmd->raw_cmd[1] &= 0xffffffffUL; 213cc2d3216SMarc Zyngier cmd->raw_cmd[1] |= ((u64)phys_id) << 32; 214cc2d3216SMarc Zyngier } 215cc2d3216SMarc Zyngier 216cc2d3216SMarc Zyngier static void its_encode_size(struct its_cmd_block *cmd, u8 size) 217cc2d3216SMarc Zyngier { 218cc2d3216SMarc Zyngier cmd->raw_cmd[1] &= ~0x1fUL; 219cc2d3216SMarc Zyngier cmd->raw_cmd[1] |= size & 0x1f; 220cc2d3216SMarc Zyngier } 221cc2d3216SMarc Zyngier 222cc2d3216SMarc Zyngier static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr) 223cc2d3216SMarc Zyngier { 224cc2d3216SMarc Zyngier cmd->raw_cmd[2] &= ~0xffffffffffffUL; 225cc2d3216SMarc Zyngier cmd->raw_cmd[2] |= itt_addr & 0xffffffffff00UL; 226cc2d3216SMarc Zyngier } 227cc2d3216SMarc Zyngier 228cc2d3216SMarc Zyngier static void its_encode_valid(struct its_cmd_block *cmd, int valid) 229cc2d3216SMarc Zyngier { 230cc2d3216SMarc Zyngier cmd->raw_cmd[2] &= ~(1UL << 63); 231cc2d3216SMarc Zyngier cmd->raw_cmd[2] |= ((u64)!!valid) << 63; 232cc2d3216SMarc Zyngier } 233cc2d3216SMarc Zyngier 234cc2d3216SMarc Zyngier static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr) 235cc2d3216SMarc Zyngier { 236cc2d3216SMarc Zyngier cmd->raw_cmd[2] &= ~(0xffffffffUL << 16); 237cc2d3216SMarc Zyngier cmd->raw_cmd[2] |= (target_addr & (0xffffffffUL << 16)); 238cc2d3216SMarc Zyngier } 239cc2d3216SMarc Zyngier 240cc2d3216SMarc Zyngier static void its_encode_collection(struct its_cmd_block *cmd, u16 col) 241cc2d3216SMarc Zyngier { 242cc2d3216SMarc Zyngier cmd->raw_cmd[2] &= ~0xffffUL; 243cc2d3216SMarc Zyngier cmd->raw_cmd[2] |= col; 244cc2d3216SMarc Zyngier } 245cc2d3216SMarc Zyngier 246cc2d3216SMarc Zyngier static inline void its_fixup_cmd(struct its_cmd_block *cmd) 247cc2d3216SMarc Zyngier { 248cc2d3216SMarc Zyngier /* Let's fixup BE commands */ 249cc2d3216SMarc Zyngier cmd->raw_cmd[0] = cpu_to_le64(cmd->raw_cmd[0]); 250cc2d3216SMarc Zyngier cmd->raw_cmd[1] = cpu_to_le64(cmd->raw_cmd[1]); 251cc2d3216SMarc Zyngier cmd->raw_cmd[2] = cpu_to_le64(cmd->raw_cmd[2]); 252cc2d3216SMarc Zyngier cmd->raw_cmd[3] = cpu_to_le64(cmd->raw_cmd[3]); 253cc2d3216SMarc Zyngier } 254cc2d3216SMarc Zyngier 255cc2d3216SMarc Zyngier static struct its_collection *its_build_mapd_cmd(struct its_cmd_block *cmd, 256cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 257cc2d3216SMarc Zyngier { 258cc2d3216SMarc Zyngier unsigned long itt_addr; 259c8481267SMarc Zyngier u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites); 260cc2d3216SMarc Zyngier 261cc2d3216SMarc Zyngier itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt); 262cc2d3216SMarc Zyngier itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN); 263cc2d3216SMarc Zyngier 264cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MAPD); 265cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id); 266cc2d3216SMarc Zyngier its_encode_size(cmd, size - 1); 267cc2d3216SMarc Zyngier its_encode_itt(cmd, itt_addr); 268cc2d3216SMarc Zyngier its_encode_valid(cmd, desc->its_mapd_cmd.valid); 269cc2d3216SMarc Zyngier 270cc2d3216SMarc Zyngier its_fixup_cmd(cmd); 271cc2d3216SMarc Zyngier 272591e5becSMarc Zyngier return NULL; 273cc2d3216SMarc Zyngier } 274cc2d3216SMarc Zyngier 275cc2d3216SMarc Zyngier static struct its_collection *its_build_mapc_cmd(struct its_cmd_block *cmd, 276cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 277cc2d3216SMarc Zyngier { 278cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MAPC); 279cc2d3216SMarc Zyngier its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id); 280cc2d3216SMarc Zyngier its_encode_target(cmd, desc->its_mapc_cmd.col->target_address); 281cc2d3216SMarc Zyngier its_encode_valid(cmd, desc->its_mapc_cmd.valid); 282cc2d3216SMarc Zyngier 283cc2d3216SMarc Zyngier its_fixup_cmd(cmd); 284cc2d3216SMarc Zyngier 285cc2d3216SMarc Zyngier return desc->its_mapc_cmd.col; 286cc2d3216SMarc Zyngier } 287cc2d3216SMarc Zyngier 288cc2d3216SMarc Zyngier static struct its_collection *its_build_mapvi_cmd(struct its_cmd_block *cmd, 289cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 290cc2d3216SMarc Zyngier { 291591e5becSMarc Zyngier struct its_collection *col; 292591e5becSMarc Zyngier 293591e5becSMarc Zyngier col = dev_event_to_col(desc->its_mapvi_cmd.dev, 294591e5becSMarc Zyngier desc->its_mapvi_cmd.event_id); 295591e5becSMarc Zyngier 296cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MAPVI); 297cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_mapvi_cmd.dev->device_id); 298cc2d3216SMarc Zyngier its_encode_event_id(cmd, desc->its_mapvi_cmd.event_id); 299cc2d3216SMarc Zyngier its_encode_phys_id(cmd, desc->its_mapvi_cmd.phys_id); 300591e5becSMarc Zyngier its_encode_collection(cmd, col->col_id); 301cc2d3216SMarc Zyngier 302cc2d3216SMarc Zyngier its_fixup_cmd(cmd); 303cc2d3216SMarc Zyngier 304591e5becSMarc Zyngier return col; 305cc2d3216SMarc Zyngier } 306cc2d3216SMarc Zyngier 307cc2d3216SMarc Zyngier static struct its_collection *its_build_movi_cmd(struct its_cmd_block *cmd, 308cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 309cc2d3216SMarc Zyngier { 310591e5becSMarc Zyngier struct its_collection *col; 311591e5becSMarc Zyngier 312591e5becSMarc Zyngier col = dev_event_to_col(desc->its_movi_cmd.dev, 313591e5becSMarc Zyngier desc->its_movi_cmd.event_id); 314591e5becSMarc Zyngier 315cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MOVI); 316cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id); 317591e5becSMarc Zyngier its_encode_event_id(cmd, desc->its_movi_cmd.event_id); 318cc2d3216SMarc Zyngier its_encode_collection(cmd, desc->its_movi_cmd.col->col_id); 319cc2d3216SMarc Zyngier 320cc2d3216SMarc Zyngier its_fixup_cmd(cmd); 321cc2d3216SMarc Zyngier 322591e5becSMarc Zyngier return col; 323cc2d3216SMarc Zyngier } 324cc2d3216SMarc Zyngier 325cc2d3216SMarc Zyngier static struct its_collection *its_build_discard_cmd(struct its_cmd_block *cmd, 326cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 327cc2d3216SMarc Zyngier { 328591e5becSMarc Zyngier struct its_collection *col; 329591e5becSMarc Zyngier 330591e5becSMarc Zyngier col = dev_event_to_col(desc->its_discard_cmd.dev, 331591e5becSMarc Zyngier desc->its_discard_cmd.event_id); 332591e5becSMarc Zyngier 333cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_DISCARD); 334cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id); 335cc2d3216SMarc Zyngier its_encode_event_id(cmd, desc->its_discard_cmd.event_id); 336cc2d3216SMarc Zyngier 337cc2d3216SMarc Zyngier its_fixup_cmd(cmd); 338cc2d3216SMarc Zyngier 339591e5becSMarc Zyngier return col; 340cc2d3216SMarc Zyngier } 341cc2d3216SMarc Zyngier 342cc2d3216SMarc Zyngier static struct its_collection *its_build_inv_cmd(struct its_cmd_block *cmd, 343cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 344cc2d3216SMarc Zyngier { 345591e5becSMarc Zyngier struct its_collection *col; 346591e5becSMarc Zyngier 347591e5becSMarc Zyngier col = dev_event_to_col(desc->its_inv_cmd.dev, 348591e5becSMarc Zyngier desc->its_inv_cmd.event_id); 349591e5becSMarc Zyngier 350cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INV); 351cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id); 352cc2d3216SMarc Zyngier its_encode_event_id(cmd, desc->its_inv_cmd.event_id); 353cc2d3216SMarc Zyngier 354cc2d3216SMarc Zyngier its_fixup_cmd(cmd); 355cc2d3216SMarc Zyngier 356591e5becSMarc Zyngier return col; 357cc2d3216SMarc Zyngier } 358cc2d3216SMarc Zyngier 359cc2d3216SMarc Zyngier static struct its_collection *its_build_invall_cmd(struct its_cmd_block *cmd, 360cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 361cc2d3216SMarc Zyngier { 362cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INVALL); 363cc2d3216SMarc Zyngier its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id); 364cc2d3216SMarc Zyngier 365cc2d3216SMarc Zyngier its_fixup_cmd(cmd); 366cc2d3216SMarc Zyngier 367cc2d3216SMarc Zyngier return NULL; 368cc2d3216SMarc Zyngier } 369cc2d3216SMarc Zyngier 370cc2d3216SMarc Zyngier static u64 its_cmd_ptr_to_offset(struct its_node *its, 371cc2d3216SMarc Zyngier struct its_cmd_block *ptr) 372cc2d3216SMarc Zyngier { 373cc2d3216SMarc Zyngier return (ptr - its->cmd_base) * sizeof(*ptr); 374cc2d3216SMarc Zyngier } 375cc2d3216SMarc Zyngier 376cc2d3216SMarc Zyngier static int its_queue_full(struct its_node *its) 377cc2d3216SMarc Zyngier { 378cc2d3216SMarc Zyngier int widx; 379cc2d3216SMarc Zyngier int ridx; 380cc2d3216SMarc Zyngier 381cc2d3216SMarc Zyngier widx = its->cmd_write - its->cmd_base; 382cc2d3216SMarc Zyngier ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block); 383cc2d3216SMarc Zyngier 384cc2d3216SMarc Zyngier /* This is incredibly unlikely to happen, unless the ITS locks up. */ 385cc2d3216SMarc Zyngier if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx) 386cc2d3216SMarc Zyngier return 1; 387cc2d3216SMarc Zyngier 388cc2d3216SMarc Zyngier return 0; 389cc2d3216SMarc Zyngier } 390cc2d3216SMarc Zyngier 391cc2d3216SMarc Zyngier static struct its_cmd_block *its_allocate_entry(struct its_node *its) 392cc2d3216SMarc Zyngier { 393cc2d3216SMarc Zyngier struct its_cmd_block *cmd; 394cc2d3216SMarc Zyngier u32 count = 1000000; /* 1s! */ 395cc2d3216SMarc Zyngier 396cc2d3216SMarc Zyngier while (its_queue_full(its)) { 397cc2d3216SMarc Zyngier count--; 398cc2d3216SMarc Zyngier if (!count) { 399cc2d3216SMarc Zyngier pr_err_ratelimited("ITS queue not draining\n"); 400cc2d3216SMarc Zyngier return NULL; 401cc2d3216SMarc Zyngier } 402cc2d3216SMarc Zyngier cpu_relax(); 403cc2d3216SMarc Zyngier udelay(1); 404cc2d3216SMarc Zyngier } 405cc2d3216SMarc Zyngier 406cc2d3216SMarc Zyngier cmd = its->cmd_write++; 407cc2d3216SMarc Zyngier 408cc2d3216SMarc Zyngier /* Handle queue wrapping */ 409cc2d3216SMarc Zyngier if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES)) 410cc2d3216SMarc Zyngier its->cmd_write = its->cmd_base; 411cc2d3216SMarc Zyngier 412cc2d3216SMarc Zyngier return cmd; 413cc2d3216SMarc Zyngier } 414cc2d3216SMarc Zyngier 415cc2d3216SMarc Zyngier static struct its_cmd_block *its_post_commands(struct its_node *its) 416cc2d3216SMarc Zyngier { 417cc2d3216SMarc Zyngier u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write); 418cc2d3216SMarc Zyngier 419cc2d3216SMarc Zyngier writel_relaxed(wr, its->base + GITS_CWRITER); 420cc2d3216SMarc Zyngier 421cc2d3216SMarc Zyngier return its->cmd_write; 422cc2d3216SMarc Zyngier } 423cc2d3216SMarc Zyngier 424cc2d3216SMarc Zyngier static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd) 425cc2d3216SMarc Zyngier { 426cc2d3216SMarc Zyngier /* 427cc2d3216SMarc Zyngier * Make sure the commands written to memory are observable by 428cc2d3216SMarc Zyngier * the ITS. 429cc2d3216SMarc Zyngier */ 430cc2d3216SMarc Zyngier if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING) 431cc2d3216SMarc Zyngier __flush_dcache_area(cmd, sizeof(*cmd)); 432cc2d3216SMarc Zyngier else 433cc2d3216SMarc Zyngier dsb(ishst); 434cc2d3216SMarc Zyngier } 435cc2d3216SMarc Zyngier 436cc2d3216SMarc Zyngier static void its_wait_for_range_completion(struct its_node *its, 437cc2d3216SMarc Zyngier struct its_cmd_block *from, 438cc2d3216SMarc Zyngier struct its_cmd_block *to) 439cc2d3216SMarc Zyngier { 440cc2d3216SMarc Zyngier u64 rd_idx, from_idx, to_idx; 441cc2d3216SMarc Zyngier u32 count = 1000000; /* 1s! */ 442cc2d3216SMarc Zyngier 443cc2d3216SMarc Zyngier from_idx = its_cmd_ptr_to_offset(its, from); 444cc2d3216SMarc Zyngier to_idx = its_cmd_ptr_to_offset(its, to); 445cc2d3216SMarc Zyngier 446cc2d3216SMarc Zyngier while (1) { 447cc2d3216SMarc Zyngier rd_idx = readl_relaxed(its->base + GITS_CREADR); 448cc2d3216SMarc Zyngier if (rd_idx >= to_idx || rd_idx < from_idx) 449cc2d3216SMarc Zyngier break; 450cc2d3216SMarc Zyngier 451cc2d3216SMarc Zyngier count--; 452cc2d3216SMarc Zyngier if (!count) { 453cc2d3216SMarc Zyngier pr_err_ratelimited("ITS queue timeout\n"); 454cc2d3216SMarc Zyngier return; 455cc2d3216SMarc Zyngier } 456cc2d3216SMarc Zyngier cpu_relax(); 457cc2d3216SMarc Zyngier udelay(1); 458cc2d3216SMarc Zyngier } 459cc2d3216SMarc Zyngier } 460cc2d3216SMarc Zyngier 461cc2d3216SMarc Zyngier static void its_send_single_command(struct its_node *its, 462cc2d3216SMarc Zyngier its_cmd_builder_t builder, 463cc2d3216SMarc Zyngier struct its_cmd_desc *desc) 464cc2d3216SMarc Zyngier { 465cc2d3216SMarc Zyngier struct its_cmd_block *cmd, *sync_cmd, *next_cmd; 466cc2d3216SMarc Zyngier struct its_collection *sync_col; 4673e39e8f5SMarc Zyngier unsigned long flags; 468cc2d3216SMarc Zyngier 4693e39e8f5SMarc Zyngier raw_spin_lock_irqsave(&its->lock, flags); 470cc2d3216SMarc Zyngier 471cc2d3216SMarc Zyngier cmd = its_allocate_entry(its); 472cc2d3216SMarc Zyngier if (!cmd) { /* We're soooooo screewed... */ 473cc2d3216SMarc Zyngier pr_err_ratelimited("ITS can't allocate, dropping command\n"); 4743e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags); 475cc2d3216SMarc Zyngier return; 476cc2d3216SMarc Zyngier } 477cc2d3216SMarc Zyngier sync_col = builder(cmd, desc); 478cc2d3216SMarc Zyngier its_flush_cmd(its, cmd); 479cc2d3216SMarc Zyngier 480cc2d3216SMarc Zyngier if (sync_col) { 481cc2d3216SMarc Zyngier sync_cmd = its_allocate_entry(its); 482cc2d3216SMarc Zyngier if (!sync_cmd) { 483cc2d3216SMarc Zyngier pr_err_ratelimited("ITS can't SYNC, skipping\n"); 484cc2d3216SMarc Zyngier goto post; 485cc2d3216SMarc Zyngier } 486cc2d3216SMarc Zyngier its_encode_cmd(sync_cmd, GITS_CMD_SYNC); 487cc2d3216SMarc Zyngier its_encode_target(sync_cmd, sync_col->target_address); 488cc2d3216SMarc Zyngier its_fixup_cmd(sync_cmd); 489cc2d3216SMarc Zyngier its_flush_cmd(its, sync_cmd); 490cc2d3216SMarc Zyngier } 491cc2d3216SMarc Zyngier 492cc2d3216SMarc Zyngier post: 493cc2d3216SMarc Zyngier next_cmd = its_post_commands(its); 4943e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags); 495cc2d3216SMarc Zyngier 496cc2d3216SMarc Zyngier its_wait_for_range_completion(its, cmd, next_cmd); 497cc2d3216SMarc Zyngier } 498cc2d3216SMarc Zyngier 499cc2d3216SMarc Zyngier static void its_send_inv(struct its_device *dev, u32 event_id) 500cc2d3216SMarc Zyngier { 501cc2d3216SMarc Zyngier struct its_cmd_desc desc; 502cc2d3216SMarc Zyngier 503cc2d3216SMarc Zyngier desc.its_inv_cmd.dev = dev; 504cc2d3216SMarc Zyngier desc.its_inv_cmd.event_id = event_id; 505cc2d3216SMarc Zyngier 506cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_inv_cmd, &desc); 507cc2d3216SMarc Zyngier } 508cc2d3216SMarc Zyngier 509cc2d3216SMarc Zyngier static void its_send_mapd(struct its_device *dev, int valid) 510cc2d3216SMarc Zyngier { 511cc2d3216SMarc Zyngier struct its_cmd_desc desc; 512cc2d3216SMarc Zyngier 513cc2d3216SMarc Zyngier desc.its_mapd_cmd.dev = dev; 514cc2d3216SMarc Zyngier desc.its_mapd_cmd.valid = !!valid; 515cc2d3216SMarc Zyngier 516cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_mapd_cmd, &desc); 517cc2d3216SMarc Zyngier } 518cc2d3216SMarc Zyngier 519cc2d3216SMarc Zyngier static void its_send_mapc(struct its_node *its, struct its_collection *col, 520cc2d3216SMarc Zyngier int valid) 521cc2d3216SMarc Zyngier { 522cc2d3216SMarc Zyngier struct its_cmd_desc desc; 523cc2d3216SMarc Zyngier 524cc2d3216SMarc Zyngier desc.its_mapc_cmd.col = col; 525cc2d3216SMarc Zyngier desc.its_mapc_cmd.valid = !!valid; 526cc2d3216SMarc Zyngier 527cc2d3216SMarc Zyngier its_send_single_command(its, its_build_mapc_cmd, &desc); 528cc2d3216SMarc Zyngier } 529cc2d3216SMarc Zyngier 530cc2d3216SMarc Zyngier static void its_send_mapvi(struct its_device *dev, u32 irq_id, u32 id) 531cc2d3216SMarc Zyngier { 532cc2d3216SMarc Zyngier struct its_cmd_desc desc; 533cc2d3216SMarc Zyngier 534cc2d3216SMarc Zyngier desc.its_mapvi_cmd.dev = dev; 535cc2d3216SMarc Zyngier desc.its_mapvi_cmd.phys_id = irq_id; 536cc2d3216SMarc Zyngier desc.its_mapvi_cmd.event_id = id; 537cc2d3216SMarc Zyngier 538cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_mapvi_cmd, &desc); 539cc2d3216SMarc Zyngier } 540cc2d3216SMarc Zyngier 541cc2d3216SMarc Zyngier static void its_send_movi(struct its_device *dev, 542cc2d3216SMarc Zyngier struct its_collection *col, u32 id) 543cc2d3216SMarc Zyngier { 544cc2d3216SMarc Zyngier struct its_cmd_desc desc; 545cc2d3216SMarc Zyngier 546cc2d3216SMarc Zyngier desc.its_movi_cmd.dev = dev; 547cc2d3216SMarc Zyngier desc.its_movi_cmd.col = col; 548591e5becSMarc Zyngier desc.its_movi_cmd.event_id = id; 549cc2d3216SMarc Zyngier 550cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_movi_cmd, &desc); 551cc2d3216SMarc Zyngier } 552cc2d3216SMarc Zyngier 553cc2d3216SMarc Zyngier static void its_send_discard(struct its_device *dev, u32 id) 554cc2d3216SMarc Zyngier { 555cc2d3216SMarc Zyngier struct its_cmd_desc desc; 556cc2d3216SMarc Zyngier 557cc2d3216SMarc Zyngier desc.its_discard_cmd.dev = dev; 558cc2d3216SMarc Zyngier desc.its_discard_cmd.event_id = id; 559cc2d3216SMarc Zyngier 560cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_discard_cmd, &desc); 561cc2d3216SMarc Zyngier } 562cc2d3216SMarc Zyngier 563cc2d3216SMarc Zyngier static void its_send_invall(struct its_node *its, struct its_collection *col) 564cc2d3216SMarc Zyngier { 565cc2d3216SMarc Zyngier struct its_cmd_desc desc; 566cc2d3216SMarc Zyngier 567cc2d3216SMarc Zyngier desc.its_invall_cmd.col = col; 568cc2d3216SMarc Zyngier 569cc2d3216SMarc Zyngier its_send_single_command(its, its_build_invall_cmd, &desc); 570cc2d3216SMarc Zyngier } 571c48ed51cSMarc Zyngier 572c48ed51cSMarc Zyngier /* 573c48ed51cSMarc Zyngier * irqchip functions - assumes MSI, mostly. 574c48ed51cSMarc Zyngier */ 575c48ed51cSMarc Zyngier 576c48ed51cSMarc Zyngier static inline u32 its_get_event_id(struct irq_data *d) 577c48ed51cSMarc Zyngier { 578c48ed51cSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d); 579591e5becSMarc Zyngier return d->hwirq - its_dev->event_map.lpi_base; 580c48ed51cSMarc Zyngier } 581c48ed51cSMarc Zyngier 582c48ed51cSMarc Zyngier static void lpi_set_config(struct irq_data *d, bool enable) 583c48ed51cSMarc Zyngier { 584c48ed51cSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d); 585c48ed51cSMarc Zyngier irq_hw_number_t hwirq = d->hwirq; 586c48ed51cSMarc Zyngier u32 id = its_get_event_id(d); 587c48ed51cSMarc Zyngier u8 *cfg = page_address(gic_rdists->prop_page) + hwirq - 8192; 588c48ed51cSMarc Zyngier 589c48ed51cSMarc Zyngier if (enable) 590c48ed51cSMarc Zyngier *cfg |= LPI_PROP_ENABLED; 591c48ed51cSMarc Zyngier else 592c48ed51cSMarc Zyngier *cfg &= ~LPI_PROP_ENABLED; 593c48ed51cSMarc Zyngier 594c48ed51cSMarc Zyngier /* 595c48ed51cSMarc Zyngier * Make the above write visible to the redistributors. 596c48ed51cSMarc Zyngier * And yes, we're flushing exactly: One. Single. Byte. 597c48ed51cSMarc Zyngier * Humpf... 598c48ed51cSMarc Zyngier */ 599c48ed51cSMarc Zyngier if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING) 600c48ed51cSMarc Zyngier __flush_dcache_area(cfg, sizeof(*cfg)); 601c48ed51cSMarc Zyngier else 602c48ed51cSMarc Zyngier dsb(ishst); 603c48ed51cSMarc Zyngier its_send_inv(its_dev, id); 604c48ed51cSMarc Zyngier } 605c48ed51cSMarc Zyngier 606c48ed51cSMarc Zyngier static void its_mask_irq(struct irq_data *d) 607c48ed51cSMarc Zyngier { 608c48ed51cSMarc Zyngier lpi_set_config(d, false); 609c48ed51cSMarc Zyngier } 610c48ed51cSMarc Zyngier 611c48ed51cSMarc Zyngier static void its_unmask_irq(struct irq_data *d) 612c48ed51cSMarc Zyngier { 613c48ed51cSMarc Zyngier lpi_set_config(d, true); 614c48ed51cSMarc Zyngier } 615c48ed51cSMarc Zyngier 616c48ed51cSMarc Zyngier static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val, 617c48ed51cSMarc Zyngier bool force) 618c48ed51cSMarc Zyngier { 619fbf8f40eSGanapatrao Kulkarni unsigned int cpu; 620fbf8f40eSGanapatrao Kulkarni const struct cpumask *cpu_mask = cpu_online_mask; 621c48ed51cSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d); 622c48ed51cSMarc Zyngier struct its_collection *target_col; 623c48ed51cSMarc Zyngier u32 id = its_get_event_id(d); 624c48ed51cSMarc Zyngier 625fbf8f40eSGanapatrao Kulkarni /* lpi cannot be routed to a redistributor that is on a foreign node */ 626fbf8f40eSGanapatrao Kulkarni if (its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) { 627fbf8f40eSGanapatrao Kulkarni if (its_dev->its->numa_node >= 0) { 628fbf8f40eSGanapatrao Kulkarni cpu_mask = cpumask_of_node(its_dev->its->numa_node); 629fbf8f40eSGanapatrao Kulkarni if (!cpumask_intersects(mask_val, cpu_mask)) 630fbf8f40eSGanapatrao Kulkarni return -EINVAL; 631fbf8f40eSGanapatrao Kulkarni } 632fbf8f40eSGanapatrao Kulkarni } 633fbf8f40eSGanapatrao Kulkarni 634fbf8f40eSGanapatrao Kulkarni cpu = cpumask_any_and(mask_val, cpu_mask); 635fbf8f40eSGanapatrao Kulkarni 636c48ed51cSMarc Zyngier if (cpu >= nr_cpu_ids) 637c48ed51cSMarc Zyngier return -EINVAL; 638c48ed51cSMarc Zyngier 639c48ed51cSMarc Zyngier target_col = &its_dev->its->collections[cpu]; 640c48ed51cSMarc Zyngier its_send_movi(its_dev, target_col, id); 641591e5becSMarc Zyngier its_dev->event_map.col_map[id] = cpu; 642c48ed51cSMarc Zyngier 643c48ed51cSMarc Zyngier return IRQ_SET_MASK_OK_DONE; 644c48ed51cSMarc Zyngier } 645c48ed51cSMarc Zyngier 646b48ac83dSMarc Zyngier static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg) 647b48ac83dSMarc Zyngier { 648b48ac83dSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d); 649b48ac83dSMarc Zyngier struct its_node *its; 650b48ac83dSMarc Zyngier u64 addr; 651b48ac83dSMarc Zyngier 652b48ac83dSMarc Zyngier its = its_dev->its; 653b48ac83dSMarc Zyngier addr = its->phys_base + GITS_TRANSLATER; 654b48ac83dSMarc Zyngier 655b48ac83dSMarc Zyngier msg->address_lo = addr & ((1UL << 32) - 1); 656b48ac83dSMarc Zyngier msg->address_hi = addr >> 32; 657b48ac83dSMarc Zyngier msg->data = its_get_event_id(d); 658b48ac83dSMarc Zyngier } 659b48ac83dSMarc Zyngier 660c48ed51cSMarc Zyngier static struct irq_chip its_irq_chip = { 661c48ed51cSMarc Zyngier .name = "ITS", 662c48ed51cSMarc Zyngier .irq_mask = its_mask_irq, 663c48ed51cSMarc Zyngier .irq_unmask = its_unmask_irq, 664004fa08dSAshok Kumar .irq_eoi = irq_chip_eoi_parent, 665c48ed51cSMarc Zyngier .irq_set_affinity = its_set_affinity, 666b48ac83dSMarc Zyngier .irq_compose_msi_msg = its_irq_compose_msi_msg, 667b48ac83dSMarc Zyngier }; 668b48ac83dSMarc Zyngier 669bf9529f8SMarc Zyngier /* 670bf9529f8SMarc Zyngier * How we allocate LPIs: 671bf9529f8SMarc Zyngier * 672bf9529f8SMarc Zyngier * The GIC has id_bits bits for interrupt identifiers. From there, we 673bf9529f8SMarc Zyngier * must subtract 8192 which are reserved for SGIs/PPIs/SPIs. Then, as 674bf9529f8SMarc Zyngier * we allocate LPIs by chunks of 32, we can shift the whole thing by 5 675bf9529f8SMarc Zyngier * bits to the right. 676bf9529f8SMarc Zyngier * 677bf9529f8SMarc Zyngier * This gives us (((1UL << id_bits) - 8192) >> 5) possible allocations. 678bf9529f8SMarc Zyngier */ 679bf9529f8SMarc Zyngier #define IRQS_PER_CHUNK_SHIFT 5 680bf9529f8SMarc Zyngier #define IRQS_PER_CHUNK (1 << IRQS_PER_CHUNK_SHIFT) 681bf9529f8SMarc Zyngier 682bf9529f8SMarc Zyngier static unsigned long *lpi_bitmap; 683bf9529f8SMarc Zyngier static u32 lpi_chunks; 684bf9529f8SMarc Zyngier static DEFINE_SPINLOCK(lpi_lock); 685bf9529f8SMarc Zyngier 686bf9529f8SMarc Zyngier static int its_lpi_to_chunk(int lpi) 687bf9529f8SMarc Zyngier { 688bf9529f8SMarc Zyngier return (lpi - 8192) >> IRQS_PER_CHUNK_SHIFT; 689bf9529f8SMarc Zyngier } 690bf9529f8SMarc Zyngier 691bf9529f8SMarc Zyngier static int its_chunk_to_lpi(int chunk) 692bf9529f8SMarc Zyngier { 693bf9529f8SMarc Zyngier return (chunk << IRQS_PER_CHUNK_SHIFT) + 8192; 694bf9529f8SMarc Zyngier } 695bf9529f8SMarc Zyngier 69604a0e4deSTomasz Nowicki static int __init its_lpi_init(u32 id_bits) 697bf9529f8SMarc Zyngier { 698bf9529f8SMarc Zyngier lpi_chunks = its_lpi_to_chunk(1UL << id_bits); 699bf9529f8SMarc Zyngier 700bf9529f8SMarc Zyngier lpi_bitmap = kzalloc(BITS_TO_LONGS(lpi_chunks) * sizeof(long), 701bf9529f8SMarc Zyngier GFP_KERNEL); 702bf9529f8SMarc Zyngier if (!lpi_bitmap) { 703bf9529f8SMarc Zyngier lpi_chunks = 0; 704bf9529f8SMarc Zyngier return -ENOMEM; 705bf9529f8SMarc Zyngier } 706bf9529f8SMarc Zyngier 707bf9529f8SMarc Zyngier pr_info("ITS: Allocated %d chunks for LPIs\n", (int)lpi_chunks); 708bf9529f8SMarc Zyngier return 0; 709bf9529f8SMarc Zyngier } 710bf9529f8SMarc Zyngier 711bf9529f8SMarc Zyngier static unsigned long *its_lpi_alloc_chunks(int nr_irqs, int *base, int *nr_ids) 712bf9529f8SMarc Zyngier { 713bf9529f8SMarc Zyngier unsigned long *bitmap = NULL; 714bf9529f8SMarc Zyngier int chunk_id; 715bf9529f8SMarc Zyngier int nr_chunks; 716bf9529f8SMarc Zyngier int i; 717bf9529f8SMarc Zyngier 718bf9529f8SMarc Zyngier nr_chunks = DIV_ROUND_UP(nr_irqs, IRQS_PER_CHUNK); 719bf9529f8SMarc Zyngier 720bf9529f8SMarc Zyngier spin_lock(&lpi_lock); 721bf9529f8SMarc Zyngier 722bf9529f8SMarc Zyngier do { 723bf9529f8SMarc Zyngier chunk_id = bitmap_find_next_zero_area(lpi_bitmap, lpi_chunks, 724bf9529f8SMarc Zyngier 0, nr_chunks, 0); 725bf9529f8SMarc Zyngier if (chunk_id < lpi_chunks) 726bf9529f8SMarc Zyngier break; 727bf9529f8SMarc Zyngier 728bf9529f8SMarc Zyngier nr_chunks--; 729bf9529f8SMarc Zyngier } while (nr_chunks > 0); 730bf9529f8SMarc Zyngier 731bf9529f8SMarc Zyngier if (!nr_chunks) 732bf9529f8SMarc Zyngier goto out; 733bf9529f8SMarc Zyngier 734bf9529f8SMarc Zyngier bitmap = kzalloc(BITS_TO_LONGS(nr_chunks * IRQS_PER_CHUNK) * sizeof (long), 735bf9529f8SMarc Zyngier GFP_ATOMIC); 736bf9529f8SMarc Zyngier if (!bitmap) 737bf9529f8SMarc Zyngier goto out; 738bf9529f8SMarc Zyngier 739bf9529f8SMarc Zyngier for (i = 0; i < nr_chunks; i++) 740bf9529f8SMarc Zyngier set_bit(chunk_id + i, lpi_bitmap); 741bf9529f8SMarc Zyngier 742bf9529f8SMarc Zyngier *base = its_chunk_to_lpi(chunk_id); 743bf9529f8SMarc Zyngier *nr_ids = nr_chunks * IRQS_PER_CHUNK; 744bf9529f8SMarc Zyngier 745bf9529f8SMarc Zyngier out: 746bf9529f8SMarc Zyngier spin_unlock(&lpi_lock); 747bf9529f8SMarc Zyngier 748c8415b94SMarc Zyngier if (!bitmap) 749c8415b94SMarc Zyngier *base = *nr_ids = 0; 750c8415b94SMarc Zyngier 751bf9529f8SMarc Zyngier return bitmap; 752bf9529f8SMarc Zyngier } 753bf9529f8SMarc Zyngier 754591e5becSMarc Zyngier static void its_lpi_free(struct event_lpi_map *map) 755bf9529f8SMarc Zyngier { 756591e5becSMarc Zyngier int base = map->lpi_base; 757591e5becSMarc Zyngier int nr_ids = map->nr_lpis; 758bf9529f8SMarc Zyngier int lpi; 759bf9529f8SMarc Zyngier 760bf9529f8SMarc Zyngier spin_lock(&lpi_lock); 761bf9529f8SMarc Zyngier 762bf9529f8SMarc Zyngier for (lpi = base; lpi < (base + nr_ids); lpi += IRQS_PER_CHUNK) { 763bf9529f8SMarc Zyngier int chunk = its_lpi_to_chunk(lpi); 764bf9529f8SMarc Zyngier BUG_ON(chunk > lpi_chunks); 765bf9529f8SMarc Zyngier if (test_bit(chunk, lpi_bitmap)) { 766bf9529f8SMarc Zyngier clear_bit(chunk, lpi_bitmap); 767bf9529f8SMarc Zyngier } else { 768bf9529f8SMarc Zyngier pr_err("Bad LPI chunk %d\n", chunk); 769bf9529f8SMarc Zyngier } 770bf9529f8SMarc Zyngier } 771bf9529f8SMarc Zyngier 772bf9529f8SMarc Zyngier spin_unlock(&lpi_lock); 773bf9529f8SMarc Zyngier 774591e5becSMarc Zyngier kfree(map->lpi_map); 775591e5becSMarc Zyngier kfree(map->col_map); 776bf9529f8SMarc Zyngier } 7771ac19ca6SMarc Zyngier 7781ac19ca6SMarc Zyngier /* 7791ac19ca6SMarc Zyngier * We allocate 64kB for PROPBASE. That gives us at most 64K LPIs to 7801ac19ca6SMarc Zyngier * deal with (one configuration byte per interrupt). PENDBASE has to 7811ac19ca6SMarc Zyngier * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI). 7821ac19ca6SMarc Zyngier */ 7831ac19ca6SMarc Zyngier #define LPI_PROPBASE_SZ SZ_64K 7841ac19ca6SMarc Zyngier #define LPI_PENDBASE_SZ (LPI_PROPBASE_SZ / 8 + SZ_1K) 7851ac19ca6SMarc Zyngier 7861ac19ca6SMarc Zyngier /* 7871ac19ca6SMarc Zyngier * This is how many bits of ID we need, including the useless ones. 7881ac19ca6SMarc Zyngier */ 7891ac19ca6SMarc Zyngier #define LPI_NRBITS ilog2(LPI_PROPBASE_SZ + SZ_8K) 7901ac19ca6SMarc Zyngier 7911ac19ca6SMarc Zyngier #define LPI_PROP_DEFAULT_PRIO 0xa0 7921ac19ca6SMarc Zyngier 7931ac19ca6SMarc Zyngier static int __init its_alloc_lpi_tables(void) 7941ac19ca6SMarc Zyngier { 7951ac19ca6SMarc Zyngier phys_addr_t paddr; 7961ac19ca6SMarc Zyngier 7971ac19ca6SMarc Zyngier gic_rdists->prop_page = alloc_pages(GFP_NOWAIT, 7981ac19ca6SMarc Zyngier get_order(LPI_PROPBASE_SZ)); 7991ac19ca6SMarc Zyngier if (!gic_rdists->prop_page) { 8001ac19ca6SMarc Zyngier pr_err("Failed to allocate PROPBASE\n"); 8011ac19ca6SMarc Zyngier return -ENOMEM; 8021ac19ca6SMarc Zyngier } 8031ac19ca6SMarc Zyngier 8041ac19ca6SMarc Zyngier paddr = page_to_phys(gic_rdists->prop_page); 8051ac19ca6SMarc Zyngier pr_info("GIC: using LPI property table @%pa\n", &paddr); 8061ac19ca6SMarc Zyngier 8071ac19ca6SMarc Zyngier /* Priority 0xa0, Group-1, disabled */ 8081ac19ca6SMarc Zyngier memset(page_address(gic_rdists->prop_page), 8091ac19ca6SMarc Zyngier LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1, 8101ac19ca6SMarc Zyngier LPI_PROPBASE_SZ); 8111ac19ca6SMarc Zyngier 8121ac19ca6SMarc Zyngier /* Make sure the GIC will observe the written configuration */ 8131ac19ca6SMarc Zyngier __flush_dcache_area(page_address(gic_rdists->prop_page), LPI_PROPBASE_SZ); 8141ac19ca6SMarc Zyngier 8151ac19ca6SMarc Zyngier return 0; 8161ac19ca6SMarc Zyngier } 8171ac19ca6SMarc Zyngier 8181ac19ca6SMarc Zyngier static const char *its_base_type_string[] = { 8191ac19ca6SMarc Zyngier [GITS_BASER_TYPE_DEVICE] = "Devices", 8201ac19ca6SMarc Zyngier [GITS_BASER_TYPE_VCPU] = "Virtual CPUs", 8211ac19ca6SMarc Zyngier [GITS_BASER_TYPE_CPU] = "Physical CPUs", 8221ac19ca6SMarc Zyngier [GITS_BASER_TYPE_COLLECTION] = "Interrupt Collections", 8231ac19ca6SMarc Zyngier [GITS_BASER_TYPE_RESERVED5] = "Reserved (5)", 8241ac19ca6SMarc Zyngier [GITS_BASER_TYPE_RESERVED6] = "Reserved (6)", 8251ac19ca6SMarc Zyngier [GITS_BASER_TYPE_RESERVED7] = "Reserved (7)", 8261ac19ca6SMarc Zyngier }; 8271ac19ca6SMarc Zyngier 8282d81d425SShanker Donthineni static u64 its_read_baser(struct its_node *its, struct its_baser *baser) 8292d81d425SShanker Donthineni { 8302d81d425SShanker Donthineni u32 idx = baser - its->tables; 8312d81d425SShanker Donthineni 8322d81d425SShanker Donthineni return readq_relaxed(its->base + GITS_BASER + (idx << 3)); 8332d81d425SShanker Donthineni } 8342d81d425SShanker Donthineni 8352d81d425SShanker Donthineni static void its_write_baser(struct its_node *its, struct its_baser *baser, 8362d81d425SShanker Donthineni u64 val) 8372d81d425SShanker Donthineni { 8382d81d425SShanker Donthineni u32 idx = baser - its->tables; 8392d81d425SShanker Donthineni 8402d81d425SShanker Donthineni writeq_relaxed(val, its->base + GITS_BASER + (idx << 3)); 8412d81d425SShanker Donthineni baser->val = its_read_baser(its, baser); 8422d81d425SShanker Donthineni } 8432d81d425SShanker Donthineni 844*9347359aSShanker Donthineni static int its_setup_baser(struct its_node *its, struct its_baser *baser, 845*9347359aSShanker Donthineni u64 cache, u64 shr, u32 psz, u32 order) 846*9347359aSShanker Donthineni { 847*9347359aSShanker Donthineni u64 val = its_read_baser(its, baser); 848*9347359aSShanker Donthineni u64 esz = GITS_BASER_ENTRY_SIZE(val); 849*9347359aSShanker Donthineni u64 type = GITS_BASER_TYPE(val); 850*9347359aSShanker Donthineni u32 alloc_pages; 851*9347359aSShanker Donthineni void *base; 852*9347359aSShanker Donthineni u64 tmp; 853*9347359aSShanker Donthineni 854*9347359aSShanker Donthineni retry_alloc_baser: 855*9347359aSShanker Donthineni alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz); 856*9347359aSShanker Donthineni if (alloc_pages > GITS_BASER_PAGES_MAX) { 857*9347359aSShanker Donthineni pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n", 858*9347359aSShanker Donthineni &its->phys_base, its_base_type_string[type], 859*9347359aSShanker Donthineni alloc_pages, GITS_BASER_PAGES_MAX); 860*9347359aSShanker Donthineni alloc_pages = GITS_BASER_PAGES_MAX; 861*9347359aSShanker Donthineni order = get_order(GITS_BASER_PAGES_MAX * psz); 862*9347359aSShanker Donthineni } 863*9347359aSShanker Donthineni 864*9347359aSShanker Donthineni base = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, order); 865*9347359aSShanker Donthineni if (!base) 866*9347359aSShanker Donthineni return -ENOMEM; 867*9347359aSShanker Donthineni 868*9347359aSShanker Donthineni retry_baser: 869*9347359aSShanker Donthineni val = (virt_to_phys(base) | 870*9347359aSShanker Donthineni (type << GITS_BASER_TYPE_SHIFT) | 871*9347359aSShanker Donthineni ((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT) | 872*9347359aSShanker Donthineni ((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT) | 873*9347359aSShanker Donthineni cache | 874*9347359aSShanker Donthineni shr | 875*9347359aSShanker Donthineni GITS_BASER_VALID); 876*9347359aSShanker Donthineni 877*9347359aSShanker Donthineni switch (psz) { 878*9347359aSShanker Donthineni case SZ_4K: 879*9347359aSShanker Donthineni val |= GITS_BASER_PAGE_SIZE_4K; 880*9347359aSShanker Donthineni break; 881*9347359aSShanker Donthineni case SZ_16K: 882*9347359aSShanker Donthineni val |= GITS_BASER_PAGE_SIZE_16K; 883*9347359aSShanker Donthineni break; 884*9347359aSShanker Donthineni case SZ_64K: 885*9347359aSShanker Donthineni val |= GITS_BASER_PAGE_SIZE_64K; 886*9347359aSShanker Donthineni break; 887*9347359aSShanker Donthineni } 888*9347359aSShanker Donthineni 889*9347359aSShanker Donthineni its_write_baser(its, baser, val); 890*9347359aSShanker Donthineni tmp = baser->val; 891*9347359aSShanker Donthineni 892*9347359aSShanker Donthineni if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) { 893*9347359aSShanker Donthineni /* 894*9347359aSShanker Donthineni * Shareability didn't stick. Just use 895*9347359aSShanker Donthineni * whatever the read reported, which is likely 896*9347359aSShanker Donthineni * to be the only thing this redistributor 897*9347359aSShanker Donthineni * supports. If that's zero, make it 898*9347359aSShanker Donthineni * non-cacheable as well. 899*9347359aSShanker Donthineni */ 900*9347359aSShanker Donthineni shr = tmp & GITS_BASER_SHAREABILITY_MASK; 901*9347359aSShanker Donthineni if (!shr) { 902*9347359aSShanker Donthineni cache = GITS_BASER_nC; 903*9347359aSShanker Donthineni __flush_dcache_area(base, PAGE_ORDER_TO_SIZE(order)); 904*9347359aSShanker Donthineni } 905*9347359aSShanker Donthineni goto retry_baser; 906*9347359aSShanker Donthineni } 907*9347359aSShanker Donthineni 908*9347359aSShanker Donthineni if ((val ^ tmp) & GITS_BASER_PAGE_SIZE_MASK) { 909*9347359aSShanker Donthineni /* 910*9347359aSShanker Donthineni * Page size didn't stick. Let's try a smaller 911*9347359aSShanker Donthineni * size and retry. If we reach 4K, then 912*9347359aSShanker Donthineni * something is horribly wrong... 913*9347359aSShanker Donthineni */ 914*9347359aSShanker Donthineni free_pages((unsigned long)base, order); 915*9347359aSShanker Donthineni baser->base = NULL; 916*9347359aSShanker Donthineni 917*9347359aSShanker Donthineni switch (psz) { 918*9347359aSShanker Donthineni case SZ_16K: 919*9347359aSShanker Donthineni psz = SZ_4K; 920*9347359aSShanker Donthineni goto retry_alloc_baser; 921*9347359aSShanker Donthineni case SZ_64K: 922*9347359aSShanker Donthineni psz = SZ_16K; 923*9347359aSShanker Donthineni goto retry_alloc_baser; 924*9347359aSShanker Donthineni } 925*9347359aSShanker Donthineni } 926*9347359aSShanker Donthineni 927*9347359aSShanker Donthineni if (val != tmp) { 928*9347359aSShanker Donthineni pr_err("ITS@%pa: %s doesn't stick: %lx %lx\n", 929*9347359aSShanker Donthineni &its->phys_base, its_base_type_string[type], 930*9347359aSShanker Donthineni (unsigned long) val, (unsigned long) tmp); 931*9347359aSShanker Donthineni free_pages((unsigned long)base, order); 932*9347359aSShanker Donthineni return -ENXIO; 933*9347359aSShanker Donthineni } 934*9347359aSShanker Donthineni 935*9347359aSShanker Donthineni baser->order = order; 936*9347359aSShanker Donthineni baser->base = base; 937*9347359aSShanker Donthineni baser->psz = psz; 938*9347359aSShanker Donthineni 939*9347359aSShanker Donthineni pr_info("ITS@%pa: allocated %d %s @%lx (psz %dK, shr %d)\n", 940*9347359aSShanker Donthineni &its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / esz), 941*9347359aSShanker Donthineni its_base_type_string[type], 942*9347359aSShanker Donthineni (unsigned long)virt_to_phys(base), 943*9347359aSShanker Donthineni psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT); 944*9347359aSShanker Donthineni 945*9347359aSShanker Donthineni return 0; 946*9347359aSShanker Donthineni } 947*9347359aSShanker Donthineni 9484b75c459SShanker Donthineni static void its_parse_baser_device(struct its_node *its, struct its_baser *baser, 9494b75c459SShanker Donthineni u32 *order) 9504b75c459SShanker Donthineni { 9514b75c459SShanker Donthineni u64 esz = GITS_BASER_ENTRY_SIZE(its_read_baser(its, baser)); 9524b75c459SShanker Donthineni u32 ids = its->device_ids; 9534b75c459SShanker Donthineni u32 new_order = *order; 9544b75c459SShanker Donthineni 9554b75c459SShanker Donthineni /* 9564b75c459SShanker Donthineni * Allocate as many entries as required to fit the 9574b75c459SShanker Donthineni * range of device IDs that the ITS can grok... The ID 9584b75c459SShanker Donthineni * space being incredibly sparse, this results in a 9594b75c459SShanker Donthineni * massive waste of memory. 9604b75c459SShanker Donthineni */ 9614b75c459SShanker Donthineni new_order = max_t(u32, get_order(esz << ids), new_order); 9624b75c459SShanker Donthineni if (new_order >= MAX_ORDER) { 9634b75c459SShanker Donthineni new_order = MAX_ORDER - 1; 9644b75c459SShanker Donthineni ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / esz); 9654b75c459SShanker Donthineni pr_warn("ITS@%pa: Device Table too large, reduce ids %u->%u\n", 9664b75c459SShanker Donthineni &its->phys_base, its->device_ids, ids); 9674b75c459SShanker Donthineni } 9684b75c459SShanker Donthineni 9694b75c459SShanker Donthineni *order = new_order; 9704b75c459SShanker Donthineni } 9714b75c459SShanker Donthineni 9721ac19ca6SMarc Zyngier static void its_free_tables(struct its_node *its) 9731ac19ca6SMarc Zyngier { 9741ac19ca6SMarc Zyngier int i; 9751ac19ca6SMarc Zyngier 9761ac19ca6SMarc Zyngier for (i = 0; i < GITS_BASER_NR_REGS; i++) { 9771a485f4dSShanker Donthineni if (its->tables[i].base) { 9781a485f4dSShanker Donthineni free_pages((unsigned long)its->tables[i].base, 9791a485f4dSShanker Donthineni its->tables[i].order); 9801a485f4dSShanker Donthineni its->tables[i].base = NULL; 9811ac19ca6SMarc Zyngier } 9821ac19ca6SMarc Zyngier } 9831ac19ca6SMarc Zyngier } 9841ac19ca6SMarc Zyngier 985841514abSMarc Zyngier static int its_alloc_tables(const char *node_name, struct its_node *its) 9861ac19ca6SMarc Zyngier { 987*9347359aSShanker Donthineni u64 typer = readq_relaxed(its->base + GITS_TYPER); 988*9347359aSShanker Donthineni u32 ids = GITS_TYPER_DEVBITS(typer); 9891ac19ca6SMarc Zyngier u64 shr = GITS_BASER_InnerShareable; 990*9347359aSShanker Donthineni u64 cache = GITS_BASER_WaWb; 991*9347359aSShanker Donthineni u32 psz = SZ_64K; 992*9347359aSShanker Donthineni int err, i; 99394100970SRobert Richter 99494100970SRobert Richter if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375) { 99594100970SRobert Richter /* 99694100970SRobert Richter * erratum 22375: only alloc 8MB table size 99794100970SRobert Richter * erratum 24313: ignore memory access type 99894100970SRobert Richter */ 999*9347359aSShanker Donthineni cache = GITS_BASER_nCnB; 100094100970SRobert Richter ids = 0x14; /* 20 bits, 8MB */ 100194100970SRobert Richter } 10021ac19ca6SMarc Zyngier 1003466b7d16SShanker Donthineni its->device_ids = ids; 1004466b7d16SShanker Donthineni 10051ac19ca6SMarc Zyngier for (i = 0; i < GITS_BASER_NR_REGS; i++) { 10062d81d425SShanker Donthineni struct its_baser *baser = its->tables + i; 10072d81d425SShanker Donthineni u64 val = its_read_baser(its, baser); 10081ac19ca6SMarc Zyngier u64 type = GITS_BASER_TYPE(val); 1009*9347359aSShanker Donthineni u32 order = get_order(psz); 10101ac19ca6SMarc Zyngier 10111ac19ca6SMarc Zyngier if (type == GITS_BASER_TYPE_NONE) 10121ac19ca6SMarc Zyngier continue; 10131ac19ca6SMarc Zyngier 10144b75c459SShanker Donthineni if (type == GITS_BASER_TYPE_DEVICE) 10154b75c459SShanker Donthineni its_parse_baser_device(its, baser, &order); 1016f54b97edSMarc Zyngier 1017*9347359aSShanker Donthineni err = its_setup_baser(its, baser, cache, shr, psz, order); 1018*9347359aSShanker Donthineni if (err < 0) { 1019*9347359aSShanker Donthineni its_free_tables(its); 1020*9347359aSShanker Donthineni return err; 102130f21363SRobert Richter } 102230f21363SRobert Richter 1023*9347359aSShanker Donthineni /* Update settings which will be used for next BASERn */ 1024*9347359aSShanker Donthineni psz = baser->psz; 1025*9347359aSShanker Donthineni cache = baser->val & GITS_BASER_CACHEABILITY_MASK; 1026*9347359aSShanker Donthineni shr = baser->val & GITS_BASER_SHAREABILITY_MASK; 10271ac19ca6SMarc Zyngier } 10281ac19ca6SMarc Zyngier 10291ac19ca6SMarc Zyngier return 0; 10301ac19ca6SMarc Zyngier } 10311ac19ca6SMarc Zyngier 10321ac19ca6SMarc Zyngier static int its_alloc_collections(struct its_node *its) 10331ac19ca6SMarc Zyngier { 10341ac19ca6SMarc Zyngier its->collections = kzalloc(nr_cpu_ids * sizeof(*its->collections), 10351ac19ca6SMarc Zyngier GFP_KERNEL); 10361ac19ca6SMarc Zyngier if (!its->collections) 10371ac19ca6SMarc Zyngier return -ENOMEM; 10381ac19ca6SMarc Zyngier 10391ac19ca6SMarc Zyngier return 0; 10401ac19ca6SMarc Zyngier } 10411ac19ca6SMarc Zyngier 10421ac19ca6SMarc Zyngier static void its_cpu_init_lpis(void) 10431ac19ca6SMarc Zyngier { 10441ac19ca6SMarc Zyngier void __iomem *rbase = gic_data_rdist_rd_base(); 10451ac19ca6SMarc Zyngier struct page *pend_page; 10461ac19ca6SMarc Zyngier u64 val, tmp; 10471ac19ca6SMarc Zyngier 10481ac19ca6SMarc Zyngier /* If we didn't allocate the pending table yet, do it now */ 10491ac19ca6SMarc Zyngier pend_page = gic_data_rdist()->pend_page; 10501ac19ca6SMarc Zyngier if (!pend_page) { 10511ac19ca6SMarc Zyngier phys_addr_t paddr; 10521ac19ca6SMarc Zyngier /* 10531ac19ca6SMarc Zyngier * The pending pages have to be at least 64kB aligned, 10541ac19ca6SMarc Zyngier * hence the 'max(LPI_PENDBASE_SZ, SZ_64K)' below. 10551ac19ca6SMarc Zyngier */ 10561ac19ca6SMarc Zyngier pend_page = alloc_pages(GFP_NOWAIT | __GFP_ZERO, 10571ac19ca6SMarc Zyngier get_order(max(LPI_PENDBASE_SZ, SZ_64K))); 10581ac19ca6SMarc Zyngier if (!pend_page) { 10591ac19ca6SMarc Zyngier pr_err("Failed to allocate PENDBASE for CPU%d\n", 10601ac19ca6SMarc Zyngier smp_processor_id()); 10611ac19ca6SMarc Zyngier return; 10621ac19ca6SMarc Zyngier } 10631ac19ca6SMarc Zyngier 10641ac19ca6SMarc Zyngier /* Make sure the GIC will observe the zero-ed page */ 10651ac19ca6SMarc Zyngier __flush_dcache_area(page_address(pend_page), LPI_PENDBASE_SZ); 10661ac19ca6SMarc Zyngier 10671ac19ca6SMarc Zyngier paddr = page_to_phys(pend_page); 10681ac19ca6SMarc Zyngier pr_info("CPU%d: using LPI pending table @%pa\n", 10691ac19ca6SMarc Zyngier smp_processor_id(), &paddr); 10701ac19ca6SMarc Zyngier gic_data_rdist()->pend_page = pend_page; 10711ac19ca6SMarc Zyngier } 10721ac19ca6SMarc Zyngier 10731ac19ca6SMarc Zyngier /* Disable LPIs */ 10741ac19ca6SMarc Zyngier val = readl_relaxed(rbase + GICR_CTLR); 10751ac19ca6SMarc Zyngier val &= ~GICR_CTLR_ENABLE_LPIS; 10761ac19ca6SMarc Zyngier writel_relaxed(val, rbase + GICR_CTLR); 10771ac19ca6SMarc Zyngier 10781ac19ca6SMarc Zyngier /* 10791ac19ca6SMarc Zyngier * Make sure any change to the table is observable by the GIC. 10801ac19ca6SMarc Zyngier */ 10811ac19ca6SMarc Zyngier dsb(sy); 10821ac19ca6SMarc Zyngier 10831ac19ca6SMarc Zyngier /* set PROPBASE */ 10841ac19ca6SMarc Zyngier val = (page_to_phys(gic_rdists->prop_page) | 10851ac19ca6SMarc Zyngier GICR_PROPBASER_InnerShareable | 10861ac19ca6SMarc Zyngier GICR_PROPBASER_WaWb | 10871ac19ca6SMarc Zyngier ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK)); 10881ac19ca6SMarc Zyngier 10891ac19ca6SMarc Zyngier writeq_relaxed(val, rbase + GICR_PROPBASER); 10901ac19ca6SMarc Zyngier tmp = readq_relaxed(rbase + GICR_PROPBASER); 10911ac19ca6SMarc Zyngier 10921ac19ca6SMarc Zyngier if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) { 1093241a386cSMarc Zyngier if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) { 1094241a386cSMarc Zyngier /* 1095241a386cSMarc Zyngier * The HW reports non-shareable, we must 1096241a386cSMarc Zyngier * remove the cacheability attributes as 1097241a386cSMarc Zyngier * well. 1098241a386cSMarc Zyngier */ 1099241a386cSMarc Zyngier val &= ~(GICR_PROPBASER_SHAREABILITY_MASK | 1100241a386cSMarc Zyngier GICR_PROPBASER_CACHEABILITY_MASK); 1101241a386cSMarc Zyngier val |= GICR_PROPBASER_nC; 1102241a386cSMarc Zyngier writeq_relaxed(val, rbase + GICR_PROPBASER); 1103241a386cSMarc Zyngier } 11041ac19ca6SMarc Zyngier pr_info_once("GIC: using cache flushing for LPI property table\n"); 11051ac19ca6SMarc Zyngier gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING; 11061ac19ca6SMarc Zyngier } 11071ac19ca6SMarc Zyngier 11081ac19ca6SMarc Zyngier /* set PENDBASE */ 11091ac19ca6SMarc Zyngier val = (page_to_phys(pend_page) | 11104ad3e363SMarc Zyngier GICR_PENDBASER_InnerShareable | 11114ad3e363SMarc Zyngier GICR_PENDBASER_WaWb); 11121ac19ca6SMarc Zyngier 11131ac19ca6SMarc Zyngier writeq_relaxed(val, rbase + GICR_PENDBASER); 1114241a386cSMarc Zyngier tmp = readq_relaxed(rbase + GICR_PENDBASER); 1115241a386cSMarc Zyngier 1116241a386cSMarc Zyngier if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) { 1117241a386cSMarc Zyngier /* 1118241a386cSMarc Zyngier * The HW reports non-shareable, we must remove the 1119241a386cSMarc Zyngier * cacheability attributes as well. 1120241a386cSMarc Zyngier */ 1121241a386cSMarc Zyngier val &= ~(GICR_PENDBASER_SHAREABILITY_MASK | 1122241a386cSMarc Zyngier GICR_PENDBASER_CACHEABILITY_MASK); 1123241a386cSMarc Zyngier val |= GICR_PENDBASER_nC; 1124241a386cSMarc Zyngier writeq_relaxed(val, rbase + GICR_PENDBASER); 1125241a386cSMarc Zyngier } 11261ac19ca6SMarc Zyngier 11271ac19ca6SMarc Zyngier /* Enable LPIs */ 11281ac19ca6SMarc Zyngier val = readl_relaxed(rbase + GICR_CTLR); 11291ac19ca6SMarc Zyngier val |= GICR_CTLR_ENABLE_LPIS; 11301ac19ca6SMarc Zyngier writel_relaxed(val, rbase + GICR_CTLR); 11311ac19ca6SMarc Zyngier 11321ac19ca6SMarc Zyngier /* Make sure the GIC has seen the above */ 11331ac19ca6SMarc Zyngier dsb(sy); 11341ac19ca6SMarc Zyngier } 11351ac19ca6SMarc Zyngier 11361ac19ca6SMarc Zyngier static void its_cpu_init_collection(void) 11371ac19ca6SMarc Zyngier { 11381ac19ca6SMarc Zyngier struct its_node *its; 11391ac19ca6SMarc Zyngier int cpu; 11401ac19ca6SMarc Zyngier 11411ac19ca6SMarc Zyngier spin_lock(&its_lock); 11421ac19ca6SMarc Zyngier cpu = smp_processor_id(); 11431ac19ca6SMarc Zyngier 11441ac19ca6SMarc Zyngier list_for_each_entry(its, &its_nodes, entry) { 11451ac19ca6SMarc Zyngier u64 target; 11461ac19ca6SMarc Zyngier 1147fbf8f40eSGanapatrao Kulkarni /* avoid cross node collections and its mapping */ 1148fbf8f40eSGanapatrao Kulkarni if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) { 1149fbf8f40eSGanapatrao Kulkarni struct device_node *cpu_node; 1150fbf8f40eSGanapatrao Kulkarni 1151fbf8f40eSGanapatrao Kulkarni cpu_node = of_get_cpu_node(cpu, NULL); 1152fbf8f40eSGanapatrao Kulkarni if (its->numa_node != NUMA_NO_NODE && 1153fbf8f40eSGanapatrao Kulkarni its->numa_node != of_node_to_nid(cpu_node)) 1154fbf8f40eSGanapatrao Kulkarni continue; 1155fbf8f40eSGanapatrao Kulkarni } 1156fbf8f40eSGanapatrao Kulkarni 11571ac19ca6SMarc Zyngier /* 11581ac19ca6SMarc Zyngier * We now have to bind each collection to its target 11591ac19ca6SMarc Zyngier * redistributor. 11601ac19ca6SMarc Zyngier */ 11611ac19ca6SMarc Zyngier if (readq_relaxed(its->base + GITS_TYPER) & GITS_TYPER_PTA) { 11621ac19ca6SMarc Zyngier /* 11631ac19ca6SMarc Zyngier * This ITS wants the physical address of the 11641ac19ca6SMarc Zyngier * redistributor. 11651ac19ca6SMarc Zyngier */ 11661ac19ca6SMarc Zyngier target = gic_data_rdist()->phys_base; 11671ac19ca6SMarc Zyngier } else { 11681ac19ca6SMarc Zyngier /* 11691ac19ca6SMarc Zyngier * This ITS wants a linear CPU number. 11701ac19ca6SMarc Zyngier */ 11711ac19ca6SMarc Zyngier target = readq_relaxed(gic_data_rdist_rd_base() + GICR_TYPER); 1172263fcd31SMarc Zyngier target = GICR_TYPER_CPU_NUMBER(target) << 16; 11731ac19ca6SMarc Zyngier } 11741ac19ca6SMarc Zyngier 11751ac19ca6SMarc Zyngier /* Perform collection mapping */ 11761ac19ca6SMarc Zyngier its->collections[cpu].target_address = target; 11771ac19ca6SMarc Zyngier its->collections[cpu].col_id = cpu; 11781ac19ca6SMarc Zyngier 11791ac19ca6SMarc Zyngier its_send_mapc(its, &its->collections[cpu], 1); 11801ac19ca6SMarc Zyngier its_send_invall(its, &its->collections[cpu]); 11811ac19ca6SMarc Zyngier } 11821ac19ca6SMarc Zyngier 11831ac19ca6SMarc Zyngier spin_unlock(&its_lock); 11841ac19ca6SMarc Zyngier } 118584a6a2e7SMarc Zyngier 118684a6a2e7SMarc Zyngier static struct its_device *its_find_device(struct its_node *its, u32 dev_id) 118784a6a2e7SMarc Zyngier { 118884a6a2e7SMarc Zyngier struct its_device *its_dev = NULL, *tmp; 11893e39e8f5SMarc Zyngier unsigned long flags; 119084a6a2e7SMarc Zyngier 11913e39e8f5SMarc Zyngier raw_spin_lock_irqsave(&its->lock, flags); 119284a6a2e7SMarc Zyngier 119384a6a2e7SMarc Zyngier list_for_each_entry(tmp, &its->its_device_list, entry) { 119484a6a2e7SMarc Zyngier if (tmp->device_id == dev_id) { 119584a6a2e7SMarc Zyngier its_dev = tmp; 119684a6a2e7SMarc Zyngier break; 119784a6a2e7SMarc Zyngier } 119884a6a2e7SMarc Zyngier } 119984a6a2e7SMarc Zyngier 12003e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags); 120184a6a2e7SMarc Zyngier 120284a6a2e7SMarc Zyngier return its_dev; 120384a6a2e7SMarc Zyngier } 120484a6a2e7SMarc Zyngier 1205466b7d16SShanker Donthineni static struct its_baser *its_get_baser(struct its_node *its, u32 type) 1206466b7d16SShanker Donthineni { 1207466b7d16SShanker Donthineni int i; 1208466b7d16SShanker Donthineni 1209466b7d16SShanker Donthineni for (i = 0; i < GITS_BASER_NR_REGS; i++) { 1210466b7d16SShanker Donthineni if (GITS_BASER_TYPE(its->tables[i].val) == type) 1211466b7d16SShanker Donthineni return &its->tables[i]; 1212466b7d16SShanker Donthineni } 1213466b7d16SShanker Donthineni 1214466b7d16SShanker Donthineni return NULL; 1215466b7d16SShanker Donthineni } 1216466b7d16SShanker Donthineni 121784a6a2e7SMarc Zyngier static struct its_device *its_create_device(struct its_node *its, u32 dev_id, 121884a6a2e7SMarc Zyngier int nvecs) 121984a6a2e7SMarc Zyngier { 1220466b7d16SShanker Donthineni struct its_baser *baser; 122184a6a2e7SMarc Zyngier struct its_device *dev; 122284a6a2e7SMarc Zyngier unsigned long *lpi_map; 12233e39e8f5SMarc Zyngier unsigned long flags; 1224591e5becSMarc Zyngier u16 *col_map = NULL; 122584a6a2e7SMarc Zyngier void *itt; 122684a6a2e7SMarc Zyngier int lpi_base; 122784a6a2e7SMarc Zyngier int nr_lpis; 1228c8481267SMarc Zyngier int nr_ites; 122984a6a2e7SMarc Zyngier int sz; 123084a6a2e7SMarc Zyngier 1231466b7d16SShanker Donthineni baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE); 1232466b7d16SShanker Donthineni 1233466b7d16SShanker Donthineni /* Don't allow 'dev_id' that exceeds single, flat table limit */ 1234466b7d16SShanker Donthineni if (baser) { 1235466b7d16SShanker Donthineni if (dev_id >= (PAGE_ORDER_TO_SIZE(baser->order) / 1236466b7d16SShanker Donthineni GITS_BASER_ENTRY_SIZE(baser->val))) 1237466b7d16SShanker Donthineni return NULL; 1238466b7d16SShanker Donthineni } else if (ilog2(dev_id) >= its->device_ids) 1239466b7d16SShanker Donthineni return NULL; 1240466b7d16SShanker Donthineni 124184a6a2e7SMarc Zyngier dev = kzalloc(sizeof(*dev), GFP_KERNEL); 1242c8481267SMarc Zyngier /* 1243c8481267SMarc Zyngier * At least one bit of EventID is being used, hence a minimum 1244c8481267SMarc Zyngier * of two entries. No, the architecture doesn't let you 1245c8481267SMarc Zyngier * express an ITT with a single entry. 1246c8481267SMarc Zyngier */ 124796555c47SWill Deacon nr_ites = max(2UL, roundup_pow_of_two(nvecs)); 1248c8481267SMarc Zyngier sz = nr_ites * its->ite_size; 124984a6a2e7SMarc Zyngier sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1; 12506c834125SYun Wu itt = kzalloc(sz, GFP_KERNEL); 125184a6a2e7SMarc Zyngier lpi_map = its_lpi_alloc_chunks(nvecs, &lpi_base, &nr_lpis); 1252591e5becSMarc Zyngier if (lpi_map) 1253591e5becSMarc Zyngier col_map = kzalloc(sizeof(*col_map) * nr_lpis, GFP_KERNEL); 125484a6a2e7SMarc Zyngier 1255591e5becSMarc Zyngier if (!dev || !itt || !lpi_map || !col_map) { 125684a6a2e7SMarc Zyngier kfree(dev); 125784a6a2e7SMarc Zyngier kfree(itt); 125884a6a2e7SMarc Zyngier kfree(lpi_map); 1259591e5becSMarc Zyngier kfree(col_map); 126084a6a2e7SMarc Zyngier return NULL; 126184a6a2e7SMarc Zyngier } 126284a6a2e7SMarc Zyngier 12635a9a8915SMarc Zyngier __flush_dcache_area(itt, sz); 12645a9a8915SMarc Zyngier 126584a6a2e7SMarc Zyngier dev->its = its; 126684a6a2e7SMarc Zyngier dev->itt = itt; 1267c8481267SMarc Zyngier dev->nr_ites = nr_ites; 1268591e5becSMarc Zyngier dev->event_map.lpi_map = lpi_map; 1269591e5becSMarc Zyngier dev->event_map.col_map = col_map; 1270591e5becSMarc Zyngier dev->event_map.lpi_base = lpi_base; 1271591e5becSMarc Zyngier dev->event_map.nr_lpis = nr_lpis; 127284a6a2e7SMarc Zyngier dev->device_id = dev_id; 127384a6a2e7SMarc Zyngier INIT_LIST_HEAD(&dev->entry); 127484a6a2e7SMarc Zyngier 12753e39e8f5SMarc Zyngier raw_spin_lock_irqsave(&its->lock, flags); 127684a6a2e7SMarc Zyngier list_add(&dev->entry, &its->its_device_list); 12773e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags); 127884a6a2e7SMarc Zyngier 127984a6a2e7SMarc Zyngier /* Map device to its ITT */ 128084a6a2e7SMarc Zyngier its_send_mapd(dev, 1); 128184a6a2e7SMarc Zyngier 128284a6a2e7SMarc Zyngier return dev; 128384a6a2e7SMarc Zyngier } 128484a6a2e7SMarc Zyngier 128584a6a2e7SMarc Zyngier static void its_free_device(struct its_device *its_dev) 128684a6a2e7SMarc Zyngier { 12873e39e8f5SMarc Zyngier unsigned long flags; 12883e39e8f5SMarc Zyngier 12893e39e8f5SMarc Zyngier raw_spin_lock_irqsave(&its_dev->its->lock, flags); 129084a6a2e7SMarc Zyngier list_del(&its_dev->entry); 12913e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its_dev->its->lock, flags); 129284a6a2e7SMarc Zyngier kfree(its_dev->itt); 129384a6a2e7SMarc Zyngier kfree(its_dev); 129484a6a2e7SMarc Zyngier } 1295b48ac83dSMarc Zyngier 1296b48ac83dSMarc Zyngier static int its_alloc_device_irq(struct its_device *dev, irq_hw_number_t *hwirq) 1297b48ac83dSMarc Zyngier { 1298b48ac83dSMarc Zyngier int idx; 1299b48ac83dSMarc Zyngier 1300591e5becSMarc Zyngier idx = find_first_zero_bit(dev->event_map.lpi_map, 1301591e5becSMarc Zyngier dev->event_map.nr_lpis); 1302591e5becSMarc Zyngier if (idx == dev->event_map.nr_lpis) 1303b48ac83dSMarc Zyngier return -ENOSPC; 1304b48ac83dSMarc Zyngier 1305591e5becSMarc Zyngier *hwirq = dev->event_map.lpi_base + idx; 1306591e5becSMarc Zyngier set_bit(idx, dev->event_map.lpi_map); 1307b48ac83dSMarc Zyngier 1308b48ac83dSMarc Zyngier return 0; 1309b48ac83dSMarc Zyngier } 1310b48ac83dSMarc Zyngier 131154456db9SMarc Zyngier static int its_msi_prepare(struct irq_domain *domain, struct device *dev, 1312b48ac83dSMarc Zyngier int nvec, msi_alloc_info_t *info) 1313b48ac83dSMarc Zyngier { 1314b48ac83dSMarc Zyngier struct its_node *its; 1315b48ac83dSMarc Zyngier struct its_device *its_dev; 131654456db9SMarc Zyngier struct msi_domain_info *msi_info; 131754456db9SMarc Zyngier u32 dev_id; 1318b48ac83dSMarc Zyngier 131954456db9SMarc Zyngier /* 132054456db9SMarc Zyngier * We ignore "dev" entierely, and rely on the dev_id that has 132154456db9SMarc Zyngier * been passed via the scratchpad. This limits this domain's 132254456db9SMarc Zyngier * usefulness to upper layers that definitely know that they 132354456db9SMarc Zyngier * are built on top of the ITS. 132454456db9SMarc Zyngier */ 132554456db9SMarc Zyngier dev_id = info->scratchpad[0].ul; 132654456db9SMarc Zyngier 132754456db9SMarc Zyngier msi_info = msi_get_domain_info(domain); 132854456db9SMarc Zyngier its = msi_info->data; 132954456db9SMarc Zyngier 1330f130420eSMarc Zyngier its_dev = its_find_device(its, dev_id); 1331e8137f4fSMarc Zyngier if (its_dev) { 1332e8137f4fSMarc Zyngier /* 1333e8137f4fSMarc Zyngier * We already have seen this ID, probably through 1334e8137f4fSMarc Zyngier * another alias (PCI bridge of some sort). No need to 1335e8137f4fSMarc Zyngier * create the device. 1336e8137f4fSMarc Zyngier */ 1337f130420eSMarc Zyngier pr_debug("Reusing ITT for devID %x\n", dev_id); 1338e8137f4fSMarc Zyngier goto out; 1339e8137f4fSMarc Zyngier } 1340b48ac83dSMarc Zyngier 1341f130420eSMarc Zyngier its_dev = its_create_device(its, dev_id, nvec); 1342b48ac83dSMarc Zyngier if (!its_dev) 1343b48ac83dSMarc Zyngier return -ENOMEM; 1344b48ac83dSMarc Zyngier 1345f130420eSMarc Zyngier pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec)); 1346e8137f4fSMarc Zyngier out: 1347b48ac83dSMarc Zyngier info->scratchpad[0].ptr = its_dev; 1348b48ac83dSMarc Zyngier return 0; 1349b48ac83dSMarc Zyngier } 1350b48ac83dSMarc Zyngier 135154456db9SMarc Zyngier static struct msi_domain_ops its_msi_domain_ops = { 135254456db9SMarc Zyngier .msi_prepare = its_msi_prepare, 135354456db9SMarc Zyngier }; 135454456db9SMarc Zyngier 1355b48ac83dSMarc Zyngier static int its_irq_gic_domain_alloc(struct irq_domain *domain, 1356b48ac83dSMarc Zyngier unsigned int virq, 1357b48ac83dSMarc Zyngier irq_hw_number_t hwirq) 1358b48ac83dSMarc Zyngier { 1359f833f57fSMarc Zyngier struct irq_fwspec fwspec; 1360b48ac83dSMarc Zyngier 1361f833f57fSMarc Zyngier if (irq_domain_get_of_node(domain->parent)) { 1362f833f57fSMarc Zyngier fwspec.fwnode = domain->parent->fwnode; 1363f833f57fSMarc Zyngier fwspec.param_count = 3; 1364f833f57fSMarc Zyngier fwspec.param[0] = GIC_IRQ_TYPE_LPI; 1365f833f57fSMarc Zyngier fwspec.param[1] = hwirq; 1366f833f57fSMarc Zyngier fwspec.param[2] = IRQ_TYPE_EDGE_RISING; 1367f833f57fSMarc Zyngier } else { 1368f833f57fSMarc Zyngier return -EINVAL; 1369f833f57fSMarc Zyngier } 1370b48ac83dSMarc Zyngier 1371f833f57fSMarc Zyngier return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec); 1372b48ac83dSMarc Zyngier } 1373b48ac83dSMarc Zyngier 1374b48ac83dSMarc Zyngier static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq, 1375b48ac83dSMarc Zyngier unsigned int nr_irqs, void *args) 1376b48ac83dSMarc Zyngier { 1377b48ac83dSMarc Zyngier msi_alloc_info_t *info = args; 1378b48ac83dSMarc Zyngier struct its_device *its_dev = info->scratchpad[0].ptr; 1379b48ac83dSMarc Zyngier irq_hw_number_t hwirq; 1380b48ac83dSMarc Zyngier int err; 1381b48ac83dSMarc Zyngier int i; 1382b48ac83dSMarc Zyngier 1383b48ac83dSMarc Zyngier for (i = 0; i < nr_irqs; i++) { 1384b48ac83dSMarc Zyngier err = its_alloc_device_irq(its_dev, &hwirq); 1385b48ac83dSMarc Zyngier if (err) 1386b48ac83dSMarc Zyngier return err; 1387b48ac83dSMarc Zyngier 1388b48ac83dSMarc Zyngier err = its_irq_gic_domain_alloc(domain, virq + i, hwirq); 1389b48ac83dSMarc Zyngier if (err) 1390b48ac83dSMarc Zyngier return err; 1391b48ac83dSMarc Zyngier 1392b48ac83dSMarc Zyngier irq_domain_set_hwirq_and_chip(domain, virq + i, 1393b48ac83dSMarc Zyngier hwirq, &its_irq_chip, its_dev); 1394f130420eSMarc Zyngier pr_debug("ID:%d pID:%d vID:%d\n", 1395591e5becSMarc Zyngier (int)(hwirq - its_dev->event_map.lpi_base), 1396591e5becSMarc Zyngier (int) hwirq, virq + i); 1397b48ac83dSMarc Zyngier } 1398b48ac83dSMarc Zyngier 1399b48ac83dSMarc Zyngier return 0; 1400b48ac83dSMarc Zyngier } 1401b48ac83dSMarc Zyngier 1402aca268dfSMarc Zyngier static void its_irq_domain_activate(struct irq_domain *domain, 1403aca268dfSMarc Zyngier struct irq_data *d) 1404aca268dfSMarc Zyngier { 1405aca268dfSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d); 1406aca268dfSMarc Zyngier u32 event = its_get_event_id(d); 1407fbf8f40eSGanapatrao Kulkarni const struct cpumask *cpu_mask = cpu_online_mask; 1408fbf8f40eSGanapatrao Kulkarni 1409fbf8f40eSGanapatrao Kulkarni /* get the cpu_mask of local node */ 1410fbf8f40eSGanapatrao Kulkarni if (its_dev->its->numa_node >= 0) 1411fbf8f40eSGanapatrao Kulkarni cpu_mask = cpumask_of_node(its_dev->its->numa_node); 1412aca268dfSMarc Zyngier 1413591e5becSMarc Zyngier /* Bind the LPI to the first possible CPU */ 1414fbf8f40eSGanapatrao Kulkarni its_dev->event_map.col_map[event] = cpumask_first(cpu_mask); 1415591e5becSMarc Zyngier 1416aca268dfSMarc Zyngier /* Map the GIC IRQ and event to the device */ 1417aca268dfSMarc Zyngier its_send_mapvi(its_dev, d->hwirq, event); 1418aca268dfSMarc Zyngier } 1419aca268dfSMarc Zyngier 1420aca268dfSMarc Zyngier static void its_irq_domain_deactivate(struct irq_domain *domain, 1421aca268dfSMarc Zyngier struct irq_data *d) 1422aca268dfSMarc Zyngier { 1423aca268dfSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d); 1424aca268dfSMarc Zyngier u32 event = its_get_event_id(d); 1425aca268dfSMarc Zyngier 1426aca268dfSMarc Zyngier /* Stop the delivery of interrupts */ 1427aca268dfSMarc Zyngier its_send_discard(its_dev, event); 1428aca268dfSMarc Zyngier } 1429aca268dfSMarc Zyngier 1430b48ac83dSMarc Zyngier static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq, 1431b48ac83dSMarc Zyngier unsigned int nr_irqs) 1432b48ac83dSMarc Zyngier { 1433b48ac83dSMarc Zyngier struct irq_data *d = irq_domain_get_irq_data(domain, virq); 1434b48ac83dSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d); 1435b48ac83dSMarc Zyngier int i; 1436b48ac83dSMarc Zyngier 1437b48ac83dSMarc Zyngier for (i = 0; i < nr_irqs; i++) { 1438b48ac83dSMarc Zyngier struct irq_data *data = irq_domain_get_irq_data(domain, 1439b48ac83dSMarc Zyngier virq + i); 1440aca268dfSMarc Zyngier u32 event = its_get_event_id(data); 1441b48ac83dSMarc Zyngier 1442b48ac83dSMarc Zyngier /* Mark interrupt index as unused */ 1443591e5becSMarc Zyngier clear_bit(event, its_dev->event_map.lpi_map); 1444b48ac83dSMarc Zyngier 1445b48ac83dSMarc Zyngier /* Nuke the entry in the domain */ 14462da39949SMarc Zyngier irq_domain_reset_irq_data(data); 1447b48ac83dSMarc Zyngier } 1448b48ac83dSMarc Zyngier 1449b48ac83dSMarc Zyngier /* If all interrupts have been freed, start mopping the floor */ 1450591e5becSMarc Zyngier if (bitmap_empty(its_dev->event_map.lpi_map, 1451591e5becSMarc Zyngier its_dev->event_map.nr_lpis)) { 1452591e5becSMarc Zyngier its_lpi_free(&its_dev->event_map); 1453b48ac83dSMarc Zyngier 1454b48ac83dSMarc Zyngier /* Unmap device/itt */ 1455b48ac83dSMarc Zyngier its_send_mapd(its_dev, 0); 1456b48ac83dSMarc Zyngier its_free_device(its_dev); 1457b48ac83dSMarc Zyngier } 1458b48ac83dSMarc Zyngier 1459b48ac83dSMarc Zyngier irq_domain_free_irqs_parent(domain, virq, nr_irqs); 1460b48ac83dSMarc Zyngier } 1461b48ac83dSMarc Zyngier 1462b48ac83dSMarc Zyngier static const struct irq_domain_ops its_domain_ops = { 1463b48ac83dSMarc Zyngier .alloc = its_irq_domain_alloc, 1464b48ac83dSMarc Zyngier .free = its_irq_domain_free, 1465aca268dfSMarc Zyngier .activate = its_irq_domain_activate, 1466aca268dfSMarc Zyngier .deactivate = its_irq_domain_deactivate, 1467b48ac83dSMarc Zyngier }; 14684c21f3c2SMarc Zyngier 14694559fbb3SYun Wu static int its_force_quiescent(void __iomem *base) 14704559fbb3SYun Wu { 14714559fbb3SYun Wu u32 count = 1000000; /* 1s */ 14724559fbb3SYun Wu u32 val; 14734559fbb3SYun Wu 14744559fbb3SYun Wu val = readl_relaxed(base + GITS_CTLR); 14754559fbb3SYun Wu if (val & GITS_CTLR_QUIESCENT) 14764559fbb3SYun Wu return 0; 14774559fbb3SYun Wu 14784559fbb3SYun Wu /* Disable the generation of all interrupts to this ITS */ 14794559fbb3SYun Wu val &= ~GITS_CTLR_ENABLE; 14804559fbb3SYun Wu writel_relaxed(val, base + GITS_CTLR); 14814559fbb3SYun Wu 14824559fbb3SYun Wu /* Poll GITS_CTLR and wait until ITS becomes quiescent */ 14834559fbb3SYun Wu while (1) { 14844559fbb3SYun Wu val = readl_relaxed(base + GITS_CTLR); 14854559fbb3SYun Wu if (val & GITS_CTLR_QUIESCENT) 14864559fbb3SYun Wu return 0; 14874559fbb3SYun Wu 14884559fbb3SYun Wu count--; 14894559fbb3SYun Wu if (!count) 14904559fbb3SYun Wu return -EBUSY; 14914559fbb3SYun Wu 14924559fbb3SYun Wu cpu_relax(); 14934559fbb3SYun Wu udelay(1); 14944559fbb3SYun Wu } 14954559fbb3SYun Wu } 14964559fbb3SYun Wu 149794100970SRobert Richter static void __maybe_unused its_enable_quirk_cavium_22375(void *data) 149894100970SRobert Richter { 149994100970SRobert Richter struct its_node *its = data; 150094100970SRobert Richter 150194100970SRobert Richter its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375; 150294100970SRobert Richter } 150394100970SRobert Richter 1504fbf8f40eSGanapatrao Kulkarni static void __maybe_unused its_enable_quirk_cavium_23144(void *data) 1505fbf8f40eSGanapatrao Kulkarni { 1506fbf8f40eSGanapatrao Kulkarni struct its_node *its = data; 1507fbf8f40eSGanapatrao Kulkarni 1508fbf8f40eSGanapatrao Kulkarni its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144; 1509fbf8f40eSGanapatrao Kulkarni } 1510fbf8f40eSGanapatrao Kulkarni 151167510ccaSRobert Richter static const struct gic_quirk its_quirks[] = { 151294100970SRobert Richter #ifdef CONFIG_CAVIUM_ERRATUM_22375 151394100970SRobert Richter { 151494100970SRobert Richter .desc = "ITS: Cavium errata 22375, 24313", 151594100970SRobert Richter .iidr = 0xa100034c, /* ThunderX pass 1.x */ 151694100970SRobert Richter .mask = 0xffff0fff, 151794100970SRobert Richter .init = its_enable_quirk_cavium_22375, 151894100970SRobert Richter }, 151994100970SRobert Richter #endif 1520fbf8f40eSGanapatrao Kulkarni #ifdef CONFIG_CAVIUM_ERRATUM_23144 1521fbf8f40eSGanapatrao Kulkarni { 1522fbf8f40eSGanapatrao Kulkarni .desc = "ITS: Cavium erratum 23144", 1523fbf8f40eSGanapatrao Kulkarni .iidr = 0xa100034c, /* ThunderX pass 1.x */ 1524fbf8f40eSGanapatrao Kulkarni .mask = 0xffff0fff, 1525fbf8f40eSGanapatrao Kulkarni .init = its_enable_quirk_cavium_23144, 1526fbf8f40eSGanapatrao Kulkarni }, 1527fbf8f40eSGanapatrao Kulkarni #endif 152867510ccaSRobert Richter { 152967510ccaSRobert Richter } 153067510ccaSRobert Richter }; 153167510ccaSRobert Richter 153267510ccaSRobert Richter static void its_enable_quirks(struct its_node *its) 153367510ccaSRobert Richter { 153467510ccaSRobert Richter u32 iidr = readl_relaxed(its->base + GITS_IIDR); 153567510ccaSRobert Richter 153667510ccaSRobert Richter gic_enable_quirks(iidr, its_quirks, its); 153767510ccaSRobert Richter } 153867510ccaSRobert Richter 153904a0e4deSTomasz Nowicki static int __init its_probe(struct device_node *node, 154004a0e4deSTomasz Nowicki struct irq_domain *parent) 15414c21f3c2SMarc Zyngier { 15424c21f3c2SMarc Zyngier struct resource res; 15434c21f3c2SMarc Zyngier struct its_node *its; 15444c21f3c2SMarc Zyngier void __iomem *its_base; 154554456db9SMarc Zyngier struct irq_domain *inner_domain; 15464c21f3c2SMarc Zyngier u32 val; 15474c21f3c2SMarc Zyngier u64 baser, tmp; 15484c21f3c2SMarc Zyngier int err; 15494c21f3c2SMarc Zyngier 15504c21f3c2SMarc Zyngier err = of_address_to_resource(node, 0, &res); 15514c21f3c2SMarc Zyngier if (err) { 15524c21f3c2SMarc Zyngier pr_warn("%s: no regs?\n", node->full_name); 15534c21f3c2SMarc Zyngier return -ENXIO; 15544c21f3c2SMarc Zyngier } 15554c21f3c2SMarc Zyngier 15564c21f3c2SMarc Zyngier its_base = ioremap(res.start, resource_size(&res)); 15574c21f3c2SMarc Zyngier if (!its_base) { 15584c21f3c2SMarc Zyngier pr_warn("%s: unable to map registers\n", node->full_name); 15594c21f3c2SMarc Zyngier return -ENOMEM; 15604c21f3c2SMarc Zyngier } 15614c21f3c2SMarc Zyngier 15624c21f3c2SMarc Zyngier val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK; 15634c21f3c2SMarc Zyngier if (val != 0x30 && val != 0x40) { 15644c21f3c2SMarc Zyngier pr_warn("%s: no ITS detected, giving up\n", node->full_name); 15654c21f3c2SMarc Zyngier err = -ENODEV; 15664c21f3c2SMarc Zyngier goto out_unmap; 15674c21f3c2SMarc Zyngier } 15684c21f3c2SMarc Zyngier 15694559fbb3SYun Wu err = its_force_quiescent(its_base); 15704559fbb3SYun Wu if (err) { 15714559fbb3SYun Wu pr_warn("%s: failed to quiesce, giving up\n", 15724559fbb3SYun Wu node->full_name); 15734559fbb3SYun Wu goto out_unmap; 15744559fbb3SYun Wu } 15754559fbb3SYun Wu 15764c21f3c2SMarc Zyngier pr_info("ITS: %s\n", node->full_name); 15774c21f3c2SMarc Zyngier 15784c21f3c2SMarc Zyngier its = kzalloc(sizeof(*its), GFP_KERNEL); 15794c21f3c2SMarc Zyngier if (!its) { 15804c21f3c2SMarc Zyngier err = -ENOMEM; 15814c21f3c2SMarc Zyngier goto out_unmap; 15824c21f3c2SMarc Zyngier } 15834c21f3c2SMarc Zyngier 15844c21f3c2SMarc Zyngier raw_spin_lock_init(&its->lock); 15854c21f3c2SMarc Zyngier INIT_LIST_HEAD(&its->entry); 15864c21f3c2SMarc Zyngier INIT_LIST_HEAD(&its->its_device_list); 15874c21f3c2SMarc Zyngier its->base = its_base; 15884c21f3c2SMarc Zyngier its->phys_base = res.start; 15894c21f3c2SMarc Zyngier its->ite_size = ((readl_relaxed(its_base + GITS_TYPER) >> 4) & 0xf) + 1; 1590fbf8f40eSGanapatrao Kulkarni its->numa_node = of_node_to_nid(node); 15914c21f3c2SMarc Zyngier 15924c21f3c2SMarc Zyngier its->cmd_base = kzalloc(ITS_CMD_QUEUE_SZ, GFP_KERNEL); 15934c21f3c2SMarc Zyngier if (!its->cmd_base) { 15944c21f3c2SMarc Zyngier err = -ENOMEM; 15954c21f3c2SMarc Zyngier goto out_free_its; 15964c21f3c2SMarc Zyngier } 15974c21f3c2SMarc Zyngier its->cmd_write = its->cmd_base; 15984c21f3c2SMarc Zyngier 159967510ccaSRobert Richter its_enable_quirks(its); 160067510ccaSRobert Richter 1601841514abSMarc Zyngier err = its_alloc_tables(node->full_name, its); 16024c21f3c2SMarc Zyngier if (err) 16034c21f3c2SMarc Zyngier goto out_free_cmd; 16044c21f3c2SMarc Zyngier 16054c21f3c2SMarc Zyngier err = its_alloc_collections(its); 16064c21f3c2SMarc Zyngier if (err) 16074c21f3c2SMarc Zyngier goto out_free_tables; 16084c21f3c2SMarc Zyngier 16094c21f3c2SMarc Zyngier baser = (virt_to_phys(its->cmd_base) | 16104c21f3c2SMarc Zyngier GITS_CBASER_WaWb | 16114c21f3c2SMarc Zyngier GITS_CBASER_InnerShareable | 16124c21f3c2SMarc Zyngier (ITS_CMD_QUEUE_SZ / SZ_4K - 1) | 16134c21f3c2SMarc Zyngier GITS_CBASER_VALID); 16144c21f3c2SMarc Zyngier 16154c21f3c2SMarc Zyngier writeq_relaxed(baser, its->base + GITS_CBASER); 16164c21f3c2SMarc Zyngier tmp = readq_relaxed(its->base + GITS_CBASER); 16174c21f3c2SMarc Zyngier 16184ad3e363SMarc Zyngier if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) { 1619241a386cSMarc Zyngier if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) { 1620241a386cSMarc Zyngier /* 1621241a386cSMarc Zyngier * The HW reports non-shareable, we must 1622241a386cSMarc Zyngier * remove the cacheability attributes as 1623241a386cSMarc Zyngier * well. 1624241a386cSMarc Zyngier */ 1625241a386cSMarc Zyngier baser &= ~(GITS_CBASER_SHAREABILITY_MASK | 1626241a386cSMarc Zyngier GITS_CBASER_CACHEABILITY_MASK); 1627241a386cSMarc Zyngier baser |= GITS_CBASER_nC; 1628241a386cSMarc Zyngier writeq_relaxed(baser, its->base + GITS_CBASER); 1629241a386cSMarc Zyngier } 16304c21f3c2SMarc Zyngier pr_info("ITS: using cache flushing for cmd queue\n"); 16314c21f3c2SMarc Zyngier its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING; 16324c21f3c2SMarc Zyngier } 16334c21f3c2SMarc Zyngier 1634241a386cSMarc Zyngier writeq_relaxed(0, its->base + GITS_CWRITER); 1635241a386cSMarc Zyngier writel_relaxed(GITS_CTLR_ENABLE, its->base + GITS_CTLR); 1636241a386cSMarc Zyngier 1637841514abSMarc Zyngier if (of_property_read_bool(node, "msi-controller")) { 163854456db9SMarc Zyngier struct msi_domain_info *info; 163954456db9SMarc Zyngier 164054456db9SMarc Zyngier info = kzalloc(sizeof(*info), GFP_KERNEL); 164154456db9SMarc Zyngier if (!info) { 164254456db9SMarc Zyngier err = -ENOMEM; 164354456db9SMarc Zyngier goto out_free_tables; 164454456db9SMarc Zyngier } 164554456db9SMarc Zyngier 1646841514abSMarc Zyngier inner_domain = irq_domain_add_tree(node, &its_domain_ops, its); 1647841514abSMarc Zyngier if (!inner_domain) { 16484c21f3c2SMarc Zyngier err = -ENOMEM; 164954456db9SMarc Zyngier kfree(info); 16504c21f3c2SMarc Zyngier goto out_free_tables; 16514c21f3c2SMarc Zyngier } 16524c21f3c2SMarc Zyngier 1653841514abSMarc Zyngier inner_domain->parent = parent; 1654841514abSMarc Zyngier inner_domain->bus_token = DOMAIN_BUS_NEXUS; 165554456db9SMarc Zyngier info->ops = &its_msi_domain_ops; 165654456db9SMarc Zyngier info->data = its; 165754456db9SMarc Zyngier inner_domain->host_data = info; 16584c21f3c2SMarc Zyngier } 16594c21f3c2SMarc Zyngier 16604c21f3c2SMarc Zyngier spin_lock(&its_lock); 16614c21f3c2SMarc Zyngier list_add(&its->entry, &its_nodes); 16624c21f3c2SMarc Zyngier spin_unlock(&its_lock); 16634c21f3c2SMarc Zyngier 16644c21f3c2SMarc Zyngier return 0; 16654c21f3c2SMarc Zyngier 16664c21f3c2SMarc Zyngier out_free_tables: 16674c21f3c2SMarc Zyngier its_free_tables(its); 16684c21f3c2SMarc Zyngier out_free_cmd: 16694c21f3c2SMarc Zyngier kfree(its->cmd_base); 16704c21f3c2SMarc Zyngier out_free_its: 16714c21f3c2SMarc Zyngier kfree(its); 16724c21f3c2SMarc Zyngier out_unmap: 16734c21f3c2SMarc Zyngier iounmap(its_base); 16744c21f3c2SMarc Zyngier pr_err("ITS: failed probing %s (%d)\n", node->full_name, err); 16754c21f3c2SMarc Zyngier return err; 16764c21f3c2SMarc Zyngier } 16774c21f3c2SMarc Zyngier 16784c21f3c2SMarc Zyngier static bool gic_rdists_supports_plpis(void) 16794c21f3c2SMarc Zyngier { 16804c21f3c2SMarc Zyngier return !!(readl_relaxed(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS); 16814c21f3c2SMarc Zyngier } 16824c21f3c2SMarc Zyngier 16834c21f3c2SMarc Zyngier int its_cpu_init(void) 16844c21f3c2SMarc Zyngier { 168516acae72SVladimir Murzin if (!list_empty(&its_nodes)) { 16864c21f3c2SMarc Zyngier if (!gic_rdists_supports_plpis()) { 16874c21f3c2SMarc Zyngier pr_info("CPU%d: LPIs not supported\n", smp_processor_id()); 16884c21f3c2SMarc Zyngier return -ENXIO; 16894c21f3c2SMarc Zyngier } 16904c21f3c2SMarc Zyngier its_cpu_init_lpis(); 16914c21f3c2SMarc Zyngier its_cpu_init_collection(); 16924c21f3c2SMarc Zyngier } 16934c21f3c2SMarc Zyngier 16944c21f3c2SMarc Zyngier return 0; 16954c21f3c2SMarc Zyngier } 16964c21f3c2SMarc Zyngier 16974c21f3c2SMarc Zyngier static struct of_device_id its_device_id[] = { 16984c21f3c2SMarc Zyngier { .compatible = "arm,gic-v3-its", }, 16994c21f3c2SMarc Zyngier {}, 17004c21f3c2SMarc Zyngier }; 17014c21f3c2SMarc Zyngier 170204a0e4deSTomasz Nowicki int __init its_init(struct device_node *node, struct rdists *rdists, 17034c21f3c2SMarc Zyngier struct irq_domain *parent_domain) 17044c21f3c2SMarc Zyngier { 17054c21f3c2SMarc Zyngier struct device_node *np; 17064c21f3c2SMarc Zyngier 17074c21f3c2SMarc Zyngier for (np = of_find_matching_node(node, its_device_id); np; 17084c21f3c2SMarc Zyngier np = of_find_matching_node(np, its_device_id)) { 17094c21f3c2SMarc Zyngier its_probe(np, parent_domain); 17104c21f3c2SMarc Zyngier } 17114c21f3c2SMarc Zyngier 17124c21f3c2SMarc Zyngier if (list_empty(&its_nodes)) { 17134c21f3c2SMarc Zyngier pr_warn("ITS: No ITS available, not enabling LPIs\n"); 17144c21f3c2SMarc Zyngier return -ENXIO; 17154c21f3c2SMarc Zyngier } 17164c21f3c2SMarc Zyngier 17174c21f3c2SMarc Zyngier gic_rdists = rdists; 17184c21f3c2SMarc Zyngier its_alloc_lpi_tables(); 17194c21f3c2SMarc Zyngier its_lpi_init(rdists->id_bits); 17204c21f3c2SMarc Zyngier 17214c21f3c2SMarc Zyngier return 0; 17224c21f3c2SMarc Zyngier } 1723