1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * IOMMU API for ARM architected SMMU implementations.
4  *
5  * Copyright (C) 2013 ARM Limited
6  *
7  * Author: Will Deacon <will.deacon@arm.com>
8  */
9 
10 #ifndef _ARM_SMMU_H
11 #define _ARM_SMMU_H
12 
13 #include <linux/atomic.h>
14 #include <linux/bitfield.h>
15 #include <linux/bits.h>
16 #include <linux/clk.h>
17 #include <linux/device.h>
18 #include <linux/io-64-nonatomic-hi-lo.h>
19 #include <linux/io-pgtable.h>
20 #include <linux/iommu.h>
21 #include <linux/irqreturn.h>
22 #include <linux/mutex.h>
23 #include <linux/spinlock.h>
24 #include <linux/types.h>
25 
26 /* Configuration registers */
27 #define ARM_SMMU_GR0_sCR0		0x0
28 #define ARM_SMMU_sCR0_VMID16EN		BIT(31)
29 #define ARM_SMMU_sCR0_BSU		GENMASK(15, 14)
30 #define ARM_SMMU_sCR0_FB		BIT(13)
31 #define ARM_SMMU_sCR0_PTM		BIT(12)
32 #define ARM_SMMU_sCR0_VMIDPNE		BIT(11)
33 #define ARM_SMMU_sCR0_USFCFG		BIT(10)
34 #define ARM_SMMU_sCR0_GCFGFIE		BIT(5)
35 #define ARM_SMMU_sCR0_GCFGFRE		BIT(4)
36 #define ARM_SMMU_sCR0_EXIDENABLE	BIT(3)
37 #define ARM_SMMU_sCR0_GFIE		BIT(2)
38 #define ARM_SMMU_sCR0_GFRE		BIT(1)
39 #define ARM_SMMU_sCR0_CLIENTPD		BIT(0)
40 
41 /* Auxiliary Configuration register */
42 #define ARM_SMMU_GR0_sACR		0x10
43 
44 /* Identification registers */
45 #define ARM_SMMU_GR0_ID0		0x20
46 #define ARM_SMMU_ID0_S1TS		BIT(30)
47 #define ARM_SMMU_ID0_S2TS		BIT(29)
48 #define ARM_SMMU_ID0_NTS		BIT(28)
49 #define ARM_SMMU_ID0_SMS		BIT(27)
50 #define ARM_SMMU_ID0_ATOSNS		BIT(26)
51 #define ARM_SMMU_ID0_PTFS_NO_AARCH32	BIT(25)
52 #define ARM_SMMU_ID0_PTFS_NO_AARCH32S	BIT(24)
53 #define ARM_SMMU_ID0_NUMIRPT		GENMASK(23, 16)
54 #define ARM_SMMU_ID0_CTTW		BIT(14)
55 #define ARM_SMMU_ID0_NUMSIDB		GENMASK(12, 9)
56 #define ARM_SMMU_ID0_EXIDS		BIT(8)
57 #define ARM_SMMU_ID0_NUMSMRG		GENMASK(7, 0)
58 
59 #define ARM_SMMU_GR0_ID1		0x24
60 #define ARM_SMMU_ID1_PAGESIZE		BIT(31)
61 #define ARM_SMMU_ID1_NUMPAGENDXB	GENMASK(30, 28)
62 #define ARM_SMMU_ID1_NUMS2CB		GENMASK(23, 16)
63 #define ARM_SMMU_ID1_NUMCB		GENMASK(7, 0)
64 
65 #define ARM_SMMU_GR0_ID2		0x28
66 #define ARM_SMMU_ID2_VMID16		BIT(15)
67 #define ARM_SMMU_ID2_PTFS_64K		BIT(14)
68 #define ARM_SMMU_ID2_PTFS_16K		BIT(13)
69 #define ARM_SMMU_ID2_PTFS_4K		BIT(12)
70 #define ARM_SMMU_ID2_UBS		GENMASK(11, 8)
71 #define ARM_SMMU_ID2_OAS		GENMASK(7, 4)
72 #define ARM_SMMU_ID2_IAS		GENMASK(3, 0)
73 
74 #define ARM_SMMU_GR0_ID3		0x2c
75 #define ARM_SMMU_GR0_ID4		0x30
76 #define ARM_SMMU_GR0_ID5		0x34
77 #define ARM_SMMU_GR0_ID6		0x38
78 
79 #define ARM_SMMU_GR0_ID7		0x3c
80 #define ARM_SMMU_ID7_MAJOR		GENMASK(7, 4)
81 #define ARM_SMMU_ID7_MINOR		GENMASK(3, 0)
82 
83 #define ARM_SMMU_GR0_sGFSR		0x48
84 #define ARM_SMMU_sGFSR_USF		BIT(1)
85 
86 #define ARM_SMMU_GR0_sGFSYNR0		0x50
87 #define ARM_SMMU_GR0_sGFSYNR1		0x54
88 #define ARM_SMMU_GR0_sGFSYNR2		0x58
89 
90 /* Global TLB invalidation */
91 #define ARM_SMMU_GR0_TLBIVMID		0x64
92 #define ARM_SMMU_GR0_TLBIALLNSNH	0x68
93 #define ARM_SMMU_GR0_TLBIALLH		0x6c
94 #define ARM_SMMU_GR0_sTLBGSYNC		0x70
95 
96 #define ARM_SMMU_GR0_sTLBGSTATUS	0x74
97 #define ARM_SMMU_sTLBGSTATUS_GSACTIVE	BIT(0)
98 
99 /* Stream mapping registers */
100 #define ARM_SMMU_GR0_SMR(n)		(0x800 + ((n) << 2))
101 #define ARM_SMMU_SMR_VALID		BIT(31)
102 #define ARM_SMMU_SMR_MASK		GENMASK(31, 16)
103 #define ARM_SMMU_SMR_ID			GENMASK(15, 0)
104 
105 #define ARM_SMMU_GR0_S2CR(n)		(0xc00 + ((n) << 2))
106 #define ARM_SMMU_S2CR_PRIVCFG		GENMASK(25, 24)
107 enum arm_smmu_s2cr_privcfg {
108 	S2CR_PRIVCFG_DEFAULT,
109 	S2CR_PRIVCFG_DIPAN,
110 	S2CR_PRIVCFG_UNPRIV,
111 	S2CR_PRIVCFG_PRIV,
112 };
113 #define ARM_SMMU_S2CR_TYPE		GENMASK(17, 16)
114 enum arm_smmu_s2cr_type {
115 	S2CR_TYPE_TRANS,
116 	S2CR_TYPE_BYPASS,
117 	S2CR_TYPE_FAULT,
118 };
119 #define ARM_SMMU_S2CR_EXIDVALID		BIT(10)
120 #define ARM_SMMU_S2CR_CBNDX		GENMASK(7, 0)
121 
122 /* Context bank attribute registers */
123 #define ARM_SMMU_GR1_CBAR(n)		(0x0 + ((n) << 2))
124 #define ARM_SMMU_CBAR_IRPTNDX		GENMASK(31, 24)
125 #define ARM_SMMU_CBAR_TYPE		GENMASK(17, 16)
126 enum arm_smmu_cbar_type {
127 	CBAR_TYPE_S2_TRANS,
128 	CBAR_TYPE_S1_TRANS_S2_BYPASS,
129 	CBAR_TYPE_S1_TRANS_S2_FAULT,
130 	CBAR_TYPE_S1_TRANS_S2_TRANS,
131 };
132 #define ARM_SMMU_CBAR_S1_MEMATTR	GENMASK(15, 12)
133 #define ARM_SMMU_CBAR_S1_MEMATTR_WB	0xf
134 #define ARM_SMMU_CBAR_S1_BPSHCFG	GENMASK(9, 8)
135 #define ARM_SMMU_CBAR_S1_BPSHCFG_NSH	3
136 #define ARM_SMMU_CBAR_VMID		GENMASK(7, 0)
137 
138 #define ARM_SMMU_GR1_CBFRSYNRA(n)	(0x400 + ((n) << 2))
139 
140 #define ARM_SMMU_GR1_CBA2R(n)		(0x800 + ((n) << 2))
141 #define ARM_SMMU_CBA2R_VMID16		GENMASK(31, 16)
142 #define ARM_SMMU_CBA2R_VA64		BIT(0)
143 
144 #define ARM_SMMU_CB_SCTLR		0x0
145 #define ARM_SMMU_SCTLR_S1_ASIDPNE	BIT(12)
146 #define ARM_SMMU_SCTLR_CFCFG		BIT(7)
147 #define ARM_SMMU_SCTLR_CFIE		BIT(6)
148 #define ARM_SMMU_SCTLR_CFRE		BIT(5)
149 #define ARM_SMMU_SCTLR_E		BIT(4)
150 #define ARM_SMMU_SCTLR_AFE		BIT(2)
151 #define ARM_SMMU_SCTLR_TRE		BIT(1)
152 #define ARM_SMMU_SCTLR_M		BIT(0)
153 
154 #define ARM_SMMU_CB_ACTLR		0x4
155 
156 #define ARM_SMMU_CB_RESUME		0x8
157 #define ARM_SMMU_RESUME_TERMINATE	BIT(0)
158 
159 #define ARM_SMMU_CB_TCR2		0x10
160 #define ARM_SMMU_TCR2_SEP		GENMASK(17, 15)
161 #define ARM_SMMU_TCR2_SEP_UPSTREAM	0x7
162 #define ARM_SMMU_TCR2_AS		BIT(4)
163 #define ARM_SMMU_TCR2_PASIZE		GENMASK(3, 0)
164 
165 #define ARM_SMMU_CB_TTBR0		0x20
166 #define ARM_SMMU_CB_TTBR1		0x28
167 #define ARM_SMMU_TTBRn_ASID		GENMASK_ULL(63, 48)
168 
169 #define ARM_SMMU_CB_TCR			0x30
170 #define ARM_SMMU_TCR_EAE		BIT(31)
171 #define ARM_SMMU_TCR_EPD1		BIT(23)
172 #define ARM_SMMU_TCR_A1			BIT(22)
173 #define ARM_SMMU_TCR_TG0		GENMASK(15, 14)
174 #define ARM_SMMU_TCR_SH0		GENMASK(13, 12)
175 #define ARM_SMMU_TCR_ORGN0		GENMASK(11, 10)
176 #define ARM_SMMU_TCR_IRGN0		GENMASK(9, 8)
177 #define ARM_SMMU_TCR_EPD0		BIT(7)
178 #define ARM_SMMU_TCR_T0SZ		GENMASK(5, 0)
179 
180 #define ARM_SMMU_VTCR_RES1		BIT(31)
181 #define ARM_SMMU_VTCR_PS		GENMASK(18, 16)
182 #define ARM_SMMU_VTCR_TG0		ARM_SMMU_TCR_TG0
183 #define ARM_SMMU_VTCR_SH0		ARM_SMMU_TCR_SH0
184 #define ARM_SMMU_VTCR_ORGN0		ARM_SMMU_TCR_ORGN0
185 #define ARM_SMMU_VTCR_IRGN0		ARM_SMMU_TCR_IRGN0
186 #define ARM_SMMU_VTCR_SL0		GENMASK(7, 6)
187 #define ARM_SMMU_VTCR_T0SZ		ARM_SMMU_TCR_T0SZ
188 
189 #define ARM_SMMU_CB_CONTEXTIDR		0x34
190 #define ARM_SMMU_CB_S1_MAIR0		0x38
191 #define ARM_SMMU_CB_S1_MAIR1		0x3c
192 
193 #define ARM_SMMU_CB_PAR			0x50
194 #define ARM_SMMU_CB_PAR_F		BIT(0)
195 
196 #define ARM_SMMU_CB_FSR			0x58
197 #define ARM_SMMU_FSR_MULTI		BIT(31)
198 #define ARM_SMMU_FSR_SS			BIT(30)
199 #define ARM_SMMU_FSR_UUT		BIT(8)
200 #define ARM_SMMU_FSR_ASF		BIT(7)
201 #define ARM_SMMU_FSR_TLBLKF		BIT(6)
202 #define ARM_SMMU_FSR_TLBMCF		BIT(5)
203 #define ARM_SMMU_FSR_EF			BIT(4)
204 #define ARM_SMMU_FSR_PF			BIT(3)
205 #define ARM_SMMU_FSR_AFF		BIT(2)
206 #define ARM_SMMU_FSR_TF			BIT(1)
207 
208 #define ARM_SMMU_FSR_IGN		(ARM_SMMU_FSR_AFF |		\
209 					 ARM_SMMU_FSR_ASF |		\
210 					 ARM_SMMU_FSR_TLBMCF |		\
211 					 ARM_SMMU_FSR_TLBLKF)
212 
213 #define ARM_SMMU_FSR_FAULT		(ARM_SMMU_FSR_MULTI |		\
214 					 ARM_SMMU_FSR_SS |		\
215 					 ARM_SMMU_FSR_UUT |		\
216 					 ARM_SMMU_FSR_EF |		\
217 					 ARM_SMMU_FSR_PF |		\
218 					 ARM_SMMU_FSR_TF |		\
219 					 ARM_SMMU_FSR_IGN)
220 
221 #define ARM_SMMU_CB_FAR			0x60
222 
223 #define ARM_SMMU_CB_FSYNR0		0x68
224 #define ARM_SMMU_FSYNR0_WNR		BIT(4)
225 
226 #define ARM_SMMU_CB_S1_TLBIVA		0x600
227 #define ARM_SMMU_CB_S1_TLBIASID		0x610
228 #define ARM_SMMU_CB_S1_TLBIVAL		0x620
229 #define ARM_SMMU_CB_S2_TLBIIPAS2	0x630
230 #define ARM_SMMU_CB_S2_TLBIIPAS2L	0x638
231 #define ARM_SMMU_CB_TLBSYNC		0x7f0
232 #define ARM_SMMU_CB_TLBSTATUS		0x7f4
233 #define ARM_SMMU_CB_ATS1PR		0x800
234 
235 #define ARM_SMMU_CB_ATSR		0x8f0
236 #define ARM_SMMU_ATSR_ACTIVE		BIT(0)
237 
238 
239 /* Maximum number of context banks per SMMU */
240 #define ARM_SMMU_MAX_CBS		128
241 
242 #define TLB_LOOP_TIMEOUT		1000000	/* 1s! */
243 #define TLB_SPIN_COUNT			10
244 
245 /* Shared driver definitions */
246 enum arm_smmu_arch_version {
247 	ARM_SMMU_V1,
248 	ARM_SMMU_V1_64K,
249 	ARM_SMMU_V2,
250 };
251 
252 enum arm_smmu_implementation {
253 	GENERIC_SMMU,
254 	ARM_MMU500,
255 	CAVIUM_SMMUV2,
256 	QCOM_SMMUV2,
257 };
258 
259 struct arm_smmu_s2cr {
260 	struct iommu_group		*group;
261 	int				count;
262 	enum arm_smmu_s2cr_type		type;
263 	enum arm_smmu_s2cr_privcfg	privcfg;
264 	u8				cbndx;
265 };
266 
267 struct arm_smmu_smr {
268 	u16				mask;
269 	u16				id;
270 	bool				valid;
271 	bool				pinned;
272 };
273 
274 struct arm_smmu_device {
275 	struct device			*dev;
276 
277 	void __iomem			*base;
278 	unsigned int			numpage;
279 	unsigned int			pgshift;
280 
281 #define ARM_SMMU_FEAT_COHERENT_WALK	(1 << 0)
282 #define ARM_SMMU_FEAT_STREAM_MATCH	(1 << 1)
283 #define ARM_SMMU_FEAT_TRANS_S1		(1 << 2)
284 #define ARM_SMMU_FEAT_TRANS_S2		(1 << 3)
285 #define ARM_SMMU_FEAT_TRANS_NESTED	(1 << 4)
286 #define ARM_SMMU_FEAT_TRANS_OPS		(1 << 5)
287 #define ARM_SMMU_FEAT_VMID16		(1 << 6)
288 #define ARM_SMMU_FEAT_FMT_AARCH64_4K	(1 << 7)
289 #define ARM_SMMU_FEAT_FMT_AARCH64_16K	(1 << 8)
290 #define ARM_SMMU_FEAT_FMT_AARCH64_64K	(1 << 9)
291 #define ARM_SMMU_FEAT_FMT_AARCH32_L	(1 << 10)
292 #define ARM_SMMU_FEAT_FMT_AARCH32_S	(1 << 11)
293 #define ARM_SMMU_FEAT_EXIDS		(1 << 12)
294 	u32				features;
295 
296 	enum arm_smmu_arch_version	version;
297 	enum arm_smmu_implementation	model;
298 	const struct arm_smmu_impl	*impl;
299 
300 	u32				num_context_banks;
301 	u32				num_s2_context_banks;
302 	DECLARE_BITMAP(context_map, ARM_SMMU_MAX_CBS);
303 	struct arm_smmu_cb		*cbs;
304 	atomic_t			irptndx;
305 
306 	u32				num_mapping_groups;
307 	u16				streamid_mask;
308 	u16				smr_mask_mask;
309 	struct arm_smmu_smr		*smrs;
310 	struct arm_smmu_s2cr		*s2crs;
311 	struct mutex			stream_map_mutex;
312 
313 	unsigned long			va_size;
314 	unsigned long			ipa_size;
315 	unsigned long			pa_size;
316 	unsigned long			pgsize_bitmap;
317 
318 	u32				num_global_irqs;
319 	u32				num_context_irqs;
320 	unsigned int			*irqs;
321 	struct clk_bulk_data		*clks;
322 	int				num_clks;
323 
324 	spinlock_t			global_sync_lock;
325 
326 	/* IOMMU core code handle */
327 	struct iommu_device		iommu;
328 };
329 
330 enum arm_smmu_context_fmt {
331 	ARM_SMMU_CTX_FMT_NONE,
332 	ARM_SMMU_CTX_FMT_AARCH64,
333 	ARM_SMMU_CTX_FMT_AARCH32_L,
334 	ARM_SMMU_CTX_FMT_AARCH32_S,
335 };
336 
337 struct arm_smmu_cfg {
338 	u8				cbndx;
339 	u8				irptndx;
340 	union {
341 		u16			asid;
342 		u16			vmid;
343 	};
344 	enum arm_smmu_cbar_type		cbar;
345 	enum arm_smmu_context_fmt	fmt;
346 };
347 #define ARM_SMMU_INVALID_IRPTNDX	0xff
348 
349 struct arm_smmu_cb {
350 	u64				ttbr[2];
351 	u32				tcr[2];
352 	u32				mair[2];
353 	struct arm_smmu_cfg		*cfg;
354 };
355 
356 enum arm_smmu_domain_stage {
357 	ARM_SMMU_DOMAIN_S1 = 0,
358 	ARM_SMMU_DOMAIN_S2,
359 	ARM_SMMU_DOMAIN_NESTED,
360 	ARM_SMMU_DOMAIN_BYPASS,
361 };
362 
363 struct arm_smmu_domain {
364 	struct arm_smmu_device		*smmu;
365 	struct io_pgtable_ops		*pgtbl_ops;
366 	const struct iommu_flush_ops	*flush_ops;
367 	struct arm_smmu_cfg		cfg;
368 	enum arm_smmu_domain_stage	stage;
369 	bool				non_strict;
370 	struct mutex			init_mutex; /* Protects smmu pointer */
371 	spinlock_t			cb_lock; /* Serialises ATS1* ops and TLB syncs */
372 	struct iommu_domain		domain;
373 };
374 
375 struct arm_smmu_master_cfg {
376 	struct arm_smmu_device		*smmu;
377 	s16				smendx[];
378 };
379 
380 static inline u32 arm_smmu_lpae_tcr(const struct io_pgtable_cfg *cfg)
381 {
382 	u32 tcr = FIELD_PREP(ARM_SMMU_TCR_TG0, cfg->arm_lpae_s1_cfg.tcr.tg) |
383 		FIELD_PREP(ARM_SMMU_TCR_SH0, cfg->arm_lpae_s1_cfg.tcr.sh) |
384 		FIELD_PREP(ARM_SMMU_TCR_ORGN0, cfg->arm_lpae_s1_cfg.tcr.orgn) |
385 		FIELD_PREP(ARM_SMMU_TCR_IRGN0, cfg->arm_lpae_s1_cfg.tcr.irgn) |
386 		FIELD_PREP(ARM_SMMU_TCR_T0SZ, cfg->arm_lpae_s1_cfg.tcr.tsz);
387 
388        /*
389 	* When TTBR1 is selected shift the TCR fields by 16 bits and disable
390 	* translation in TTBR0
391 	*/
392 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_TTBR1) {
393 		tcr = (tcr << 16) & ~ARM_SMMU_TCR_A1;
394 		tcr |= ARM_SMMU_TCR_EPD0;
395 	} else
396 		tcr |= ARM_SMMU_TCR_EPD1;
397 
398 	return tcr;
399 }
400 
401 static inline u32 arm_smmu_lpae_tcr2(const struct io_pgtable_cfg *cfg)
402 {
403 	return FIELD_PREP(ARM_SMMU_TCR2_PASIZE, cfg->arm_lpae_s1_cfg.tcr.ips) |
404 	       FIELD_PREP(ARM_SMMU_TCR2_SEP, ARM_SMMU_TCR2_SEP_UPSTREAM);
405 }
406 
407 static inline u32 arm_smmu_lpae_vtcr(const struct io_pgtable_cfg *cfg)
408 {
409 	return ARM_SMMU_VTCR_RES1 |
410 	       FIELD_PREP(ARM_SMMU_VTCR_PS, cfg->arm_lpae_s2_cfg.vtcr.ps) |
411 	       FIELD_PREP(ARM_SMMU_VTCR_TG0, cfg->arm_lpae_s2_cfg.vtcr.tg) |
412 	       FIELD_PREP(ARM_SMMU_VTCR_SH0, cfg->arm_lpae_s2_cfg.vtcr.sh) |
413 	       FIELD_PREP(ARM_SMMU_VTCR_ORGN0, cfg->arm_lpae_s2_cfg.vtcr.orgn) |
414 	       FIELD_PREP(ARM_SMMU_VTCR_IRGN0, cfg->arm_lpae_s2_cfg.vtcr.irgn) |
415 	       FIELD_PREP(ARM_SMMU_VTCR_SL0, cfg->arm_lpae_s2_cfg.vtcr.sl) |
416 	       FIELD_PREP(ARM_SMMU_VTCR_T0SZ, cfg->arm_lpae_s2_cfg.vtcr.tsz);
417 }
418 
419 /* Implementation details, yay! */
420 struct arm_smmu_impl {
421 	u32 (*read_reg)(struct arm_smmu_device *smmu, int page, int offset);
422 	void (*write_reg)(struct arm_smmu_device *smmu, int page, int offset,
423 			  u32 val);
424 	u64 (*read_reg64)(struct arm_smmu_device *smmu, int page, int offset);
425 	void (*write_reg64)(struct arm_smmu_device *smmu, int page, int offset,
426 			    u64 val);
427 	int (*cfg_probe)(struct arm_smmu_device *smmu);
428 	int (*reset)(struct arm_smmu_device *smmu);
429 	int (*init_context)(struct arm_smmu_domain *smmu_domain,
430 			struct io_pgtable_cfg *cfg, struct device *dev);
431 	void (*tlb_sync)(struct arm_smmu_device *smmu, int page, int sync,
432 			 int status);
433 	int (*def_domain_type)(struct device *dev);
434 	irqreturn_t (*global_fault)(int irq, void *dev);
435 	irqreturn_t (*context_fault)(int irq, void *dev);
436 	int (*alloc_context_bank)(struct arm_smmu_domain *smmu_domain,
437 				  struct arm_smmu_device *smmu,
438 				  struct device *dev, int start);
439 };
440 
441 #define INVALID_SMENDX			-1
442 #define cfg_smendx(cfg, fw, i) \
443 	(i >= fw->num_ids ? INVALID_SMENDX : cfg->smendx[i])
444 #define for_each_cfg_sme(cfg, fw, i, idx) \
445 	for (i = 0; idx = cfg_smendx(cfg, fw, i), i < fw->num_ids; ++i)
446 
447 static inline int __arm_smmu_alloc_bitmap(unsigned long *map, int start, int end)
448 {
449 	int idx;
450 
451 	do {
452 		idx = find_next_zero_bit(map, end, start);
453 		if (idx == end)
454 			return -ENOSPC;
455 	} while (test_and_set_bit(idx, map));
456 
457 	return idx;
458 }
459 
460 static inline void __iomem *arm_smmu_page(struct arm_smmu_device *smmu, int n)
461 {
462 	return smmu->base + (n << smmu->pgshift);
463 }
464 
465 static inline u32 arm_smmu_readl(struct arm_smmu_device *smmu, int page, int offset)
466 {
467 	if (smmu->impl && unlikely(smmu->impl->read_reg))
468 		return smmu->impl->read_reg(smmu, page, offset);
469 	return readl_relaxed(arm_smmu_page(smmu, page) + offset);
470 }
471 
472 static inline void arm_smmu_writel(struct arm_smmu_device *smmu, int page,
473 				   int offset, u32 val)
474 {
475 	if (smmu->impl && unlikely(smmu->impl->write_reg))
476 		smmu->impl->write_reg(smmu, page, offset, val);
477 	else
478 		writel_relaxed(val, arm_smmu_page(smmu, page) + offset);
479 }
480 
481 static inline u64 arm_smmu_readq(struct arm_smmu_device *smmu, int page, int offset)
482 {
483 	if (smmu->impl && unlikely(smmu->impl->read_reg64))
484 		return smmu->impl->read_reg64(smmu, page, offset);
485 	return readq_relaxed(arm_smmu_page(smmu, page) + offset);
486 }
487 
488 static inline void arm_smmu_writeq(struct arm_smmu_device *smmu, int page,
489 				   int offset, u64 val)
490 {
491 	if (smmu->impl && unlikely(smmu->impl->write_reg64))
492 		smmu->impl->write_reg64(smmu, page, offset, val);
493 	else
494 		writeq_relaxed(val, arm_smmu_page(smmu, page) + offset);
495 }
496 
497 #define ARM_SMMU_GR0		0
498 #define ARM_SMMU_GR1		1
499 #define ARM_SMMU_CB(s, n)	((s)->numpage + (n))
500 
501 #define arm_smmu_gr0_read(s, o)		\
502 	arm_smmu_readl((s), ARM_SMMU_GR0, (o))
503 #define arm_smmu_gr0_write(s, o, v)	\
504 	arm_smmu_writel((s), ARM_SMMU_GR0, (o), (v))
505 
506 #define arm_smmu_gr1_read(s, o)		\
507 	arm_smmu_readl((s), ARM_SMMU_GR1, (o))
508 #define arm_smmu_gr1_write(s, o, v)	\
509 	arm_smmu_writel((s), ARM_SMMU_GR1, (o), (v))
510 
511 #define arm_smmu_cb_read(s, n, o)	\
512 	arm_smmu_readl((s), ARM_SMMU_CB((s), (n)), (o))
513 #define arm_smmu_cb_write(s, n, o, v)	\
514 	arm_smmu_writel((s), ARM_SMMU_CB((s), (n)), (o), (v))
515 #define arm_smmu_cb_readq(s, n, o)	\
516 	arm_smmu_readq((s), ARM_SMMU_CB((s), (n)), (o))
517 #define arm_smmu_cb_writeq(s, n, o, v)	\
518 	arm_smmu_writeq((s), ARM_SMMU_CB((s), (n)), (o), (v))
519 
520 struct arm_smmu_device *arm_smmu_impl_init(struct arm_smmu_device *smmu);
521 struct arm_smmu_device *nvidia_smmu_impl_init(struct arm_smmu_device *smmu);
522 struct arm_smmu_device *qcom_smmu_impl_init(struct arm_smmu_device *smmu);
523 
524 void arm_smmu_write_context_bank(struct arm_smmu_device *smmu, int idx);
525 int arm_mmu500_reset(struct arm_smmu_device *smmu);
526 
527 #endif /* _ARM_SMMU_H */
528