1 /* 2 * Copyright (c) 2013 - 2017 Intel Corporation. All rights reserved. 3 * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation. 4 * All rights reserved. 5 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved. 6 * 7 * This software is available to you under a choice of one of two 8 * licenses. You may choose to be licensed under the terms of the GNU 9 * General Public License (GPL) Version 2, available from the file 10 * COPYING in the main directory of this source tree, or the 11 * OpenIB.org BSD license below: 12 * 13 * Redistribution and use in source and binary forms, with or 14 * without modification, are permitted provided that the following 15 * conditions are met: 16 * 17 * - Redistributions of source code must retain the above 18 * copyright notice, this list of conditions and the following 19 * disclaimer. 20 * 21 * - Redistributions in binary form must reproduce the above 22 * copyright notice, this list of conditions and the following 23 * disclaimer in the documentation and/or other materials 24 * provided with the distribution. 25 * 26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 33 * SOFTWARE. 34 */ 35 /* 36 * This file contains all of the code that is specific to the 37 * QLogic_IB 6120 PCIe chip. 38 */ 39 40 #include <linux/interrupt.h> 41 #include <linux/pci.h> 42 #include <linux/delay.h> 43 #include <rdma/ib_verbs.h> 44 45 #include "qib.h" 46 #include "qib_6120_regs.h" 47 48 static void qib_6120_setup_setextled(struct qib_pportdata *, u32); 49 static void sendctrl_6120_mod(struct qib_pportdata *ppd, u32 op); 50 static u8 qib_6120_phys_portstate(u64); 51 static u32 qib_6120_iblink_state(u64); 52 53 /* 54 * This file contains all the chip-specific register information and 55 * access functions for the Intel Intel_IB PCI-Express chip. 56 * 57 */ 58 59 /* KREG_IDX uses machine-generated #defines */ 60 #define KREG_IDX(regname) (QIB_6120_##regname##_OFFS / sizeof(u64)) 61 62 /* Use defines to tie machine-generated names to lower-case names */ 63 #define kr_extctrl KREG_IDX(EXTCtrl) 64 #define kr_extstatus KREG_IDX(EXTStatus) 65 #define kr_gpio_clear KREG_IDX(GPIOClear) 66 #define kr_gpio_mask KREG_IDX(GPIOMask) 67 #define kr_gpio_out KREG_IDX(GPIOOut) 68 #define kr_gpio_status KREG_IDX(GPIOStatus) 69 #define kr_rcvctrl KREG_IDX(RcvCtrl) 70 #define kr_sendctrl KREG_IDX(SendCtrl) 71 #define kr_partitionkey KREG_IDX(RcvPartitionKey) 72 #define kr_hwdiagctrl KREG_IDX(HwDiagCtrl) 73 #define kr_ibcstatus KREG_IDX(IBCStatus) 74 #define kr_ibcctrl KREG_IDX(IBCCtrl) 75 #define kr_sendbuffererror KREG_IDX(SendBufErr0) 76 #define kr_rcvbthqp KREG_IDX(RcvBTHQP) 77 #define kr_counterregbase KREG_IDX(CntrRegBase) 78 #define kr_palign KREG_IDX(PageAlign) 79 #define kr_rcvegrbase KREG_IDX(RcvEgrBase) 80 #define kr_rcvegrcnt KREG_IDX(RcvEgrCnt) 81 #define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt) 82 #define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize) 83 #define kr_rcvhdrsize KREG_IDX(RcvHdrSize) 84 #define kr_rcvtidbase KREG_IDX(RcvTIDBase) 85 #define kr_rcvtidcnt KREG_IDX(RcvTIDCnt) 86 #define kr_scratch KREG_IDX(Scratch) 87 #define kr_sendctrl KREG_IDX(SendCtrl) 88 #define kr_sendpioavailaddr KREG_IDX(SendPIOAvailAddr) 89 #define kr_sendpiobufbase KREG_IDX(SendPIOBufBase) 90 #define kr_sendpiobufcnt KREG_IDX(SendPIOBufCnt) 91 #define kr_sendpiosize KREG_IDX(SendPIOSize) 92 #define kr_sendregbase KREG_IDX(SendRegBase) 93 #define kr_userregbase KREG_IDX(UserRegBase) 94 #define kr_control KREG_IDX(Control) 95 #define kr_intclear KREG_IDX(IntClear) 96 #define kr_intmask KREG_IDX(IntMask) 97 #define kr_intstatus KREG_IDX(IntStatus) 98 #define kr_errclear KREG_IDX(ErrClear) 99 #define kr_errmask KREG_IDX(ErrMask) 100 #define kr_errstatus KREG_IDX(ErrStatus) 101 #define kr_hwerrclear KREG_IDX(HwErrClear) 102 #define kr_hwerrmask KREG_IDX(HwErrMask) 103 #define kr_hwerrstatus KREG_IDX(HwErrStatus) 104 #define kr_revision KREG_IDX(Revision) 105 #define kr_portcnt KREG_IDX(PortCnt) 106 #define kr_serdes_cfg0 KREG_IDX(SerdesCfg0) 107 #define kr_serdes_cfg1 (kr_serdes_cfg0 + 1) 108 #define kr_serdes_stat KREG_IDX(SerdesStat) 109 #define kr_xgxs_cfg KREG_IDX(XGXSCfg) 110 111 /* These must only be written via qib_write_kreg_ctxt() */ 112 #define kr_rcvhdraddr KREG_IDX(RcvHdrAddr0) 113 #define kr_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0) 114 115 #define CREG_IDX(regname) ((QIB_6120_##regname##_OFFS - \ 116 QIB_6120_LBIntCnt_OFFS) / sizeof(u64)) 117 118 #define cr_badformat CREG_IDX(RxBadFormatCnt) 119 #define cr_erricrc CREG_IDX(RxICRCErrCnt) 120 #define cr_errlink CREG_IDX(RxLinkProblemCnt) 121 #define cr_errlpcrc CREG_IDX(RxLPCRCErrCnt) 122 #define cr_errpkey CREG_IDX(RxPKeyMismatchCnt) 123 #define cr_rcvflowctrl_err CREG_IDX(RxFlowCtrlErrCnt) 124 #define cr_err_rlen CREG_IDX(RxLenErrCnt) 125 #define cr_errslen CREG_IDX(TxLenErrCnt) 126 #define cr_errtidfull CREG_IDX(RxTIDFullErrCnt) 127 #define cr_errtidvalid CREG_IDX(RxTIDValidErrCnt) 128 #define cr_errvcrc CREG_IDX(RxVCRCErrCnt) 129 #define cr_ibstatuschange CREG_IDX(IBStatusChangeCnt) 130 #define cr_lbint CREG_IDX(LBIntCnt) 131 #define cr_invalidrlen CREG_IDX(RxMaxMinLenErrCnt) 132 #define cr_invalidslen CREG_IDX(TxMaxMinLenErrCnt) 133 #define cr_lbflowstall CREG_IDX(LBFlowStallCnt) 134 #define cr_pktrcv CREG_IDX(RxDataPktCnt) 135 #define cr_pktrcvflowctrl CREG_IDX(RxFlowPktCnt) 136 #define cr_pktsend CREG_IDX(TxDataPktCnt) 137 #define cr_pktsendflow CREG_IDX(TxFlowPktCnt) 138 #define cr_portovfl CREG_IDX(RxP0HdrEgrOvflCnt) 139 #define cr_rcvebp CREG_IDX(RxEBPCnt) 140 #define cr_rcvovfl CREG_IDX(RxBufOvflCnt) 141 #define cr_senddropped CREG_IDX(TxDroppedPktCnt) 142 #define cr_sendstall CREG_IDX(TxFlowStallCnt) 143 #define cr_sendunderrun CREG_IDX(TxUnderrunCnt) 144 #define cr_wordrcv CREG_IDX(RxDwordCnt) 145 #define cr_wordsend CREG_IDX(TxDwordCnt) 146 #define cr_txunsupvl CREG_IDX(TxUnsupVLErrCnt) 147 #define cr_rxdroppkt CREG_IDX(RxDroppedPktCnt) 148 #define cr_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt) 149 #define cr_iblinkdown CREG_IDX(IBLinkDownedCnt) 150 #define cr_ibsymbolerr CREG_IDX(IBSymbolErrCnt) 151 152 #define SYM_RMASK(regname, fldname) ((u64) \ 153 QIB_6120_##regname##_##fldname##_RMASK) 154 #define SYM_MASK(regname, fldname) ((u64) \ 155 QIB_6120_##regname##_##fldname##_RMASK << \ 156 QIB_6120_##regname##_##fldname##_LSB) 157 #define SYM_LSB(regname, fldname) (QIB_6120_##regname##_##fldname##_LSB) 158 159 #define SYM_FIELD(value, regname, fldname) ((u64) \ 160 (((value) >> SYM_LSB(regname, fldname)) & \ 161 SYM_RMASK(regname, fldname))) 162 #define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask) 163 #define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask) 164 165 /* link training states, from IBC */ 166 #define IB_6120_LT_STATE_DISABLED 0x00 167 #define IB_6120_LT_STATE_LINKUP 0x01 168 #define IB_6120_LT_STATE_POLLACTIVE 0x02 169 #define IB_6120_LT_STATE_POLLQUIET 0x03 170 #define IB_6120_LT_STATE_SLEEPDELAY 0x04 171 #define IB_6120_LT_STATE_SLEEPQUIET 0x05 172 #define IB_6120_LT_STATE_CFGDEBOUNCE 0x08 173 #define IB_6120_LT_STATE_CFGRCVFCFG 0x09 174 #define IB_6120_LT_STATE_CFGWAITRMT 0x0a 175 #define IB_6120_LT_STATE_CFGIDLE 0x0b 176 #define IB_6120_LT_STATE_RECOVERRETRAIN 0x0c 177 #define IB_6120_LT_STATE_RECOVERWAITRMT 0x0e 178 #define IB_6120_LT_STATE_RECOVERIDLE 0x0f 179 180 /* link state machine states from IBC */ 181 #define IB_6120_L_STATE_DOWN 0x0 182 #define IB_6120_L_STATE_INIT 0x1 183 #define IB_6120_L_STATE_ARM 0x2 184 #define IB_6120_L_STATE_ACTIVE 0x3 185 #define IB_6120_L_STATE_ACT_DEFER 0x4 186 187 static const u8 qib_6120_physportstate[0x20] = { 188 [IB_6120_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED, 189 [IB_6120_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP, 190 [IB_6120_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL, 191 [IB_6120_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL, 192 [IB_6120_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP, 193 [IB_6120_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP, 194 [IB_6120_LT_STATE_CFGDEBOUNCE] = 195 IB_PHYSPORTSTATE_CFG_TRAIN, 196 [IB_6120_LT_STATE_CFGRCVFCFG] = 197 IB_PHYSPORTSTATE_CFG_TRAIN, 198 [IB_6120_LT_STATE_CFGWAITRMT] = 199 IB_PHYSPORTSTATE_CFG_TRAIN, 200 [IB_6120_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN, 201 [IB_6120_LT_STATE_RECOVERRETRAIN] = 202 IB_PHYSPORTSTATE_LINK_ERR_RECOVER, 203 [IB_6120_LT_STATE_RECOVERWAITRMT] = 204 IB_PHYSPORTSTATE_LINK_ERR_RECOVER, 205 [IB_6120_LT_STATE_RECOVERIDLE] = 206 IB_PHYSPORTSTATE_LINK_ERR_RECOVER, 207 [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN, 208 [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN, 209 [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN, 210 [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN, 211 [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN, 212 [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN, 213 [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN, 214 [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN 215 }; 216 217 218 struct qib_chip_specific { 219 u64 __iomem *cregbase; 220 u64 *cntrs; 221 u64 *portcntrs; 222 void *dummy_hdrq; /* used after ctxt close */ 223 dma_addr_t dummy_hdrq_phys; 224 spinlock_t kernel_tid_lock; /* no back to back kernel TID writes */ 225 spinlock_t user_tid_lock; /* no back to back user TID writes */ 226 spinlock_t rcvmod_lock; /* protect rcvctrl shadow changes */ 227 spinlock_t gpio_lock; /* RMW of shadows/regs for ExtCtrl and GPIO */ 228 u64 hwerrmask; 229 u64 errormask; 230 u64 gpio_out; /* shadow of kr_gpio_out, for rmw ops */ 231 u64 gpio_mask; /* shadow the gpio mask register */ 232 u64 extctrl; /* shadow the gpio output enable, etc... */ 233 /* 234 * these 5 fields are used to establish deltas for IB symbol 235 * errors and linkrecovery errors. They can be reported on 236 * some chips during link negotiation prior to INIT, and with 237 * DDR when faking DDR negotiations with non-IBTA switches. 238 * The chip counters are adjusted at driver unload if there is 239 * a non-zero delta. 240 */ 241 u64 ibdeltainprog; 242 u64 ibsymdelta; 243 u64 ibsymsnap; 244 u64 iblnkerrdelta; 245 u64 iblnkerrsnap; 246 u64 ibcctrl; /* shadow for kr_ibcctrl */ 247 u32 lastlinkrecov; /* link recovery issue */ 248 int irq; 249 u32 cntrnamelen; 250 u32 portcntrnamelen; 251 u32 ncntrs; 252 u32 nportcntrs; 253 /* used with gpio interrupts to implement IB counters */ 254 u32 rxfc_unsupvl_errs; 255 u32 overrun_thresh_errs; 256 /* 257 * these count only cases where _successive_ LocalLinkIntegrity 258 * errors were seen in the receive headers of IB standard packets 259 */ 260 u32 lli_errs; 261 u32 lli_counter; 262 u64 lli_thresh; 263 u64 sword; /* total dwords sent (sample result) */ 264 u64 rword; /* total dwords received (sample result) */ 265 u64 spkts; /* total packets sent (sample result) */ 266 u64 rpkts; /* total packets received (sample result) */ 267 u64 xmit_wait; /* # of ticks no data sent (sample result) */ 268 struct timer_list pma_timer; 269 char emsgbuf[128]; 270 char bitsmsgbuf[64]; 271 u8 pma_sample_status; 272 }; 273 274 /* ibcctrl bits */ 275 #define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1 276 /* cycle through TS1/TS2 till OK */ 277 #define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2 278 /* wait for TS1, then go on */ 279 #define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3 280 #define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16 281 282 #define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */ 283 #define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */ 284 #define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */ 285 #define QLOGIC_IB_IBCC_LINKCMD_SHIFT 18 286 287 /* 288 * We could have a single register get/put routine, that takes a group type, 289 * but this is somewhat clearer and cleaner. It also gives us some error 290 * checking. 64 bit register reads should always work, but are inefficient 291 * on opteron (the northbridge always generates 2 separate HT 32 bit reads), 292 * so we use kreg32 wherever possible. User register and counter register 293 * reads are always 32 bit reads, so only one form of those routines. 294 */ 295 296 /** 297 * qib_read_ureg32 - read 32-bit virtualized per-context register 298 * @dd: device 299 * @regno: register number 300 * @ctxt: context number 301 * 302 * Return the contents of a register that is virtualized to be per context. 303 * Returns -1 on errors (not distinguishable from valid contents at 304 * runtime; we may add a separate error variable at some point). 305 */ 306 static inline u32 qib_read_ureg32(const struct qib_devdata *dd, 307 enum qib_ureg regno, int ctxt) 308 { 309 if (!dd->kregbase || !(dd->flags & QIB_PRESENT)) 310 return 0; 311 312 if (dd->userbase) 313 return readl(regno + (u64 __iomem *) 314 ((char __iomem *)dd->userbase + 315 dd->ureg_align * ctxt)); 316 else 317 return readl(regno + (u64 __iomem *) 318 (dd->uregbase + 319 (char __iomem *)dd->kregbase + 320 dd->ureg_align * ctxt)); 321 } 322 323 /** 324 * qib_write_ureg - write 32-bit virtualized per-context register 325 * @dd: device 326 * @regno: register number 327 * @value: value 328 * @ctxt: context 329 * 330 * Write the contents of a register that is virtualized to be per context. 331 */ 332 static inline void qib_write_ureg(const struct qib_devdata *dd, 333 enum qib_ureg regno, u64 value, int ctxt) 334 { 335 u64 __iomem *ubase; 336 337 if (dd->userbase) 338 ubase = (u64 __iomem *) 339 ((char __iomem *) dd->userbase + 340 dd->ureg_align * ctxt); 341 else 342 ubase = (u64 __iomem *) 343 (dd->uregbase + 344 (char __iomem *) dd->kregbase + 345 dd->ureg_align * ctxt); 346 347 if (dd->kregbase && (dd->flags & QIB_PRESENT)) 348 writeq(value, &ubase[regno]); 349 } 350 351 static inline u32 qib_read_kreg32(const struct qib_devdata *dd, 352 const u16 regno) 353 { 354 if (!dd->kregbase || !(dd->flags & QIB_PRESENT)) 355 return -1; 356 return readl((u32 __iomem *)&dd->kregbase[regno]); 357 } 358 359 static inline u64 qib_read_kreg64(const struct qib_devdata *dd, 360 const u16 regno) 361 { 362 if (!dd->kregbase || !(dd->flags & QIB_PRESENT)) 363 return -1; 364 365 return readq(&dd->kregbase[regno]); 366 } 367 368 static inline void qib_write_kreg(const struct qib_devdata *dd, 369 const u16 regno, u64 value) 370 { 371 if (dd->kregbase && (dd->flags & QIB_PRESENT)) 372 writeq(value, &dd->kregbase[regno]); 373 } 374 375 /** 376 * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register 377 * @dd: the qlogic_ib device 378 * @regno: the register number to write 379 * @ctxt: the context containing the register 380 * @value: the value to write 381 */ 382 static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd, 383 const u16 regno, unsigned ctxt, 384 u64 value) 385 { 386 qib_write_kreg(dd, regno + ctxt, value); 387 } 388 389 static inline void write_6120_creg(const struct qib_devdata *dd, 390 u16 regno, u64 value) 391 { 392 if (dd->cspec->cregbase && (dd->flags & QIB_PRESENT)) 393 writeq(value, &dd->cspec->cregbase[regno]); 394 } 395 396 static inline u64 read_6120_creg(const struct qib_devdata *dd, u16 regno) 397 { 398 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT)) 399 return 0; 400 return readq(&dd->cspec->cregbase[regno]); 401 } 402 403 static inline u32 read_6120_creg32(const struct qib_devdata *dd, u16 regno) 404 { 405 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT)) 406 return 0; 407 return readl(&dd->cspec->cregbase[regno]); 408 } 409 410 /* kr_control bits */ 411 #define QLOGIC_IB_C_RESET 1U 412 413 /* kr_intstatus, kr_intclear, kr_intmask bits */ 414 #define QLOGIC_IB_I_RCVURG_MASK ((1U << 5) - 1) 415 #define QLOGIC_IB_I_RCVURG_SHIFT 0 416 #define QLOGIC_IB_I_RCVAVAIL_MASK ((1U << 5) - 1) 417 #define QLOGIC_IB_I_RCVAVAIL_SHIFT 12 418 419 #define QLOGIC_IB_C_FREEZEMODE 0x00000002 420 #define QLOGIC_IB_C_LINKENABLE 0x00000004 421 #define QLOGIC_IB_I_ERROR 0x0000000080000000ULL 422 #define QLOGIC_IB_I_SPIOSENT 0x0000000040000000ULL 423 #define QLOGIC_IB_I_SPIOBUFAVAIL 0x0000000020000000ULL 424 #define QLOGIC_IB_I_GPIO 0x0000000010000000ULL 425 #define QLOGIC_IB_I_BITSEXTANT \ 426 ((QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT) | \ 427 (QLOGIC_IB_I_RCVAVAIL_MASK << \ 428 QLOGIC_IB_I_RCVAVAIL_SHIFT) | \ 429 QLOGIC_IB_I_ERROR | QLOGIC_IB_I_SPIOSENT | \ 430 QLOGIC_IB_I_SPIOBUFAVAIL | QLOGIC_IB_I_GPIO) 431 432 /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */ 433 #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK 0x000000000000003fULL 434 #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT 0 435 #define QLOGIC_IB_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL 436 #define QLOGIC_IB_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL 437 #define QLOGIC_IB_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL 438 #define QLOGIC_IB_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL 439 #define QLOGIC_IB_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL 440 #define QLOGIC_IB_HWE_COREPLL_FBSLIP 0x0080000000000000ULL 441 #define QLOGIC_IB_HWE_COREPLL_RFSLIP 0x0100000000000000ULL 442 #define QLOGIC_IB_HWE_PCIE1PLLFAILED 0x0400000000000000ULL 443 #define QLOGIC_IB_HWE_PCIE0PLLFAILED 0x0800000000000000ULL 444 #define QLOGIC_IB_HWE_SERDESPLLFAILED 0x1000000000000000ULL 445 446 447 /* kr_extstatus bits */ 448 #define QLOGIC_IB_EXTS_FREQSEL 0x2 449 #define QLOGIC_IB_EXTS_SERDESSEL 0x4 450 #define QLOGIC_IB_EXTS_MEMBIST_ENDTEST 0x0000000000004000 451 #define QLOGIC_IB_EXTS_MEMBIST_FOUND 0x0000000000008000 452 453 /* kr_xgxsconfig bits */ 454 #define QLOGIC_IB_XGXS_RESET 0x5ULL 455 456 #define _QIB_GPIO_SDA_NUM 1 457 #define _QIB_GPIO_SCL_NUM 0 458 459 /* Bits in GPIO for the added IB link interrupts */ 460 #define GPIO_RXUVL_BIT 3 461 #define GPIO_OVRUN_BIT 4 462 #define GPIO_LLI_BIT 5 463 #define GPIO_ERRINTR_MASK 0x38 464 465 466 #define QLOGIC_IB_RT_BUFSIZE_MASK 0xe0000000ULL 467 #define QLOGIC_IB_RT_BUFSIZE_SHIFTVAL(tid) \ 468 ((((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) >> 29) + 11 - 1) 469 #define QLOGIC_IB_RT_BUFSIZE(tid) (1 << QLOGIC_IB_RT_BUFSIZE_SHIFTVAL(tid)) 470 #define QLOGIC_IB_RT_IS_VALID(tid) \ 471 (((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) && \ 472 ((((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) != QLOGIC_IB_RT_BUFSIZE_MASK))) 473 #define QLOGIC_IB_RT_ADDR_MASK 0x1FFFFFFFULL /* 29 bits valid */ 474 #define QLOGIC_IB_RT_ADDR_SHIFT 10 475 476 #define QLOGIC_IB_R_INTRAVAIL_SHIFT 16 477 #define QLOGIC_IB_R_TAILUPD_SHIFT 31 478 #define IBA6120_R_PKEY_DIS_SHIFT 30 479 480 #define PBC_6120_VL15_SEND_CTRL (1ULL << 31) /* pbc; VL15; link_buf only */ 481 482 #define IBCBUSFRSPCPARITYERR HWE_MASK(IBCBusFromSPCParityErr) 483 #define IBCBUSTOSPCPARITYERR HWE_MASK(IBCBusToSPCParityErr) 484 485 #define SYM_MASK_BIT(regname, fldname, bit) ((u64) \ 486 ((1ULL << (SYM_LSB(regname, fldname) + (bit))))) 487 488 #define TXEMEMPARITYERR_PIOBUF \ 489 SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 0) 490 #define TXEMEMPARITYERR_PIOPBC \ 491 SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 1) 492 #define TXEMEMPARITYERR_PIOLAUNCHFIFO \ 493 SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 2) 494 495 #define RXEMEMPARITYERR_RCVBUF \ 496 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 0) 497 #define RXEMEMPARITYERR_LOOKUPQ \ 498 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 1) 499 #define RXEMEMPARITYERR_EXPTID \ 500 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 2) 501 #define RXEMEMPARITYERR_EAGERTID \ 502 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 3) 503 #define RXEMEMPARITYERR_FLAGBUF \ 504 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 4) 505 #define RXEMEMPARITYERR_DATAINFO \ 506 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 5) 507 #define RXEMEMPARITYERR_HDRINFO \ 508 SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 6) 509 510 /* 6120 specific hardware errors... */ 511 static const struct qib_hwerror_msgs qib_6120_hwerror_msgs[] = { 512 /* generic hardware errors */ 513 QLOGIC_IB_HWE_MSG(IBCBUSFRSPCPARITYERR, "QIB2IB Parity"), 514 QLOGIC_IB_HWE_MSG(IBCBUSTOSPCPARITYERR, "IB2QIB Parity"), 515 516 QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOBUF, 517 "TXE PIOBUF Memory Parity"), 518 QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOPBC, 519 "TXE PIOPBC Memory Parity"), 520 QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOLAUNCHFIFO, 521 "TXE PIOLAUNCHFIFO Memory Parity"), 522 523 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_RCVBUF, 524 "RXE RCVBUF Memory Parity"), 525 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_LOOKUPQ, 526 "RXE LOOKUPQ Memory Parity"), 527 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EAGERTID, 528 "RXE EAGERTID Memory Parity"), 529 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EXPTID, 530 "RXE EXPTID Memory Parity"), 531 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_FLAGBUF, 532 "RXE FLAGBUF Memory Parity"), 533 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_DATAINFO, 534 "RXE DATAINFO Memory Parity"), 535 QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_HDRINFO, 536 "RXE HDRINFO Memory Parity"), 537 538 /* chip-specific hardware errors */ 539 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEPOISONEDTLP, 540 "PCIe Poisoned TLP"), 541 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLTIMEOUT, 542 "PCIe completion timeout"), 543 /* 544 * In practice, it's unlikely wthat we'll see PCIe PLL, or bus 545 * parity or memory parity error failures, because most likely we 546 * won't be able to talk to the core of the chip. Nonetheless, we 547 * might see them, if they are in parts of the PCIe core that aren't 548 * essential. 549 */ 550 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE1PLLFAILED, 551 "PCIePLL1"), 552 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE0PLLFAILED, 553 "PCIePLL0"), 554 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXTLH, 555 "PCIe XTLH core parity"), 556 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXADM, 557 "PCIe ADM TX core parity"), 558 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYRADM, 559 "PCIe ADM RX core parity"), 560 QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SERDESPLLFAILED, 561 "SerDes PLL"), 562 }; 563 564 #define TXE_PIO_PARITY (TXEMEMPARITYERR_PIOBUF | TXEMEMPARITYERR_PIOPBC) 565 #define _QIB_PLL_FAIL (QLOGIC_IB_HWE_COREPLL_FBSLIP | \ 566 QLOGIC_IB_HWE_COREPLL_RFSLIP) 567 568 /* variables for sanity checking interrupt and errors */ 569 #define IB_HWE_BITSEXTANT \ 570 (HWE_MASK(RXEMemParityErr) | \ 571 HWE_MASK(TXEMemParityErr) | \ 572 (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << \ 573 QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) | \ 574 QLOGIC_IB_HWE_PCIE1PLLFAILED | \ 575 QLOGIC_IB_HWE_PCIE0PLLFAILED | \ 576 QLOGIC_IB_HWE_PCIEPOISONEDTLP | \ 577 QLOGIC_IB_HWE_PCIECPLTIMEOUT | \ 578 QLOGIC_IB_HWE_PCIEBUSPARITYXTLH | \ 579 QLOGIC_IB_HWE_PCIEBUSPARITYXADM | \ 580 QLOGIC_IB_HWE_PCIEBUSPARITYRADM | \ 581 HWE_MASK(PowerOnBISTFailed) | \ 582 QLOGIC_IB_HWE_COREPLL_FBSLIP | \ 583 QLOGIC_IB_HWE_COREPLL_RFSLIP | \ 584 QLOGIC_IB_HWE_SERDESPLLFAILED | \ 585 HWE_MASK(IBCBusToSPCParityErr) | \ 586 HWE_MASK(IBCBusFromSPCParityErr)) 587 588 #define IB_E_BITSEXTANT \ 589 (ERR_MASK(RcvFormatErr) | ERR_MASK(RcvVCRCErr) | \ 590 ERR_MASK(RcvICRCErr) | ERR_MASK(RcvMinPktLenErr) | \ 591 ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvLongPktLenErr) | \ 592 ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvUnexpectedCharErr) | \ 593 ERR_MASK(RcvUnsupportedVLErr) | ERR_MASK(RcvEBPErr) | \ 594 ERR_MASK(RcvIBFlowErr) | ERR_MASK(RcvBadVersionErr) | \ 595 ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) | \ 596 ERR_MASK(RcvBadTidErr) | ERR_MASK(RcvHdrLenErr) | \ 597 ERR_MASK(RcvHdrErr) | ERR_MASK(RcvIBLostLinkErr) | \ 598 ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendMaxPktLenErr) | \ 599 ERR_MASK(SendUnderRunErr) | ERR_MASK(SendPktLenErr) | \ 600 ERR_MASK(SendDroppedSmpPktErr) | \ 601 ERR_MASK(SendDroppedDataPktErr) | \ 602 ERR_MASK(SendPioArmLaunchErr) | \ 603 ERR_MASK(SendUnexpectedPktNumErr) | \ 604 ERR_MASK(SendUnsupportedVLErr) | ERR_MASK(IBStatusChanged) | \ 605 ERR_MASK(InvalidAddrErr) | ERR_MASK(ResetNegated) | \ 606 ERR_MASK(HardwareErr)) 607 608 #define QLOGIC_IB_E_PKTERRS ( \ 609 ERR_MASK(SendPktLenErr) | \ 610 ERR_MASK(SendDroppedDataPktErr) | \ 611 ERR_MASK(RcvVCRCErr) | \ 612 ERR_MASK(RcvICRCErr) | \ 613 ERR_MASK(RcvShortPktLenErr) | \ 614 ERR_MASK(RcvEBPErr)) 615 616 /* These are all rcv-related errors which we want to count for stats */ 617 #define E_SUM_PKTERRS \ 618 (ERR_MASK(RcvHdrLenErr) | ERR_MASK(RcvBadTidErr) | \ 619 ERR_MASK(RcvBadVersionErr) | ERR_MASK(RcvHdrErr) | \ 620 ERR_MASK(RcvLongPktLenErr) | ERR_MASK(RcvShortPktLenErr) | \ 621 ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \ 622 ERR_MASK(RcvFormatErr) | ERR_MASK(RcvUnsupportedVLErr) | \ 623 ERR_MASK(RcvUnexpectedCharErr) | ERR_MASK(RcvEBPErr)) 624 625 /* These are all send-related errors which we want to count for stats */ 626 #define E_SUM_ERRS \ 627 (ERR_MASK(SendPioArmLaunchErr) | \ 628 ERR_MASK(SendUnexpectedPktNumErr) | \ 629 ERR_MASK(SendDroppedDataPktErr) | \ 630 ERR_MASK(SendDroppedSmpPktErr) | \ 631 ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnsupportedVLErr) | \ 632 ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \ 633 ERR_MASK(InvalidAddrErr)) 634 635 /* 636 * this is similar to E_SUM_ERRS, but can't ignore armlaunch, don't ignore 637 * errors not related to freeze and cancelling buffers. Can't ignore 638 * armlaunch because could get more while still cleaning up, and need 639 * to cancel those as they happen. 640 */ 641 #define E_SPKT_ERRS_IGNORE \ 642 (ERR_MASK(SendDroppedDataPktErr) | \ 643 ERR_MASK(SendDroppedSmpPktErr) | \ 644 ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendMinPktLenErr) | \ 645 ERR_MASK(SendPktLenErr)) 646 647 /* 648 * these are errors that can occur when the link changes state while 649 * a packet is being sent or received. This doesn't cover things 650 * like EBP or VCRC that can be the result of a sending having the 651 * link change state, so we receive a "known bad" packet. 652 */ 653 #define E_SUM_LINK_PKTERRS \ 654 (ERR_MASK(SendDroppedDataPktErr) | \ 655 ERR_MASK(SendDroppedSmpPktErr) | \ 656 ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \ 657 ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \ 658 ERR_MASK(RcvUnexpectedCharErr)) 659 660 static void qib_6120_put_tid_2(struct qib_devdata *, u64 __iomem *, 661 u32, unsigned long); 662 663 /* 664 * On platforms using this chip, and not having ordered WC stores, we 665 * can get TXE parity errors due to speculative reads to the PIO buffers, 666 * and this, due to a chip issue can result in (many) false parity error 667 * reports. So it's a debug print on those, and an info print on systems 668 * where the speculative reads don't occur. 669 */ 670 static void qib_6120_txe_recover(struct qib_devdata *dd) 671 { 672 if (!qib_unordered_wc()) 673 qib_devinfo(dd->pcidev, 674 "Recovering from TXE PIO parity error\n"); 675 } 676 677 /* enable/disable chip from delivering interrupts */ 678 static void qib_6120_set_intr_state(struct qib_devdata *dd, u32 enable) 679 { 680 if (enable) { 681 if (dd->flags & QIB_BADINTR) 682 return; 683 qib_write_kreg(dd, kr_intmask, ~0ULL); 684 /* force re-interrupt of any pending interrupts. */ 685 qib_write_kreg(dd, kr_intclear, 0ULL); 686 } else 687 qib_write_kreg(dd, kr_intmask, 0ULL); 688 } 689 690 /* 691 * Try to cleanup as much as possible for anything that might have gone 692 * wrong while in freeze mode, such as pio buffers being written by user 693 * processes (causing armlaunch), send errors due to going into freeze mode, 694 * etc., and try to avoid causing extra interrupts while doing so. 695 * Forcibly update the in-memory pioavail register copies after cleanup 696 * because the chip won't do it while in freeze mode (the register values 697 * themselves are kept correct). 698 * Make sure that we don't lose any important interrupts by using the chip 699 * feature that says that writing 0 to a bit in *clear that is set in 700 * *status will cause an interrupt to be generated again (if allowed by 701 * the *mask value). 702 * This is in chip-specific code because of all of the register accesses, 703 * even though the details are similar on most chips 704 */ 705 static void qib_6120_clear_freeze(struct qib_devdata *dd) 706 { 707 /* disable error interrupts, to avoid confusion */ 708 qib_write_kreg(dd, kr_errmask, 0ULL); 709 710 /* also disable interrupts; errormask is sometimes overwritten */ 711 qib_6120_set_intr_state(dd, 0); 712 713 qib_cancel_sends(dd->pport); 714 715 /* clear the freeze, and be sure chip saw it */ 716 qib_write_kreg(dd, kr_control, dd->control); 717 qib_read_kreg32(dd, kr_scratch); 718 719 /* force in-memory update now we are out of freeze */ 720 qib_force_pio_avail_update(dd); 721 722 /* 723 * force new interrupt if any hwerr, error or interrupt bits are 724 * still set, and clear "safe" send packet errors related to freeze 725 * and cancelling sends. Re-enable error interrupts before possible 726 * force of re-interrupt on pending interrupts. 727 */ 728 qib_write_kreg(dd, kr_hwerrclear, 0ULL); 729 qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE); 730 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask); 731 qib_6120_set_intr_state(dd, 1); 732 } 733 734 /** 735 * qib_handle_6120_hwerrors - display hardware errors. 736 * @dd: the qlogic_ib device 737 * @msg: the output buffer 738 * @msgl: the size of the output buffer 739 * 740 * Use same msg buffer as regular errors to avoid excessive stack 741 * use. Most hardware errors are catastrophic, but for right now, 742 * we'll print them and continue. Reuse the same message buffer as 743 * handle_6120_errors() to avoid excessive stack usage. 744 */ 745 static void qib_handle_6120_hwerrors(struct qib_devdata *dd, char *msg, 746 size_t msgl) 747 { 748 u64 hwerrs; 749 u32 bits, ctrl; 750 int isfatal = 0; 751 char *bitsmsg; 752 int log_idx; 753 754 hwerrs = qib_read_kreg64(dd, kr_hwerrstatus); 755 if (!hwerrs) 756 return; 757 if (hwerrs == ~0ULL) { 758 qib_dev_err(dd, 759 "Read of hardware error status failed (all bits set); ignoring\n"); 760 return; 761 } 762 qib_stats.sps_hwerrs++; 763 764 /* Always clear the error status register, except MEMBISTFAIL, 765 * regardless of whether we continue or stop using the chip. 766 * We want that set so we know it failed, even across driver reload. 767 * We'll still ignore it in the hwerrmask. We do this partly for 768 * diagnostics, but also for support */ 769 qib_write_kreg(dd, kr_hwerrclear, 770 hwerrs & ~HWE_MASK(PowerOnBISTFailed)); 771 772 hwerrs &= dd->cspec->hwerrmask; 773 774 /* We log some errors to EEPROM, check if we have any of those. */ 775 for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx) 776 if (hwerrs & dd->eep_st_masks[log_idx].hwerrs_to_log) 777 qib_inc_eeprom_err(dd, log_idx, 1); 778 779 /* 780 * Make sure we get this much out, unless told to be quiet, 781 * or it's occurred within the last 5 seconds. 782 */ 783 if (hwerrs & ~(TXE_PIO_PARITY | RXEMEMPARITYERR_EAGERTID)) 784 qib_devinfo(dd->pcidev, 785 "Hardware error: hwerr=0x%llx (cleared)\n", 786 (unsigned long long) hwerrs); 787 788 if (hwerrs & ~IB_HWE_BITSEXTANT) 789 qib_dev_err(dd, 790 "hwerror interrupt with unknown errors %llx set\n", 791 (unsigned long long)(hwerrs & ~IB_HWE_BITSEXTANT)); 792 793 ctrl = qib_read_kreg32(dd, kr_control); 794 if ((ctrl & QLOGIC_IB_C_FREEZEMODE) && !dd->diag_client) { 795 /* 796 * Parity errors in send memory are recoverable, 797 * just cancel the send (if indicated in * sendbuffererror), 798 * count the occurrence, unfreeze (if no other handled 799 * hardware error bits are set), and continue. They can 800 * occur if a processor speculative read is done to the PIO 801 * buffer while we are sending a packet, for example. 802 */ 803 if (hwerrs & TXE_PIO_PARITY) { 804 qib_6120_txe_recover(dd); 805 hwerrs &= ~TXE_PIO_PARITY; 806 } 807 808 if (!hwerrs) { 809 static u32 freeze_cnt; 810 811 freeze_cnt++; 812 qib_6120_clear_freeze(dd); 813 } else 814 isfatal = 1; 815 } 816 817 *msg = '\0'; 818 819 if (hwerrs & HWE_MASK(PowerOnBISTFailed)) { 820 isfatal = 1; 821 strlcat(msg, 822 "[Memory BIST test failed, InfiniPath hardware unusable]", 823 msgl); 824 /* ignore from now on, so disable until driver reloaded */ 825 dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed); 826 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask); 827 } 828 829 qib_format_hwerrors(hwerrs, qib_6120_hwerror_msgs, 830 ARRAY_SIZE(qib_6120_hwerror_msgs), msg, msgl); 831 832 bitsmsg = dd->cspec->bitsmsgbuf; 833 if (hwerrs & (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << 834 QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT)) { 835 bits = (u32) ((hwerrs >> 836 QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) & 837 QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK); 838 snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf), 839 "[PCIe Mem Parity Errs %x] ", bits); 840 strlcat(msg, bitsmsg, msgl); 841 } 842 843 if (hwerrs & _QIB_PLL_FAIL) { 844 isfatal = 1; 845 snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf), 846 "[PLL failed (%llx), InfiniPath hardware unusable]", 847 (unsigned long long) hwerrs & _QIB_PLL_FAIL); 848 strlcat(msg, bitsmsg, msgl); 849 /* ignore from now on, so disable until driver reloaded */ 850 dd->cspec->hwerrmask &= ~(hwerrs & _QIB_PLL_FAIL); 851 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask); 852 } 853 854 if (hwerrs & QLOGIC_IB_HWE_SERDESPLLFAILED) { 855 /* 856 * If it occurs, it is left masked since the external 857 * interface is unused 858 */ 859 dd->cspec->hwerrmask &= ~QLOGIC_IB_HWE_SERDESPLLFAILED; 860 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask); 861 } 862 863 if (hwerrs) 864 /* 865 * if any set that we aren't ignoring; only 866 * make the complaint once, in case it's stuck 867 * or recurring, and we get here multiple 868 * times. 869 */ 870 qib_dev_err(dd, "%s hardware error\n", msg); 871 else 872 *msg = 0; /* recovered from all of them */ 873 874 if (isfatal && !dd->diag_client) { 875 qib_dev_err(dd, 876 "Fatal Hardware Error, no longer usable, SN %.16s\n", 877 dd->serial); 878 /* 879 * for /sys status file and user programs to print; if no 880 * trailing brace is copied, we'll know it was truncated. 881 */ 882 if (dd->freezemsg) 883 snprintf(dd->freezemsg, dd->freezelen, 884 "{%s}", msg); 885 qib_disable_after_error(dd); 886 } 887 } 888 889 /* 890 * Decode the error status into strings, deciding whether to always 891 * print * it or not depending on "normal packet errors" vs everything 892 * else. Return 1 if "real" errors, otherwise 0 if only packet 893 * errors, so caller can decide what to print with the string. 894 */ 895 static int qib_decode_6120_err(struct qib_devdata *dd, char *buf, size_t blen, 896 u64 err) 897 { 898 int iserr = 1; 899 900 *buf = '\0'; 901 if (err & QLOGIC_IB_E_PKTERRS) { 902 if (!(err & ~QLOGIC_IB_E_PKTERRS)) 903 iserr = 0; 904 if ((err & ERR_MASK(RcvICRCErr)) && 905 !(err&(ERR_MASK(RcvVCRCErr)|ERR_MASK(RcvEBPErr)))) 906 strlcat(buf, "CRC ", blen); 907 if (!iserr) 908 goto done; 909 } 910 if (err & ERR_MASK(RcvHdrLenErr)) 911 strlcat(buf, "rhdrlen ", blen); 912 if (err & ERR_MASK(RcvBadTidErr)) 913 strlcat(buf, "rbadtid ", blen); 914 if (err & ERR_MASK(RcvBadVersionErr)) 915 strlcat(buf, "rbadversion ", blen); 916 if (err & ERR_MASK(RcvHdrErr)) 917 strlcat(buf, "rhdr ", blen); 918 if (err & ERR_MASK(RcvLongPktLenErr)) 919 strlcat(buf, "rlongpktlen ", blen); 920 if (err & ERR_MASK(RcvMaxPktLenErr)) 921 strlcat(buf, "rmaxpktlen ", blen); 922 if (err & ERR_MASK(RcvMinPktLenErr)) 923 strlcat(buf, "rminpktlen ", blen); 924 if (err & ERR_MASK(SendMinPktLenErr)) 925 strlcat(buf, "sminpktlen ", blen); 926 if (err & ERR_MASK(RcvFormatErr)) 927 strlcat(buf, "rformaterr ", blen); 928 if (err & ERR_MASK(RcvUnsupportedVLErr)) 929 strlcat(buf, "runsupvl ", blen); 930 if (err & ERR_MASK(RcvUnexpectedCharErr)) 931 strlcat(buf, "runexpchar ", blen); 932 if (err & ERR_MASK(RcvIBFlowErr)) 933 strlcat(buf, "ribflow ", blen); 934 if (err & ERR_MASK(SendUnderRunErr)) 935 strlcat(buf, "sunderrun ", blen); 936 if (err & ERR_MASK(SendPioArmLaunchErr)) 937 strlcat(buf, "spioarmlaunch ", blen); 938 if (err & ERR_MASK(SendUnexpectedPktNumErr)) 939 strlcat(buf, "sunexperrpktnum ", blen); 940 if (err & ERR_MASK(SendDroppedSmpPktErr)) 941 strlcat(buf, "sdroppedsmppkt ", blen); 942 if (err & ERR_MASK(SendMaxPktLenErr)) 943 strlcat(buf, "smaxpktlen ", blen); 944 if (err & ERR_MASK(SendUnsupportedVLErr)) 945 strlcat(buf, "sunsupVL ", blen); 946 if (err & ERR_MASK(InvalidAddrErr)) 947 strlcat(buf, "invalidaddr ", blen); 948 if (err & ERR_MASK(RcvEgrFullErr)) 949 strlcat(buf, "rcvegrfull ", blen); 950 if (err & ERR_MASK(RcvHdrFullErr)) 951 strlcat(buf, "rcvhdrfull ", blen); 952 if (err & ERR_MASK(IBStatusChanged)) 953 strlcat(buf, "ibcstatuschg ", blen); 954 if (err & ERR_MASK(RcvIBLostLinkErr)) 955 strlcat(buf, "riblostlink ", blen); 956 if (err & ERR_MASK(HardwareErr)) 957 strlcat(buf, "hardware ", blen); 958 if (err & ERR_MASK(ResetNegated)) 959 strlcat(buf, "reset ", blen); 960 done: 961 return iserr; 962 } 963 964 /* 965 * Called when we might have an error that is specific to a particular 966 * PIO buffer, and may need to cancel that buffer, so it can be re-used. 967 */ 968 static void qib_disarm_6120_senderrbufs(struct qib_pportdata *ppd) 969 { 970 unsigned long sbuf[2]; 971 struct qib_devdata *dd = ppd->dd; 972 973 /* 974 * It's possible that sendbuffererror could have bits set; might 975 * have already done this as a result of hardware error handling. 976 */ 977 sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror); 978 sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1); 979 980 if (sbuf[0] || sbuf[1]) 981 qib_disarm_piobufs_set(dd, sbuf, 982 dd->piobcnt2k + dd->piobcnt4k); 983 } 984 985 static int chk_6120_linkrecovery(struct qib_devdata *dd, u64 ibcs) 986 { 987 int ret = 1; 988 u32 ibstate = qib_6120_iblink_state(ibcs); 989 u32 linkrecov = read_6120_creg32(dd, cr_iblinkerrrecov); 990 991 if (linkrecov != dd->cspec->lastlinkrecov) { 992 /* and no more until active again */ 993 dd->cspec->lastlinkrecov = 0; 994 qib_set_linkstate(dd->pport, QIB_IB_LINKDOWN); 995 ret = 0; 996 } 997 if (ibstate == IB_PORT_ACTIVE) 998 dd->cspec->lastlinkrecov = 999 read_6120_creg32(dd, cr_iblinkerrrecov); 1000 return ret; 1001 } 1002 1003 static void handle_6120_errors(struct qib_devdata *dd, u64 errs) 1004 { 1005 char *msg; 1006 u64 ignore_this_time = 0; 1007 u64 iserr = 0; 1008 int log_idx; 1009 struct qib_pportdata *ppd = dd->pport; 1010 u64 mask; 1011 1012 /* don't report errors that are masked */ 1013 errs &= dd->cspec->errormask; 1014 msg = dd->cspec->emsgbuf; 1015 1016 /* do these first, they are most important */ 1017 if (errs & ERR_MASK(HardwareErr)) 1018 qib_handle_6120_hwerrors(dd, msg, sizeof(dd->cspec->emsgbuf)); 1019 else 1020 for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx) 1021 if (errs & dd->eep_st_masks[log_idx].errs_to_log) 1022 qib_inc_eeprom_err(dd, log_idx, 1); 1023 1024 if (errs & ~IB_E_BITSEXTANT) 1025 qib_dev_err(dd, 1026 "error interrupt with unknown errors %llx set\n", 1027 (unsigned long long) (errs & ~IB_E_BITSEXTANT)); 1028 1029 if (errs & E_SUM_ERRS) { 1030 qib_disarm_6120_senderrbufs(ppd); 1031 if ((errs & E_SUM_LINK_PKTERRS) && 1032 !(ppd->lflags & QIBL_LINKACTIVE)) { 1033 /* 1034 * This can happen when trying to bring the link 1035 * up, but the IB link changes state at the "wrong" 1036 * time. The IB logic then complains that the packet 1037 * isn't valid. We don't want to confuse people, so 1038 * we just don't print them, except at debug 1039 */ 1040 ignore_this_time = errs & E_SUM_LINK_PKTERRS; 1041 } 1042 } else if ((errs & E_SUM_LINK_PKTERRS) && 1043 !(ppd->lflags & QIBL_LINKACTIVE)) { 1044 /* 1045 * This can happen when SMA is trying to bring the link 1046 * up, but the IB link changes state at the "wrong" time. 1047 * The IB logic then complains that the packet isn't 1048 * valid. We don't want to confuse people, so we just 1049 * don't print them, except at debug 1050 */ 1051 ignore_this_time = errs & E_SUM_LINK_PKTERRS; 1052 } 1053 1054 qib_write_kreg(dd, kr_errclear, errs); 1055 1056 errs &= ~ignore_this_time; 1057 if (!errs) 1058 goto done; 1059 1060 /* 1061 * The ones we mask off are handled specially below 1062 * or above. 1063 */ 1064 mask = ERR_MASK(IBStatusChanged) | ERR_MASK(RcvEgrFullErr) | 1065 ERR_MASK(RcvHdrFullErr) | ERR_MASK(HardwareErr); 1066 qib_decode_6120_err(dd, msg, sizeof(dd->cspec->emsgbuf), errs & ~mask); 1067 1068 if (errs & E_SUM_PKTERRS) 1069 qib_stats.sps_rcverrs++; 1070 if (errs & E_SUM_ERRS) 1071 qib_stats.sps_txerrs++; 1072 1073 iserr = errs & ~(E_SUM_PKTERRS | QLOGIC_IB_E_PKTERRS); 1074 1075 if (errs & ERR_MASK(IBStatusChanged)) { 1076 u64 ibcs = qib_read_kreg64(dd, kr_ibcstatus); 1077 u32 ibstate = qib_6120_iblink_state(ibcs); 1078 int handle = 1; 1079 1080 if (ibstate != IB_PORT_INIT && dd->cspec->lastlinkrecov) 1081 handle = chk_6120_linkrecovery(dd, ibcs); 1082 /* 1083 * Since going into a recovery state causes the link state 1084 * to go down and since recovery is transitory, it is better 1085 * if we "miss" ever seeing the link training state go into 1086 * recovery (i.e., ignore this transition for link state 1087 * special handling purposes) without updating lastibcstat. 1088 */ 1089 if (handle && qib_6120_phys_portstate(ibcs) == 1090 IB_PHYSPORTSTATE_LINK_ERR_RECOVER) 1091 handle = 0; 1092 if (handle) 1093 qib_handle_e_ibstatuschanged(ppd, ibcs); 1094 } 1095 1096 if (errs & ERR_MASK(ResetNegated)) { 1097 qib_dev_err(dd, 1098 "Got reset, requires re-init (unload and reload driver)\n"); 1099 dd->flags &= ~QIB_INITTED; /* needs re-init */ 1100 /* mark as having had error */ 1101 *dd->devstatusp |= QIB_STATUS_HWERROR; 1102 *dd->pport->statusp &= ~QIB_STATUS_IB_CONF; 1103 } 1104 1105 if (*msg && iserr) 1106 qib_dev_porterr(dd, ppd->port, "%s error\n", msg); 1107 1108 if (ppd->state_wanted & ppd->lflags) 1109 wake_up_interruptible(&ppd->state_wait); 1110 1111 /* 1112 * If there were hdrq or egrfull errors, wake up any processes 1113 * waiting in poll. We used to try to check which contexts had 1114 * the overflow, but given the cost of that and the chip reads 1115 * to support it, it's better to just wake everybody up if we 1116 * get an overflow; waiters can poll again if it's not them. 1117 */ 1118 if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) { 1119 qib_handle_urcv(dd, ~0U); 1120 if (errs & ERR_MASK(RcvEgrFullErr)) 1121 qib_stats.sps_buffull++; 1122 else 1123 qib_stats.sps_hdrfull++; 1124 } 1125 done: 1126 return; 1127 } 1128 1129 /** 1130 * qib_6120_init_hwerrors - enable hardware errors 1131 * @dd: the qlogic_ib device 1132 * 1133 * now that we have finished initializing everything that might reasonably 1134 * cause a hardware error, and cleared those errors bits as they occur, 1135 * we can enable hardware errors in the mask (potentially enabling 1136 * freeze mode), and enable hardware errors as errors (along with 1137 * everything else) in errormask 1138 */ 1139 static void qib_6120_init_hwerrors(struct qib_devdata *dd) 1140 { 1141 u64 val; 1142 u64 extsval; 1143 1144 extsval = qib_read_kreg64(dd, kr_extstatus); 1145 1146 if (!(extsval & QLOGIC_IB_EXTS_MEMBIST_ENDTEST)) 1147 qib_dev_err(dd, "MemBIST did not complete!\n"); 1148 1149 /* init so all hwerrors interrupt, and enter freeze, ajdust below */ 1150 val = ~0ULL; 1151 if (dd->minrev < 2) { 1152 /* 1153 * Avoid problem with internal interface bus parity 1154 * checking. Fixed in Rev2. 1155 */ 1156 val &= ~QLOGIC_IB_HWE_PCIEBUSPARITYRADM; 1157 } 1158 /* avoid some intel cpu's speculative read freeze mode issue */ 1159 val &= ~TXEMEMPARITYERR_PIOBUF; 1160 1161 dd->cspec->hwerrmask = val; 1162 1163 qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed)); 1164 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask); 1165 1166 /* clear all */ 1167 qib_write_kreg(dd, kr_errclear, ~0ULL); 1168 /* enable errors that are masked, at least this first time. */ 1169 qib_write_kreg(dd, kr_errmask, ~0ULL); 1170 dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask); 1171 /* clear any interrupts up to this point (ints still not enabled) */ 1172 qib_write_kreg(dd, kr_intclear, ~0ULL); 1173 1174 qib_write_kreg(dd, kr_rcvbthqp, 1175 dd->qpn_mask << (QIB_6120_RcvBTHQP_BTHQP_Mask_LSB - 1) | 1176 QIB_KD_QP); 1177 } 1178 1179 /* 1180 * Disable and enable the armlaunch error. Used for PIO bandwidth testing 1181 * on chips that are count-based, rather than trigger-based. There is no 1182 * reference counting, but that's also fine, given the intended use. 1183 * Only chip-specific because it's all register accesses 1184 */ 1185 static void qib_set_6120_armlaunch(struct qib_devdata *dd, u32 enable) 1186 { 1187 if (enable) { 1188 qib_write_kreg(dd, kr_errclear, 1189 ERR_MASK(SendPioArmLaunchErr)); 1190 dd->cspec->errormask |= ERR_MASK(SendPioArmLaunchErr); 1191 } else 1192 dd->cspec->errormask &= ~ERR_MASK(SendPioArmLaunchErr); 1193 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask); 1194 } 1195 1196 /* 1197 * Formerly took parameter <which> in pre-shifted, 1198 * pre-merged form with LinkCmd and LinkInitCmd 1199 * together, and assuming the zero was NOP. 1200 */ 1201 static void qib_set_ib_6120_lstate(struct qib_pportdata *ppd, u16 linkcmd, 1202 u16 linitcmd) 1203 { 1204 u64 mod_wd; 1205 struct qib_devdata *dd = ppd->dd; 1206 unsigned long flags; 1207 1208 if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) { 1209 /* 1210 * If we are told to disable, note that so link-recovery 1211 * code does not attempt to bring us back up. 1212 */ 1213 spin_lock_irqsave(&ppd->lflags_lock, flags); 1214 ppd->lflags |= QIBL_IB_LINK_DISABLED; 1215 spin_unlock_irqrestore(&ppd->lflags_lock, flags); 1216 } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) { 1217 /* 1218 * Any other linkinitcmd will lead to LINKDOWN and then 1219 * to INIT (if all is well), so clear flag to let 1220 * link-recovery code attempt to bring us back up. 1221 */ 1222 spin_lock_irqsave(&ppd->lflags_lock, flags); 1223 ppd->lflags &= ~QIBL_IB_LINK_DISABLED; 1224 spin_unlock_irqrestore(&ppd->lflags_lock, flags); 1225 } 1226 1227 mod_wd = (linkcmd << QLOGIC_IB_IBCC_LINKCMD_SHIFT) | 1228 (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT); 1229 1230 qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl | mod_wd); 1231 /* write to chip to prevent back-to-back writes of control reg */ 1232 qib_write_kreg(dd, kr_scratch, 0); 1233 } 1234 1235 /** 1236 * qib_6120_bringup_serdes - bring up the serdes 1237 * @dd: the qlogic_ib device 1238 */ 1239 static int qib_6120_bringup_serdes(struct qib_pportdata *ppd) 1240 { 1241 struct qib_devdata *dd = ppd->dd; 1242 u64 val, config1, prev_val, hwstat, ibc; 1243 1244 /* Put IBC in reset, sends disabled */ 1245 dd->control &= ~QLOGIC_IB_C_LINKENABLE; 1246 qib_write_kreg(dd, kr_control, 0ULL); 1247 1248 dd->cspec->ibdeltainprog = 1; 1249 dd->cspec->ibsymsnap = read_6120_creg32(dd, cr_ibsymbolerr); 1250 dd->cspec->iblnkerrsnap = read_6120_creg32(dd, cr_iblinkerrrecov); 1251 1252 /* flowcontrolwatermark is in units of KBytes */ 1253 ibc = 0x5ULL << SYM_LSB(IBCCtrl, FlowCtrlWaterMark); 1254 /* 1255 * How often flowctrl sent. More or less in usecs; balance against 1256 * watermark value, so that in theory senders always get a flow 1257 * control update in time to not let the IB link go idle. 1258 */ 1259 ibc |= 0x3ULL << SYM_LSB(IBCCtrl, FlowCtrlPeriod); 1260 /* max error tolerance */ 1261 dd->cspec->lli_thresh = 0xf; 1262 ibc |= (u64) dd->cspec->lli_thresh << SYM_LSB(IBCCtrl, PhyerrThreshold); 1263 /* use "real" buffer space for */ 1264 ibc |= 4ULL << SYM_LSB(IBCCtrl, CreditScale); 1265 /* IB credit flow control. */ 1266 ibc |= 0xfULL << SYM_LSB(IBCCtrl, OverrunThreshold); 1267 /* 1268 * set initial max size pkt IBC will send, including ICRC; it's the 1269 * PIO buffer size in dwords, less 1; also see qib_set_mtu() 1270 */ 1271 ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) << SYM_LSB(IBCCtrl, MaxPktLen); 1272 dd->cspec->ibcctrl = ibc; /* without linkcmd or linkinitcmd! */ 1273 1274 /* initially come up waiting for TS1, without sending anything. */ 1275 val = dd->cspec->ibcctrl | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE << 1276 QLOGIC_IB_IBCC_LINKINITCMD_SHIFT); 1277 qib_write_kreg(dd, kr_ibcctrl, val); 1278 1279 val = qib_read_kreg64(dd, kr_serdes_cfg0); 1280 config1 = qib_read_kreg64(dd, kr_serdes_cfg1); 1281 1282 /* 1283 * Force reset on, also set rxdetect enable. Must do before reading 1284 * serdesstatus at least for simulation, or some of the bits in 1285 * serdes status will come back as undefined and cause simulation 1286 * failures 1287 */ 1288 val |= SYM_MASK(SerdesCfg0, ResetPLL) | 1289 SYM_MASK(SerdesCfg0, RxDetEnX) | 1290 (SYM_MASK(SerdesCfg0, L1PwrDnA) | 1291 SYM_MASK(SerdesCfg0, L1PwrDnB) | 1292 SYM_MASK(SerdesCfg0, L1PwrDnC) | 1293 SYM_MASK(SerdesCfg0, L1PwrDnD)); 1294 qib_write_kreg(dd, kr_serdes_cfg0, val); 1295 /* be sure chip saw it */ 1296 qib_read_kreg64(dd, kr_scratch); 1297 udelay(5); /* need pll reset set at least for a bit */ 1298 /* 1299 * after PLL is reset, set the per-lane Resets and TxIdle and 1300 * clear the PLL reset and rxdetect (to get falling edge). 1301 * Leave L1PWR bits set (permanently) 1302 */ 1303 val &= ~(SYM_MASK(SerdesCfg0, RxDetEnX) | 1304 SYM_MASK(SerdesCfg0, ResetPLL) | 1305 (SYM_MASK(SerdesCfg0, L1PwrDnA) | 1306 SYM_MASK(SerdesCfg0, L1PwrDnB) | 1307 SYM_MASK(SerdesCfg0, L1PwrDnC) | 1308 SYM_MASK(SerdesCfg0, L1PwrDnD))); 1309 val |= (SYM_MASK(SerdesCfg0, ResetA) | 1310 SYM_MASK(SerdesCfg0, ResetB) | 1311 SYM_MASK(SerdesCfg0, ResetC) | 1312 SYM_MASK(SerdesCfg0, ResetD)) | 1313 SYM_MASK(SerdesCfg0, TxIdeEnX); 1314 qib_write_kreg(dd, kr_serdes_cfg0, val); 1315 /* be sure chip saw it */ 1316 (void) qib_read_kreg64(dd, kr_scratch); 1317 /* need PLL reset clear for at least 11 usec before lane 1318 * resets cleared; give it a few more to be sure */ 1319 udelay(15); 1320 val &= ~((SYM_MASK(SerdesCfg0, ResetA) | 1321 SYM_MASK(SerdesCfg0, ResetB) | 1322 SYM_MASK(SerdesCfg0, ResetC) | 1323 SYM_MASK(SerdesCfg0, ResetD)) | 1324 SYM_MASK(SerdesCfg0, TxIdeEnX)); 1325 1326 qib_write_kreg(dd, kr_serdes_cfg0, val); 1327 /* be sure chip saw it */ 1328 (void) qib_read_kreg64(dd, kr_scratch); 1329 1330 val = qib_read_kreg64(dd, kr_xgxs_cfg); 1331 prev_val = val; 1332 if (val & QLOGIC_IB_XGXS_RESET) 1333 val &= ~QLOGIC_IB_XGXS_RESET; 1334 if (SYM_FIELD(val, XGXSCfg, polarity_inv) != ppd->rx_pol_inv) { 1335 /* need to compensate for Tx inversion in partner */ 1336 val &= ~SYM_MASK(XGXSCfg, polarity_inv); 1337 val |= (u64)ppd->rx_pol_inv << SYM_LSB(XGXSCfg, polarity_inv); 1338 } 1339 if (val != prev_val) 1340 qib_write_kreg(dd, kr_xgxs_cfg, val); 1341 1342 val = qib_read_kreg64(dd, kr_serdes_cfg0); 1343 1344 /* clear current and de-emphasis bits */ 1345 config1 &= ~0x0ffffffff00ULL; 1346 /* set current to 20ma */ 1347 config1 |= 0x00000000000ULL; 1348 /* set de-emphasis to -5.68dB */ 1349 config1 |= 0x0cccc000000ULL; 1350 qib_write_kreg(dd, kr_serdes_cfg1, config1); 1351 1352 /* base and port guid same for single port */ 1353 ppd->guid = dd->base_guid; 1354 1355 /* 1356 * the process of setting and un-resetting the serdes normally 1357 * causes a serdes PLL error, so check for that and clear it 1358 * here. Also clearr hwerr bit in errstatus, but not others. 1359 */ 1360 hwstat = qib_read_kreg64(dd, kr_hwerrstatus); 1361 if (hwstat) { 1362 /* should just have PLL, clear all set, in an case */ 1363 qib_write_kreg(dd, kr_hwerrclear, hwstat); 1364 qib_write_kreg(dd, kr_errclear, ERR_MASK(HardwareErr)); 1365 } 1366 1367 dd->control |= QLOGIC_IB_C_LINKENABLE; 1368 dd->control &= ~QLOGIC_IB_C_FREEZEMODE; 1369 qib_write_kreg(dd, kr_control, dd->control); 1370 1371 return 0; 1372 } 1373 1374 /** 1375 * qib_6120_quiet_serdes - set serdes to txidle 1376 * @ppd: physical port of the qlogic_ib device 1377 * Called when driver is being unloaded 1378 */ 1379 static void qib_6120_quiet_serdes(struct qib_pportdata *ppd) 1380 { 1381 struct qib_devdata *dd = ppd->dd; 1382 u64 val; 1383 1384 qib_set_ib_6120_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE); 1385 1386 /* disable IBC */ 1387 dd->control &= ~QLOGIC_IB_C_LINKENABLE; 1388 qib_write_kreg(dd, kr_control, 1389 dd->control | QLOGIC_IB_C_FREEZEMODE); 1390 1391 if (dd->cspec->ibsymdelta || dd->cspec->iblnkerrdelta || 1392 dd->cspec->ibdeltainprog) { 1393 u64 diagc; 1394 1395 /* enable counter writes */ 1396 diagc = qib_read_kreg64(dd, kr_hwdiagctrl); 1397 qib_write_kreg(dd, kr_hwdiagctrl, 1398 diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable)); 1399 1400 if (dd->cspec->ibsymdelta || dd->cspec->ibdeltainprog) { 1401 val = read_6120_creg32(dd, cr_ibsymbolerr); 1402 if (dd->cspec->ibdeltainprog) 1403 val -= val - dd->cspec->ibsymsnap; 1404 val -= dd->cspec->ibsymdelta; 1405 write_6120_creg(dd, cr_ibsymbolerr, val); 1406 } 1407 if (dd->cspec->iblnkerrdelta || dd->cspec->ibdeltainprog) { 1408 val = read_6120_creg32(dd, cr_iblinkerrrecov); 1409 if (dd->cspec->ibdeltainprog) 1410 val -= val - dd->cspec->iblnkerrsnap; 1411 val -= dd->cspec->iblnkerrdelta; 1412 write_6120_creg(dd, cr_iblinkerrrecov, val); 1413 } 1414 1415 /* and disable counter writes */ 1416 qib_write_kreg(dd, kr_hwdiagctrl, diagc); 1417 } 1418 1419 val = qib_read_kreg64(dd, kr_serdes_cfg0); 1420 val |= SYM_MASK(SerdesCfg0, TxIdeEnX); 1421 qib_write_kreg(dd, kr_serdes_cfg0, val); 1422 } 1423 1424 /** 1425 * qib_6120_setup_setextled - set the state of the two external LEDs 1426 * @dd: the qlogic_ib device 1427 * @on: whether the link is up or not 1428 * 1429 * The exact combo of LEDs if on is true is determined by looking 1430 * at the ibcstatus. 1431 1432 * These LEDs indicate the physical and logical state of IB link. 1433 * For this chip (at least with recommended board pinouts), LED1 1434 * is Yellow (logical state) and LED2 is Green (physical state), 1435 * 1436 * Note: We try to match the Mellanox HCA LED behavior as best 1437 * we can. Green indicates physical link state is OK (something is 1438 * plugged in, and we can train). 1439 * Amber indicates the link is logically up (ACTIVE). 1440 * Mellanox further blinks the amber LED to indicate data packet 1441 * activity, but we have no hardware support for that, so it would 1442 * require waking up every 10-20 msecs and checking the counters 1443 * on the chip, and then turning the LED off if appropriate. That's 1444 * visible overhead, so not something we will do. 1445 * 1446 */ 1447 static void qib_6120_setup_setextled(struct qib_pportdata *ppd, u32 on) 1448 { 1449 u64 extctl, val, lst, ltst; 1450 unsigned long flags; 1451 struct qib_devdata *dd = ppd->dd; 1452 1453 /* 1454 * The diags use the LED to indicate diag info, so we leave 1455 * the external LED alone when the diags are running. 1456 */ 1457 if (dd->diag_client) 1458 return; 1459 1460 /* Allow override of LED display for, e.g. Locating system in rack */ 1461 if (ppd->led_override) { 1462 ltst = (ppd->led_override & QIB_LED_PHYS) ? 1463 IB_PHYSPORTSTATE_LINKUP : IB_PHYSPORTSTATE_DISABLED, 1464 lst = (ppd->led_override & QIB_LED_LOG) ? 1465 IB_PORT_ACTIVE : IB_PORT_DOWN; 1466 } else if (on) { 1467 val = qib_read_kreg64(dd, kr_ibcstatus); 1468 ltst = qib_6120_phys_portstate(val); 1469 lst = qib_6120_iblink_state(val); 1470 } else { 1471 ltst = 0; 1472 lst = 0; 1473 } 1474 1475 spin_lock_irqsave(&dd->cspec->gpio_lock, flags); 1476 extctl = dd->cspec->extctrl & ~(SYM_MASK(EXTCtrl, LEDPriPortGreenOn) | 1477 SYM_MASK(EXTCtrl, LEDPriPortYellowOn)); 1478 1479 if (ltst == IB_PHYSPORTSTATE_LINKUP) 1480 extctl |= SYM_MASK(EXTCtrl, LEDPriPortYellowOn); 1481 if (lst == IB_PORT_ACTIVE) 1482 extctl |= SYM_MASK(EXTCtrl, LEDPriPortGreenOn); 1483 dd->cspec->extctrl = extctl; 1484 qib_write_kreg(dd, kr_extctrl, extctl); 1485 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags); 1486 } 1487 1488 static void qib_6120_free_irq(struct qib_devdata *dd) 1489 { 1490 if (dd->cspec->irq) { 1491 free_irq(dd->cspec->irq, dd); 1492 dd->cspec->irq = 0; 1493 } 1494 qib_nomsi(dd); 1495 } 1496 1497 /** 1498 * qib_6120_setup_cleanup - clean up any per-chip chip-specific stuff 1499 * @dd: the qlogic_ib device 1500 * 1501 * This is called during driver unload. 1502 */ 1503 static void qib_6120_setup_cleanup(struct qib_devdata *dd) 1504 { 1505 qib_6120_free_irq(dd); 1506 kfree(dd->cspec->cntrs); 1507 kfree(dd->cspec->portcntrs); 1508 if (dd->cspec->dummy_hdrq) { 1509 dma_free_coherent(&dd->pcidev->dev, 1510 ALIGN(dd->rcvhdrcnt * 1511 dd->rcvhdrentsize * 1512 sizeof(u32), PAGE_SIZE), 1513 dd->cspec->dummy_hdrq, 1514 dd->cspec->dummy_hdrq_phys); 1515 dd->cspec->dummy_hdrq = NULL; 1516 } 1517 } 1518 1519 static void qib_wantpiobuf_6120_intr(struct qib_devdata *dd, u32 needint) 1520 { 1521 unsigned long flags; 1522 1523 spin_lock_irqsave(&dd->sendctrl_lock, flags); 1524 if (needint) 1525 dd->sendctrl |= SYM_MASK(SendCtrl, PIOIntBufAvail); 1526 else 1527 dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOIntBufAvail); 1528 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl); 1529 qib_write_kreg(dd, kr_scratch, 0ULL); 1530 spin_unlock_irqrestore(&dd->sendctrl_lock, flags); 1531 } 1532 1533 /* 1534 * handle errors and unusual events first, separate function 1535 * to improve cache hits for fast path interrupt handling 1536 */ 1537 static noinline void unlikely_6120_intr(struct qib_devdata *dd, u64 istat) 1538 { 1539 if (unlikely(istat & ~QLOGIC_IB_I_BITSEXTANT)) 1540 qib_dev_err(dd, "interrupt with unknown interrupts %Lx set\n", 1541 istat & ~QLOGIC_IB_I_BITSEXTANT); 1542 1543 if (istat & QLOGIC_IB_I_ERROR) { 1544 u64 estat = 0; 1545 1546 qib_stats.sps_errints++; 1547 estat = qib_read_kreg64(dd, kr_errstatus); 1548 if (!estat) 1549 qib_devinfo(dd->pcidev, 1550 "error interrupt (%Lx), but no error bits set!\n", 1551 istat); 1552 handle_6120_errors(dd, estat); 1553 } 1554 1555 if (istat & QLOGIC_IB_I_GPIO) { 1556 u32 gpiostatus; 1557 u32 to_clear = 0; 1558 1559 /* 1560 * GPIO_3..5 on IBA6120 Rev2 chips indicate 1561 * errors that we need to count. 1562 */ 1563 gpiostatus = qib_read_kreg32(dd, kr_gpio_status); 1564 /* First the error-counter case. */ 1565 if (gpiostatus & GPIO_ERRINTR_MASK) { 1566 /* want to clear the bits we see asserted. */ 1567 to_clear |= (gpiostatus & GPIO_ERRINTR_MASK); 1568 1569 /* 1570 * Count appropriately, clear bits out of our copy, 1571 * as they have been "handled". 1572 */ 1573 if (gpiostatus & (1 << GPIO_RXUVL_BIT)) 1574 dd->cspec->rxfc_unsupvl_errs++; 1575 if (gpiostatus & (1 << GPIO_OVRUN_BIT)) 1576 dd->cspec->overrun_thresh_errs++; 1577 if (gpiostatus & (1 << GPIO_LLI_BIT)) 1578 dd->cspec->lli_errs++; 1579 gpiostatus &= ~GPIO_ERRINTR_MASK; 1580 } 1581 if (gpiostatus) { 1582 /* 1583 * Some unexpected bits remain. If they could have 1584 * caused the interrupt, complain and clear. 1585 * To avoid repetition of this condition, also clear 1586 * the mask. It is almost certainly due to error. 1587 */ 1588 const u32 mask = qib_read_kreg32(dd, kr_gpio_mask); 1589 1590 /* 1591 * Also check that the chip reflects our shadow, 1592 * and report issues, If they caused the interrupt. 1593 * we will suppress by refreshing from the shadow. 1594 */ 1595 if (mask & gpiostatus) { 1596 to_clear |= (gpiostatus & mask); 1597 dd->cspec->gpio_mask &= ~(gpiostatus & mask); 1598 qib_write_kreg(dd, kr_gpio_mask, 1599 dd->cspec->gpio_mask); 1600 } 1601 } 1602 if (to_clear) 1603 qib_write_kreg(dd, kr_gpio_clear, (u64) to_clear); 1604 } 1605 } 1606 1607 static irqreturn_t qib_6120intr(int irq, void *data) 1608 { 1609 struct qib_devdata *dd = data; 1610 irqreturn_t ret; 1611 u32 istat, ctxtrbits, rmask, crcs = 0; 1612 unsigned i; 1613 1614 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) { 1615 /* 1616 * This return value is not great, but we do not want the 1617 * interrupt core code to remove our interrupt handler 1618 * because we don't appear to be handling an interrupt 1619 * during a chip reset. 1620 */ 1621 ret = IRQ_HANDLED; 1622 goto bail; 1623 } 1624 1625 istat = qib_read_kreg32(dd, kr_intstatus); 1626 1627 if (unlikely(!istat)) { 1628 ret = IRQ_NONE; /* not our interrupt, or already handled */ 1629 goto bail; 1630 } 1631 if (unlikely(istat == -1)) { 1632 qib_bad_intrstatus(dd); 1633 /* don't know if it was our interrupt or not */ 1634 ret = IRQ_NONE; 1635 goto bail; 1636 } 1637 1638 this_cpu_inc(*dd->int_counter); 1639 1640 if (unlikely(istat & (~QLOGIC_IB_I_BITSEXTANT | 1641 QLOGIC_IB_I_GPIO | QLOGIC_IB_I_ERROR))) 1642 unlikely_6120_intr(dd, istat); 1643 1644 /* 1645 * Clear the interrupt bits we found set, relatively early, so we 1646 * "know" know the chip will have seen this by the time we process 1647 * the queue, and will re-interrupt if necessary. The processor 1648 * itself won't take the interrupt again until we return. 1649 */ 1650 qib_write_kreg(dd, kr_intclear, istat); 1651 1652 /* 1653 * Handle kernel receive queues before checking for pio buffers 1654 * available since receives can overflow; piobuf waiters can afford 1655 * a few extra cycles, since they were waiting anyway. 1656 */ 1657 ctxtrbits = istat & 1658 ((QLOGIC_IB_I_RCVAVAIL_MASK << QLOGIC_IB_I_RCVAVAIL_SHIFT) | 1659 (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT)); 1660 if (ctxtrbits) { 1661 rmask = (1U << QLOGIC_IB_I_RCVAVAIL_SHIFT) | 1662 (1U << QLOGIC_IB_I_RCVURG_SHIFT); 1663 for (i = 0; i < dd->first_user_ctxt; i++) { 1664 if (ctxtrbits & rmask) { 1665 ctxtrbits &= ~rmask; 1666 crcs += qib_kreceive(dd->rcd[i], 1667 &dd->cspec->lli_counter, 1668 NULL); 1669 } 1670 rmask <<= 1; 1671 } 1672 if (crcs) { 1673 u32 cntr = dd->cspec->lli_counter; 1674 1675 cntr += crcs; 1676 if (cntr) { 1677 if (cntr > dd->cspec->lli_thresh) { 1678 dd->cspec->lli_counter = 0; 1679 dd->cspec->lli_errs++; 1680 } else 1681 dd->cspec->lli_counter += cntr; 1682 } 1683 } 1684 1685 1686 if (ctxtrbits) { 1687 ctxtrbits = 1688 (ctxtrbits >> QLOGIC_IB_I_RCVAVAIL_SHIFT) | 1689 (ctxtrbits >> QLOGIC_IB_I_RCVURG_SHIFT); 1690 qib_handle_urcv(dd, ctxtrbits); 1691 } 1692 } 1693 1694 if ((istat & QLOGIC_IB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED)) 1695 qib_ib_piobufavail(dd); 1696 1697 ret = IRQ_HANDLED; 1698 bail: 1699 return ret; 1700 } 1701 1702 /* 1703 * Set up our chip-specific interrupt handler 1704 * The interrupt type has already been setup, so 1705 * we just need to do the registration and error checking. 1706 */ 1707 static void qib_setup_6120_interrupt(struct qib_devdata *dd) 1708 { 1709 /* 1710 * If the chip supports added error indication via GPIO pins, 1711 * enable interrupts on those bits so the interrupt routine 1712 * can count the events. Also set flag so interrupt routine 1713 * can know they are expected. 1714 */ 1715 if (SYM_FIELD(dd->revision, Revision_R, 1716 ChipRevMinor) > 1) { 1717 /* Rev2+ reports extra errors via internal GPIO pins */ 1718 dd->cspec->gpio_mask |= GPIO_ERRINTR_MASK; 1719 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask); 1720 } 1721 1722 if (!dd->cspec->irq) 1723 qib_dev_err(dd, 1724 "irq is 0, BIOS error? Interrupts won't work\n"); 1725 else { 1726 int ret; 1727 1728 ret = request_irq(dd->cspec->irq, qib_6120intr, 0, 1729 QIB_DRV_NAME, dd); 1730 if (ret) 1731 qib_dev_err(dd, 1732 "Couldn't setup interrupt (irq=%d): %d\n", 1733 dd->cspec->irq, ret); 1734 } 1735 } 1736 1737 /** 1738 * pe_boardname - fill in the board name 1739 * @dd: the qlogic_ib device 1740 * 1741 * info is based on the board revision register 1742 */ 1743 static void pe_boardname(struct qib_devdata *dd) 1744 { 1745 u32 boardid; 1746 1747 boardid = SYM_FIELD(dd->revision, Revision, 1748 BoardID); 1749 1750 switch (boardid) { 1751 case 2: 1752 dd->boardname = "InfiniPath_QLE7140"; 1753 break; 1754 default: 1755 qib_dev_err(dd, "Unknown 6120 board with ID %u\n", boardid); 1756 dd->boardname = "Unknown_InfiniPath_6120"; 1757 break; 1758 } 1759 1760 if (dd->majrev != 4 || !dd->minrev || dd->minrev > 2) 1761 qib_dev_err(dd, 1762 "Unsupported InfiniPath hardware revision %u.%u!\n", 1763 dd->majrev, dd->minrev); 1764 1765 snprintf(dd->boardversion, sizeof(dd->boardversion), 1766 "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n", 1767 QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname, 1768 (unsigned int)SYM_FIELD(dd->revision, Revision_R, Arch), 1769 dd->majrev, dd->minrev, 1770 (unsigned int)SYM_FIELD(dd->revision, Revision_R, SW)); 1771 } 1772 1773 /* 1774 * This routine sleeps, so it can only be called from user context, not 1775 * from interrupt context. If we need interrupt context, we can split 1776 * it into two routines. 1777 */ 1778 static int qib_6120_setup_reset(struct qib_devdata *dd) 1779 { 1780 u64 val; 1781 int i; 1782 int ret; 1783 u16 cmdval; 1784 u8 int_line, clinesz; 1785 1786 qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz); 1787 1788 /* Use ERROR so it shows up in logs, etc. */ 1789 qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit); 1790 1791 /* no interrupts till re-initted */ 1792 qib_6120_set_intr_state(dd, 0); 1793 1794 dd->cspec->ibdeltainprog = 0; 1795 dd->cspec->ibsymdelta = 0; 1796 dd->cspec->iblnkerrdelta = 0; 1797 1798 /* 1799 * Keep chip from being accessed until we are ready. Use 1800 * writeq() directly, to allow the write even though QIB_PRESENT 1801 * isn't set. 1802 */ 1803 dd->flags &= ~(QIB_INITTED | QIB_PRESENT); 1804 /* so we check interrupts work again */ 1805 dd->z_int_counter = qib_int_counter(dd); 1806 val = dd->control | QLOGIC_IB_C_RESET; 1807 writeq(val, &dd->kregbase[kr_control]); 1808 mb(); /* prevent compiler re-ordering around actual reset */ 1809 1810 for (i = 1; i <= 5; i++) { 1811 /* 1812 * Allow MBIST, etc. to complete; longer on each retry. 1813 * We sometimes get machine checks from bus timeout if no 1814 * response, so for now, make it *really* long. 1815 */ 1816 msleep(1000 + (1 + i) * 2000); 1817 1818 qib_pcie_reenable(dd, cmdval, int_line, clinesz); 1819 1820 /* 1821 * Use readq directly, so we don't need to mark it as PRESENT 1822 * until we get a successful indication that all is well. 1823 */ 1824 val = readq(&dd->kregbase[kr_revision]); 1825 if (val == dd->revision) { 1826 dd->flags |= QIB_PRESENT; /* it's back */ 1827 ret = qib_reinit_intr(dd); 1828 goto bail; 1829 } 1830 } 1831 ret = 0; /* failed */ 1832 1833 bail: 1834 if (ret) { 1835 if (qib_pcie_params(dd, dd->lbus_width, NULL)) 1836 qib_dev_err(dd, 1837 "Reset failed to setup PCIe or interrupts; continuing anyway\n"); 1838 /* clear the reset error, init error/hwerror mask */ 1839 qib_6120_init_hwerrors(dd); 1840 /* for Rev2 error interrupts; nop for rev 1 */ 1841 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask); 1842 /* clear the reset error, init error/hwerror mask */ 1843 qib_6120_init_hwerrors(dd); 1844 } 1845 return ret; 1846 } 1847 1848 /** 1849 * qib_6120_put_tid - write a TID in chip 1850 * @dd: the qlogic_ib device 1851 * @tidptr: pointer to the expected TID (in chip) to update 1852 * @tidtype: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0) 1853 * for expected 1854 * @pa: physical address of in memory buffer; tidinvalid if freeing 1855 * 1856 * This exists as a separate routine to allow for special locking etc. 1857 * It's used for both the full cleanup on exit, as well as the normal 1858 * setup and teardown. 1859 */ 1860 static void qib_6120_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr, 1861 u32 type, unsigned long pa) 1862 { 1863 u32 __iomem *tidp32 = (u32 __iomem *)tidptr; 1864 unsigned long flags; 1865 int tidx; 1866 spinlock_t *tidlockp; /* select appropriate spinlock */ 1867 1868 if (!dd->kregbase) 1869 return; 1870 1871 if (pa != dd->tidinvalid) { 1872 if (pa & ((1U << 11) - 1)) { 1873 qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n", 1874 pa); 1875 return; 1876 } 1877 pa >>= 11; 1878 if (pa & ~QLOGIC_IB_RT_ADDR_MASK) { 1879 qib_dev_err(dd, 1880 "Physical page address 0x%lx larger than supported\n", 1881 pa); 1882 return; 1883 } 1884 1885 if (type == RCVHQ_RCV_TYPE_EAGER) 1886 pa |= dd->tidtemplate; 1887 else /* for now, always full 4KB page */ 1888 pa |= 2 << 29; 1889 } 1890 1891 /* 1892 * Avoid chip issue by writing the scratch register 1893 * before and after the TID, and with an io write barrier. 1894 * We use a spinlock around the writes, so they can't intermix 1895 * with other TID (eager or expected) writes (the chip problem 1896 * is triggered by back to back TID writes). Unfortunately, this 1897 * call can be done from interrupt level for the ctxt 0 eager TIDs, 1898 * so we have to use irqsave locks. 1899 */ 1900 /* 1901 * Assumes tidptr always > egrtidbase 1902 * if type == RCVHQ_RCV_TYPE_EAGER. 1903 */ 1904 tidx = tidptr - dd->egrtidbase; 1905 1906 tidlockp = (type == RCVHQ_RCV_TYPE_EAGER && tidx < dd->rcvhdrcnt) 1907 ? &dd->cspec->kernel_tid_lock : &dd->cspec->user_tid_lock; 1908 spin_lock_irqsave(tidlockp, flags); 1909 qib_write_kreg(dd, kr_scratch, 0xfeeddeaf); 1910 writel(pa, tidp32); 1911 qib_write_kreg(dd, kr_scratch, 0xdeadbeef); 1912 mmiowb(); 1913 spin_unlock_irqrestore(tidlockp, flags); 1914 } 1915 1916 /** 1917 * qib_6120_put_tid_2 - write a TID in chip, Revision 2 or higher 1918 * @dd: the qlogic_ib device 1919 * @tidptr: pointer to the expected TID (in chip) to update 1920 * @tidtype: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0) 1921 * for expected 1922 * @pa: physical address of in memory buffer; tidinvalid if freeing 1923 * 1924 * This exists as a separate routine to allow for selection of the 1925 * appropriate "flavor". The static calls in cleanup just use the 1926 * revision-agnostic form, as they are not performance critical. 1927 */ 1928 static void qib_6120_put_tid_2(struct qib_devdata *dd, u64 __iomem *tidptr, 1929 u32 type, unsigned long pa) 1930 { 1931 u32 __iomem *tidp32 = (u32 __iomem *)tidptr; 1932 u32 tidx; 1933 1934 if (!dd->kregbase) 1935 return; 1936 1937 if (pa != dd->tidinvalid) { 1938 if (pa & ((1U << 11) - 1)) { 1939 qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n", 1940 pa); 1941 return; 1942 } 1943 pa >>= 11; 1944 if (pa & ~QLOGIC_IB_RT_ADDR_MASK) { 1945 qib_dev_err(dd, 1946 "Physical page address 0x%lx larger than supported\n", 1947 pa); 1948 return; 1949 } 1950 1951 if (type == RCVHQ_RCV_TYPE_EAGER) 1952 pa |= dd->tidtemplate; 1953 else /* for now, always full 4KB page */ 1954 pa |= 2 << 29; 1955 } 1956 tidx = tidptr - dd->egrtidbase; 1957 writel(pa, tidp32); 1958 mmiowb(); 1959 } 1960 1961 1962 /** 1963 * qib_6120_clear_tids - clear all TID entries for a context, expected and eager 1964 * @dd: the qlogic_ib device 1965 * @ctxt: the context 1966 * 1967 * clear all TID entries for a context, expected and eager. 1968 * Used from qib_close(). On this chip, TIDs are only 32 bits, 1969 * not 64, but they are still on 64 bit boundaries, so tidbase 1970 * is declared as u64 * for the pointer math, even though we write 32 bits 1971 */ 1972 static void qib_6120_clear_tids(struct qib_devdata *dd, 1973 struct qib_ctxtdata *rcd) 1974 { 1975 u64 __iomem *tidbase; 1976 unsigned long tidinv; 1977 u32 ctxt; 1978 int i; 1979 1980 if (!dd->kregbase || !rcd) 1981 return; 1982 1983 ctxt = rcd->ctxt; 1984 1985 tidinv = dd->tidinvalid; 1986 tidbase = (u64 __iomem *) 1987 ((char __iomem *)(dd->kregbase) + 1988 dd->rcvtidbase + 1989 ctxt * dd->rcvtidcnt * sizeof(*tidbase)); 1990 1991 for (i = 0; i < dd->rcvtidcnt; i++) 1992 /* use func pointer because could be one of two funcs */ 1993 dd->f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED, 1994 tidinv); 1995 1996 tidbase = (u64 __iomem *) 1997 ((char __iomem *)(dd->kregbase) + 1998 dd->rcvegrbase + 1999 rcd->rcvegr_tid_base * sizeof(*tidbase)); 2000 2001 for (i = 0; i < rcd->rcvegrcnt; i++) 2002 /* use func pointer because could be one of two funcs */ 2003 dd->f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER, 2004 tidinv); 2005 } 2006 2007 /** 2008 * qib_6120_tidtemplate - setup constants for TID updates 2009 * @dd: the qlogic_ib device 2010 * 2011 * We setup stuff that we use a lot, to avoid calculating each time 2012 */ 2013 static void qib_6120_tidtemplate(struct qib_devdata *dd) 2014 { 2015 u32 egrsize = dd->rcvegrbufsize; 2016 2017 /* 2018 * For now, we always allocate 4KB buffers (at init) so we can 2019 * receive max size packets. We may want a module parameter to 2020 * specify 2KB or 4KB and/or make be per ctxt instead of per device 2021 * for those who want to reduce memory footprint. Note that the 2022 * rcvhdrentsize size must be large enough to hold the largest 2023 * IB header (currently 96 bytes) that we expect to handle (plus of 2024 * course the 2 dwords of RHF). 2025 */ 2026 if (egrsize == 2048) 2027 dd->tidtemplate = 1U << 29; 2028 else if (egrsize == 4096) 2029 dd->tidtemplate = 2U << 29; 2030 dd->tidinvalid = 0; 2031 } 2032 2033 int __attribute__((weak)) qib_unordered_wc(void) 2034 { 2035 return 0; 2036 } 2037 2038 /** 2039 * qib_6120_get_base_info - set chip-specific flags for user code 2040 * @rcd: the qlogic_ib ctxt 2041 * @kbase: qib_base_info pointer 2042 * 2043 * We set the PCIE flag because the lower bandwidth on PCIe vs 2044 * HyperTransport can affect some user packet algorithms. 2045 */ 2046 static int qib_6120_get_base_info(struct qib_ctxtdata *rcd, 2047 struct qib_base_info *kinfo) 2048 { 2049 if (qib_unordered_wc()) 2050 kinfo->spi_runtime_flags |= QIB_RUNTIME_FORCE_WC_ORDER; 2051 2052 kinfo->spi_runtime_flags |= QIB_RUNTIME_PCIE | 2053 QIB_RUNTIME_FORCE_PIOAVAIL | QIB_RUNTIME_PIO_REGSWAPPED; 2054 return 0; 2055 } 2056 2057 2058 static struct qib_message_header * 2059 qib_6120_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr) 2060 { 2061 return (struct qib_message_header *) 2062 &rhf_addr[sizeof(u64) / sizeof(u32)]; 2063 } 2064 2065 static void qib_6120_config_ctxts(struct qib_devdata *dd) 2066 { 2067 dd->ctxtcnt = qib_read_kreg32(dd, kr_portcnt); 2068 if (qib_n_krcv_queues > 1) { 2069 dd->first_user_ctxt = qib_n_krcv_queues * dd->num_pports; 2070 if (dd->first_user_ctxt > dd->ctxtcnt) 2071 dd->first_user_ctxt = dd->ctxtcnt; 2072 dd->qpn_mask = dd->first_user_ctxt <= 2 ? 2 : 6; 2073 } else 2074 dd->first_user_ctxt = dd->num_pports; 2075 dd->n_krcv_queues = dd->first_user_ctxt; 2076 } 2077 2078 static void qib_update_6120_usrhead(struct qib_ctxtdata *rcd, u64 hd, 2079 u32 updegr, u32 egrhd, u32 npkts) 2080 { 2081 if (updegr) 2082 qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt); 2083 mmiowb(); 2084 qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt); 2085 mmiowb(); 2086 } 2087 2088 static u32 qib_6120_hdrqempty(struct qib_ctxtdata *rcd) 2089 { 2090 u32 head, tail; 2091 2092 head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt); 2093 if (rcd->rcvhdrtail_kvaddr) 2094 tail = qib_get_rcvhdrtail(rcd); 2095 else 2096 tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt); 2097 return head == tail; 2098 } 2099 2100 /* 2101 * Used when we close any ctxt, for DMA already in flight 2102 * at close. Can't be done until we know hdrq size, so not 2103 * early in chip init. 2104 */ 2105 static void alloc_dummy_hdrq(struct qib_devdata *dd) 2106 { 2107 dd->cspec->dummy_hdrq = dma_alloc_coherent(&dd->pcidev->dev, 2108 dd->rcd[0]->rcvhdrq_size, 2109 &dd->cspec->dummy_hdrq_phys, 2110 GFP_ATOMIC | __GFP_COMP); 2111 if (!dd->cspec->dummy_hdrq) { 2112 qib_devinfo(dd->pcidev, "Couldn't allocate dummy hdrq\n"); 2113 /* fallback to just 0'ing */ 2114 dd->cspec->dummy_hdrq_phys = 0UL; 2115 } 2116 } 2117 2118 /* 2119 * Modify the RCVCTRL register in chip-specific way. This 2120 * is a function because bit positions and (future) register 2121 * location is chip-specific, but the needed operations are 2122 * generic. <op> is a bit-mask because we often want to 2123 * do multiple modifications. 2124 */ 2125 static void rcvctrl_6120_mod(struct qib_pportdata *ppd, unsigned int op, 2126 int ctxt) 2127 { 2128 struct qib_devdata *dd = ppd->dd; 2129 u64 mask, val; 2130 unsigned long flags; 2131 2132 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags); 2133 2134 if (op & QIB_RCVCTRL_TAILUPD_ENB) 2135 dd->rcvctrl |= (1ULL << QLOGIC_IB_R_TAILUPD_SHIFT); 2136 if (op & QIB_RCVCTRL_TAILUPD_DIS) 2137 dd->rcvctrl &= ~(1ULL << QLOGIC_IB_R_TAILUPD_SHIFT); 2138 if (op & QIB_RCVCTRL_PKEY_ENB) 2139 dd->rcvctrl &= ~(1ULL << IBA6120_R_PKEY_DIS_SHIFT); 2140 if (op & QIB_RCVCTRL_PKEY_DIS) 2141 dd->rcvctrl |= (1ULL << IBA6120_R_PKEY_DIS_SHIFT); 2142 if (ctxt < 0) 2143 mask = (1ULL << dd->ctxtcnt) - 1; 2144 else 2145 mask = (1ULL << ctxt); 2146 if (op & QIB_RCVCTRL_CTXT_ENB) { 2147 /* always done for specific ctxt */ 2148 dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, PortEnable)); 2149 if (!(dd->flags & QIB_NODMA_RTAIL)) 2150 dd->rcvctrl |= 1ULL << QLOGIC_IB_R_TAILUPD_SHIFT; 2151 /* Write these registers before the context is enabled. */ 2152 qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt, 2153 dd->rcd[ctxt]->rcvhdrqtailaddr_phys); 2154 qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt, 2155 dd->rcd[ctxt]->rcvhdrq_phys); 2156 2157 if (ctxt == 0 && !dd->cspec->dummy_hdrq) 2158 alloc_dummy_hdrq(dd); 2159 } 2160 if (op & QIB_RCVCTRL_CTXT_DIS) 2161 dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, PortEnable)); 2162 if (op & QIB_RCVCTRL_INTRAVAIL_ENB) 2163 dd->rcvctrl |= (mask << QLOGIC_IB_R_INTRAVAIL_SHIFT); 2164 if (op & QIB_RCVCTRL_INTRAVAIL_DIS) 2165 dd->rcvctrl &= ~(mask << QLOGIC_IB_R_INTRAVAIL_SHIFT); 2166 qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl); 2167 if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) && dd->rhdrhead_intr_off) { 2168 /* arm rcv interrupt */ 2169 val = qib_read_ureg32(dd, ur_rcvhdrhead, ctxt) | 2170 dd->rhdrhead_intr_off; 2171 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt); 2172 } 2173 if (op & QIB_RCVCTRL_CTXT_ENB) { 2174 /* 2175 * Init the context registers also; if we were 2176 * disabled, tail and head should both be zero 2177 * already from the enable, but since we don't 2178 * know, we have to do it explicitly. 2179 */ 2180 val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt); 2181 qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt); 2182 2183 val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt); 2184 dd->rcd[ctxt]->head = val; 2185 /* If kctxt, interrupt on next receive. */ 2186 if (ctxt < dd->first_user_ctxt) 2187 val |= dd->rhdrhead_intr_off; 2188 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt); 2189 } 2190 if (op & QIB_RCVCTRL_CTXT_DIS) { 2191 /* 2192 * Be paranoid, and never write 0's to these, just use an 2193 * unused page. Of course, 2194 * rcvhdraddr points to a large chunk of memory, so this 2195 * could still trash things, but at least it won't trash 2196 * page 0, and by disabling the ctxt, it should stop "soon", 2197 * even if a packet or two is in already in flight after we 2198 * disabled the ctxt. Only 6120 has this issue. 2199 */ 2200 if (ctxt >= 0) { 2201 qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt, 2202 dd->cspec->dummy_hdrq_phys); 2203 qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt, 2204 dd->cspec->dummy_hdrq_phys); 2205 } else { 2206 unsigned i; 2207 2208 for (i = 0; i < dd->cfgctxts; i++) { 2209 qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, 2210 i, dd->cspec->dummy_hdrq_phys); 2211 qib_write_kreg_ctxt(dd, kr_rcvhdraddr, 2212 i, dd->cspec->dummy_hdrq_phys); 2213 } 2214 } 2215 } 2216 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags); 2217 } 2218 2219 /* 2220 * Modify the SENDCTRL register in chip-specific way. This 2221 * is a function there may be multiple such registers with 2222 * slightly different layouts. Only operations actually used 2223 * are implemented yet. 2224 * Chip requires no back-back sendctrl writes, so write 2225 * scratch register after writing sendctrl 2226 */ 2227 static void sendctrl_6120_mod(struct qib_pportdata *ppd, u32 op) 2228 { 2229 struct qib_devdata *dd = ppd->dd; 2230 u64 tmp_dd_sendctrl; 2231 unsigned long flags; 2232 2233 spin_lock_irqsave(&dd->sendctrl_lock, flags); 2234 2235 /* First the ones that are "sticky", saved in shadow */ 2236 if (op & QIB_SENDCTRL_CLEAR) 2237 dd->sendctrl = 0; 2238 if (op & QIB_SENDCTRL_SEND_DIS) 2239 dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOEnable); 2240 else if (op & QIB_SENDCTRL_SEND_ENB) 2241 dd->sendctrl |= SYM_MASK(SendCtrl, PIOEnable); 2242 if (op & QIB_SENDCTRL_AVAIL_DIS) 2243 dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOBufAvailUpd); 2244 else if (op & QIB_SENDCTRL_AVAIL_ENB) 2245 dd->sendctrl |= SYM_MASK(SendCtrl, PIOBufAvailUpd); 2246 2247 if (op & QIB_SENDCTRL_DISARM_ALL) { 2248 u32 i, last; 2249 2250 tmp_dd_sendctrl = dd->sendctrl; 2251 /* 2252 * disarm any that are not yet launched, disabling sends 2253 * and updates until done. 2254 */ 2255 last = dd->piobcnt2k + dd->piobcnt4k; 2256 tmp_dd_sendctrl &= 2257 ~(SYM_MASK(SendCtrl, PIOEnable) | 2258 SYM_MASK(SendCtrl, PIOBufAvailUpd)); 2259 for (i = 0; i < last; i++) { 2260 qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl | 2261 SYM_MASK(SendCtrl, Disarm) | i); 2262 qib_write_kreg(dd, kr_scratch, 0); 2263 } 2264 } 2265 2266 tmp_dd_sendctrl = dd->sendctrl; 2267 2268 if (op & QIB_SENDCTRL_FLUSH) 2269 tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Abort); 2270 if (op & QIB_SENDCTRL_DISARM) 2271 tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) | 2272 ((op & QIB_6120_SendCtrl_DisarmPIOBuf_RMASK) << 2273 SYM_LSB(SendCtrl, DisarmPIOBuf)); 2274 if (op & QIB_SENDCTRL_AVAIL_BLIP) 2275 tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, PIOBufAvailUpd); 2276 2277 qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl); 2278 qib_write_kreg(dd, kr_scratch, 0); 2279 2280 if (op & QIB_SENDCTRL_AVAIL_BLIP) { 2281 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl); 2282 qib_write_kreg(dd, kr_scratch, 0); 2283 } 2284 2285 spin_unlock_irqrestore(&dd->sendctrl_lock, flags); 2286 2287 if (op & QIB_SENDCTRL_FLUSH) { 2288 u32 v; 2289 /* 2290 * ensure writes have hit chip, then do a few 2291 * more reads, to allow DMA of pioavail registers 2292 * to occur, so in-memory copy is in sync with 2293 * the chip. Not always safe to sleep. 2294 */ 2295 v = qib_read_kreg32(dd, kr_scratch); 2296 qib_write_kreg(dd, kr_scratch, v); 2297 v = qib_read_kreg32(dd, kr_scratch); 2298 qib_write_kreg(dd, kr_scratch, v); 2299 qib_read_kreg32(dd, kr_scratch); 2300 } 2301 } 2302 2303 /** 2304 * qib_portcntr_6120 - read a per-port counter 2305 * @dd: the qlogic_ib device 2306 * @creg: the counter to snapshot 2307 */ 2308 static u64 qib_portcntr_6120(struct qib_pportdata *ppd, u32 reg) 2309 { 2310 u64 ret = 0ULL; 2311 struct qib_devdata *dd = ppd->dd; 2312 u16 creg; 2313 /* 0xffff for unimplemented or synthesized counters */ 2314 static const u16 xlator[] = { 2315 [QIBPORTCNTR_PKTSEND] = cr_pktsend, 2316 [QIBPORTCNTR_WORDSEND] = cr_wordsend, 2317 [QIBPORTCNTR_PSXMITDATA] = 0xffff, 2318 [QIBPORTCNTR_PSXMITPKTS] = 0xffff, 2319 [QIBPORTCNTR_PSXMITWAIT] = 0xffff, 2320 [QIBPORTCNTR_SENDSTALL] = cr_sendstall, 2321 [QIBPORTCNTR_PKTRCV] = cr_pktrcv, 2322 [QIBPORTCNTR_PSRCVDATA] = 0xffff, 2323 [QIBPORTCNTR_PSRCVPKTS] = 0xffff, 2324 [QIBPORTCNTR_RCVEBP] = cr_rcvebp, 2325 [QIBPORTCNTR_RCVOVFL] = cr_rcvovfl, 2326 [QIBPORTCNTR_WORDRCV] = cr_wordrcv, 2327 [QIBPORTCNTR_RXDROPPKT] = cr_rxdroppkt, 2328 [QIBPORTCNTR_RXLOCALPHYERR] = 0xffff, 2329 [QIBPORTCNTR_RXVLERR] = 0xffff, 2330 [QIBPORTCNTR_ERRICRC] = cr_erricrc, 2331 [QIBPORTCNTR_ERRVCRC] = cr_errvcrc, 2332 [QIBPORTCNTR_ERRLPCRC] = cr_errlpcrc, 2333 [QIBPORTCNTR_BADFORMAT] = cr_badformat, 2334 [QIBPORTCNTR_ERR_RLEN] = cr_err_rlen, 2335 [QIBPORTCNTR_IBSYMBOLERR] = cr_ibsymbolerr, 2336 [QIBPORTCNTR_INVALIDRLEN] = cr_invalidrlen, 2337 [QIBPORTCNTR_UNSUPVL] = cr_txunsupvl, 2338 [QIBPORTCNTR_EXCESSBUFOVFL] = 0xffff, 2339 [QIBPORTCNTR_ERRLINK] = cr_errlink, 2340 [QIBPORTCNTR_IBLINKDOWN] = cr_iblinkdown, 2341 [QIBPORTCNTR_IBLINKERRRECOV] = cr_iblinkerrrecov, 2342 [QIBPORTCNTR_LLI] = 0xffff, 2343 [QIBPORTCNTR_PSINTERVAL] = 0xffff, 2344 [QIBPORTCNTR_PSSTART] = 0xffff, 2345 [QIBPORTCNTR_PSSTAT] = 0xffff, 2346 [QIBPORTCNTR_VL15PKTDROP] = 0xffff, 2347 [QIBPORTCNTR_ERRPKEY] = cr_errpkey, 2348 [QIBPORTCNTR_KHDROVFL] = 0xffff, 2349 }; 2350 2351 if (reg >= ARRAY_SIZE(xlator)) { 2352 qib_devinfo(ppd->dd->pcidev, 2353 "Unimplemented portcounter %u\n", reg); 2354 goto done; 2355 } 2356 creg = xlator[reg]; 2357 2358 /* handle counters requests not implemented as chip counters */ 2359 if (reg == QIBPORTCNTR_LLI) 2360 ret = dd->cspec->lli_errs; 2361 else if (reg == QIBPORTCNTR_EXCESSBUFOVFL) 2362 ret = dd->cspec->overrun_thresh_errs; 2363 else if (reg == QIBPORTCNTR_KHDROVFL) { 2364 int i; 2365 2366 /* sum over all kernel contexts */ 2367 for (i = 0; i < dd->first_user_ctxt; i++) 2368 ret += read_6120_creg32(dd, cr_portovfl + i); 2369 } else if (reg == QIBPORTCNTR_PSSTAT) 2370 ret = dd->cspec->pma_sample_status; 2371 if (creg == 0xffff) 2372 goto done; 2373 2374 /* 2375 * only fast incrementing counters are 64bit; use 32 bit reads to 2376 * avoid two independent reads when on opteron 2377 */ 2378 if (creg == cr_wordsend || creg == cr_wordrcv || 2379 creg == cr_pktsend || creg == cr_pktrcv) 2380 ret = read_6120_creg(dd, creg); 2381 else 2382 ret = read_6120_creg32(dd, creg); 2383 if (creg == cr_ibsymbolerr) { 2384 if (dd->cspec->ibdeltainprog) 2385 ret -= ret - dd->cspec->ibsymsnap; 2386 ret -= dd->cspec->ibsymdelta; 2387 } else if (creg == cr_iblinkerrrecov) { 2388 if (dd->cspec->ibdeltainprog) 2389 ret -= ret - dd->cspec->iblnkerrsnap; 2390 ret -= dd->cspec->iblnkerrdelta; 2391 } 2392 if (reg == QIBPORTCNTR_RXDROPPKT) /* add special cased count */ 2393 ret += dd->cspec->rxfc_unsupvl_errs; 2394 2395 done: 2396 return ret; 2397 } 2398 2399 /* 2400 * Device counter names (not port-specific), one line per stat, 2401 * single string. Used by utilities like ipathstats to print the stats 2402 * in a way which works for different versions of drivers, without changing 2403 * the utility. Names need to be 12 chars or less (w/o newline), for proper 2404 * display by utility. 2405 * Non-error counters are first. 2406 * Start of "error" conters is indicated by a leading "E " on the first 2407 * "error" counter, and doesn't count in label length. 2408 * The EgrOvfl list needs to be last so we truncate them at the configured 2409 * context count for the device. 2410 * cntr6120indices contains the corresponding register indices. 2411 */ 2412 static const char cntr6120names[] = 2413 "Interrupts\n" 2414 "HostBusStall\n" 2415 "E RxTIDFull\n" 2416 "RxTIDInvalid\n" 2417 "Ctxt0EgrOvfl\n" 2418 "Ctxt1EgrOvfl\n" 2419 "Ctxt2EgrOvfl\n" 2420 "Ctxt3EgrOvfl\n" 2421 "Ctxt4EgrOvfl\n"; 2422 2423 static const size_t cntr6120indices[] = { 2424 cr_lbint, 2425 cr_lbflowstall, 2426 cr_errtidfull, 2427 cr_errtidvalid, 2428 cr_portovfl + 0, 2429 cr_portovfl + 1, 2430 cr_portovfl + 2, 2431 cr_portovfl + 3, 2432 cr_portovfl + 4, 2433 }; 2434 2435 /* 2436 * same as cntr6120names and cntr6120indices, but for port-specific counters. 2437 * portcntr6120indices is somewhat complicated by some registers needing 2438 * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG 2439 */ 2440 static const char portcntr6120names[] = 2441 "TxPkt\n" 2442 "TxFlowPkt\n" 2443 "TxWords\n" 2444 "RxPkt\n" 2445 "RxFlowPkt\n" 2446 "RxWords\n" 2447 "TxFlowStall\n" 2448 "E IBStatusChng\n" 2449 "IBLinkDown\n" 2450 "IBLnkRecov\n" 2451 "IBRxLinkErr\n" 2452 "IBSymbolErr\n" 2453 "RxLLIErr\n" 2454 "RxBadFormat\n" 2455 "RxBadLen\n" 2456 "RxBufOvrfl\n" 2457 "RxEBP\n" 2458 "RxFlowCtlErr\n" 2459 "RxICRCerr\n" 2460 "RxLPCRCerr\n" 2461 "RxVCRCerr\n" 2462 "RxInvalLen\n" 2463 "RxInvalPKey\n" 2464 "RxPktDropped\n" 2465 "TxBadLength\n" 2466 "TxDropped\n" 2467 "TxInvalLen\n" 2468 "TxUnderrun\n" 2469 "TxUnsupVL\n" 2470 ; 2471 2472 #define _PORT_VIRT_FLAG 0x8000 /* "virtual", need adjustments */ 2473 static const size_t portcntr6120indices[] = { 2474 QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG, 2475 cr_pktsendflow, 2476 QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG, 2477 QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG, 2478 cr_pktrcvflowctrl, 2479 QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG, 2480 QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG, 2481 cr_ibstatuschange, 2482 QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG, 2483 QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG, 2484 QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG, 2485 QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG, 2486 QIBPORTCNTR_LLI | _PORT_VIRT_FLAG, 2487 QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG, 2488 QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG, 2489 QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG, 2490 QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG, 2491 cr_rcvflowctrl_err, 2492 QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG, 2493 QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG, 2494 QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG, 2495 QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG, 2496 QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG, 2497 QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG, 2498 cr_invalidslen, 2499 cr_senddropped, 2500 cr_errslen, 2501 cr_sendunderrun, 2502 cr_txunsupvl, 2503 }; 2504 2505 /* do all the setup to make the counter reads efficient later */ 2506 static void init_6120_cntrnames(struct qib_devdata *dd) 2507 { 2508 int i, j = 0; 2509 char *s; 2510 2511 for (i = 0, s = (char *)cntr6120names; s && j <= dd->cfgctxts; 2512 i++) { 2513 /* we always have at least one counter before the egrovfl */ 2514 if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12)) 2515 j = 1; 2516 s = strchr(s + 1, '\n'); 2517 if (s && j) 2518 j++; 2519 } 2520 dd->cspec->ncntrs = i; 2521 if (!s) 2522 /* full list; size is without terminating null */ 2523 dd->cspec->cntrnamelen = sizeof(cntr6120names) - 1; 2524 else 2525 dd->cspec->cntrnamelen = 1 + s - cntr6120names; 2526 dd->cspec->cntrs = kmalloc(dd->cspec->ncntrs 2527 * sizeof(u64), GFP_KERNEL); 2528 2529 for (i = 0, s = (char *)portcntr6120names; s; i++) 2530 s = strchr(s + 1, '\n'); 2531 dd->cspec->nportcntrs = i - 1; 2532 dd->cspec->portcntrnamelen = sizeof(portcntr6120names) - 1; 2533 dd->cspec->portcntrs = kmalloc(dd->cspec->nportcntrs 2534 * sizeof(u64), GFP_KERNEL); 2535 } 2536 2537 static u32 qib_read_6120cntrs(struct qib_devdata *dd, loff_t pos, char **namep, 2538 u64 **cntrp) 2539 { 2540 u32 ret; 2541 2542 if (namep) { 2543 ret = dd->cspec->cntrnamelen; 2544 if (pos >= ret) 2545 ret = 0; /* final read after getting everything */ 2546 else 2547 *namep = (char *)cntr6120names; 2548 } else { 2549 u64 *cntr = dd->cspec->cntrs; 2550 int i; 2551 2552 ret = dd->cspec->ncntrs * sizeof(u64); 2553 if (!cntr || pos >= ret) { 2554 /* everything read, or couldn't get memory */ 2555 ret = 0; 2556 goto done; 2557 } 2558 if (pos >= ret) { 2559 ret = 0; /* final read after getting everything */ 2560 goto done; 2561 } 2562 *cntrp = cntr; 2563 for (i = 0; i < dd->cspec->ncntrs; i++) 2564 *cntr++ = read_6120_creg32(dd, cntr6120indices[i]); 2565 } 2566 done: 2567 return ret; 2568 } 2569 2570 static u32 qib_read_6120portcntrs(struct qib_devdata *dd, loff_t pos, u32 port, 2571 char **namep, u64 **cntrp) 2572 { 2573 u32 ret; 2574 2575 if (namep) { 2576 ret = dd->cspec->portcntrnamelen; 2577 if (pos >= ret) 2578 ret = 0; /* final read after getting everything */ 2579 else 2580 *namep = (char *)portcntr6120names; 2581 } else { 2582 u64 *cntr = dd->cspec->portcntrs; 2583 struct qib_pportdata *ppd = &dd->pport[port]; 2584 int i; 2585 2586 ret = dd->cspec->nportcntrs * sizeof(u64); 2587 if (!cntr || pos >= ret) { 2588 /* everything read, or couldn't get memory */ 2589 ret = 0; 2590 goto done; 2591 } 2592 *cntrp = cntr; 2593 for (i = 0; i < dd->cspec->nportcntrs; i++) { 2594 if (portcntr6120indices[i] & _PORT_VIRT_FLAG) 2595 *cntr++ = qib_portcntr_6120(ppd, 2596 portcntr6120indices[i] & 2597 ~_PORT_VIRT_FLAG); 2598 else 2599 *cntr++ = read_6120_creg32(dd, 2600 portcntr6120indices[i]); 2601 } 2602 } 2603 done: 2604 return ret; 2605 } 2606 2607 static void qib_chk_6120_errormask(struct qib_devdata *dd) 2608 { 2609 static u32 fixed; 2610 u32 ctrl; 2611 unsigned long errormask; 2612 unsigned long hwerrs; 2613 2614 if (!dd->cspec->errormask || !(dd->flags & QIB_INITTED)) 2615 return; 2616 2617 errormask = qib_read_kreg64(dd, kr_errmask); 2618 2619 if (errormask == dd->cspec->errormask) 2620 return; 2621 fixed++; 2622 2623 hwerrs = qib_read_kreg64(dd, kr_hwerrstatus); 2624 ctrl = qib_read_kreg32(dd, kr_control); 2625 2626 qib_write_kreg(dd, kr_errmask, 2627 dd->cspec->errormask); 2628 2629 if ((hwerrs & dd->cspec->hwerrmask) || 2630 (ctrl & QLOGIC_IB_C_FREEZEMODE)) { 2631 qib_write_kreg(dd, kr_hwerrclear, 0ULL); 2632 qib_write_kreg(dd, kr_errclear, 0ULL); 2633 /* force re-interrupt of pending events, just in case */ 2634 qib_write_kreg(dd, kr_intclear, 0ULL); 2635 qib_devinfo(dd->pcidev, 2636 "errormask fixed(%u) %lx->%lx, ctrl %x hwerr %lx\n", 2637 fixed, errormask, (unsigned long)dd->cspec->errormask, 2638 ctrl, hwerrs); 2639 } 2640 } 2641 2642 /** 2643 * qib_get_faststats - get word counters from chip before they overflow 2644 * @opaque - contains a pointer to the qlogic_ib device qib_devdata 2645 * 2646 * This needs more work; in particular, decision on whether we really 2647 * need traffic_wds done the way it is 2648 * called from add_timer 2649 */ 2650 static void qib_get_6120_faststats(unsigned long opaque) 2651 { 2652 struct qib_devdata *dd = (struct qib_devdata *) opaque; 2653 struct qib_pportdata *ppd = dd->pport; 2654 unsigned long flags; 2655 u64 traffic_wds; 2656 2657 /* 2658 * don't access the chip while running diags, or memory diags can 2659 * fail 2660 */ 2661 if (!(dd->flags & QIB_INITTED) || dd->diag_client) 2662 /* but re-arm the timer, for diags case; won't hurt other */ 2663 goto done; 2664 2665 /* 2666 * We now try to maintain an activity timer, based on traffic 2667 * exceeding a threshold, so we need to check the word-counts 2668 * even if they are 64-bit. 2669 */ 2670 traffic_wds = qib_portcntr_6120(ppd, cr_wordsend) + 2671 qib_portcntr_6120(ppd, cr_wordrcv); 2672 spin_lock_irqsave(&dd->eep_st_lock, flags); 2673 traffic_wds -= dd->traffic_wds; 2674 dd->traffic_wds += traffic_wds; 2675 spin_unlock_irqrestore(&dd->eep_st_lock, flags); 2676 2677 qib_chk_6120_errormask(dd); 2678 done: 2679 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER); 2680 } 2681 2682 /* no interrupt fallback for these chips */ 2683 static int qib_6120_nointr_fallback(struct qib_devdata *dd) 2684 { 2685 return 0; 2686 } 2687 2688 /* 2689 * reset the XGXS (between serdes and IBC). Slightly less intrusive 2690 * than resetting the IBC or external link state, and useful in some 2691 * cases to cause some retraining. To do this right, we reset IBC 2692 * as well. 2693 */ 2694 static void qib_6120_xgxs_reset(struct qib_pportdata *ppd) 2695 { 2696 u64 val, prev_val; 2697 struct qib_devdata *dd = ppd->dd; 2698 2699 prev_val = qib_read_kreg64(dd, kr_xgxs_cfg); 2700 val = prev_val | QLOGIC_IB_XGXS_RESET; 2701 prev_val &= ~QLOGIC_IB_XGXS_RESET; /* be sure */ 2702 qib_write_kreg(dd, kr_control, 2703 dd->control & ~QLOGIC_IB_C_LINKENABLE); 2704 qib_write_kreg(dd, kr_xgxs_cfg, val); 2705 qib_read_kreg32(dd, kr_scratch); 2706 qib_write_kreg(dd, kr_xgxs_cfg, prev_val); 2707 qib_write_kreg(dd, kr_control, dd->control); 2708 } 2709 2710 static int qib_6120_get_ib_cfg(struct qib_pportdata *ppd, int which) 2711 { 2712 int ret; 2713 2714 switch (which) { 2715 case QIB_IB_CFG_LWID: 2716 ret = ppd->link_width_active; 2717 break; 2718 2719 case QIB_IB_CFG_SPD: 2720 ret = ppd->link_speed_active; 2721 break; 2722 2723 case QIB_IB_CFG_LWID_ENB: 2724 ret = ppd->link_width_enabled; 2725 break; 2726 2727 case QIB_IB_CFG_SPD_ENB: 2728 ret = ppd->link_speed_enabled; 2729 break; 2730 2731 case QIB_IB_CFG_OP_VLS: 2732 ret = ppd->vls_operational; 2733 break; 2734 2735 case QIB_IB_CFG_VL_HIGH_CAP: 2736 ret = 0; 2737 break; 2738 2739 case QIB_IB_CFG_VL_LOW_CAP: 2740 ret = 0; 2741 break; 2742 2743 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */ 2744 ret = SYM_FIELD(ppd->dd->cspec->ibcctrl, IBCCtrl, 2745 OverrunThreshold); 2746 break; 2747 2748 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */ 2749 ret = SYM_FIELD(ppd->dd->cspec->ibcctrl, IBCCtrl, 2750 PhyerrThreshold); 2751 break; 2752 2753 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */ 2754 /* will only take effect when the link state changes */ 2755 ret = (ppd->dd->cspec->ibcctrl & 2756 SYM_MASK(IBCCtrl, LinkDownDefaultState)) ? 2757 IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL; 2758 break; 2759 2760 case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */ 2761 ret = 0; /* no heartbeat on this chip */ 2762 break; 2763 2764 case QIB_IB_CFG_PMA_TICKS: 2765 ret = 250; /* 1 usec. */ 2766 break; 2767 2768 default: 2769 ret = -EINVAL; 2770 break; 2771 } 2772 return ret; 2773 } 2774 2775 /* 2776 * We assume range checking is already done, if needed. 2777 */ 2778 static int qib_6120_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val) 2779 { 2780 struct qib_devdata *dd = ppd->dd; 2781 int ret = 0; 2782 u64 val64; 2783 u16 lcmd, licmd; 2784 2785 switch (which) { 2786 case QIB_IB_CFG_LWID_ENB: 2787 ppd->link_width_enabled = val; 2788 break; 2789 2790 case QIB_IB_CFG_SPD_ENB: 2791 ppd->link_speed_enabled = val; 2792 break; 2793 2794 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */ 2795 val64 = SYM_FIELD(dd->cspec->ibcctrl, IBCCtrl, 2796 OverrunThreshold); 2797 if (val64 != val) { 2798 dd->cspec->ibcctrl &= 2799 ~SYM_MASK(IBCCtrl, OverrunThreshold); 2800 dd->cspec->ibcctrl |= (u64) val << 2801 SYM_LSB(IBCCtrl, OverrunThreshold); 2802 qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl); 2803 qib_write_kreg(dd, kr_scratch, 0); 2804 } 2805 break; 2806 2807 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */ 2808 val64 = SYM_FIELD(dd->cspec->ibcctrl, IBCCtrl, 2809 PhyerrThreshold); 2810 if (val64 != val) { 2811 dd->cspec->ibcctrl &= 2812 ~SYM_MASK(IBCCtrl, PhyerrThreshold); 2813 dd->cspec->ibcctrl |= (u64) val << 2814 SYM_LSB(IBCCtrl, PhyerrThreshold); 2815 qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl); 2816 qib_write_kreg(dd, kr_scratch, 0); 2817 } 2818 break; 2819 2820 case QIB_IB_CFG_PKEYS: /* update pkeys */ 2821 val64 = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) | 2822 ((u64) ppd->pkeys[2] << 32) | 2823 ((u64) ppd->pkeys[3] << 48); 2824 qib_write_kreg(dd, kr_partitionkey, val64); 2825 break; 2826 2827 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */ 2828 /* will only take effect when the link state changes */ 2829 if (val == IB_LINKINITCMD_POLL) 2830 dd->cspec->ibcctrl &= 2831 ~SYM_MASK(IBCCtrl, LinkDownDefaultState); 2832 else /* SLEEP */ 2833 dd->cspec->ibcctrl |= 2834 SYM_MASK(IBCCtrl, LinkDownDefaultState); 2835 qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl); 2836 qib_write_kreg(dd, kr_scratch, 0); 2837 break; 2838 2839 case QIB_IB_CFG_MTU: /* update the MTU in IBC */ 2840 /* 2841 * Update our housekeeping variables, and set IBC max 2842 * size, same as init code; max IBC is max we allow in 2843 * buffer, less the qword pbc, plus 1 for ICRC, in dwords 2844 * Set even if it's unchanged, print debug message only 2845 * on changes. 2846 */ 2847 val = (ppd->ibmaxlen >> 2) + 1; 2848 dd->cspec->ibcctrl &= ~SYM_MASK(IBCCtrl, MaxPktLen); 2849 dd->cspec->ibcctrl |= (u64)val << 2850 SYM_LSB(IBCCtrl, MaxPktLen); 2851 qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl); 2852 qib_write_kreg(dd, kr_scratch, 0); 2853 break; 2854 2855 case QIB_IB_CFG_LSTATE: /* set the IB link state */ 2856 switch (val & 0xffff0000) { 2857 case IB_LINKCMD_DOWN: 2858 lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN; 2859 if (!dd->cspec->ibdeltainprog) { 2860 dd->cspec->ibdeltainprog = 1; 2861 dd->cspec->ibsymsnap = 2862 read_6120_creg32(dd, cr_ibsymbolerr); 2863 dd->cspec->iblnkerrsnap = 2864 read_6120_creg32(dd, cr_iblinkerrrecov); 2865 } 2866 break; 2867 2868 case IB_LINKCMD_ARMED: 2869 lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED; 2870 break; 2871 2872 case IB_LINKCMD_ACTIVE: 2873 lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE; 2874 break; 2875 2876 default: 2877 ret = -EINVAL; 2878 qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16); 2879 goto bail; 2880 } 2881 switch (val & 0xffff) { 2882 case IB_LINKINITCMD_NOP: 2883 licmd = 0; 2884 break; 2885 2886 case IB_LINKINITCMD_POLL: 2887 licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL; 2888 break; 2889 2890 case IB_LINKINITCMD_SLEEP: 2891 licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP; 2892 break; 2893 2894 case IB_LINKINITCMD_DISABLE: 2895 licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE; 2896 break; 2897 2898 default: 2899 ret = -EINVAL; 2900 qib_dev_err(dd, "bad linkinitcmd req 0x%x\n", 2901 val & 0xffff); 2902 goto bail; 2903 } 2904 qib_set_ib_6120_lstate(ppd, lcmd, licmd); 2905 goto bail; 2906 2907 case QIB_IB_CFG_HRTBT: 2908 ret = -EINVAL; 2909 break; 2910 2911 default: 2912 ret = -EINVAL; 2913 } 2914 bail: 2915 return ret; 2916 } 2917 2918 static int qib_6120_set_loopback(struct qib_pportdata *ppd, const char *what) 2919 { 2920 int ret = 0; 2921 2922 if (!strncmp(what, "ibc", 3)) { 2923 ppd->dd->cspec->ibcctrl |= SYM_MASK(IBCCtrl, Loopback); 2924 qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n", 2925 ppd->dd->unit, ppd->port); 2926 } else if (!strncmp(what, "off", 3)) { 2927 ppd->dd->cspec->ibcctrl &= ~SYM_MASK(IBCCtrl, Loopback); 2928 qib_devinfo(ppd->dd->pcidev, 2929 "Disabling IB%u:%u IBC loopback (normal)\n", 2930 ppd->dd->unit, ppd->port); 2931 } else 2932 ret = -EINVAL; 2933 if (!ret) { 2934 qib_write_kreg(ppd->dd, kr_ibcctrl, ppd->dd->cspec->ibcctrl); 2935 qib_write_kreg(ppd->dd, kr_scratch, 0); 2936 } 2937 return ret; 2938 } 2939 2940 static void pma_6120_timer(unsigned long data) 2941 { 2942 struct qib_pportdata *ppd = (struct qib_pportdata *)data; 2943 struct qib_chip_specific *cs = ppd->dd->cspec; 2944 struct qib_ibport *ibp = &ppd->ibport_data; 2945 unsigned long flags; 2946 2947 spin_lock_irqsave(&ibp->rvp.lock, flags); 2948 if (cs->pma_sample_status == IB_PMA_SAMPLE_STATUS_STARTED) { 2949 cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING; 2950 qib_snapshot_counters(ppd, &cs->sword, &cs->rword, 2951 &cs->spkts, &cs->rpkts, &cs->xmit_wait); 2952 mod_timer(&cs->pma_timer, 2953 jiffies + usecs_to_jiffies(ibp->rvp.pma_sample_interval)); 2954 } else if (cs->pma_sample_status == IB_PMA_SAMPLE_STATUS_RUNNING) { 2955 u64 ta, tb, tc, td, te; 2956 2957 cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE; 2958 qib_snapshot_counters(ppd, &ta, &tb, &tc, &td, &te); 2959 2960 cs->sword = ta - cs->sword; 2961 cs->rword = tb - cs->rword; 2962 cs->spkts = tc - cs->spkts; 2963 cs->rpkts = td - cs->rpkts; 2964 cs->xmit_wait = te - cs->xmit_wait; 2965 } 2966 spin_unlock_irqrestore(&ibp->rvp.lock, flags); 2967 } 2968 2969 /* 2970 * Note that the caller has the ibp->rvp.lock held. 2971 */ 2972 static void qib_set_cntr_6120_sample(struct qib_pportdata *ppd, u32 intv, 2973 u32 start) 2974 { 2975 struct qib_chip_specific *cs = ppd->dd->cspec; 2976 2977 if (start && intv) { 2978 cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_STARTED; 2979 mod_timer(&cs->pma_timer, jiffies + usecs_to_jiffies(start)); 2980 } else if (intv) { 2981 cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING; 2982 qib_snapshot_counters(ppd, &cs->sword, &cs->rword, 2983 &cs->spkts, &cs->rpkts, &cs->xmit_wait); 2984 mod_timer(&cs->pma_timer, jiffies + usecs_to_jiffies(intv)); 2985 } else { 2986 cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE; 2987 cs->sword = 0; 2988 cs->rword = 0; 2989 cs->spkts = 0; 2990 cs->rpkts = 0; 2991 cs->xmit_wait = 0; 2992 } 2993 } 2994 2995 static u32 qib_6120_iblink_state(u64 ibcs) 2996 { 2997 u32 state = (u32)SYM_FIELD(ibcs, IBCStatus, LinkState); 2998 2999 switch (state) { 3000 case IB_6120_L_STATE_INIT: 3001 state = IB_PORT_INIT; 3002 break; 3003 case IB_6120_L_STATE_ARM: 3004 state = IB_PORT_ARMED; 3005 break; 3006 case IB_6120_L_STATE_ACTIVE: 3007 /* fall through */ 3008 case IB_6120_L_STATE_ACT_DEFER: 3009 state = IB_PORT_ACTIVE; 3010 break; 3011 default: /* fall through */ 3012 case IB_6120_L_STATE_DOWN: 3013 state = IB_PORT_DOWN; 3014 break; 3015 } 3016 return state; 3017 } 3018 3019 /* returns the IBTA port state, rather than the IBC link training state */ 3020 static u8 qib_6120_phys_portstate(u64 ibcs) 3021 { 3022 u8 state = (u8)SYM_FIELD(ibcs, IBCStatus, LinkTrainingState); 3023 return qib_6120_physportstate[state]; 3024 } 3025 3026 static int qib_6120_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs) 3027 { 3028 unsigned long flags; 3029 3030 spin_lock_irqsave(&ppd->lflags_lock, flags); 3031 ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY; 3032 spin_unlock_irqrestore(&ppd->lflags_lock, flags); 3033 3034 if (ibup) { 3035 if (ppd->dd->cspec->ibdeltainprog) { 3036 ppd->dd->cspec->ibdeltainprog = 0; 3037 ppd->dd->cspec->ibsymdelta += 3038 read_6120_creg32(ppd->dd, cr_ibsymbolerr) - 3039 ppd->dd->cspec->ibsymsnap; 3040 ppd->dd->cspec->iblnkerrdelta += 3041 read_6120_creg32(ppd->dd, cr_iblinkerrrecov) - 3042 ppd->dd->cspec->iblnkerrsnap; 3043 } 3044 qib_hol_init(ppd); 3045 } else { 3046 ppd->dd->cspec->lli_counter = 0; 3047 if (!ppd->dd->cspec->ibdeltainprog) { 3048 ppd->dd->cspec->ibdeltainprog = 1; 3049 ppd->dd->cspec->ibsymsnap = 3050 read_6120_creg32(ppd->dd, cr_ibsymbolerr); 3051 ppd->dd->cspec->iblnkerrsnap = 3052 read_6120_creg32(ppd->dd, cr_iblinkerrrecov); 3053 } 3054 qib_hol_down(ppd); 3055 } 3056 3057 qib_6120_setup_setextled(ppd, ibup); 3058 3059 return 0; 3060 } 3061 3062 /* Does read/modify/write to appropriate registers to 3063 * set output and direction bits selected by mask. 3064 * these are in their canonical postions (e.g. lsb of 3065 * dir will end up in D48 of extctrl on existing chips). 3066 * returns contents of GP Inputs. 3067 */ 3068 static int gpio_6120_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask) 3069 { 3070 u64 read_val, new_out; 3071 unsigned long flags; 3072 3073 if (mask) { 3074 /* some bits being written, lock access to GPIO */ 3075 dir &= mask; 3076 out &= mask; 3077 spin_lock_irqsave(&dd->cspec->gpio_lock, flags); 3078 dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe)); 3079 dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe)); 3080 new_out = (dd->cspec->gpio_out & ~mask) | out; 3081 3082 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl); 3083 qib_write_kreg(dd, kr_gpio_out, new_out); 3084 dd->cspec->gpio_out = new_out; 3085 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags); 3086 } 3087 /* 3088 * It is unlikely that a read at this time would get valid 3089 * data on a pin whose direction line was set in the same 3090 * call to this function. We include the read here because 3091 * that allows us to potentially combine a change on one pin with 3092 * a read on another, and because the old code did something like 3093 * this. 3094 */ 3095 read_val = qib_read_kreg64(dd, kr_extstatus); 3096 return SYM_FIELD(read_val, EXTStatus, GPIOIn); 3097 } 3098 3099 /* 3100 * Read fundamental info we need to use the chip. These are 3101 * the registers that describe chip capabilities, and are 3102 * saved in shadow registers. 3103 */ 3104 static void get_6120_chip_params(struct qib_devdata *dd) 3105 { 3106 u64 val; 3107 u32 piobufs; 3108 int mtu; 3109 3110 dd->uregbase = qib_read_kreg32(dd, kr_userregbase); 3111 3112 dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt); 3113 dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase); 3114 dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase); 3115 dd->palign = qib_read_kreg32(dd, kr_palign); 3116 dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase); 3117 dd->pio2k_bufbase = dd->piobufbase & 0xffffffff; 3118 3119 dd->rcvhdrcnt = qib_read_kreg32(dd, kr_rcvegrcnt); 3120 3121 val = qib_read_kreg64(dd, kr_sendpiosize); 3122 dd->piosize2k = val & ~0U; 3123 dd->piosize4k = val >> 32; 3124 3125 mtu = ib_mtu_enum_to_int(qib_ibmtu); 3126 if (mtu == -1) 3127 mtu = QIB_DEFAULT_MTU; 3128 dd->pport->ibmtu = (u32)mtu; 3129 3130 val = qib_read_kreg64(dd, kr_sendpiobufcnt); 3131 dd->piobcnt2k = val & ~0U; 3132 dd->piobcnt4k = val >> 32; 3133 dd->last_pio = dd->piobcnt4k + dd->piobcnt2k - 1; 3134 /* these may be adjusted in init_chip_wc_pat() */ 3135 dd->pio2kbase = (u32 __iomem *) 3136 (((char __iomem *)dd->kregbase) + dd->pio2k_bufbase); 3137 if (dd->piobcnt4k) { 3138 dd->pio4kbase = (u32 __iomem *) 3139 (((char __iomem *) dd->kregbase) + 3140 (dd->piobufbase >> 32)); 3141 /* 3142 * 4K buffers take 2 pages; we use roundup just to be 3143 * paranoid; we calculate it once here, rather than on 3144 * ever buf allocate 3145 */ 3146 dd->align4k = ALIGN(dd->piosize4k, dd->palign); 3147 } 3148 3149 piobufs = dd->piobcnt4k + dd->piobcnt2k; 3150 3151 dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) / 3152 (sizeof(u64) * BITS_PER_BYTE / 2); 3153 } 3154 3155 /* 3156 * The chip base addresses in cspec and cpspec have to be set 3157 * after possible init_chip_wc_pat(), rather than in 3158 * get_6120_chip_params(), so split out as separate function 3159 */ 3160 static void set_6120_baseaddrs(struct qib_devdata *dd) 3161 { 3162 u32 cregbase; 3163 3164 cregbase = qib_read_kreg32(dd, kr_counterregbase); 3165 dd->cspec->cregbase = (u64 __iomem *) 3166 ((char __iomem *) dd->kregbase + cregbase); 3167 3168 dd->egrtidbase = (u64 __iomem *) 3169 ((char __iomem *) dd->kregbase + dd->rcvegrbase); 3170 } 3171 3172 /* 3173 * Write the final few registers that depend on some of the 3174 * init setup. Done late in init, just before bringing up 3175 * the serdes. 3176 */ 3177 static int qib_late_6120_initreg(struct qib_devdata *dd) 3178 { 3179 int ret = 0; 3180 u64 val; 3181 3182 qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize); 3183 qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize); 3184 qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt); 3185 qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys); 3186 val = qib_read_kreg64(dd, kr_sendpioavailaddr); 3187 if (val != dd->pioavailregs_phys) { 3188 qib_dev_err(dd, 3189 "Catastrophic software error, SendPIOAvailAddr written as %lx, read back as %llx\n", 3190 (unsigned long) dd->pioavailregs_phys, 3191 (unsigned long long) val); 3192 ret = -EINVAL; 3193 } 3194 return ret; 3195 } 3196 3197 static int init_6120_variables(struct qib_devdata *dd) 3198 { 3199 int ret = 0; 3200 struct qib_pportdata *ppd; 3201 u32 sbufs; 3202 3203 ppd = (struct qib_pportdata *)(dd + 1); 3204 dd->pport = ppd; 3205 dd->num_pports = 1; 3206 3207 dd->cspec = (struct qib_chip_specific *)(ppd + dd->num_pports); 3208 ppd->cpspec = NULL; /* not used in this chip */ 3209 3210 spin_lock_init(&dd->cspec->kernel_tid_lock); 3211 spin_lock_init(&dd->cspec->user_tid_lock); 3212 spin_lock_init(&dd->cspec->rcvmod_lock); 3213 spin_lock_init(&dd->cspec->gpio_lock); 3214 3215 /* we haven't yet set QIB_PRESENT, so use read directly */ 3216 dd->revision = readq(&dd->kregbase[kr_revision]); 3217 3218 if ((dd->revision & 0xffffffffU) == 0xffffffffU) { 3219 qib_dev_err(dd, 3220 "Revision register read failure, giving up initialization\n"); 3221 ret = -ENODEV; 3222 goto bail; 3223 } 3224 dd->flags |= QIB_PRESENT; /* now register routines work */ 3225 3226 dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R, 3227 ChipRevMajor); 3228 dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R, 3229 ChipRevMinor); 3230 3231 get_6120_chip_params(dd); 3232 pe_boardname(dd); /* fill in boardname */ 3233 3234 /* 3235 * GPIO bits for TWSI data and clock, 3236 * used for serial EEPROM. 3237 */ 3238 dd->gpio_sda_num = _QIB_GPIO_SDA_NUM; 3239 dd->gpio_scl_num = _QIB_GPIO_SCL_NUM; 3240 dd->twsi_eeprom_dev = QIB_TWSI_NO_DEV; 3241 3242 if (qib_unordered_wc()) 3243 dd->flags |= QIB_PIO_FLUSH_WC; 3244 3245 /* 3246 * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity. 3247 * 2 is Some Misc, 3 is reserved for future. 3248 */ 3249 dd->eep_st_masks[0].hwerrs_to_log = HWE_MASK(TXEMemParityErr); 3250 3251 /* Ignore errors in PIO/PBC on systems with unordered write-combining */ 3252 if (qib_unordered_wc()) 3253 dd->eep_st_masks[0].hwerrs_to_log &= ~TXE_PIO_PARITY; 3254 3255 dd->eep_st_masks[1].hwerrs_to_log = HWE_MASK(RXEMemParityErr); 3256 3257 dd->eep_st_masks[2].errs_to_log = ERR_MASK(ResetNegated); 3258 3259 ret = qib_init_pportdata(ppd, dd, 0, 1); 3260 if (ret) 3261 goto bail; 3262 ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X; 3263 ppd->link_speed_supported = QIB_IB_SDR; 3264 ppd->link_width_enabled = IB_WIDTH_4X; 3265 ppd->link_speed_enabled = ppd->link_speed_supported; 3266 /* these can't change for this chip, so set once */ 3267 ppd->link_width_active = ppd->link_width_enabled; 3268 ppd->link_speed_active = ppd->link_speed_enabled; 3269 ppd->vls_supported = IB_VL_VL0; 3270 ppd->vls_operational = ppd->vls_supported; 3271 3272 dd->rcvhdrentsize = QIB_RCVHDR_ENTSIZE; 3273 dd->rcvhdrsize = QIB_DFLT_RCVHDRSIZE; 3274 dd->rhf_offset = 0; 3275 3276 /* we always allocate at least 2048 bytes for eager buffers */ 3277 ret = ib_mtu_enum_to_int(qib_ibmtu); 3278 dd->rcvegrbufsize = ret != -1 ? max(ret, 2048) : QIB_DEFAULT_MTU; 3279 BUG_ON(!is_power_of_2(dd->rcvegrbufsize)); 3280 dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize); 3281 3282 qib_6120_tidtemplate(dd); 3283 3284 /* 3285 * We can request a receive interrupt for 1 or 3286 * more packets from current offset. For now, we set this 3287 * up for a single packet. 3288 */ 3289 dd->rhdrhead_intr_off = 1ULL << 32; 3290 3291 /* setup the stats timer; the add_timer is done at end of init */ 3292 setup_timer(&dd->stats_timer, qib_get_6120_faststats, 3293 (unsigned long)dd); 3294 3295 setup_timer(&dd->cspec->pma_timer, pma_6120_timer, 3296 (unsigned long)ppd); 3297 3298 dd->ureg_align = qib_read_kreg32(dd, kr_palign); 3299 3300 dd->piosize2kmax_dwords = dd->piosize2k >> 2; 3301 qib_6120_config_ctxts(dd); 3302 qib_set_ctxtcnt(dd); 3303 3304 ret = init_chip_wc_pat(dd, 0); 3305 if (ret) 3306 goto bail; 3307 set_6120_baseaddrs(dd); /* set chip access pointers now */ 3308 3309 ret = 0; 3310 if (qib_mini_init) 3311 goto bail; 3312 3313 qib_num_cfg_vls = 1; /* if any 6120's, only one VL */ 3314 3315 ret = qib_create_ctxts(dd); 3316 init_6120_cntrnames(dd); 3317 3318 /* use all of 4KB buffers for the kernel, otherwise 16 */ 3319 sbufs = dd->piobcnt4k ? dd->piobcnt4k : 16; 3320 3321 dd->lastctxt_piobuf = dd->piobcnt2k + dd->piobcnt4k - sbufs; 3322 dd->pbufsctxt = dd->lastctxt_piobuf / 3323 (dd->cfgctxts - dd->first_user_ctxt); 3324 3325 if (ret) 3326 goto bail; 3327 bail: 3328 return ret; 3329 } 3330 3331 /* 3332 * For this chip, we want to use the same buffer every time 3333 * when we are trying to bring the link up (they are always VL15 3334 * packets). At that link state the packet should always go out immediately 3335 * (or at least be discarded at the tx interface if the link is down). 3336 * If it doesn't, and the buffer isn't available, that means some other 3337 * sender has gotten ahead of us, and is preventing our packet from going 3338 * out. In that case, we flush all packets, and try again. If that still 3339 * fails, we fail the request, and hope things work the next time around. 3340 * 3341 * We don't need very complicated heuristics on whether the packet had 3342 * time to go out or not, since even at SDR 1X, it goes out in very short 3343 * time periods, covered by the chip reads done here and as part of the 3344 * flush. 3345 */ 3346 static u32 __iomem *get_6120_link_buf(struct qib_pportdata *ppd, u32 *bnum) 3347 { 3348 u32 __iomem *buf; 3349 u32 lbuf = ppd->dd->piobcnt2k + ppd->dd->piobcnt4k - 1; 3350 3351 /* 3352 * always blip to get avail list updated, since it's almost 3353 * always needed, and is fairly cheap. 3354 */ 3355 sendctrl_6120_mod(ppd->dd->pport, QIB_SENDCTRL_AVAIL_BLIP); 3356 qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */ 3357 buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf); 3358 if (buf) 3359 goto done; 3360 3361 sendctrl_6120_mod(ppd, QIB_SENDCTRL_DISARM_ALL | QIB_SENDCTRL_FLUSH | 3362 QIB_SENDCTRL_AVAIL_BLIP); 3363 ppd->dd->upd_pio_shadow = 1; /* update our idea of what's busy */ 3364 qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */ 3365 buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf); 3366 done: 3367 return buf; 3368 } 3369 3370 static u32 __iomem *qib_6120_getsendbuf(struct qib_pportdata *ppd, u64 pbc, 3371 u32 *pbufnum) 3372 { 3373 u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK; 3374 struct qib_devdata *dd = ppd->dd; 3375 u32 __iomem *buf; 3376 3377 if (((pbc >> 32) & PBC_6120_VL15_SEND_CTRL) && 3378 !(ppd->lflags & (QIBL_IB_AUTONEG_INPROG | QIBL_LINKACTIVE))) 3379 buf = get_6120_link_buf(ppd, pbufnum); 3380 else { 3381 3382 if ((plen + 1) > dd->piosize2kmax_dwords) 3383 first = dd->piobcnt2k; 3384 else 3385 first = 0; 3386 /* try 4k if all 2k busy, so same last for both sizes */ 3387 last = dd->piobcnt2k + dd->piobcnt4k - 1; 3388 buf = qib_getsendbuf_range(dd, pbufnum, first, last); 3389 } 3390 return buf; 3391 } 3392 3393 static int init_sdma_6120_regs(struct qib_pportdata *ppd) 3394 { 3395 return -ENODEV; 3396 } 3397 3398 static u16 qib_sdma_6120_gethead(struct qib_pportdata *ppd) 3399 { 3400 return 0; 3401 } 3402 3403 static int qib_sdma_6120_busy(struct qib_pportdata *ppd) 3404 { 3405 return 0; 3406 } 3407 3408 static void qib_sdma_update_6120_tail(struct qib_pportdata *ppd, u16 tail) 3409 { 3410 } 3411 3412 static void qib_6120_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op) 3413 { 3414 } 3415 3416 static void qib_sdma_set_6120_desc_cnt(struct qib_pportdata *ppd, unsigned cnt) 3417 { 3418 } 3419 3420 /* 3421 * the pbc doesn't need a VL15 indicator, but we need it for link_buf. 3422 * The chip ignores the bit if set. 3423 */ 3424 static u32 qib_6120_setpbc_control(struct qib_pportdata *ppd, u32 plen, 3425 u8 srate, u8 vl) 3426 { 3427 return vl == 15 ? PBC_6120_VL15_SEND_CTRL : 0; 3428 } 3429 3430 static void qib_6120_initvl15_bufs(struct qib_devdata *dd) 3431 { 3432 } 3433 3434 static void qib_6120_init_ctxt(struct qib_ctxtdata *rcd) 3435 { 3436 rcd->rcvegrcnt = rcd->dd->rcvhdrcnt; 3437 rcd->rcvegr_tid_base = rcd->ctxt * rcd->rcvegrcnt; 3438 } 3439 3440 static void qib_6120_txchk_change(struct qib_devdata *dd, u32 start, 3441 u32 len, u32 avail, struct qib_ctxtdata *rcd) 3442 { 3443 } 3444 3445 static void writescratch(struct qib_devdata *dd, u32 val) 3446 { 3447 (void) qib_write_kreg(dd, kr_scratch, val); 3448 } 3449 3450 static int qib_6120_tempsense_rd(struct qib_devdata *dd, int regnum) 3451 { 3452 return -ENXIO; 3453 } 3454 3455 #ifdef CONFIG_INFINIBAND_QIB_DCA 3456 static int qib_6120_notify_dca(struct qib_devdata *dd, unsigned long event) 3457 { 3458 return 0; 3459 } 3460 #endif 3461 3462 /* Dummy function, as 6120 boards never disable EEPROM Write */ 3463 static int qib_6120_eeprom_wen(struct qib_devdata *dd, int wen) 3464 { 3465 return 1; 3466 } 3467 3468 /** 3469 * qib_init_iba6120_funcs - set up the chip-specific function pointers 3470 * @pdev: pci_dev of the qlogic_ib device 3471 * @ent: pci_device_id matching this chip 3472 * 3473 * This is global, and is called directly at init to set up the 3474 * chip-specific function pointers for later use. 3475 * 3476 * It also allocates/partially-inits the qib_devdata struct for 3477 * this device. 3478 */ 3479 struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *pdev, 3480 const struct pci_device_id *ent) 3481 { 3482 struct qib_devdata *dd; 3483 int ret; 3484 3485 dd = qib_alloc_devdata(pdev, sizeof(struct qib_pportdata) + 3486 sizeof(struct qib_chip_specific)); 3487 if (IS_ERR(dd)) 3488 goto bail; 3489 3490 dd->f_bringup_serdes = qib_6120_bringup_serdes; 3491 dd->f_cleanup = qib_6120_setup_cleanup; 3492 dd->f_clear_tids = qib_6120_clear_tids; 3493 dd->f_free_irq = qib_6120_free_irq; 3494 dd->f_get_base_info = qib_6120_get_base_info; 3495 dd->f_get_msgheader = qib_6120_get_msgheader; 3496 dd->f_getsendbuf = qib_6120_getsendbuf; 3497 dd->f_gpio_mod = gpio_6120_mod; 3498 dd->f_eeprom_wen = qib_6120_eeprom_wen; 3499 dd->f_hdrqempty = qib_6120_hdrqempty; 3500 dd->f_ib_updown = qib_6120_ib_updown; 3501 dd->f_init_ctxt = qib_6120_init_ctxt; 3502 dd->f_initvl15_bufs = qib_6120_initvl15_bufs; 3503 dd->f_intr_fallback = qib_6120_nointr_fallback; 3504 dd->f_late_initreg = qib_late_6120_initreg; 3505 dd->f_setpbc_control = qib_6120_setpbc_control; 3506 dd->f_portcntr = qib_portcntr_6120; 3507 dd->f_put_tid = (dd->minrev >= 2) ? 3508 qib_6120_put_tid_2 : 3509 qib_6120_put_tid; 3510 dd->f_quiet_serdes = qib_6120_quiet_serdes; 3511 dd->f_rcvctrl = rcvctrl_6120_mod; 3512 dd->f_read_cntrs = qib_read_6120cntrs; 3513 dd->f_read_portcntrs = qib_read_6120portcntrs; 3514 dd->f_reset = qib_6120_setup_reset; 3515 dd->f_init_sdma_regs = init_sdma_6120_regs; 3516 dd->f_sdma_busy = qib_sdma_6120_busy; 3517 dd->f_sdma_gethead = qib_sdma_6120_gethead; 3518 dd->f_sdma_sendctrl = qib_6120_sdma_sendctrl; 3519 dd->f_sdma_set_desc_cnt = qib_sdma_set_6120_desc_cnt; 3520 dd->f_sdma_update_tail = qib_sdma_update_6120_tail; 3521 dd->f_sendctrl = sendctrl_6120_mod; 3522 dd->f_set_armlaunch = qib_set_6120_armlaunch; 3523 dd->f_set_cntr_sample = qib_set_cntr_6120_sample; 3524 dd->f_iblink_state = qib_6120_iblink_state; 3525 dd->f_ibphys_portstate = qib_6120_phys_portstate; 3526 dd->f_get_ib_cfg = qib_6120_get_ib_cfg; 3527 dd->f_set_ib_cfg = qib_6120_set_ib_cfg; 3528 dd->f_set_ib_loopback = qib_6120_set_loopback; 3529 dd->f_set_intr_state = qib_6120_set_intr_state; 3530 dd->f_setextled = qib_6120_setup_setextled; 3531 dd->f_txchk_change = qib_6120_txchk_change; 3532 dd->f_update_usrhead = qib_update_6120_usrhead; 3533 dd->f_wantpiobuf_intr = qib_wantpiobuf_6120_intr; 3534 dd->f_xgxs_reset = qib_6120_xgxs_reset; 3535 dd->f_writescratch = writescratch; 3536 dd->f_tempsense_rd = qib_6120_tempsense_rd; 3537 #ifdef CONFIG_INFINIBAND_QIB_DCA 3538 dd->f_notify_dca = qib_6120_notify_dca; 3539 #endif 3540 /* 3541 * Do remaining pcie setup and save pcie values in dd. 3542 * Any error printing is already done by the init code. 3543 * On return, we have the chip mapped and accessible, 3544 * but chip registers are not set up until start of 3545 * init_6120_variables. 3546 */ 3547 ret = qib_pcie_ddinit(dd, pdev, ent); 3548 if (ret < 0) 3549 goto bail_free; 3550 3551 /* initialize chip-specific variables */ 3552 ret = init_6120_variables(dd); 3553 if (ret) 3554 goto bail_cleanup; 3555 3556 if (qib_mini_init) 3557 goto bail; 3558 3559 if (qib_pcie_params(dd, 8, NULL)) 3560 qib_dev_err(dd, 3561 "Failed to setup PCIe or interrupts; continuing anyway\n"); 3562 dd->cspec->irq = pdev->irq; /* save IRQ */ 3563 3564 /* clear diagctrl register, in case diags were running and crashed */ 3565 qib_write_kreg(dd, kr_hwdiagctrl, 0); 3566 3567 if (qib_read_kreg64(dd, kr_hwerrstatus) & 3568 QLOGIC_IB_HWE_SERDESPLLFAILED) 3569 qib_write_kreg(dd, kr_hwerrclear, 3570 QLOGIC_IB_HWE_SERDESPLLFAILED); 3571 3572 /* setup interrupt handler (interrupt type handled above) */ 3573 qib_setup_6120_interrupt(dd); 3574 /* Note that qpn_mask is set by qib_6120_config_ctxts() first */ 3575 qib_6120_init_hwerrors(dd); 3576 3577 goto bail; 3578 3579 bail_cleanup: 3580 qib_pcie_ddcleanup(dd); 3581 bail_free: 3582 qib_free_devdata(dd); 3583 dd = ERR_PTR(ret); 3584 bail: 3585 return dd; 3586 } 3587