1 /* QLogic qedr NIC Driver 2 * Copyright (c) 2015-2016 QLogic Corporation 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and /or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 #include <linux/module.h> 33 #include <rdma/ib_verbs.h> 34 #include <rdma/ib_addr.h> 35 #include <rdma/ib_user_verbs.h> 36 #include <linux/netdevice.h> 37 #include <linux/iommu.h> 38 #include <net/addrconf.h> 39 #include <linux/qed/qede_roce.h> 40 #include <linux/qed/qed_chain.h> 41 #include <linux/qed/qed_if.h> 42 #include "qedr.h" 43 #include "verbs.h" 44 #include <rdma/qedr-abi.h> 45 46 MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver"); 47 MODULE_AUTHOR("QLogic Corporation"); 48 MODULE_LICENSE("Dual BSD/GPL"); 49 MODULE_VERSION(QEDR_MODULE_VERSION); 50 51 #define QEDR_WQ_MULTIPLIER_DFT (3) 52 53 void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num, 54 enum ib_event_type type) 55 { 56 struct ib_event ibev; 57 58 ibev.device = &dev->ibdev; 59 ibev.element.port_num = port_num; 60 ibev.event = type; 61 62 ib_dispatch_event(&ibev); 63 } 64 65 static enum rdma_link_layer qedr_link_layer(struct ib_device *device, 66 u8 port_num) 67 { 68 return IB_LINK_LAYER_ETHERNET; 69 } 70 71 static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str, 72 size_t str_len) 73 { 74 struct qedr_dev *qedr = get_qedr_dev(ibdev); 75 u32 fw_ver = (u32)qedr->attr.fw_ver; 76 77 snprintf(str, str_len, "%d. %d. %d. %d", 78 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF, 79 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF); 80 } 81 82 static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num) 83 { 84 struct qedr_dev *qdev; 85 86 qdev = get_qedr_dev(dev); 87 dev_hold(qdev->ndev); 88 89 /* The HW vendor's device driver must guarantee 90 * that this function returns NULL before the net device reaches 91 * NETDEV_UNREGISTER_FINAL state. 92 */ 93 return qdev->ndev; 94 } 95 96 static int qedr_register_device(struct qedr_dev *dev) 97 { 98 strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX); 99 100 dev->ibdev.node_guid = dev->attr.node_guid; 101 memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC)); 102 dev->ibdev.owner = THIS_MODULE; 103 dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION; 104 105 dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) | 106 QEDR_UVERBS(QUERY_DEVICE) | 107 QEDR_UVERBS(QUERY_PORT) | 108 QEDR_UVERBS(ALLOC_PD) | 109 QEDR_UVERBS(DEALLOC_PD) | 110 QEDR_UVERBS(CREATE_COMP_CHANNEL) | 111 QEDR_UVERBS(CREATE_CQ) | 112 QEDR_UVERBS(RESIZE_CQ) | 113 QEDR_UVERBS(DESTROY_CQ) | 114 QEDR_UVERBS(REQ_NOTIFY_CQ) | 115 QEDR_UVERBS(CREATE_QP) | 116 QEDR_UVERBS(MODIFY_QP) | 117 QEDR_UVERBS(QUERY_QP) | 118 QEDR_UVERBS(DESTROY_QP) | 119 QEDR_UVERBS(REG_MR) | 120 QEDR_UVERBS(DEREG_MR) | 121 QEDR_UVERBS(POLL_CQ) | 122 QEDR_UVERBS(POST_SEND) | 123 QEDR_UVERBS(POST_RECV); 124 125 dev->ibdev.phys_port_cnt = 1; 126 dev->ibdev.num_comp_vectors = dev->num_cnq; 127 dev->ibdev.node_type = RDMA_NODE_IB_CA; 128 129 dev->ibdev.query_device = qedr_query_device; 130 dev->ibdev.query_port = qedr_query_port; 131 dev->ibdev.modify_port = qedr_modify_port; 132 133 dev->ibdev.query_gid = qedr_query_gid; 134 dev->ibdev.add_gid = qedr_add_gid; 135 dev->ibdev.del_gid = qedr_del_gid; 136 137 dev->ibdev.alloc_ucontext = qedr_alloc_ucontext; 138 dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext; 139 dev->ibdev.mmap = qedr_mmap; 140 141 dev->ibdev.alloc_pd = qedr_alloc_pd; 142 dev->ibdev.dealloc_pd = qedr_dealloc_pd; 143 144 dev->ibdev.create_cq = qedr_create_cq; 145 dev->ibdev.destroy_cq = qedr_destroy_cq; 146 dev->ibdev.resize_cq = qedr_resize_cq; 147 dev->ibdev.req_notify_cq = qedr_arm_cq; 148 149 dev->ibdev.create_qp = qedr_create_qp; 150 dev->ibdev.modify_qp = qedr_modify_qp; 151 dev->ibdev.query_qp = qedr_query_qp; 152 dev->ibdev.destroy_qp = qedr_destroy_qp; 153 154 dev->ibdev.query_pkey = qedr_query_pkey; 155 156 dev->ibdev.create_ah = qedr_create_ah; 157 dev->ibdev.destroy_ah = qedr_destroy_ah; 158 159 dev->ibdev.get_dma_mr = qedr_get_dma_mr; 160 dev->ibdev.dereg_mr = qedr_dereg_mr; 161 dev->ibdev.reg_user_mr = qedr_reg_user_mr; 162 dev->ibdev.alloc_mr = qedr_alloc_mr; 163 dev->ibdev.map_mr_sg = qedr_map_mr_sg; 164 165 dev->ibdev.poll_cq = qedr_poll_cq; 166 dev->ibdev.post_send = qedr_post_send; 167 dev->ibdev.post_recv = qedr_post_recv; 168 169 dev->ibdev.process_mad = qedr_process_mad; 170 dev->ibdev.get_port_immutable = qedr_port_immutable; 171 dev->ibdev.get_netdev = qedr_get_netdev; 172 173 dev->ibdev.dev.parent = &dev->pdev->dev; 174 175 dev->ibdev.get_link_layer = qedr_link_layer; 176 dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str; 177 178 return ib_register_device(&dev->ibdev, NULL); 179 } 180 181 /* This function allocates fast-path status block memory */ 182 static int qedr_alloc_mem_sb(struct qedr_dev *dev, 183 struct qed_sb_info *sb_info, u16 sb_id) 184 { 185 struct status_block *sb_virt; 186 dma_addr_t sb_phys; 187 int rc; 188 189 sb_virt = dma_alloc_coherent(&dev->pdev->dev, 190 sizeof(*sb_virt), &sb_phys, GFP_KERNEL); 191 if (!sb_virt) 192 return -ENOMEM; 193 194 rc = dev->ops->common->sb_init(dev->cdev, sb_info, 195 sb_virt, sb_phys, sb_id, 196 QED_SB_TYPE_CNQ); 197 if (rc) { 198 pr_err("Status block initialization failed\n"); 199 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt), 200 sb_virt, sb_phys); 201 return rc; 202 } 203 204 return 0; 205 } 206 207 static void qedr_free_mem_sb(struct qedr_dev *dev, 208 struct qed_sb_info *sb_info, int sb_id) 209 { 210 if (sb_info->sb_virt) { 211 dev->ops->common->sb_release(dev->cdev, sb_info, sb_id); 212 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt), 213 (void *)sb_info->sb_virt, sb_info->sb_phys); 214 } 215 } 216 217 static void qedr_free_resources(struct qedr_dev *dev) 218 { 219 int i; 220 221 for (i = 0; i < dev->num_cnq; i++) { 222 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 223 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 224 } 225 226 kfree(dev->cnq_array); 227 kfree(dev->sb_array); 228 kfree(dev->sgid_tbl); 229 } 230 231 static int qedr_alloc_resources(struct qedr_dev *dev) 232 { 233 struct qedr_cnq *cnq; 234 __le16 *cons_pi; 235 u16 n_entries; 236 int i, rc; 237 238 dev->sgid_tbl = kzalloc(sizeof(union ib_gid) * 239 QEDR_MAX_SGID, GFP_KERNEL); 240 if (!dev->sgid_tbl) 241 return -ENOMEM; 242 243 spin_lock_init(&dev->sgid_lock); 244 245 /* Allocate Status blocks for CNQ */ 246 dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array), 247 GFP_KERNEL); 248 if (!dev->sb_array) { 249 rc = -ENOMEM; 250 goto err1; 251 } 252 253 dev->cnq_array = kcalloc(dev->num_cnq, 254 sizeof(*dev->cnq_array), GFP_KERNEL); 255 if (!dev->cnq_array) { 256 rc = -ENOMEM; 257 goto err2; 258 } 259 260 dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev); 261 262 /* Allocate CNQ PBLs */ 263 n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE); 264 for (i = 0; i < dev->num_cnq; i++) { 265 cnq = &dev->cnq_array[i]; 266 267 rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i], 268 dev->sb_start + i); 269 if (rc) 270 goto err3; 271 272 rc = dev->ops->common->chain_alloc(dev->cdev, 273 QED_CHAIN_USE_TO_CONSUME, 274 QED_CHAIN_MODE_PBL, 275 QED_CHAIN_CNT_TYPE_U16, 276 n_entries, 277 sizeof(struct regpair *), 278 &cnq->pbl); 279 if (rc) 280 goto err4; 281 282 cnq->dev = dev; 283 cnq->sb = &dev->sb_array[i]; 284 cons_pi = dev->sb_array[i].sb_virt->pi_array; 285 cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX]; 286 cnq->index = i; 287 sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev)); 288 289 DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n", 290 i, qed_chain_get_cons_idx(&cnq->pbl)); 291 } 292 293 return 0; 294 err4: 295 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 296 err3: 297 for (--i; i >= 0; i--) { 298 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl); 299 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i); 300 } 301 kfree(dev->cnq_array); 302 err2: 303 kfree(dev->sb_array); 304 err1: 305 kfree(dev->sgid_tbl); 306 return rc; 307 } 308 309 /* QEDR sysfs interface */ 310 static ssize_t show_rev(struct device *device, struct device_attribute *attr, 311 char *buf) 312 { 313 struct qedr_dev *dev = dev_get_drvdata(device); 314 315 return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor); 316 } 317 318 static ssize_t show_hca_type(struct device *device, 319 struct device_attribute *attr, char *buf) 320 { 321 return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET"); 322 } 323 324 static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL); 325 static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL); 326 327 static struct device_attribute *qedr_attributes[] = { 328 &dev_attr_hw_rev, 329 &dev_attr_hca_type 330 }; 331 332 static void qedr_remove_sysfiles(struct qedr_dev *dev) 333 { 334 int i; 335 336 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) 337 device_remove_file(&dev->ibdev.dev, qedr_attributes[i]); 338 } 339 340 static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev) 341 { 342 struct pci_dev *bridge; 343 u32 val; 344 345 dev->atomic_cap = IB_ATOMIC_NONE; 346 347 bridge = pdev->bus->self; 348 if (!bridge) 349 return; 350 351 /* Check whether we are connected directly or via a switch */ 352 while (bridge && bridge->bus->parent) { 353 DP_DEBUG(dev, QEDR_MSG_INIT, 354 "Device is not connected directly to root. bridge->bus->number=%d primary=%d\n", 355 bridge->bus->number, bridge->bus->primary); 356 /* Need to check Atomic Op Routing Supported all the way to 357 * root complex. 358 */ 359 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val); 360 if (!(val & PCI_EXP_DEVCAP2_ATOMIC_ROUTE)) { 361 pcie_capability_clear_word(pdev, 362 PCI_EXP_DEVCTL2, 363 PCI_EXP_DEVCTL2_ATOMIC_REQ); 364 return; 365 } 366 bridge = bridge->bus->parent->self; 367 } 368 bridge = pdev->bus->self; 369 370 /* according to bridge capability */ 371 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val); 372 if (val & PCI_EXP_DEVCAP2_ATOMIC_COMP64) { 373 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2, 374 PCI_EXP_DEVCTL2_ATOMIC_REQ); 375 dev->atomic_cap = IB_ATOMIC_GLOB; 376 } else { 377 pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2, 378 PCI_EXP_DEVCTL2_ATOMIC_REQ); 379 } 380 } 381 382 static const struct qed_rdma_ops *qed_ops; 383 384 #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) 385 386 static irqreturn_t qedr_irq_handler(int irq, void *handle) 387 { 388 u16 hw_comp_cons, sw_comp_cons; 389 struct qedr_cnq *cnq = handle; 390 struct regpair *cq_handle; 391 struct qedr_cq *cq; 392 393 qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0); 394 395 qed_sb_update_sb_idx(cnq->sb); 396 397 hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr); 398 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 399 400 /* Align protocol-index and chain reads */ 401 rmb(); 402 403 while (sw_comp_cons != hw_comp_cons) { 404 cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl); 405 cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi, 406 cq_handle->lo); 407 408 if (cq == NULL) { 409 DP_ERR(cnq->dev, 410 "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n", 411 cq_handle->hi, cq_handle->lo, sw_comp_cons, 412 hw_comp_cons); 413 414 break; 415 } 416 417 if (cq->sig != QEDR_CQ_MAGIC_NUMBER) { 418 DP_ERR(cnq->dev, 419 "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n", 420 cq_handle->hi, cq_handle->lo, cq); 421 break; 422 } 423 424 cq->arm_flags = 0; 425 426 if (cq->ibcq.comp_handler) 427 (*cq->ibcq.comp_handler) 428 (&cq->ibcq, cq->ibcq.cq_context); 429 430 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl); 431 432 cnq->n_comp++; 433 434 } 435 436 qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index, 437 sw_comp_cons); 438 439 qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1); 440 441 return IRQ_HANDLED; 442 } 443 444 static void qedr_sync_free_irqs(struct qedr_dev *dev) 445 { 446 u32 vector; 447 int i; 448 449 for (i = 0; i < dev->int_info.used_cnt; i++) { 450 if (dev->int_info.msix_cnt) { 451 vector = dev->int_info.msix[i * dev->num_hwfns].vector; 452 synchronize_irq(vector); 453 free_irq(vector, &dev->cnq_array[i]); 454 } 455 } 456 457 dev->int_info.used_cnt = 0; 458 } 459 460 static int qedr_req_msix_irqs(struct qedr_dev *dev) 461 { 462 int i, rc = 0; 463 464 if (dev->num_cnq > dev->int_info.msix_cnt) { 465 DP_ERR(dev, 466 "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n", 467 dev->num_cnq, dev->int_info.msix_cnt); 468 return -EINVAL; 469 } 470 471 for (i = 0; i < dev->num_cnq; i++) { 472 rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector, 473 qedr_irq_handler, 0, dev->cnq_array[i].name, 474 &dev->cnq_array[i]); 475 if (rc) { 476 DP_ERR(dev, "Request cnq %d irq failed\n", i); 477 qedr_sync_free_irqs(dev); 478 } else { 479 DP_DEBUG(dev, QEDR_MSG_INIT, 480 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n", 481 dev->cnq_array[i].name, i, 482 &dev->cnq_array[i]); 483 dev->int_info.used_cnt++; 484 } 485 } 486 487 return rc; 488 } 489 490 static int qedr_setup_irqs(struct qedr_dev *dev) 491 { 492 int rc; 493 494 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n"); 495 496 /* Learn Interrupt configuration */ 497 rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq); 498 if (rc < 0) 499 return rc; 500 501 rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info); 502 if (rc) { 503 DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n"); 504 return rc; 505 } 506 507 if (dev->int_info.msix_cnt) { 508 DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n", 509 dev->int_info.msix_cnt); 510 rc = qedr_req_msix_irqs(dev); 511 if (rc) 512 return rc; 513 } 514 515 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n"); 516 517 return 0; 518 } 519 520 static int qedr_set_device_attr(struct qedr_dev *dev) 521 { 522 struct qed_rdma_device *qed_attr; 523 struct qedr_device_attr *attr; 524 u32 page_size; 525 526 /* Part 1 - query core capabilities */ 527 qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx); 528 529 /* Part 2 - check capabilities */ 530 page_size = ~dev->attr.page_size_caps + 1; 531 if (page_size > PAGE_SIZE) { 532 DP_ERR(dev, 533 "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n", 534 PAGE_SIZE, page_size); 535 return -ENODEV; 536 } 537 538 /* Part 3 - copy and update capabilities */ 539 attr = &dev->attr; 540 attr->vendor_id = qed_attr->vendor_id; 541 attr->vendor_part_id = qed_attr->vendor_part_id; 542 attr->hw_ver = qed_attr->hw_ver; 543 attr->fw_ver = qed_attr->fw_ver; 544 attr->node_guid = qed_attr->node_guid; 545 attr->sys_image_guid = qed_attr->sys_image_guid; 546 attr->max_cnq = qed_attr->max_cnq; 547 attr->max_sge = qed_attr->max_sge; 548 attr->max_inline = qed_attr->max_inline; 549 attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE); 550 attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE); 551 attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc; 552 attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc; 553 attr->max_dev_resp_rd_atomic_resc = 554 qed_attr->max_dev_resp_rd_atomic_resc; 555 attr->max_cq = qed_attr->max_cq; 556 attr->max_qp = qed_attr->max_qp; 557 attr->max_mr = qed_attr->max_mr; 558 attr->max_mr_size = qed_attr->max_mr_size; 559 attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES); 560 attr->max_mw = qed_attr->max_mw; 561 attr->max_fmr = qed_attr->max_fmr; 562 attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl; 563 attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size; 564 attr->max_pd = qed_attr->max_pd; 565 attr->max_ah = qed_attr->max_ah; 566 attr->max_pkey = qed_attr->max_pkey; 567 attr->max_srq = qed_attr->max_srq; 568 attr->max_srq_wr = qed_attr->max_srq_wr; 569 attr->dev_caps = qed_attr->dev_caps; 570 attr->page_size_caps = qed_attr->page_size_caps; 571 attr->dev_ack_delay = qed_attr->dev_ack_delay; 572 attr->reserved_lkey = qed_attr->reserved_lkey; 573 attr->bad_pkey_counter = qed_attr->bad_pkey_counter; 574 attr->max_stats_queues = qed_attr->max_stats_queues; 575 576 return 0; 577 } 578 579 void qedr_unaffiliated_event(void *context, u8 event_code) 580 { 581 pr_err("unaffiliated event not implemented yet\n"); 582 } 583 584 void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle) 585 { 586 #define EVENT_TYPE_NOT_DEFINED 0 587 #define EVENT_TYPE_CQ 1 588 #define EVENT_TYPE_QP 2 589 struct qedr_dev *dev = (struct qedr_dev *)context; 590 struct regpair *async_handle = (struct regpair *)fw_handle; 591 u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo; 592 u8 event_type = EVENT_TYPE_NOT_DEFINED; 593 struct ib_event event; 594 struct ib_cq *ibcq; 595 struct ib_qp *ibqp; 596 struct qedr_cq *cq; 597 struct qedr_qp *qp; 598 599 switch (e_code) { 600 case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR: 601 event.event = IB_EVENT_CQ_ERR; 602 event_type = EVENT_TYPE_CQ; 603 break; 604 case ROCE_ASYNC_EVENT_SQ_DRAINED: 605 event.event = IB_EVENT_SQ_DRAINED; 606 event_type = EVENT_TYPE_QP; 607 break; 608 case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR: 609 event.event = IB_EVENT_QP_FATAL; 610 event_type = EVENT_TYPE_QP; 611 break; 612 case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR: 613 event.event = IB_EVENT_QP_REQ_ERR; 614 event_type = EVENT_TYPE_QP; 615 break; 616 case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR: 617 event.event = IB_EVENT_QP_ACCESS_ERR; 618 event_type = EVENT_TYPE_QP; 619 break; 620 default: 621 DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code, 622 roce_handle64); 623 } 624 625 switch (event_type) { 626 case EVENT_TYPE_CQ: 627 cq = (struct qedr_cq *)(uintptr_t)roce_handle64; 628 if (cq) { 629 ibcq = &cq->ibcq; 630 if (ibcq->event_handler) { 631 event.device = ibcq->device; 632 event.element.cq = ibcq; 633 ibcq->event_handler(&event, ibcq->cq_context); 634 } 635 } else { 636 WARN(1, 637 "Error: CQ event with NULL pointer ibcq. Handle=%llx\n", 638 roce_handle64); 639 } 640 DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq); 641 break; 642 case EVENT_TYPE_QP: 643 qp = (struct qedr_qp *)(uintptr_t)roce_handle64; 644 if (qp) { 645 ibqp = &qp->ibqp; 646 if (ibqp->event_handler) { 647 event.device = ibqp->device; 648 event.element.qp = ibqp; 649 ibqp->event_handler(&event, ibqp->qp_context); 650 } 651 } else { 652 WARN(1, 653 "Error: QP event with NULL pointer ibqp. Handle=%llx\n", 654 roce_handle64); 655 } 656 DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp); 657 break; 658 default: 659 break; 660 } 661 } 662 663 static int qedr_init_hw(struct qedr_dev *dev) 664 { 665 struct qed_rdma_add_user_out_params out_params; 666 struct qed_rdma_start_in_params *in_params; 667 struct qed_rdma_cnq_params *cur_pbl; 668 struct qed_rdma_events events; 669 dma_addr_t p_phys_table; 670 u32 page_cnt; 671 int rc = 0; 672 int i; 673 674 in_params = kzalloc(sizeof(*in_params), GFP_KERNEL); 675 if (!in_params) { 676 rc = -ENOMEM; 677 goto out; 678 } 679 680 in_params->desired_cnq = dev->num_cnq; 681 for (i = 0; i < dev->num_cnq; i++) { 682 cur_pbl = &in_params->cnq_pbl_list[i]; 683 684 page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl); 685 cur_pbl->num_pbl_pages = page_cnt; 686 687 p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl); 688 cur_pbl->pbl_ptr = (u64)p_phys_table; 689 } 690 691 events.affiliated_event = qedr_affiliated_event; 692 events.unaffiliated_event = qedr_unaffiliated_event; 693 events.context = dev; 694 695 in_params->events = &events; 696 in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS; 697 in_params->max_mtu = dev->ndev->mtu; 698 ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr); 699 700 rc = dev->ops->rdma_init(dev->cdev, in_params); 701 if (rc) 702 goto out; 703 704 rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params); 705 if (rc) 706 goto out; 707 708 dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr; 709 dev->db_phys_addr = out_params.dpi_phys_addr; 710 dev->db_size = out_params.dpi_size; 711 dev->dpi = out_params.dpi; 712 713 rc = qedr_set_device_attr(dev); 714 out: 715 kfree(in_params); 716 if (rc) 717 DP_ERR(dev, "Init HW Failed rc = %d\n", rc); 718 719 return rc; 720 } 721 722 void qedr_stop_hw(struct qedr_dev *dev) 723 { 724 dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi); 725 dev->ops->rdma_stop(dev->rdma_ctx); 726 } 727 728 static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev, 729 struct net_device *ndev) 730 { 731 struct qed_dev_rdma_info dev_info; 732 struct qedr_dev *dev; 733 int rc = 0, i; 734 735 dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev)); 736 if (!dev) { 737 pr_err("Unable to allocate ib device\n"); 738 return NULL; 739 } 740 741 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n"); 742 743 dev->pdev = pdev; 744 dev->ndev = ndev; 745 dev->cdev = cdev; 746 747 qed_ops = qed_get_rdma_ops(); 748 if (!qed_ops) { 749 DP_ERR(dev, "Failed to get qed roce operations\n"); 750 goto init_err; 751 } 752 753 dev->ops = qed_ops; 754 rc = qed_ops->fill_dev_info(cdev, &dev_info); 755 if (rc) 756 goto init_err; 757 758 dev->num_hwfns = dev_info.common.num_hwfns; 759 dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev); 760 761 dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev); 762 if (!dev->num_cnq) { 763 DP_ERR(dev, "not enough CNQ resources.\n"); 764 goto init_err; 765 } 766 767 dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT; 768 769 qedr_pci_set_atomic(dev, pdev); 770 771 rc = qedr_alloc_resources(dev); 772 if (rc) 773 goto init_err; 774 775 rc = qedr_init_hw(dev); 776 if (rc) 777 goto alloc_err; 778 779 rc = qedr_setup_irqs(dev); 780 if (rc) 781 goto irq_err; 782 783 rc = qedr_register_device(dev); 784 if (rc) { 785 DP_ERR(dev, "Unable to allocate register device\n"); 786 goto reg_err; 787 } 788 789 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++) 790 if (device_create_file(&dev->ibdev.dev, qedr_attributes[i])) 791 goto sysfs_err; 792 793 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 794 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 795 796 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n"); 797 return dev; 798 799 sysfs_err: 800 ib_unregister_device(&dev->ibdev); 801 reg_err: 802 qedr_sync_free_irqs(dev); 803 irq_err: 804 qedr_stop_hw(dev); 805 alloc_err: 806 qedr_free_resources(dev); 807 init_err: 808 ib_dealloc_device(&dev->ibdev); 809 DP_ERR(dev, "qedr driver load failed rc=%d\n", rc); 810 811 return NULL; 812 } 813 814 static void qedr_remove(struct qedr_dev *dev) 815 { 816 /* First unregister with stack to stop all the active traffic 817 * of the registered clients. 818 */ 819 qedr_remove_sysfiles(dev); 820 ib_unregister_device(&dev->ibdev); 821 822 qedr_stop_hw(dev); 823 qedr_sync_free_irqs(dev); 824 qedr_free_resources(dev); 825 ib_dealloc_device(&dev->ibdev); 826 } 827 828 static void qedr_close(struct qedr_dev *dev) 829 { 830 if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 831 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR); 832 } 833 834 static void qedr_shutdown(struct qedr_dev *dev) 835 { 836 qedr_close(dev); 837 qedr_remove(dev); 838 } 839 840 static void qedr_open(struct qedr_dev *dev) 841 { 842 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state)) 843 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE); 844 } 845 846 static void qedr_mac_address_change(struct qedr_dev *dev) 847 { 848 union ib_gid *sgid = &dev->sgid_tbl[0]; 849 u8 guid[8], mac_addr[6]; 850 int rc; 851 852 /* Update SGID */ 853 ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr); 854 guid[0] = mac_addr[0] ^ 2; 855 guid[1] = mac_addr[1]; 856 guid[2] = mac_addr[2]; 857 guid[3] = 0xff; 858 guid[4] = 0xfe; 859 guid[5] = mac_addr[3]; 860 guid[6] = mac_addr[4]; 861 guid[7] = mac_addr[5]; 862 sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL); 863 memcpy(&sgid->raw[8], guid, sizeof(guid)); 864 865 /* Update LL2 */ 866 rc = dev->ops->roce_ll2_set_mac_filter(dev->cdev, 867 dev->gsi_ll2_mac_address, 868 dev->ndev->dev_addr); 869 870 ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr); 871 872 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE); 873 874 if (rc) 875 DP_ERR(dev, "Error updating mac filter\n"); 876 } 877 878 /* event handling via NIC driver ensures that all the NIC specific 879 * initialization done before RoCE driver notifies 880 * event to stack. 881 */ 882 static void qedr_notify(struct qedr_dev *dev, enum qede_roce_event event) 883 { 884 switch (event) { 885 case QEDE_UP: 886 qedr_open(dev); 887 break; 888 case QEDE_DOWN: 889 qedr_close(dev); 890 break; 891 case QEDE_CLOSE: 892 qedr_shutdown(dev); 893 break; 894 case QEDE_CHANGE_ADDR: 895 qedr_mac_address_change(dev); 896 break; 897 default: 898 pr_err("Event not supported\n"); 899 } 900 } 901 902 static struct qedr_driver qedr_drv = { 903 .name = "qedr_driver", 904 .add = qedr_add, 905 .remove = qedr_remove, 906 .notify = qedr_notify, 907 }; 908 909 static int __init qedr_init_module(void) 910 { 911 return qede_roce_register_driver(&qedr_drv); 912 } 913 914 static void __exit qedr_exit_module(void) 915 { 916 qede_roce_unregister_driver(&qedr_drv); 917 } 918 919 module_init(qedr_init_module); 920 module_exit(qedr_exit_module); 921