1 // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB 2 /* 3 * Copyright (c) 2013-2020, Mellanox Technologies inc. All rights reserved. 4 */ 5 6 #include <linux/gfp.h> 7 #include <linux/mlx5/qp.h> 8 #include <linux/mlx5/driver.h> 9 #include "mlx5_ib.h" 10 #include "qp.h" 11 12 static int mlx5_core_drain_dct(struct mlx5_ib_dev *dev, 13 struct mlx5_core_dct *dct); 14 15 static struct mlx5_core_rsc_common * 16 mlx5_get_rsc(struct mlx5_qp_table *table, u32 rsn) 17 { 18 struct mlx5_core_rsc_common *common; 19 unsigned long flags; 20 21 spin_lock_irqsave(&table->lock, flags); 22 23 common = radix_tree_lookup(&table->tree, rsn); 24 if (common) 25 refcount_inc(&common->refcount); 26 27 spin_unlock_irqrestore(&table->lock, flags); 28 29 return common; 30 } 31 32 void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common) 33 { 34 if (refcount_dec_and_test(&common->refcount)) 35 complete(&common->free); 36 } 37 38 static u64 qp_allowed_event_types(void) 39 { 40 u64 mask; 41 42 mask = BIT(MLX5_EVENT_TYPE_PATH_MIG) | 43 BIT(MLX5_EVENT_TYPE_COMM_EST) | 44 BIT(MLX5_EVENT_TYPE_SQ_DRAINED) | 45 BIT(MLX5_EVENT_TYPE_SRQ_LAST_WQE) | 46 BIT(MLX5_EVENT_TYPE_WQ_CATAS_ERROR) | 47 BIT(MLX5_EVENT_TYPE_PATH_MIG_FAILED) | 48 BIT(MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | 49 BIT(MLX5_EVENT_TYPE_WQ_ACCESS_ERROR); 50 51 return mask; 52 } 53 54 static u64 rq_allowed_event_types(void) 55 { 56 u64 mask; 57 58 mask = BIT(MLX5_EVENT_TYPE_SRQ_LAST_WQE) | 59 BIT(MLX5_EVENT_TYPE_WQ_CATAS_ERROR); 60 61 return mask; 62 } 63 64 static u64 sq_allowed_event_types(void) 65 { 66 return BIT(MLX5_EVENT_TYPE_WQ_CATAS_ERROR); 67 } 68 69 static u64 dct_allowed_event_types(void) 70 { 71 return BIT(MLX5_EVENT_TYPE_DCT_DRAINED); 72 } 73 74 static bool is_event_type_allowed(int rsc_type, int event_type) 75 { 76 switch (rsc_type) { 77 case MLX5_EVENT_QUEUE_TYPE_QP: 78 return BIT(event_type) & qp_allowed_event_types(); 79 case MLX5_EVENT_QUEUE_TYPE_RQ: 80 return BIT(event_type) & rq_allowed_event_types(); 81 case MLX5_EVENT_QUEUE_TYPE_SQ: 82 return BIT(event_type) & sq_allowed_event_types(); 83 case MLX5_EVENT_QUEUE_TYPE_DCT: 84 return BIT(event_type) & dct_allowed_event_types(); 85 default: 86 WARN(1, "Event arrived for unknown resource type"); 87 return false; 88 } 89 } 90 91 static int rsc_event_notifier(struct notifier_block *nb, 92 unsigned long type, void *data) 93 { 94 struct mlx5_core_rsc_common *common; 95 struct mlx5_qp_table *table; 96 struct mlx5_core_dct *dct; 97 u8 event_type = (u8)type; 98 struct mlx5_core_qp *qp; 99 struct mlx5_eqe *eqe; 100 u32 rsn; 101 102 switch (event_type) { 103 case MLX5_EVENT_TYPE_DCT_DRAINED: 104 eqe = data; 105 rsn = be32_to_cpu(eqe->data.dct.dctn) & 0xffffff; 106 rsn |= (MLX5_RES_DCT << MLX5_USER_INDEX_LEN); 107 break; 108 case MLX5_EVENT_TYPE_PATH_MIG: 109 case MLX5_EVENT_TYPE_COMM_EST: 110 case MLX5_EVENT_TYPE_SQ_DRAINED: 111 case MLX5_EVENT_TYPE_SRQ_LAST_WQE: 112 case MLX5_EVENT_TYPE_WQ_CATAS_ERROR: 113 case MLX5_EVENT_TYPE_PATH_MIG_FAILED: 114 case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR: 115 case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR: 116 eqe = data; 117 rsn = be32_to_cpu(eqe->data.qp_srq.qp_srq_n) & 0xffffff; 118 rsn |= (eqe->data.qp_srq.type << MLX5_USER_INDEX_LEN); 119 break; 120 default: 121 return NOTIFY_DONE; 122 } 123 124 table = container_of(nb, struct mlx5_qp_table, nb); 125 common = mlx5_get_rsc(table, rsn); 126 if (!common) 127 return NOTIFY_OK; 128 129 if (!is_event_type_allowed((rsn >> MLX5_USER_INDEX_LEN), event_type)) 130 goto out; 131 132 switch (common->res) { 133 case MLX5_RES_QP: 134 case MLX5_RES_RQ: 135 case MLX5_RES_SQ: 136 qp = (struct mlx5_core_qp *)common; 137 qp->event(qp, event_type); 138 break; 139 case MLX5_RES_DCT: 140 dct = (struct mlx5_core_dct *)common; 141 if (event_type == MLX5_EVENT_TYPE_DCT_DRAINED) 142 complete(&dct->drained); 143 break; 144 default: 145 break; 146 } 147 out: 148 mlx5_core_put_rsc(common); 149 150 return NOTIFY_OK; 151 } 152 153 static int create_resource_common(struct mlx5_ib_dev *dev, 154 struct mlx5_core_qp *qp, int rsc_type) 155 { 156 struct mlx5_qp_table *table = &dev->qp_table; 157 int err; 158 159 qp->common.res = rsc_type; 160 spin_lock_irq(&table->lock); 161 err = radix_tree_insert(&table->tree, 162 qp->qpn | (rsc_type << MLX5_USER_INDEX_LEN), 163 qp); 164 spin_unlock_irq(&table->lock); 165 if (err) 166 return err; 167 168 refcount_set(&qp->common.refcount, 1); 169 init_completion(&qp->common.free); 170 qp->pid = current->pid; 171 172 return 0; 173 } 174 175 static void destroy_resource_common(struct mlx5_ib_dev *dev, 176 struct mlx5_core_qp *qp) 177 { 178 struct mlx5_qp_table *table = &dev->qp_table; 179 unsigned long flags; 180 181 spin_lock_irqsave(&table->lock, flags); 182 radix_tree_delete(&table->tree, 183 qp->qpn | (qp->common.res << MLX5_USER_INDEX_LEN)); 184 spin_unlock_irqrestore(&table->lock, flags); 185 mlx5_core_put_rsc((struct mlx5_core_rsc_common *)qp); 186 wait_for_completion(&qp->common.free); 187 } 188 189 static int _mlx5_core_destroy_dct(struct mlx5_ib_dev *dev, 190 struct mlx5_core_dct *dct, bool need_cleanup) 191 { 192 u32 in[MLX5_ST_SZ_DW(destroy_dct_in)] = {}; 193 struct mlx5_core_qp *qp = &dct->mqp; 194 int err; 195 196 err = mlx5_core_drain_dct(dev, dct); 197 if (err) { 198 if (dev->mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) 199 goto destroy; 200 201 return err; 202 } 203 wait_for_completion(&dct->drained); 204 destroy: 205 if (need_cleanup) 206 destroy_resource_common(dev, &dct->mqp); 207 MLX5_SET(destroy_dct_in, in, opcode, MLX5_CMD_OP_DESTROY_DCT); 208 MLX5_SET(destroy_dct_in, in, dctn, qp->qpn); 209 MLX5_SET(destroy_dct_in, in, uid, qp->uid); 210 err = mlx5_cmd_exec_in(dev->mdev, destroy_dct, in); 211 return err; 212 } 213 214 int mlx5_core_create_dct(struct mlx5_ib_dev *dev, struct mlx5_core_dct *dct, 215 u32 *in, int inlen, u32 *out, int outlen) 216 { 217 struct mlx5_core_qp *qp = &dct->mqp; 218 int err; 219 220 init_completion(&dct->drained); 221 MLX5_SET(create_dct_in, in, opcode, MLX5_CMD_OP_CREATE_DCT); 222 223 err = mlx5_cmd_exec(dev->mdev, in, inlen, out, outlen); 224 if (err) 225 return err; 226 227 qp->qpn = MLX5_GET(create_dct_out, out, dctn); 228 qp->uid = MLX5_GET(create_dct_in, in, uid); 229 err = create_resource_common(dev, qp, MLX5_RES_DCT); 230 if (err) 231 goto err_cmd; 232 233 return 0; 234 err_cmd: 235 _mlx5_core_destroy_dct(dev, dct, false); 236 return err; 237 } 238 239 int mlx5_core_create_qp(struct mlx5_ib_dev *dev, struct mlx5_core_qp *qp, 240 u32 *in, int inlen) 241 { 242 u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {}; 243 u32 din[MLX5_ST_SZ_DW(destroy_qp_in)] = {}; 244 int err; 245 246 MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP); 247 248 err = mlx5_cmd_exec(dev->mdev, in, inlen, out, sizeof(out)); 249 if (err) 250 return err; 251 252 qp->uid = MLX5_GET(create_qp_in, in, uid); 253 qp->qpn = MLX5_GET(create_qp_out, out, qpn); 254 255 err = create_resource_common(dev, qp, MLX5_RES_QP); 256 if (err) 257 goto err_cmd; 258 259 mlx5_debug_qp_add(dev->mdev, qp); 260 261 return 0; 262 263 err_cmd: 264 MLX5_SET(destroy_qp_in, din, opcode, MLX5_CMD_OP_DESTROY_QP); 265 MLX5_SET(destroy_qp_in, din, qpn, qp->qpn); 266 MLX5_SET(destroy_qp_in, din, uid, qp->uid); 267 mlx5_cmd_exec_in(dev->mdev, destroy_qp, din); 268 return err; 269 } 270 271 static int mlx5_core_drain_dct(struct mlx5_ib_dev *dev, 272 struct mlx5_core_dct *dct) 273 { 274 u32 in[MLX5_ST_SZ_DW(drain_dct_in)] = {}; 275 struct mlx5_core_qp *qp = &dct->mqp; 276 277 MLX5_SET(drain_dct_in, in, opcode, MLX5_CMD_OP_DRAIN_DCT); 278 MLX5_SET(drain_dct_in, in, dctn, qp->qpn); 279 MLX5_SET(drain_dct_in, in, uid, qp->uid); 280 return mlx5_cmd_exec_in(dev->mdev, drain_dct, in); 281 } 282 283 int mlx5_core_destroy_dct(struct mlx5_ib_dev *dev, 284 struct mlx5_core_dct *dct) 285 { 286 return _mlx5_core_destroy_dct(dev, dct, true); 287 } 288 289 int mlx5_core_destroy_qp(struct mlx5_ib_dev *dev, struct mlx5_core_qp *qp) 290 { 291 u32 in[MLX5_ST_SZ_DW(destroy_qp_in)] = {}; 292 293 mlx5_debug_qp_remove(dev->mdev, qp); 294 295 destroy_resource_common(dev, qp); 296 297 MLX5_SET(destroy_qp_in, in, opcode, MLX5_CMD_OP_DESTROY_QP); 298 MLX5_SET(destroy_qp_in, in, qpn, qp->qpn); 299 MLX5_SET(destroy_qp_in, in, uid, qp->uid); 300 mlx5_cmd_exec_in(dev->mdev, destroy_qp, in); 301 return 0; 302 } 303 304 int mlx5_core_set_delay_drop(struct mlx5_ib_dev *dev, 305 u32 timeout_usec) 306 { 307 u32 in[MLX5_ST_SZ_DW(set_delay_drop_params_in)] = {}; 308 309 MLX5_SET(set_delay_drop_params_in, in, opcode, 310 MLX5_CMD_OP_SET_DELAY_DROP_PARAMS); 311 MLX5_SET(set_delay_drop_params_in, in, delay_drop_timeout, 312 timeout_usec / 100); 313 return mlx5_cmd_exec_in(dev->mdev, set_delay_drop_params, in); 314 } 315 316 struct mbox_info { 317 u32 *in; 318 u32 *out; 319 int inlen; 320 int outlen; 321 }; 322 323 static int mbox_alloc(struct mbox_info *mbox, int inlen, int outlen) 324 { 325 mbox->inlen = inlen; 326 mbox->outlen = outlen; 327 mbox->in = kzalloc(mbox->inlen, GFP_KERNEL); 328 mbox->out = kzalloc(mbox->outlen, GFP_KERNEL); 329 if (!mbox->in || !mbox->out) { 330 kfree(mbox->in); 331 kfree(mbox->out); 332 return -ENOMEM; 333 } 334 335 return 0; 336 } 337 338 static void mbox_free(struct mbox_info *mbox) 339 { 340 kfree(mbox->in); 341 kfree(mbox->out); 342 } 343 344 static int modify_qp_mbox_alloc(struct mlx5_core_dev *dev, u16 opcode, int qpn, 345 u32 opt_param_mask, void *qpc, 346 struct mbox_info *mbox, u16 uid) 347 { 348 mbox->out = NULL; 349 mbox->in = NULL; 350 351 #define MBOX_ALLOC(mbox, typ) \ 352 mbox_alloc(mbox, MLX5_ST_SZ_BYTES(typ##_in), MLX5_ST_SZ_BYTES(typ##_out)) 353 354 #define MOD_QP_IN_SET(typ, in, _opcode, _qpn, _uid) \ 355 do { \ 356 MLX5_SET(typ##_in, in, opcode, _opcode); \ 357 MLX5_SET(typ##_in, in, qpn, _qpn); \ 358 MLX5_SET(typ##_in, in, uid, _uid); \ 359 } while (0) 360 361 #define MOD_QP_IN_SET_QPC(typ, in, _opcode, _qpn, _opt_p, _qpc, _uid) \ 362 do { \ 363 MOD_QP_IN_SET(typ, in, _opcode, _qpn, _uid); \ 364 MLX5_SET(typ##_in, in, opt_param_mask, _opt_p); \ 365 memcpy(MLX5_ADDR_OF(typ##_in, in, qpc), _qpc, \ 366 MLX5_ST_SZ_BYTES(qpc)); \ 367 } while (0) 368 369 switch (opcode) { 370 /* 2RST & 2ERR */ 371 case MLX5_CMD_OP_2RST_QP: 372 if (MBOX_ALLOC(mbox, qp_2rst)) 373 return -ENOMEM; 374 MOD_QP_IN_SET(qp_2rst, mbox->in, opcode, qpn, uid); 375 break; 376 case MLX5_CMD_OP_2ERR_QP: 377 if (MBOX_ALLOC(mbox, qp_2err)) 378 return -ENOMEM; 379 MOD_QP_IN_SET(qp_2err, mbox->in, opcode, qpn, uid); 380 break; 381 382 /* MODIFY with QPC */ 383 case MLX5_CMD_OP_RST2INIT_QP: 384 if (MBOX_ALLOC(mbox, rst2init_qp)) 385 return -ENOMEM; 386 MOD_QP_IN_SET_QPC(rst2init_qp, mbox->in, opcode, qpn, 387 opt_param_mask, qpc, uid); 388 break; 389 case MLX5_CMD_OP_INIT2RTR_QP: 390 if (MBOX_ALLOC(mbox, init2rtr_qp)) 391 return -ENOMEM; 392 MOD_QP_IN_SET_QPC(init2rtr_qp, mbox->in, opcode, qpn, 393 opt_param_mask, qpc, uid); 394 break; 395 case MLX5_CMD_OP_RTR2RTS_QP: 396 if (MBOX_ALLOC(mbox, rtr2rts_qp)) 397 return -ENOMEM; 398 MOD_QP_IN_SET_QPC(rtr2rts_qp, mbox->in, opcode, qpn, 399 opt_param_mask, qpc, uid); 400 break; 401 case MLX5_CMD_OP_RTS2RTS_QP: 402 if (MBOX_ALLOC(mbox, rts2rts_qp)) 403 return -ENOMEM; 404 MOD_QP_IN_SET_QPC(rts2rts_qp, mbox->in, opcode, qpn, 405 opt_param_mask, qpc, uid); 406 break; 407 case MLX5_CMD_OP_SQERR2RTS_QP: 408 if (MBOX_ALLOC(mbox, sqerr2rts_qp)) 409 return -ENOMEM; 410 MOD_QP_IN_SET_QPC(sqerr2rts_qp, mbox->in, opcode, qpn, 411 opt_param_mask, qpc, uid); 412 break; 413 case MLX5_CMD_OP_INIT2INIT_QP: 414 if (MBOX_ALLOC(mbox, init2init_qp)) 415 return -ENOMEM; 416 MOD_QP_IN_SET_QPC(init2init_qp, mbox->in, opcode, qpn, 417 opt_param_mask, qpc, uid); 418 break; 419 default: 420 return -EINVAL; 421 } 422 return 0; 423 } 424 425 int mlx5_core_qp_modify(struct mlx5_ib_dev *dev, u16 opcode, u32 opt_param_mask, 426 void *qpc, struct mlx5_core_qp *qp) 427 { 428 struct mbox_info mbox; 429 int err; 430 431 err = modify_qp_mbox_alloc(dev->mdev, opcode, qp->qpn, 432 opt_param_mask, qpc, &mbox, qp->uid); 433 if (err) 434 return err; 435 436 err = mlx5_cmd_exec(dev->mdev, mbox.in, mbox.inlen, mbox.out, 437 mbox.outlen); 438 mbox_free(&mbox); 439 return err; 440 } 441 442 int mlx5_init_qp_table(struct mlx5_ib_dev *dev) 443 { 444 struct mlx5_qp_table *table = &dev->qp_table; 445 446 spin_lock_init(&table->lock); 447 INIT_RADIX_TREE(&table->tree, GFP_ATOMIC); 448 mlx5_qp_debugfs_init(dev->mdev); 449 450 table->nb.notifier_call = rsc_event_notifier; 451 mlx5_notifier_register(dev->mdev, &table->nb); 452 453 return 0; 454 } 455 456 void mlx5_cleanup_qp_table(struct mlx5_ib_dev *dev) 457 { 458 struct mlx5_qp_table *table = &dev->qp_table; 459 460 mlx5_notifier_unregister(dev->mdev, &table->nb); 461 mlx5_qp_debugfs_cleanup(dev->mdev); 462 } 463 464 int mlx5_core_qp_query(struct mlx5_ib_dev *dev, struct mlx5_core_qp *qp, 465 u32 *out, int outlen) 466 { 467 u32 in[MLX5_ST_SZ_DW(query_qp_in)] = {}; 468 469 MLX5_SET(query_qp_in, in, opcode, MLX5_CMD_OP_QUERY_QP); 470 MLX5_SET(query_qp_in, in, qpn, qp->qpn); 471 return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, outlen); 472 } 473 474 int mlx5_core_dct_query(struct mlx5_ib_dev *dev, struct mlx5_core_dct *dct, 475 u32 *out, int outlen) 476 { 477 u32 in[MLX5_ST_SZ_DW(query_dct_in)] = {}; 478 struct mlx5_core_qp *qp = &dct->mqp; 479 480 MLX5_SET(query_dct_in, in, opcode, MLX5_CMD_OP_QUERY_DCT); 481 MLX5_SET(query_dct_in, in, dctn, qp->qpn); 482 483 return mlx5_cmd_exec(dev->mdev, (void *)&in, sizeof(in), (void *)out, 484 outlen); 485 } 486 487 int mlx5_core_xrcd_alloc(struct mlx5_ib_dev *dev, u32 *xrcdn) 488 { 489 u32 out[MLX5_ST_SZ_DW(alloc_xrcd_out)] = {}; 490 u32 in[MLX5_ST_SZ_DW(alloc_xrcd_in)] = {}; 491 int err; 492 493 MLX5_SET(alloc_xrcd_in, in, opcode, MLX5_CMD_OP_ALLOC_XRCD); 494 err = mlx5_cmd_exec_inout(dev->mdev, alloc_xrcd, in, out); 495 if (!err) 496 *xrcdn = MLX5_GET(alloc_xrcd_out, out, xrcd); 497 return err; 498 } 499 500 int mlx5_core_xrcd_dealloc(struct mlx5_ib_dev *dev, u32 xrcdn) 501 { 502 u32 in[MLX5_ST_SZ_DW(dealloc_xrcd_in)] = {}; 503 504 MLX5_SET(dealloc_xrcd_in, in, opcode, MLX5_CMD_OP_DEALLOC_XRCD); 505 MLX5_SET(dealloc_xrcd_in, in, xrcd, xrcdn); 506 return mlx5_cmd_exec_in(dev->mdev, dealloc_xrcd, in); 507 } 508 509 static void destroy_rq_tracked(struct mlx5_ib_dev *dev, u32 rqn, u16 uid) 510 { 511 u32 in[MLX5_ST_SZ_DW(destroy_rq_in)] = {}; 512 513 MLX5_SET(destroy_rq_in, in, opcode, MLX5_CMD_OP_DESTROY_RQ); 514 MLX5_SET(destroy_rq_in, in, rqn, rqn); 515 MLX5_SET(destroy_rq_in, in, uid, uid); 516 mlx5_cmd_exec_in(dev->mdev, destroy_rq, in); 517 } 518 519 int mlx5_core_create_rq_tracked(struct mlx5_ib_dev *dev, u32 *in, int inlen, 520 struct mlx5_core_qp *rq) 521 { 522 int err; 523 u32 rqn; 524 525 err = mlx5_core_create_rq(dev->mdev, in, inlen, &rqn); 526 if (err) 527 return err; 528 529 rq->uid = MLX5_GET(create_rq_in, in, uid); 530 rq->qpn = rqn; 531 err = create_resource_common(dev, rq, MLX5_RES_RQ); 532 if (err) 533 goto err_destroy_rq; 534 535 return 0; 536 537 err_destroy_rq: 538 destroy_rq_tracked(dev, rq->qpn, rq->uid); 539 540 return err; 541 } 542 543 void mlx5_core_destroy_rq_tracked(struct mlx5_ib_dev *dev, 544 struct mlx5_core_qp *rq) 545 { 546 destroy_resource_common(dev, rq); 547 destroy_rq_tracked(dev, rq->qpn, rq->uid); 548 } 549 550 static void destroy_sq_tracked(struct mlx5_ib_dev *dev, u32 sqn, u16 uid) 551 { 552 u32 in[MLX5_ST_SZ_DW(destroy_sq_in)] = {}; 553 554 MLX5_SET(destroy_sq_in, in, opcode, MLX5_CMD_OP_DESTROY_SQ); 555 MLX5_SET(destroy_sq_in, in, sqn, sqn); 556 MLX5_SET(destroy_sq_in, in, uid, uid); 557 mlx5_cmd_exec_in(dev->mdev, destroy_sq, in); 558 } 559 560 int mlx5_core_create_sq_tracked(struct mlx5_ib_dev *dev, u32 *in, int inlen, 561 struct mlx5_core_qp *sq) 562 { 563 u32 out[MLX5_ST_SZ_DW(create_sq_out)] = {}; 564 int err; 565 566 MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ); 567 err = mlx5_cmd_exec(dev->mdev, in, inlen, out, sizeof(out)); 568 if (err) 569 return err; 570 571 sq->qpn = MLX5_GET(create_sq_out, out, sqn); 572 sq->uid = MLX5_GET(create_sq_in, in, uid); 573 err = create_resource_common(dev, sq, MLX5_RES_SQ); 574 if (err) 575 goto err_destroy_sq; 576 577 return 0; 578 579 err_destroy_sq: 580 destroy_sq_tracked(dev, sq->qpn, sq->uid); 581 582 return err; 583 } 584 585 void mlx5_core_destroy_sq_tracked(struct mlx5_ib_dev *dev, 586 struct mlx5_core_qp *sq) 587 { 588 destroy_resource_common(dev, sq); 589 destroy_sq_tracked(dev, sq->qpn, sq->uid); 590 } 591 592 struct mlx5_core_rsc_common *mlx5_core_res_hold(struct mlx5_ib_dev *dev, 593 int res_num, 594 enum mlx5_res_type res_type) 595 { 596 u32 rsn = res_num | (res_type << MLX5_USER_INDEX_LEN); 597 struct mlx5_qp_table *table = &dev->qp_table; 598 599 return mlx5_get_rsc(table, rsn); 600 } 601 602 void mlx5_core_res_put(struct mlx5_core_rsc_common *res) 603 { 604 mlx5_core_put_rsc(res); 605 } 606