1 /* 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. 3 * 4 * This software is available to you under a choice of one of two 5 * licenses. You may choose to be licensed under the terms of the GNU 6 * General Public License (GPL) Version 2, available from the file 7 * COPYING in the main directory of this source tree, or the 8 * OpenIB.org BSD license below: 9 * 10 * Redistribution and use in source and binary forms, with or 11 * without modification, are permitted provided that the following 12 * conditions are met: 13 * 14 * - Redistributions of source code must retain the above 15 * copyright notice, this list of conditions and the following 16 * disclaimer. 17 * 18 * - Redistributions in binary form must reproduce the above 19 * copyright notice, this list of conditions and the following 20 * disclaimer in the documentation and/or other materials 21 * provided with the distribution. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 30 * SOFTWARE. 31 */ 32 33 #ifndef MLX5_IB_H 34 #define MLX5_IB_H 35 36 #include <linux/kernel.h> 37 #include <linux/sched.h> 38 #include <rdma/ib_verbs.h> 39 #include <rdma/ib_umem.h> 40 #include <rdma/ib_smi.h> 41 #include <linux/mlx5/driver.h> 42 #include <linux/mlx5/cq.h> 43 #include <linux/mlx5/fs.h> 44 #include <linux/mlx5/qp.h> 45 #include <linux/types.h> 46 #include <linux/mlx5/transobj.h> 47 #include <rdma/ib_user_verbs.h> 48 #include <rdma/mlx5-abi.h> 49 #include <rdma/uverbs_ioctl.h> 50 #include <rdma/mlx5_user_ioctl_cmds.h> 51 52 #include "srq.h" 53 54 #define mlx5_ib_dbg(_dev, format, arg...) \ 55 dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \ 56 __LINE__, current->pid, ##arg) 57 58 #define mlx5_ib_err(_dev, format, arg...) \ 59 dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \ 60 __LINE__, current->pid, ##arg) 61 62 #define mlx5_ib_warn(_dev, format, arg...) \ 63 dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \ 64 __LINE__, current->pid, ##arg) 65 66 #define field_avail(type, fld, sz) (offsetof(type, fld) + \ 67 sizeof(((type *)0)->fld) <= (sz)) 68 #define MLX5_IB_DEFAULT_UIDX 0xffffff 69 #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index) 70 71 #define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size) 72 73 enum { 74 MLX5_IB_MMAP_CMD_SHIFT = 8, 75 MLX5_IB_MMAP_CMD_MASK = 0xff, 76 }; 77 78 enum { 79 MLX5_RES_SCAT_DATA32_CQE = 0x1, 80 MLX5_RES_SCAT_DATA64_CQE = 0x2, 81 MLX5_REQ_SCAT_DATA32_CQE = 0x11, 82 MLX5_REQ_SCAT_DATA64_CQE = 0x22, 83 }; 84 85 enum mlx5_ib_mad_ifc_flags { 86 MLX5_MAD_IFC_IGNORE_MKEY = 1, 87 MLX5_MAD_IFC_IGNORE_BKEY = 2, 88 MLX5_MAD_IFC_NET_VIEW = 4, 89 }; 90 91 enum { 92 MLX5_CROSS_CHANNEL_BFREG = 0, 93 }; 94 95 enum { 96 MLX5_CQE_VERSION_V0, 97 MLX5_CQE_VERSION_V1, 98 }; 99 100 enum { 101 MLX5_TM_MAX_RNDV_MSG_SIZE = 64, 102 MLX5_TM_MAX_SGE = 1, 103 }; 104 105 enum { 106 MLX5_IB_INVALID_UAR_INDEX = BIT(31), 107 MLX5_IB_INVALID_BFREG = BIT(31), 108 }; 109 110 enum { 111 MLX5_MAX_MEMIC_PAGES = 0x100, 112 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f, 113 }; 114 115 enum { 116 MLX5_MEMIC_BASE_ALIGN = 6, 117 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN, 118 }; 119 120 struct mlx5_ib_ucontext { 121 struct ib_ucontext ibucontext; 122 struct list_head db_page_list; 123 124 /* protect doorbell record alloc/free 125 */ 126 struct mutex db_page_mutex; 127 struct mlx5_bfreg_info bfregi; 128 u8 cqe_version; 129 /* Transport Domain number */ 130 u32 tdn; 131 132 u64 lib_caps; 133 DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES); 134 u16 devx_uid; 135 /* For RoCE LAG TX affinity */ 136 atomic_t tx_port_affinity; 137 }; 138 139 static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext) 140 { 141 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext); 142 } 143 144 struct mlx5_ib_pd { 145 struct ib_pd ibpd; 146 u32 pdn; 147 u16 uid; 148 }; 149 150 enum { 151 MLX5_IB_FLOW_ACTION_MODIFY_HEADER, 152 MLX5_IB_FLOW_ACTION_PACKET_REFORMAT, 153 MLX5_IB_FLOW_ACTION_DECAP, 154 }; 155 156 #define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1) 157 #define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1) 158 #if (MLX5_IB_FLOW_LAST_PRIO <= 0) 159 #error "Invalid number of bypass priorities" 160 #endif 161 #define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1) 162 163 #define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1) 164 #define MLX5_IB_NUM_SNIFFER_FTS 2 165 #define MLX5_IB_NUM_EGRESS_FTS 1 166 struct mlx5_ib_flow_prio { 167 struct mlx5_flow_table *flow_table; 168 unsigned int refcount; 169 }; 170 171 struct mlx5_ib_flow_handler { 172 struct list_head list; 173 struct ib_flow ibflow; 174 struct mlx5_ib_flow_prio *prio; 175 struct mlx5_flow_handle *rule; 176 struct ib_counters *ibcounters; 177 struct mlx5_ib_dev *dev; 178 struct mlx5_ib_flow_matcher *flow_matcher; 179 }; 180 181 struct mlx5_ib_flow_matcher { 182 struct mlx5_ib_match_params matcher_mask; 183 int mask_len; 184 enum mlx5_ib_flow_type flow_type; 185 enum mlx5_flow_namespace_type ns_type; 186 u16 priority; 187 struct mlx5_core_dev *mdev; 188 atomic_t usecnt; 189 u8 match_criteria_enable; 190 }; 191 192 struct mlx5_ib_flow_db { 193 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT]; 194 struct mlx5_ib_flow_prio egress_prios[MLX5_IB_NUM_FLOW_FT]; 195 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS]; 196 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS]; 197 struct mlx5_flow_table *lag_demux_ft; 198 /* Protect flow steering bypass flow tables 199 * when add/del flow rules. 200 * only single add/removal of flow steering rule could be done 201 * simultaneously. 202 */ 203 struct mutex lock; 204 }; 205 206 /* Use macros here so that don't have to duplicate 207 * enum ib_send_flags and enum ib_qp_type for low-level driver 208 */ 209 210 #define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0) 211 #define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1) 212 #define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2) 213 #define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3) 214 #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4) 215 #define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END 216 217 #define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1 218 /* 219 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI 220 * creates the actual hardware QP. 221 */ 222 #define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2 223 #define MLX5_IB_QPT_DCI IB_QPT_RESERVED3 224 #define MLX5_IB_QPT_DCT IB_QPT_RESERVED4 225 #define MLX5_IB_WR_UMR IB_WR_RESERVED1 226 227 #define MLX5_IB_UMR_OCTOWORD 16 228 #define MLX5_IB_UMR_XLT_ALIGNMENT 64 229 230 #define MLX5_IB_UPD_XLT_ZAP BIT(0) 231 #define MLX5_IB_UPD_XLT_ENABLE BIT(1) 232 #define MLX5_IB_UPD_XLT_ATOMIC BIT(2) 233 #define MLX5_IB_UPD_XLT_ADDR BIT(3) 234 #define MLX5_IB_UPD_XLT_PD BIT(4) 235 #define MLX5_IB_UPD_XLT_ACCESS BIT(5) 236 #define MLX5_IB_UPD_XLT_INDIRECT BIT(6) 237 238 /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags. 239 * 240 * These flags are intended for internal use by the mlx5_ib driver, and they 241 * rely on the range reserved for that use in the ib_qp_create_flags enum. 242 */ 243 244 /* Create a UD QP whose source QP number is 1 */ 245 static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void) 246 { 247 return IB_QP_CREATE_RESERVED_START; 248 } 249 250 struct wr_list { 251 u16 opcode; 252 u16 next; 253 }; 254 255 enum mlx5_ib_rq_flags { 256 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0, 257 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1, 258 }; 259 260 struct mlx5_ib_wq { 261 struct mlx5_frag_buf_ctrl fbc; 262 u64 *wrid; 263 u32 *wr_data; 264 struct wr_list *w_list; 265 unsigned *wqe_head; 266 u16 unsig_count; 267 268 /* serialize post to the work queue 269 */ 270 spinlock_t lock; 271 int wqe_cnt; 272 int max_post; 273 int max_gs; 274 int offset; 275 int wqe_shift; 276 unsigned head; 277 unsigned tail; 278 u16 cur_post; 279 void *cur_edge; 280 }; 281 282 enum mlx5_ib_wq_flags { 283 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1, 284 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2, 285 }; 286 287 #define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9 288 #define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16 289 #define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6 290 #define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13 291 292 struct mlx5_ib_rwq { 293 struct ib_wq ibwq; 294 struct mlx5_core_qp core_qp; 295 u32 rq_num_pas; 296 u32 log_rq_stride; 297 u32 log_rq_size; 298 u32 rq_page_offset; 299 u32 log_page_size; 300 u32 log_num_strides; 301 u32 two_byte_shift_en; 302 u32 single_stride_log_num_of_bytes; 303 struct ib_umem *umem; 304 size_t buf_size; 305 unsigned int page_shift; 306 int create_type; 307 struct mlx5_db db; 308 u32 user_index; 309 u32 wqe_count; 310 u32 wqe_shift; 311 int wq_sig; 312 u32 create_flags; /* Use enum mlx5_ib_wq_flags */ 313 }; 314 315 enum { 316 MLX5_QP_USER, 317 MLX5_QP_KERNEL, 318 MLX5_QP_EMPTY 319 }; 320 321 enum { 322 MLX5_WQ_USER, 323 MLX5_WQ_KERNEL 324 }; 325 326 struct mlx5_ib_rwq_ind_table { 327 struct ib_rwq_ind_table ib_rwq_ind_tbl; 328 u32 rqtn; 329 u16 uid; 330 }; 331 332 struct mlx5_ib_ubuffer { 333 struct ib_umem *umem; 334 int buf_size; 335 u64 buf_addr; 336 }; 337 338 struct mlx5_ib_qp_base { 339 struct mlx5_ib_qp *container_mibqp; 340 struct mlx5_core_qp mqp; 341 struct mlx5_ib_ubuffer ubuffer; 342 }; 343 344 struct mlx5_ib_qp_trans { 345 struct mlx5_ib_qp_base base; 346 u16 xrcdn; 347 u8 alt_port; 348 u8 atomic_rd_en; 349 u8 resp_depth; 350 }; 351 352 struct mlx5_ib_rss_qp { 353 u32 tirn; 354 }; 355 356 struct mlx5_ib_rq { 357 struct mlx5_ib_qp_base base; 358 struct mlx5_ib_wq *rq; 359 struct mlx5_ib_ubuffer ubuffer; 360 struct mlx5_db *doorbell; 361 u32 tirn; 362 u8 state; 363 u32 flags; 364 }; 365 366 struct mlx5_ib_sq { 367 struct mlx5_ib_qp_base base; 368 struct mlx5_ib_wq *sq; 369 struct mlx5_ib_ubuffer ubuffer; 370 struct mlx5_db *doorbell; 371 struct mlx5_flow_handle *flow_rule; 372 u32 tisn; 373 u8 state; 374 }; 375 376 struct mlx5_ib_raw_packet_qp { 377 struct mlx5_ib_sq sq; 378 struct mlx5_ib_rq rq; 379 }; 380 381 struct mlx5_bf { 382 int buf_size; 383 unsigned long offset; 384 struct mlx5_sq_bfreg *bfreg; 385 }; 386 387 struct mlx5_ib_dct { 388 struct mlx5_core_dct mdct; 389 u32 *in; 390 }; 391 392 struct mlx5_ib_qp { 393 struct ib_qp ibqp; 394 union { 395 struct mlx5_ib_qp_trans trans_qp; 396 struct mlx5_ib_raw_packet_qp raw_packet_qp; 397 struct mlx5_ib_rss_qp rss_qp; 398 struct mlx5_ib_dct dct; 399 }; 400 struct mlx5_frag_buf buf; 401 402 struct mlx5_db db; 403 struct mlx5_ib_wq rq; 404 405 u8 sq_signal_bits; 406 u8 next_fence; 407 struct mlx5_ib_wq sq; 408 409 /* serialize qp state modifications 410 */ 411 struct mutex mutex; 412 u32 flags; 413 u8 port; 414 u8 state; 415 int wq_sig; 416 int scat_cqe; 417 int max_inline_data; 418 struct mlx5_bf bf; 419 int has_rq; 420 421 /* only for user space QPs. For kernel 422 * we have it from the bf object 423 */ 424 int bfregn; 425 426 int create_type; 427 428 /* Store signature errors */ 429 bool signature_en; 430 431 struct list_head qps_list; 432 struct list_head cq_recv_list; 433 struct list_head cq_send_list; 434 struct mlx5_rate_limit rl; 435 u32 underlay_qpn; 436 u32 flags_en; 437 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */ 438 enum ib_qp_type qp_sub_type; 439 }; 440 441 struct mlx5_ib_cq_buf { 442 struct mlx5_frag_buf_ctrl fbc; 443 struct mlx5_frag_buf frag_buf; 444 struct ib_umem *umem; 445 int cqe_size; 446 int nent; 447 }; 448 449 enum mlx5_ib_qp_flags { 450 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO, 451 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK, 452 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL, 453 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND, 454 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV, 455 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5, 456 /* QP uses 1 as its source QP number */ 457 MLX5_IB_QP_SQPN_QP1 = 1 << 6, 458 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7, 459 MLX5_IB_QP_RSS = 1 << 8, 460 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9, 461 MLX5_IB_QP_UNDERLAY = 1 << 10, 462 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11, 463 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12, 464 MLX5_IB_QP_PACKET_BASED_CREDIT = 1 << 13, 465 }; 466 467 struct mlx5_umr_wr { 468 struct ib_send_wr wr; 469 u64 virt_addr; 470 u64 offset; 471 struct ib_pd *pd; 472 unsigned int page_shift; 473 unsigned int xlt_size; 474 u64 length; 475 int access_flags; 476 u32 mkey; 477 }; 478 479 static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr) 480 { 481 return container_of(wr, struct mlx5_umr_wr, wr); 482 } 483 484 struct mlx5_shared_mr_info { 485 int mr_id; 486 struct ib_umem *umem; 487 }; 488 489 enum mlx5_ib_cq_pr_flags { 490 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0, 491 }; 492 493 struct mlx5_ib_cq { 494 struct ib_cq ibcq; 495 struct mlx5_core_cq mcq; 496 struct mlx5_ib_cq_buf buf; 497 struct mlx5_db db; 498 499 /* serialize access to the CQ 500 */ 501 spinlock_t lock; 502 503 /* protect resize cq 504 */ 505 struct mutex resize_mutex; 506 struct mlx5_ib_cq_buf *resize_buf; 507 struct ib_umem *resize_umem; 508 int cqe_size; 509 struct list_head list_send_qp; 510 struct list_head list_recv_qp; 511 u32 create_flags; 512 struct list_head wc_list; 513 enum ib_cq_notify_flags notify_flags; 514 struct work_struct notify_work; 515 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */ 516 }; 517 518 struct mlx5_ib_wc { 519 struct ib_wc wc; 520 struct list_head list; 521 }; 522 523 struct mlx5_ib_srq { 524 struct ib_srq ibsrq; 525 struct mlx5_core_srq msrq; 526 struct mlx5_frag_buf buf; 527 struct mlx5_db db; 528 struct mlx5_frag_buf_ctrl fbc; 529 u64 *wrid; 530 /* protect SRQ hanlding 531 */ 532 spinlock_t lock; 533 int head; 534 int tail; 535 u16 wqe_ctr; 536 struct ib_umem *umem; 537 /* serialize arming a SRQ 538 */ 539 struct mutex mutex; 540 int wq_sig; 541 }; 542 543 struct mlx5_ib_xrcd { 544 struct ib_xrcd ibxrcd; 545 u32 xrcdn; 546 }; 547 548 enum mlx5_ib_mtt_access_flags { 549 MLX5_IB_MTT_READ = (1 << 0), 550 MLX5_IB_MTT_WRITE = (1 << 1), 551 }; 552 553 struct mlx5_ib_dm { 554 struct ib_dm ibdm; 555 phys_addr_t dev_addr; 556 }; 557 558 #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE) 559 560 #define MLX5_IB_DM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\ 561 IB_ACCESS_REMOTE_WRITE |\ 562 IB_ACCESS_REMOTE_READ |\ 563 IB_ACCESS_REMOTE_ATOMIC |\ 564 IB_ZERO_BASED) 565 566 struct mlx5_ib_mr { 567 struct ib_mr ibmr; 568 void *descs; 569 dma_addr_t desc_map; 570 int ndescs; 571 int max_descs; 572 int desc_size; 573 int access_mode; 574 struct mlx5_core_mkey mmkey; 575 struct ib_umem *umem; 576 struct mlx5_shared_mr_info *smr_info; 577 struct list_head list; 578 int order; 579 bool allocated_from_cache; 580 int npages; 581 struct mlx5_ib_dev *dev; 582 u32 out[MLX5_ST_SZ_DW(create_mkey_out)]; 583 struct mlx5_core_sig_ctx *sig; 584 int live; 585 void *descs_alloc; 586 int access_flags; /* Needed for rereg MR */ 587 588 struct mlx5_ib_mr *parent; 589 atomic_t num_leaf_free; 590 wait_queue_head_t q_leaf_free; 591 struct mlx5_async_work cb_work; 592 atomic_t num_pending_prefetch; 593 }; 594 595 static inline bool is_odp_mr(struct mlx5_ib_mr *mr) 596 { 597 return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem && 598 mr->umem->is_odp; 599 } 600 601 struct mlx5_ib_mw { 602 struct ib_mw ibmw; 603 struct mlx5_core_mkey mmkey; 604 int ndescs; 605 }; 606 607 struct mlx5_ib_devx_mr { 608 struct mlx5_core_mkey mmkey; 609 int ndescs; 610 struct rcu_head rcu; 611 }; 612 613 struct mlx5_ib_umr_context { 614 struct ib_cqe cqe; 615 enum ib_wc_status status; 616 struct completion done; 617 }; 618 619 struct umr_common { 620 struct ib_pd *pd; 621 struct ib_cq *cq; 622 struct ib_qp *qp; 623 /* control access to UMR QP 624 */ 625 struct semaphore sem; 626 }; 627 628 enum { 629 MLX5_FMR_INVALID, 630 MLX5_FMR_VALID, 631 MLX5_FMR_BUSY, 632 }; 633 634 struct mlx5_cache_ent { 635 struct list_head head; 636 /* sync access to the cahce entry 637 */ 638 spinlock_t lock; 639 640 641 char name[4]; 642 u32 order; 643 u32 xlt; 644 u32 access_mode; 645 u32 page; 646 647 u32 size; 648 u32 cur; 649 u32 miss; 650 u32 limit; 651 652 struct mlx5_ib_dev *dev; 653 struct work_struct work; 654 struct delayed_work dwork; 655 int pending; 656 struct completion compl; 657 }; 658 659 struct mlx5_mr_cache { 660 struct workqueue_struct *wq; 661 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES]; 662 int stopped; 663 struct dentry *root; 664 unsigned long last_add; 665 }; 666 667 struct mlx5_ib_gsi_qp; 668 669 struct mlx5_ib_port_resources { 670 struct mlx5_ib_resources *devr; 671 struct mlx5_ib_gsi_qp *gsi; 672 struct work_struct pkey_change_work; 673 }; 674 675 struct mlx5_ib_resources { 676 struct ib_cq *c0; 677 struct ib_xrcd *x0; 678 struct ib_xrcd *x1; 679 struct ib_pd *p0; 680 struct ib_srq *s0; 681 struct ib_srq *s1; 682 struct mlx5_ib_port_resources ports[2]; 683 /* Protects changes to the port resources */ 684 struct mutex mutex; 685 }; 686 687 struct mlx5_ib_counters { 688 const char **names; 689 size_t *offsets; 690 u32 num_q_counters; 691 u32 num_cong_counters; 692 u32 num_ext_ppcnt_counters; 693 u16 set_id; 694 bool set_id_valid; 695 }; 696 697 struct mlx5_ib_multiport_info; 698 699 struct mlx5_ib_multiport { 700 struct mlx5_ib_multiport_info *mpi; 701 /* To be held when accessing the multiport info */ 702 spinlock_t mpi_lock; 703 }; 704 705 struct mlx5_ib_port { 706 struct mlx5_ib_counters cnts; 707 struct mlx5_ib_multiport mp; 708 struct mlx5_ib_dbg_cc_params *dbg_cc_params; 709 }; 710 711 struct mlx5_roce { 712 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL 713 * netdev pointer 714 */ 715 rwlock_t netdev_lock; 716 struct net_device *netdev; 717 struct notifier_block nb; 718 atomic_t tx_port_affinity; 719 enum ib_port_state last_port_state; 720 struct mlx5_ib_dev *dev; 721 u8 native_port_num; 722 }; 723 724 struct mlx5_ib_dbg_param { 725 int offset; 726 struct mlx5_ib_dev *dev; 727 struct dentry *dentry; 728 u8 port_num; 729 }; 730 731 enum mlx5_ib_dbg_cc_types { 732 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE, 733 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI, 734 MLX5_IB_DBG_CC_RP_TIME_RESET, 735 MLX5_IB_DBG_CC_RP_BYTE_RESET, 736 MLX5_IB_DBG_CC_RP_THRESHOLD, 737 MLX5_IB_DBG_CC_RP_AI_RATE, 738 MLX5_IB_DBG_CC_RP_HAI_RATE, 739 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC, 740 MLX5_IB_DBG_CC_RP_MIN_RATE, 741 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP, 742 MLX5_IB_DBG_CC_RP_DCE_TCP_G, 743 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT, 744 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD, 745 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE, 746 MLX5_IB_DBG_CC_RP_GD, 747 MLX5_IB_DBG_CC_NP_CNP_DSCP, 748 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE, 749 MLX5_IB_DBG_CC_NP_CNP_PRIO, 750 MLX5_IB_DBG_CC_MAX, 751 }; 752 753 struct mlx5_ib_dbg_cc_params { 754 struct dentry *root; 755 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX]; 756 }; 757 758 enum { 759 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100, 760 }; 761 762 struct mlx5_ib_dbg_delay_drop { 763 struct dentry *dir_debugfs; 764 struct dentry *rqs_cnt_debugfs; 765 struct dentry *events_cnt_debugfs; 766 struct dentry *timeout_debugfs; 767 }; 768 769 struct mlx5_ib_delay_drop { 770 struct mlx5_ib_dev *dev; 771 struct work_struct delay_drop_work; 772 /* serialize setting of delay drop */ 773 struct mutex lock; 774 u32 timeout; 775 bool activate; 776 atomic_t events_cnt; 777 atomic_t rqs_cnt; 778 struct mlx5_ib_dbg_delay_drop *dbg; 779 }; 780 781 enum mlx5_ib_stages { 782 MLX5_IB_STAGE_INIT, 783 MLX5_IB_STAGE_FLOW_DB, 784 MLX5_IB_STAGE_CAPS, 785 MLX5_IB_STAGE_NON_DEFAULT_CB, 786 MLX5_IB_STAGE_ROCE, 787 MLX5_IB_STAGE_SRQ, 788 MLX5_IB_STAGE_DEVICE_RESOURCES, 789 MLX5_IB_STAGE_DEVICE_NOTIFIER, 790 MLX5_IB_STAGE_ODP, 791 MLX5_IB_STAGE_COUNTERS, 792 MLX5_IB_STAGE_CONG_DEBUGFS, 793 MLX5_IB_STAGE_UAR, 794 MLX5_IB_STAGE_BFREG, 795 MLX5_IB_STAGE_PRE_IB_REG_UMR, 796 MLX5_IB_STAGE_WHITELIST_UID, 797 MLX5_IB_STAGE_IB_REG, 798 MLX5_IB_STAGE_POST_IB_REG_UMR, 799 MLX5_IB_STAGE_DELAY_DROP, 800 MLX5_IB_STAGE_CLASS_ATTR, 801 MLX5_IB_STAGE_MAX, 802 }; 803 804 struct mlx5_ib_stage { 805 int (*init)(struct mlx5_ib_dev *dev); 806 void (*cleanup)(struct mlx5_ib_dev *dev); 807 }; 808 809 #define STAGE_CREATE(_stage, _init, _cleanup) \ 810 .stage[_stage] = {.init = _init, .cleanup = _cleanup} 811 812 struct mlx5_ib_profile { 813 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX]; 814 }; 815 816 struct mlx5_ib_multiport_info { 817 struct list_head list; 818 struct mlx5_ib_dev *ibdev; 819 struct mlx5_core_dev *mdev; 820 struct notifier_block mdev_events; 821 struct completion unref_comp; 822 u64 sys_image_guid; 823 u32 mdev_refcnt; 824 bool is_master; 825 bool unaffiliate; 826 }; 827 828 struct mlx5_ib_flow_action { 829 struct ib_flow_action ib_action; 830 union { 831 struct { 832 u64 ib_flags; 833 struct mlx5_accel_esp_xfrm *ctx; 834 } esp_aes_gcm; 835 struct { 836 struct mlx5_ib_dev *dev; 837 u32 sub_type; 838 u32 action_id; 839 } flow_action_raw; 840 }; 841 }; 842 843 struct mlx5_memic { 844 struct mlx5_core_dev *dev; 845 spinlock_t memic_lock; 846 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES); 847 }; 848 849 struct mlx5_read_counters_attr { 850 struct mlx5_fc *hw_cntrs_hndl; 851 u64 *out; 852 u32 flags; 853 }; 854 855 enum mlx5_ib_counters_type { 856 MLX5_IB_COUNTERS_FLOW, 857 }; 858 859 struct mlx5_ib_mcounters { 860 struct ib_counters ibcntrs; 861 enum mlx5_ib_counters_type type; 862 /* number of counters supported for this counters type */ 863 u32 counters_num; 864 struct mlx5_fc *hw_cntrs_hndl; 865 /* read function for this counters type */ 866 int (*read_counters)(struct ib_device *ibdev, 867 struct mlx5_read_counters_attr *read_attr); 868 /* max index set as part of create_flow */ 869 u32 cntrs_max_index; 870 /* number of counters data entries (<description,index> pair) */ 871 u32 ncounters; 872 /* counters data array for descriptions and indexes */ 873 struct mlx5_ib_flow_counters_desc *counters_data; 874 /* protects access to mcounters internal data */ 875 struct mutex mcntrs_mutex; 876 }; 877 878 static inline struct mlx5_ib_mcounters * 879 to_mcounters(struct ib_counters *ibcntrs) 880 { 881 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs); 882 } 883 884 int parse_flow_flow_action(struct mlx5_ib_flow_action *maction, 885 bool is_egress, 886 struct mlx5_flow_act *action); 887 struct mlx5_ib_lb_state { 888 /* protect the user_td */ 889 struct mutex mutex; 890 u32 user_td; 891 int qps; 892 bool enabled; 893 }; 894 895 struct mlx5_ib_pf_eq { 896 struct mlx5_ib_dev *dev; 897 struct mlx5_eq *core; 898 struct work_struct work; 899 spinlock_t lock; /* Pagefaults spinlock */ 900 struct workqueue_struct *wq; 901 mempool_t *pool; 902 }; 903 904 struct mlx5_ib_dev { 905 struct ib_device ib_dev; 906 struct mlx5_core_dev *mdev; 907 struct notifier_block mdev_events; 908 struct mlx5_roce roce[MLX5_MAX_PORTS]; 909 int num_ports; 910 /* serialize update of capability mask 911 */ 912 struct mutex cap_mask_mutex; 913 bool ib_active; 914 struct umr_common umrc; 915 /* sync used page count stats 916 */ 917 struct mlx5_ib_resources devr; 918 struct mlx5_mr_cache cache; 919 struct timer_list delay_timer; 920 /* Prevents soft lock on massive reg MRs */ 921 struct mutex slow_path_mutex; 922 int fill_delay; 923 struct ib_odp_caps odp_caps; 924 u64 odp_max_size; 925 struct mlx5_ib_pf_eq odp_pf_eq; 926 927 /* 928 * Sleepable RCU that prevents destruction of MRs while they are still 929 * being used by a page fault handler. 930 */ 931 struct srcu_struct mr_srcu; 932 u32 null_mkey; 933 struct mlx5_ib_flow_db *flow_db; 934 /* protect resources needed as part of reset flow */ 935 spinlock_t reset_flow_resource_lock; 936 struct list_head qp_list; 937 /* Array with num_ports elements */ 938 struct mlx5_ib_port *port; 939 struct mlx5_sq_bfreg bfreg; 940 struct mlx5_sq_bfreg fp_bfreg; 941 struct mlx5_ib_delay_drop delay_drop; 942 const struct mlx5_ib_profile *profile; 943 struct mlx5_eswitch_rep *rep; 944 int lag_active; 945 946 struct mlx5_ib_lb_state lb; 947 u8 umr_fence; 948 struct list_head ib_dev_list; 949 u64 sys_image_guid; 950 struct mlx5_memic memic; 951 u16 devx_whitelist_uid; 952 struct mlx5_srq_table srq_table; 953 struct mlx5_async_ctx async_ctx; 954 }; 955 956 static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq) 957 { 958 return container_of(mcq, struct mlx5_ib_cq, mcq); 959 } 960 961 static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd) 962 { 963 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd); 964 } 965 966 static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev) 967 { 968 return container_of(ibdev, struct mlx5_ib_dev, ib_dev); 969 } 970 971 static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq) 972 { 973 return container_of(ibcq, struct mlx5_ib_cq, ibcq); 974 } 975 976 static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp) 977 { 978 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp; 979 } 980 981 static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp) 982 { 983 return container_of(core_qp, struct mlx5_ib_rwq, core_qp); 984 } 985 986 static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey) 987 { 988 return container_of(mmkey, struct mlx5_ib_mr, mmkey); 989 } 990 991 static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd) 992 { 993 return container_of(ibpd, struct mlx5_ib_pd, ibpd); 994 } 995 996 static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq) 997 { 998 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq); 999 } 1000 1001 static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp) 1002 { 1003 return container_of(ibqp, struct mlx5_ib_qp, ibqp); 1004 } 1005 1006 static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq) 1007 { 1008 return container_of(ibwq, struct mlx5_ib_rwq, ibwq); 1009 } 1010 1011 static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl) 1012 { 1013 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl); 1014 } 1015 1016 static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq) 1017 { 1018 return container_of(msrq, struct mlx5_ib_srq, msrq); 1019 } 1020 1021 static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm) 1022 { 1023 return container_of(ibdm, struct mlx5_ib_dm, ibdm); 1024 } 1025 1026 static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr) 1027 { 1028 return container_of(ibmr, struct mlx5_ib_mr, ibmr); 1029 } 1030 1031 static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw) 1032 { 1033 return container_of(ibmw, struct mlx5_ib_mw, ibmw); 1034 } 1035 1036 static inline struct mlx5_ib_flow_action * 1037 to_mflow_act(struct ib_flow_action *ibact) 1038 { 1039 return container_of(ibact, struct mlx5_ib_flow_action, ib_action); 1040 } 1041 1042 int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, 1043 struct ib_udata *udata, unsigned long virt, 1044 struct mlx5_db *db); 1045 void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db); 1046 void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq); 1047 void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq); 1048 void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index); 1049 struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr, 1050 u32 flags, struct ib_udata *udata); 1051 int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr); 1052 int mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags); 1053 struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd, 1054 struct ib_srq_init_attr *init_attr, 1055 struct ib_udata *udata); 1056 int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr, 1057 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata); 1058 int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr); 1059 int mlx5_ib_destroy_srq(struct ib_srq *srq); 1060 int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr, 1061 const struct ib_recv_wr **bad_wr); 1062 int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp); 1063 void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp); 1064 struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd, 1065 struct ib_qp_init_attr *init_attr, 1066 struct ib_udata *udata); 1067 int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, 1068 int attr_mask, struct ib_udata *udata); 1069 int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask, 1070 struct ib_qp_init_attr *qp_init_attr); 1071 int mlx5_ib_destroy_qp(struct ib_qp *qp); 1072 void mlx5_ib_drain_sq(struct ib_qp *qp); 1073 void mlx5_ib_drain_rq(struct ib_qp *qp); 1074 int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr, 1075 const struct ib_send_wr **bad_wr); 1076 int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr, 1077 const struct ib_recv_wr **bad_wr); 1078 int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer, 1079 int buflen, size_t *bc); 1080 int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer, 1081 int buflen, size_t *bc); 1082 int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, 1083 void *buffer, int buflen, size_t *bc); 1084 struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev, 1085 const struct ib_cq_init_attr *attr, 1086 struct ib_ucontext *context, 1087 struct ib_udata *udata); 1088 int mlx5_ib_destroy_cq(struct ib_cq *cq); 1089 int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc); 1090 int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags); 1091 int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period); 1092 int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata); 1093 struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc); 1094 struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length, 1095 u64 virt_addr, int access_flags, 1096 struct ib_udata *udata); 1097 int mlx5_ib_advise_mr(struct ib_pd *pd, 1098 enum ib_uverbs_advise_mr_advice advice, 1099 u32 flags, 1100 struct ib_sge *sg_list, 1101 u32 num_sge, 1102 struct uverbs_attr_bundle *attrs); 1103 struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type, 1104 struct ib_udata *udata); 1105 int mlx5_ib_dealloc_mw(struct ib_mw *mw); 1106 int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages, 1107 int page_shift, int flags); 1108 struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd, 1109 struct ib_udata *udata, 1110 int access_flags); 1111 void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr); 1112 int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start, 1113 u64 length, u64 virt_addr, int access_flags, 1114 struct ib_pd *pd, struct ib_udata *udata); 1115 int mlx5_ib_dereg_mr(struct ib_mr *ibmr); 1116 struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, 1117 enum ib_mr_type mr_type, 1118 u32 max_num_sg); 1119 int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents, 1120 unsigned int *sg_offset); 1121 int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num, 1122 const struct ib_wc *in_wc, const struct ib_grh *in_grh, 1123 const struct ib_mad_hdr *in, size_t in_mad_size, 1124 struct ib_mad_hdr *out, size_t *out_mad_size, 1125 u16 *out_mad_pkey_index); 1126 struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev, 1127 struct ib_ucontext *context, 1128 struct ib_udata *udata); 1129 int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd); 1130 int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset); 1131 int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port); 1132 int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev, 1133 struct ib_smp *out_mad); 1134 int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev, 1135 __be64 *sys_image_guid); 1136 int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev, 1137 u16 *max_pkeys); 1138 int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev, 1139 u32 *vendor_id); 1140 int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc); 1141 int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid); 1142 int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index, 1143 u16 *pkey); 1144 int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index, 1145 union ib_gid *gid); 1146 int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port, 1147 struct ib_port_attr *props); 1148 int mlx5_ib_query_port(struct ib_device *ibdev, u8 port, 1149 struct ib_port_attr *props); 1150 int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev); 1151 void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev); 1152 void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr, 1153 unsigned long max_page_shift, 1154 int *count, int *shift, 1155 int *ncont, int *order); 1156 void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem, 1157 int page_shift, size_t offset, size_t num_pages, 1158 __be64 *pas, int access_flags); 1159 void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem, 1160 int page_shift, __be64 *pas, int access_flags); 1161 void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num); 1162 int mlx5_ib_get_cqe_size(struct ib_cq *ibcq); 1163 int mlx5_mr_cache_init(struct mlx5_ib_dev *dev); 1164 int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev); 1165 1166 struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry); 1167 void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr); 1168 int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask, 1169 struct ib_mr_status *mr_status); 1170 struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd, 1171 struct ib_wq_init_attr *init_attr, 1172 struct ib_udata *udata); 1173 int mlx5_ib_destroy_wq(struct ib_wq *wq); 1174 int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr, 1175 u32 wq_attr_mask, struct ib_udata *udata); 1176 struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device, 1177 struct ib_rwq_ind_table_init_attr *init_attr, 1178 struct ib_udata *udata); 1179 int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table); 1180 bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev); 1181 struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev, 1182 struct ib_ucontext *context, 1183 struct ib_dm_alloc_attr *attr, 1184 struct uverbs_attr_bundle *attrs); 1185 int mlx5_ib_dealloc_dm(struct ib_dm *ibdm); 1186 struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm, 1187 struct ib_dm_mr_attr *attr, 1188 struct uverbs_attr_bundle *attrs); 1189 1190 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING 1191 void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev); 1192 int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev); 1193 void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev); 1194 int __init mlx5_ib_odp_init(void); 1195 void mlx5_ib_odp_cleanup(void); 1196 void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, unsigned long start, 1197 unsigned long end); 1198 void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent); 1199 void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset, 1200 size_t nentries, struct mlx5_ib_mr *mr, int flags); 1201 1202 int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd, 1203 enum ib_uverbs_advise_mr_advice advice, 1204 u32 flags, struct ib_sge *sg_list, u32 num_sge); 1205 #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */ 1206 static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev) 1207 { 1208 return; 1209 } 1210 1211 static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; } 1212 static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {} 1213 static inline int mlx5_ib_odp_init(void) { return 0; } 1214 static inline void mlx5_ib_odp_cleanup(void) {} 1215 static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {} 1216 static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset, 1217 size_t nentries, struct mlx5_ib_mr *mr, 1218 int flags) {} 1219 1220 static inline int 1221 mlx5_ib_advise_mr_prefetch(struct ib_pd *pd, 1222 enum ib_uverbs_advise_mr_advice advice, u32 flags, 1223 struct ib_sge *sg_list, u32 num_sge) 1224 { 1225 return -EOPNOTSUPP; 1226 } 1227 static inline void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, 1228 unsigned long start, 1229 unsigned long end){}; 1230 #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */ 1231 1232 /* Needed for rep profile */ 1233 int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev); 1234 void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev); 1235 int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev); 1236 int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev); 1237 int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev); 1238 int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev); 1239 void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev); 1240 int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev); 1241 void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev); 1242 int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev); 1243 void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev); 1244 int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev); 1245 void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev); 1246 void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev); 1247 int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev); 1248 void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev); 1249 int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev); 1250 void __mlx5_ib_remove(struct mlx5_ib_dev *dev, 1251 const struct mlx5_ib_profile *profile, 1252 int stage); 1253 void *__mlx5_ib_add(struct mlx5_ib_dev *dev, 1254 const struct mlx5_ib_profile *profile); 1255 1256 int mlx5_ib_get_vf_config(struct ib_device *device, int vf, 1257 u8 port, struct ifla_vf_info *info); 1258 int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf, 1259 u8 port, int state); 1260 int mlx5_ib_get_vf_stats(struct ib_device *device, int vf, 1261 u8 port, struct ifla_vf_stats *stats); 1262 int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port, 1263 u64 guid, int type); 1264 1265 __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, 1266 const struct ib_gid_attr *attr); 1267 1268 void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num); 1269 void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num); 1270 1271 /* GSI QP helper functions */ 1272 struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd, 1273 struct ib_qp_init_attr *init_attr); 1274 int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp); 1275 int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr, 1276 int attr_mask); 1277 int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr, 1278 int qp_attr_mask, 1279 struct ib_qp_init_attr *qp_init_attr); 1280 int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr, 1281 const struct ib_send_wr **bad_wr); 1282 int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr, 1283 const struct ib_recv_wr **bad_wr); 1284 void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi); 1285 1286 int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc); 1287 1288 void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, 1289 int bfregn); 1290 struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi); 1291 struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev, 1292 u8 ib_port_num, 1293 u8 *native_port_num); 1294 void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev, 1295 u8 port_num); 1296 1297 #if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS) 1298 int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user); 1299 void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid); 1300 const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void); 1301 extern const struct uapi_definition mlx5_ib_devx_defs[]; 1302 extern const struct uapi_definition mlx5_ib_flow_defs[]; 1303 struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add( 1304 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher, 1305 struct mlx5_flow_act *flow_act, u32 counter_id, 1306 void *cmd_in, int inlen, int dest_id, int dest_type); 1307 bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type); 1308 bool mlx5_ib_devx_is_flow_counter(void *obj, u32 *counter_id); 1309 int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root); 1310 void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction); 1311 #else 1312 static inline int 1313 mlx5_ib_devx_create(struct mlx5_ib_dev *dev, 1314 bool is_user) { return -EOPNOTSUPP; } 1315 static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {} 1316 static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, 1317 int *dest_type) 1318 { 1319 return false; 1320 } 1321 static inline void 1322 mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction) 1323 { 1324 return; 1325 }; 1326 #endif 1327 static inline void init_query_mad(struct ib_smp *mad) 1328 { 1329 mad->base_version = 1; 1330 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED; 1331 mad->class_version = 1; 1332 mad->method = IB_MGMT_METHOD_GET; 1333 } 1334 1335 static inline u8 convert_access(int acc) 1336 { 1337 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) | 1338 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) | 1339 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) | 1340 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) | 1341 MLX5_PERM_LOCAL_READ; 1342 } 1343 1344 static inline int is_qp1(enum ib_qp_type qp_type) 1345 { 1346 return qp_type == MLX5_IB_QPT_HW_GSI; 1347 } 1348 1349 #define MLX5_MAX_UMR_SHIFT 16 1350 #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT) 1351 1352 static inline u32 check_cq_create_flags(u32 flags) 1353 { 1354 /* 1355 * It returns non-zero value for unsupported CQ 1356 * create flags, otherwise it returns zero. 1357 */ 1358 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN | 1359 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION)); 1360 } 1361 1362 static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx, 1363 u32 *user_index) 1364 { 1365 if (cqe_version) { 1366 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) || 1367 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK)) 1368 return -EINVAL; 1369 *user_index = cmd_uidx; 1370 } else { 1371 *user_index = MLX5_IB_DEFAULT_UIDX; 1372 } 1373 1374 return 0; 1375 } 1376 1377 static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext, 1378 struct mlx5_ib_create_qp *ucmd, 1379 int inlen, 1380 u32 *user_index) 1381 { 1382 u8 cqe_version = ucontext->cqe_version; 1383 1384 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) && 1385 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX)) 1386 return 0; 1387 1388 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) != 1389 !!cqe_version)) 1390 return -EINVAL; 1391 1392 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index); 1393 } 1394 1395 static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext, 1396 struct mlx5_ib_create_srq *ucmd, 1397 int inlen, 1398 u32 *user_index) 1399 { 1400 u8 cqe_version = ucontext->cqe_version; 1401 1402 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) && 1403 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX)) 1404 return 0; 1405 1406 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) != 1407 !!cqe_version)) 1408 return -EINVAL; 1409 1410 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index); 1411 } 1412 1413 static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support) 1414 { 1415 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ? 1416 MLX5_UARS_IN_PAGE : 1; 1417 } 1418 1419 static inline int get_num_static_uars(struct mlx5_ib_dev *dev, 1420 struct mlx5_bfreg_info *bfregi) 1421 { 1422 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages; 1423 } 1424 1425 unsigned long mlx5_ib_get_xlt_emergency_page(void); 1426 void mlx5_ib_put_xlt_emergency_page(void); 1427 1428 int bfregn_to_uar_index(struct mlx5_ib_dev *dev, 1429 struct mlx5_bfreg_info *bfregi, u32 bfregn, 1430 bool dyn_bfreg); 1431 #endif /* MLX5_IB_H */ 1432