1 /*
2  * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef MLX5_IB_H
34 #define MLX5_IB_H
35 
36 #include <linux/kernel.h>
37 #include <linux/sched.h>
38 #include <rdma/ib_verbs.h>
39 #include <rdma/ib_smi.h>
40 #include <linux/mlx5/driver.h>
41 #include <linux/mlx5/cq.h>
42 #include <linux/mlx5/fs.h>
43 #include <linux/mlx5/qp.h>
44 #include <linux/types.h>
45 #include <linux/mlx5/transobj.h>
46 #include <rdma/ib_user_verbs.h>
47 #include <rdma/mlx5-abi.h>
48 #include <rdma/uverbs_ioctl.h>
49 #include <rdma/mlx5_user_ioctl_cmds.h>
50 
51 #include "srq.h"
52 
53 #define mlx5_ib_dbg(_dev, format, arg...)                                      \
54 	dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
55 		__LINE__, current->pid, ##arg)
56 
57 #define mlx5_ib_err(_dev, format, arg...)                                      \
58 	dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
59 		__LINE__, current->pid, ##arg)
60 
61 #define mlx5_ib_warn(_dev, format, arg...)                                     \
62 	dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,     \
63 		 __LINE__, current->pid, ##arg)
64 
65 #define field_avail(type, fld, sz) (offsetof(type, fld) +		\
66 				    sizeof(((type *)0)->fld) <= (sz))
67 #define MLX5_IB_DEFAULT_UIDX 0xffffff
68 #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
69 
70 #define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
71 
72 enum {
73 	MLX5_IB_MMAP_CMD_SHIFT	= 8,
74 	MLX5_IB_MMAP_CMD_MASK	= 0xff,
75 };
76 
77 enum {
78 	MLX5_RES_SCAT_DATA32_CQE	= 0x1,
79 	MLX5_RES_SCAT_DATA64_CQE	= 0x2,
80 	MLX5_REQ_SCAT_DATA32_CQE	= 0x11,
81 	MLX5_REQ_SCAT_DATA64_CQE	= 0x22,
82 };
83 
84 enum mlx5_ib_mad_ifc_flags {
85 	MLX5_MAD_IFC_IGNORE_MKEY	= 1,
86 	MLX5_MAD_IFC_IGNORE_BKEY	= 2,
87 	MLX5_MAD_IFC_NET_VIEW		= 4,
88 };
89 
90 enum {
91 	MLX5_CROSS_CHANNEL_BFREG         = 0,
92 };
93 
94 enum {
95 	MLX5_CQE_VERSION_V0,
96 	MLX5_CQE_VERSION_V1,
97 };
98 
99 enum {
100 	MLX5_TM_MAX_RNDV_MSG_SIZE	= 64,
101 	MLX5_TM_MAX_SGE			= 1,
102 };
103 
104 enum {
105 	MLX5_IB_INVALID_UAR_INDEX	= BIT(31),
106 	MLX5_IB_INVALID_BFREG		= BIT(31),
107 };
108 
109 enum {
110 	MLX5_MAX_MEMIC_PAGES = 0x100,
111 	MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
112 };
113 
114 enum {
115 	MLX5_MEMIC_BASE_ALIGN	= 6,
116 	MLX5_MEMIC_BASE_SIZE	= 1 << MLX5_MEMIC_BASE_ALIGN,
117 };
118 
119 struct mlx5_ib_ucontext {
120 	struct ib_ucontext	ibucontext;
121 	struct list_head	db_page_list;
122 
123 	/* protect doorbell record alloc/free
124 	 */
125 	struct mutex		db_page_mutex;
126 	struct mlx5_bfreg_info	bfregi;
127 	u8			cqe_version;
128 	/* Transport Domain number */
129 	u32			tdn;
130 
131 	u64			lib_caps;
132 	DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
133 	u16			devx_uid;
134 	/* For RoCE LAG TX affinity */
135 	atomic_t		tx_port_affinity;
136 };
137 
138 static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
139 {
140 	return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
141 }
142 
143 struct mlx5_ib_pd {
144 	struct ib_pd		ibpd;
145 	u32			pdn;
146 	u16			uid;
147 };
148 
149 enum {
150 	MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
151 	MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
152 	MLX5_IB_FLOW_ACTION_DECAP,
153 };
154 
155 #define MLX5_IB_FLOW_MCAST_PRIO		(MLX5_BY_PASS_NUM_PRIOS - 1)
156 #define MLX5_IB_FLOW_LAST_PRIO		(MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
157 #if (MLX5_IB_FLOW_LAST_PRIO <= 0)
158 #error "Invalid number of bypass priorities"
159 #endif
160 #define MLX5_IB_FLOW_LEFTOVERS_PRIO	(MLX5_IB_FLOW_MCAST_PRIO + 1)
161 
162 #define MLX5_IB_NUM_FLOW_FT		(MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
163 #define MLX5_IB_NUM_SNIFFER_FTS		2
164 #define MLX5_IB_NUM_EGRESS_FTS		1
165 struct mlx5_ib_flow_prio {
166 	struct mlx5_flow_table		*flow_table;
167 	unsigned int			refcount;
168 };
169 
170 struct mlx5_ib_flow_handler {
171 	struct list_head		list;
172 	struct ib_flow			ibflow;
173 	struct mlx5_ib_flow_prio	*prio;
174 	struct mlx5_flow_handle		*rule;
175 	struct ib_counters		*ibcounters;
176 	struct mlx5_ib_dev		*dev;
177 	struct mlx5_ib_flow_matcher	*flow_matcher;
178 };
179 
180 struct mlx5_ib_flow_matcher {
181 	struct mlx5_ib_match_params matcher_mask;
182 	int			mask_len;
183 	enum mlx5_ib_flow_type	flow_type;
184 	enum mlx5_flow_namespace_type ns_type;
185 	u16			priority;
186 	struct mlx5_core_dev	*mdev;
187 	atomic_t		usecnt;
188 	u8			match_criteria_enable;
189 };
190 
191 struct mlx5_ib_flow_db {
192 	struct mlx5_ib_flow_prio	prios[MLX5_IB_NUM_FLOW_FT];
193 	struct mlx5_ib_flow_prio	egress_prios[MLX5_IB_NUM_FLOW_FT];
194 	struct mlx5_ib_flow_prio	sniffer[MLX5_IB_NUM_SNIFFER_FTS];
195 	struct mlx5_ib_flow_prio	egress[MLX5_IB_NUM_EGRESS_FTS];
196 	struct mlx5_flow_table		*lag_demux_ft;
197 	/* Protect flow steering bypass flow tables
198 	 * when add/del flow rules.
199 	 * only single add/removal of flow steering rule could be done
200 	 * simultaneously.
201 	 */
202 	struct mutex			lock;
203 };
204 
205 /* Use macros here so that don't have to duplicate
206  * enum ib_send_flags and enum ib_qp_type for low-level driver
207  */
208 
209 #define MLX5_IB_SEND_UMR_ENABLE_MR	       (IB_SEND_RESERVED_START << 0)
210 #define MLX5_IB_SEND_UMR_DISABLE_MR	       (IB_SEND_RESERVED_START << 1)
211 #define MLX5_IB_SEND_UMR_FAIL_IF_FREE	       (IB_SEND_RESERVED_START << 2)
212 #define MLX5_IB_SEND_UMR_UPDATE_XLT	       (IB_SEND_RESERVED_START << 3)
213 #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION    (IB_SEND_RESERVED_START << 4)
214 #define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS       IB_SEND_RESERVED_END
215 
216 #define MLX5_IB_QPT_REG_UMR	IB_QPT_RESERVED1
217 /*
218  * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
219  * creates the actual hardware QP.
220  */
221 #define MLX5_IB_QPT_HW_GSI	IB_QPT_RESERVED2
222 #define MLX5_IB_QPT_DCI		IB_QPT_RESERVED3
223 #define MLX5_IB_QPT_DCT		IB_QPT_RESERVED4
224 #define MLX5_IB_WR_UMR		IB_WR_RESERVED1
225 
226 #define MLX5_IB_UMR_OCTOWORD	       16
227 #define MLX5_IB_UMR_XLT_ALIGNMENT      64
228 
229 #define MLX5_IB_UPD_XLT_ZAP	      BIT(0)
230 #define MLX5_IB_UPD_XLT_ENABLE	      BIT(1)
231 #define MLX5_IB_UPD_XLT_ATOMIC	      BIT(2)
232 #define MLX5_IB_UPD_XLT_ADDR	      BIT(3)
233 #define MLX5_IB_UPD_XLT_PD	      BIT(4)
234 #define MLX5_IB_UPD_XLT_ACCESS	      BIT(5)
235 #define MLX5_IB_UPD_XLT_INDIRECT      BIT(6)
236 
237 /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
238  *
239  * These flags are intended for internal use by the mlx5_ib driver, and they
240  * rely on the range reserved for that use in the ib_qp_create_flags enum.
241  */
242 
243 /* Create a UD QP whose source QP number is 1 */
244 static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
245 {
246 	return IB_QP_CREATE_RESERVED_START;
247 }
248 
249 struct wr_list {
250 	u16	opcode;
251 	u16	next;
252 };
253 
254 enum mlx5_ib_rq_flags {
255 	MLX5_IB_RQ_CVLAN_STRIPPING	= 1 << 0,
256 	MLX5_IB_RQ_PCI_WRITE_END_PADDING	= 1 << 1,
257 };
258 
259 struct mlx5_ib_wq {
260 	struct mlx5_frag_buf_ctrl fbc;
261 	u64		       *wrid;
262 	u32		       *wr_data;
263 	struct wr_list	       *w_list;
264 	unsigned	       *wqe_head;
265 	u16		        unsig_count;
266 
267 	/* serialize post to the work queue
268 	 */
269 	spinlock_t		lock;
270 	int			wqe_cnt;
271 	int			max_post;
272 	int			max_gs;
273 	int			offset;
274 	int			wqe_shift;
275 	unsigned		head;
276 	unsigned		tail;
277 	u16			cur_post;
278 	void			*cur_edge;
279 };
280 
281 enum mlx5_ib_wq_flags {
282 	MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
283 	MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
284 };
285 
286 #define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
287 #define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
288 #define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
289 #define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
290 
291 struct mlx5_ib_rwq {
292 	struct ib_wq		ibwq;
293 	struct mlx5_core_qp	core_qp;
294 	u32			rq_num_pas;
295 	u32			log_rq_stride;
296 	u32			log_rq_size;
297 	u32			rq_page_offset;
298 	u32			log_page_size;
299 	u32			log_num_strides;
300 	u32			two_byte_shift_en;
301 	u32			single_stride_log_num_of_bytes;
302 	struct ib_umem		*umem;
303 	size_t			buf_size;
304 	unsigned int		page_shift;
305 	int			create_type;
306 	struct mlx5_db		db;
307 	u32			user_index;
308 	u32			wqe_count;
309 	u32			wqe_shift;
310 	int			wq_sig;
311 	u32			create_flags; /* Use enum mlx5_ib_wq_flags */
312 };
313 
314 enum {
315 	MLX5_QP_USER,
316 	MLX5_QP_KERNEL,
317 	MLX5_QP_EMPTY
318 };
319 
320 enum {
321 	MLX5_WQ_USER,
322 	MLX5_WQ_KERNEL
323 };
324 
325 struct mlx5_ib_rwq_ind_table {
326 	struct ib_rwq_ind_table ib_rwq_ind_tbl;
327 	u32			rqtn;
328 	u16			uid;
329 };
330 
331 struct mlx5_ib_ubuffer {
332 	struct ib_umem	       *umem;
333 	int			buf_size;
334 	u64			buf_addr;
335 };
336 
337 struct mlx5_ib_qp_base {
338 	struct mlx5_ib_qp	*container_mibqp;
339 	struct mlx5_core_qp	mqp;
340 	struct mlx5_ib_ubuffer	ubuffer;
341 };
342 
343 struct mlx5_ib_qp_trans {
344 	struct mlx5_ib_qp_base	base;
345 	u16			xrcdn;
346 	u8			alt_port;
347 	u8			atomic_rd_en;
348 	u8			resp_depth;
349 };
350 
351 struct mlx5_ib_rss_qp {
352 	u32	tirn;
353 };
354 
355 struct mlx5_ib_rq {
356 	struct mlx5_ib_qp_base base;
357 	struct mlx5_ib_wq	*rq;
358 	struct mlx5_ib_ubuffer	ubuffer;
359 	struct mlx5_db		*doorbell;
360 	u32			tirn;
361 	u8			state;
362 	u32			flags;
363 };
364 
365 struct mlx5_ib_sq {
366 	struct mlx5_ib_qp_base base;
367 	struct mlx5_ib_wq	*sq;
368 	struct mlx5_ib_ubuffer  ubuffer;
369 	struct mlx5_db		*doorbell;
370 	struct mlx5_flow_handle	*flow_rule;
371 	u32			tisn;
372 	u8			state;
373 };
374 
375 struct mlx5_ib_raw_packet_qp {
376 	struct mlx5_ib_sq sq;
377 	struct mlx5_ib_rq rq;
378 };
379 
380 struct mlx5_bf {
381 	int			buf_size;
382 	unsigned long		offset;
383 	struct mlx5_sq_bfreg   *bfreg;
384 };
385 
386 struct mlx5_ib_dct {
387 	struct mlx5_core_dct    mdct;
388 	u32                     *in;
389 };
390 
391 struct mlx5_ib_qp {
392 	struct ib_qp		ibqp;
393 	union {
394 		struct mlx5_ib_qp_trans trans_qp;
395 		struct mlx5_ib_raw_packet_qp raw_packet_qp;
396 		struct mlx5_ib_rss_qp rss_qp;
397 		struct mlx5_ib_dct dct;
398 	};
399 	struct mlx5_frag_buf	buf;
400 
401 	struct mlx5_db		db;
402 	struct mlx5_ib_wq	rq;
403 
404 	u8			sq_signal_bits;
405 	u8			next_fence;
406 	struct mlx5_ib_wq	sq;
407 
408 	/* serialize qp state modifications
409 	 */
410 	struct mutex		mutex;
411 	u32			flags;
412 	u8			port;
413 	u8			state;
414 	int			wq_sig;
415 	int			scat_cqe;
416 	int			max_inline_data;
417 	struct mlx5_bf	        bf;
418 	int			has_rq;
419 
420 	/* only for user space QPs. For kernel
421 	 * we have it from the bf object
422 	 */
423 	int			bfregn;
424 
425 	int			create_type;
426 
427 	/* Store signature errors */
428 	bool			signature_en;
429 
430 	struct list_head	qps_list;
431 	struct list_head	cq_recv_list;
432 	struct list_head	cq_send_list;
433 	struct mlx5_rate_limit	rl;
434 	u32                     underlay_qpn;
435 	u32			flags_en;
436 	/* storage for qp sub type when core qp type is IB_QPT_DRIVER */
437 	enum ib_qp_type		qp_sub_type;
438 };
439 
440 struct mlx5_ib_cq_buf {
441 	struct mlx5_frag_buf_ctrl fbc;
442 	struct mlx5_frag_buf    frag_buf;
443 	struct ib_umem		*umem;
444 	int			cqe_size;
445 	int			nent;
446 };
447 
448 enum mlx5_ib_qp_flags {
449 	MLX5_IB_QP_LSO                          = IB_QP_CREATE_IPOIB_UD_LSO,
450 	MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK     = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
451 	MLX5_IB_QP_CROSS_CHANNEL            = IB_QP_CREATE_CROSS_CHANNEL,
452 	MLX5_IB_QP_MANAGED_SEND             = IB_QP_CREATE_MANAGED_SEND,
453 	MLX5_IB_QP_MANAGED_RECV             = IB_QP_CREATE_MANAGED_RECV,
454 	MLX5_IB_QP_SIGNATURE_HANDLING           = 1 << 5,
455 	/* QP uses 1 as its source QP number */
456 	MLX5_IB_QP_SQPN_QP1			= 1 << 6,
457 	MLX5_IB_QP_CAP_SCATTER_FCS		= 1 << 7,
458 	MLX5_IB_QP_RSS				= 1 << 8,
459 	MLX5_IB_QP_CVLAN_STRIPPING		= 1 << 9,
460 	MLX5_IB_QP_UNDERLAY			= 1 << 10,
461 	MLX5_IB_QP_PCI_WRITE_END_PADDING	= 1 << 11,
462 	MLX5_IB_QP_TUNNEL_OFFLOAD		= 1 << 12,
463 	MLX5_IB_QP_PACKET_BASED_CREDIT		= 1 << 13,
464 };
465 
466 struct mlx5_umr_wr {
467 	struct ib_send_wr		wr;
468 	u64				virt_addr;
469 	u64				offset;
470 	struct ib_pd		       *pd;
471 	unsigned int			page_shift;
472 	unsigned int			xlt_size;
473 	u64				length;
474 	int				access_flags;
475 	u32				mkey;
476 };
477 
478 static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
479 {
480 	return container_of(wr, struct mlx5_umr_wr, wr);
481 }
482 
483 struct mlx5_shared_mr_info {
484 	int mr_id;
485 	struct ib_umem		*umem;
486 };
487 
488 enum mlx5_ib_cq_pr_flags {
489 	MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD	= 1 << 0,
490 };
491 
492 struct mlx5_ib_cq {
493 	struct ib_cq		ibcq;
494 	struct mlx5_core_cq	mcq;
495 	struct mlx5_ib_cq_buf	buf;
496 	struct mlx5_db		db;
497 
498 	/* serialize access to the CQ
499 	 */
500 	spinlock_t		lock;
501 
502 	/* protect resize cq
503 	 */
504 	struct mutex		resize_mutex;
505 	struct mlx5_ib_cq_buf  *resize_buf;
506 	struct ib_umem	       *resize_umem;
507 	int			cqe_size;
508 	struct list_head	list_send_qp;
509 	struct list_head	list_recv_qp;
510 	u32			create_flags;
511 	struct list_head	wc_list;
512 	enum ib_cq_notify_flags notify_flags;
513 	struct work_struct	notify_work;
514 	u16			private_flags; /* Use mlx5_ib_cq_pr_flags */
515 };
516 
517 struct mlx5_ib_wc {
518 	struct ib_wc wc;
519 	struct list_head list;
520 };
521 
522 struct mlx5_ib_srq {
523 	struct ib_srq		ibsrq;
524 	struct mlx5_core_srq	msrq;
525 	struct mlx5_frag_buf	buf;
526 	struct mlx5_db		db;
527 	struct mlx5_frag_buf_ctrl fbc;
528 	u64		       *wrid;
529 	/* protect SRQ hanlding
530 	 */
531 	spinlock_t		lock;
532 	int			head;
533 	int			tail;
534 	u16			wqe_ctr;
535 	struct ib_umem	       *umem;
536 	/* serialize arming a SRQ
537 	 */
538 	struct mutex		mutex;
539 	int			wq_sig;
540 };
541 
542 struct mlx5_ib_xrcd {
543 	struct ib_xrcd		ibxrcd;
544 	u32			xrcdn;
545 };
546 
547 enum mlx5_ib_mtt_access_flags {
548 	MLX5_IB_MTT_READ  = (1 << 0),
549 	MLX5_IB_MTT_WRITE = (1 << 1),
550 };
551 
552 struct mlx5_ib_dm {
553 	struct ib_dm		ibdm;
554 	phys_addr_t		dev_addr;
555 };
556 
557 #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
558 
559 #define MLX5_IB_DM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
560 				   IB_ACCESS_REMOTE_WRITE  |\
561 				   IB_ACCESS_REMOTE_READ   |\
562 				   IB_ACCESS_REMOTE_ATOMIC |\
563 				   IB_ZERO_BASED)
564 
565 struct mlx5_ib_mr {
566 	struct ib_mr		ibmr;
567 	void			*descs;
568 	dma_addr_t		desc_map;
569 	int			ndescs;
570 	int			max_descs;
571 	int			desc_size;
572 	int			access_mode;
573 	struct mlx5_core_mkey	mmkey;
574 	struct ib_umem	       *umem;
575 	struct mlx5_shared_mr_info	*smr_info;
576 	struct list_head	list;
577 	int			order;
578 	bool			allocated_from_cache;
579 	int			npages;
580 	struct mlx5_ib_dev     *dev;
581 	u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
582 	struct mlx5_core_sig_ctx    *sig;
583 	int			live;
584 	void			*descs_alloc;
585 	int			access_flags; /* Needed for rereg MR */
586 
587 	struct mlx5_ib_mr      *parent;
588 	atomic_t		num_leaf_free;
589 	wait_queue_head_t       q_leaf_free;
590 };
591 
592 struct mlx5_ib_mw {
593 	struct ib_mw		ibmw;
594 	struct mlx5_core_mkey	mmkey;
595 	int			ndescs;
596 };
597 
598 struct mlx5_ib_umr_context {
599 	struct ib_cqe		cqe;
600 	enum ib_wc_status	status;
601 	struct completion	done;
602 };
603 
604 struct umr_common {
605 	struct ib_pd	*pd;
606 	struct ib_cq	*cq;
607 	struct ib_qp	*qp;
608 	/* control access to UMR QP
609 	 */
610 	struct semaphore	sem;
611 };
612 
613 enum {
614 	MLX5_FMR_INVALID,
615 	MLX5_FMR_VALID,
616 	MLX5_FMR_BUSY,
617 };
618 
619 struct mlx5_cache_ent {
620 	struct list_head	head;
621 	/* sync access to the cahce entry
622 	 */
623 	spinlock_t		lock;
624 
625 
626 	struct dentry	       *dir;
627 	char                    name[4];
628 	u32                     order;
629 	u32			xlt;
630 	u32			access_mode;
631 	u32			page;
632 
633 	u32			size;
634 	u32                     cur;
635 	u32                     miss;
636 	u32			limit;
637 
638 	struct dentry          *fsize;
639 	struct dentry          *fcur;
640 	struct dentry          *fmiss;
641 	struct dentry          *flimit;
642 
643 	struct mlx5_ib_dev     *dev;
644 	struct work_struct	work;
645 	struct delayed_work	dwork;
646 	int			pending;
647 	struct completion	compl;
648 };
649 
650 struct mlx5_mr_cache {
651 	struct workqueue_struct *wq;
652 	struct mlx5_cache_ent	ent[MAX_MR_CACHE_ENTRIES];
653 	int			stopped;
654 	struct dentry		*root;
655 	unsigned long		last_add;
656 };
657 
658 struct mlx5_ib_gsi_qp;
659 
660 struct mlx5_ib_port_resources {
661 	struct mlx5_ib_resources *devr;
662 	struct mlx5_ib_gsi_qp *gsi;
663 	struct work_struct pkey_change_work;
664 };
665 
666 struct mlx5_ib_resources {
667 	struct ib_cq	*c0;
668 	struct ib_xrcd	*x0;
669 	struct ib_xrcd	*x1;
670 	struct ib_pd	*p0;
671 	struct ib_srq	*s0;
672 	struct ib_srq	*s1;
673 	struct mlx5_ib_port_resources ports[2];
674 	/* Protects changes to the port resources */
675 	struct mutex	mutex;
676 };
677 
678 struct mlx5_ib_counters {
679 	const char **names;
680 	size_t *offsets;
681 	u32 num_q_counters;
682 	u32 num_cong_counters;
683 	u32 num_ext_ppcnt_counters;
684 	u16 set_id;
685 	bool set_id_valid;
686 };
687 
688 struct mlx5_ib_multiport_info;
689 
690 struct mlx5_ib_multiport {
691 	struct mlx5_ib_multiport_info *mpi;
692 	/* To be held when accessing the multiport info */
693 	spinlock_t mpi_lock;
694 };
695 
696 struct mlx5_ib_port {
697 	struct mlx5_ib_counters cnts;
698 	struct mlx5_ib_multiport mp;
699 	struct mlx5_ib_dbg_cc_params	*dbg_cc_params;
700 };
701 
702 struct mlx5_roce {
703 	/* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
704 	 * netdev pointer
705 	 */
706 	rwlock_t		netdev_lock;
707 	struct net_device	*netdev;
708 	struct notifier_block	nb;
709 	atomic_t		tx_port_affinity;
710 	enum ib_port_state last_port_state;
711 	struct mlx5_ib_dev	*dev;
712 	u8			native_port_num;
713 };
714 
715 struct mlx5_ib_dbg_param {
716 	int			offset;
717 	struct mlx5_ib_dev	*dev;
718 	struct dentry		*dentry;
719 	u8			port_num;
720 };
721 
722 enum mlx5_ib_dbg_cc_types {
723 	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
724 	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
725 	MLX5_IB_DBG_CC_RP_TIME_RESET,
726 	MLX5_IB_DBG_CC_RP_BYTE_RESET,
727 	MLX5_IB_DBG_CC_RP_THRESHOLD,
728 	MLX5_IB_DBG_CC_RP_AI_RATE,
729 	MLX5_IB_DBG_CC_RP_HAI_RATE,
730 	MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
731 	MLX5_IB_DBG_CC_RP_MIN_RATE,
732 	MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
733 	MLX5_IB_DBG_CC_RP_DCE_TCP_G,
734 	MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
735 	MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
736 	MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
737 	MLX5_IB_DBG_CC_RP_GD,
738 	MLX5_IB_DBG_CC_NP_CNP_DSCP,
739 	MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
740 	MLX5_IB_DBG_CC_NP_CNP_PRIO,
741 	MLX5_IB_DBG_CC_MAX,
742 };
743 
744 struct mlx5_ib_dbg_cc_params {
745 	struct dentry			*root;
746 	struct mlx5_ib_dbg_param	params[MLX5_IB_DBG_CC_MAX];
747 };
748 
749 enum {
750 	MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
751 };
752 
753 struct mlx5_ib_dbg_delay_drop {
754 	struct dentry		*dir_debugfs;
755 	struct dentry		*rqs_cnt_debugfs;
756 	struct dentry		*events_cnt_debugfs;
757 	struct dentry		*timeout_debugfs;
758 };
759 
760 struct mlx5_ib_delay_drop {
761 	struct mlx5_ib_dev     *dev;
762 	struct work_struct	delay_drop_work;
763 	/* serialize setting of delay drop */
764 	struct mutex		lock;
765 	u32			timeout;
766 	bool			activate;
767 	atomic_t		events_cnt;
768 	atomic_t		rqs_cnt;
769 	struct mlx5_ib_dbg_delay_drop *dbg;
770 };
771 
772 enum mlx5_ib_stages {
773 	MLX5_IB_STAGE_INIT,
774 	MLX5_IB_STAGE_FLOW_DB,
775 	MLX5_IB_STAGE_CAPS,
776 	MLX5_IB_STAGE_NON_DEFAULT_CB,
777 	MLX5_IB_STAGE_ROCE,
778 	MLX5_IB_STAGE_SRQ,
779 	MLX5_IB_STAGE_DEVICE_RESOURCES,
780 	MLX5_IB_STAGE_DEVICE_NOTIFIER,
781 	MLX5_IB_STAGE_ODP,
782 	MLX5_IB_STAGE_COUNTERS,
783 	MLX5_IB_STAGE_CONG_DEBUGFS,
784 	MLX5_IB_STAGE_UAR,
785 	MLX5_IB_STAGE_BFREG,
786 	MLX5_IB_STAGE_PRE_IB_REG_UMR,
787 	MLX5_IB_STAGE_WHITELIST_UID,
788 	MLX5_IB_STAGE_IB_REG,
789 	MLX5_IB_STAGE_POST_IB_REG_UMR,
790 	MLX5_IB_STAGE_DELAY_DROP,
791 	MLX5_IB_STAGE_CLASS_ATTR,
792 	MLX5_IB_STAGE_MAX,
793 };
794 
795 struct mlx5_ib_stage {
796 	int (*init)(struct mlx5_ib_dev *dev);
797 	void (*cleanup)(struct mlx5_ib_dev *dev);
798 };
799 
800 #define STAGE_CREATE(_stage, _init, _cleanup) \
801 	.stage[_stage] = {.init = _init, .cleanup = _cleanup}
802 
803 struct mlx5_ib_profile {
804 	struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
805 };
806 
807 struct mlx5_ib_multiport_info {
808 	struct list_head list;
809 	struct mlx5_ib_dev *ibdev;
810 	struct mlx5_core_dev *mdev;
811 	struct notifier_block mdev_events;
812 	struct completion unref_comp;
813 	u64 sys_image_guid;
814 	u32 mdev_refcnt;
815 	bool is_master;
816 	bool unaffiliate;
817 };
818 
819 struct mlx5_ib_flow_action {
820 	struct ib_flow_action		ib_action;
821 	union {
822 		struct {
823 			u64			    ib_flags;
824 			struct mlx5_accel_esp_xfrm *ctx;
825 		} esp_aes_gcm;
826 		struct {
827 			struct mlx5_ib_dev *dev;
828 			u32 sub_type;
829 			u32 action_id;
830 		} flow_action_raw;
831 	};
832 };
833 
834 struct mlx5_memic {
835 	struct mlx5_core_dev *dev;
836 	spinlock_t		memic_lock;
837 	DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
838 };
839 
840 struct mlx5_read_counters_attr {
841 	struct mlx5_fc *hw_cntrs_hndl;
842 	u64 *out;
843 	u32 flags;
844 };
845 
846 enum mlx5_ib_counters_type {
847 	MLX5_IB_COUNTERS_FLOW,
848 };
849 
850 struct mlx5_ib_mcounters {
851 	struct ib_counters ibcntrs;
852 	enum mlx5_ib_counters_type type;
853 	/* number of counters supported for this counters type */
854 	u32 counters_num;
855 	struct mlx5_fc *hw_cntrs_hndl;
856 	/* read function for this counters type */
857 	int (*read_counters)(struct ib_device *ibdev,
858 			     struct mlx5_read_counters_attr *read_attr);
859 	/* max index set as part of create_flow */
860 	u32 cntrs_max_index;
861 	/* number of counters data entries (<description,index> pair) */
862 	u32 ncounters;
863 	/* counters data array for descriptions and indexes */
864 	struct mlx5_ib_flow_counters_desc *counters_data;
865 	/* protects access to mcounters internal data */
866 	struct mutex mcntrs_mutex;
867 };
868 
869 static inline struct mlx5_ib_mcounters *
870 to_mcounters(struct ib_counters *ibcntrs)
871 {
872 	return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
873 }
874 
875 int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
876 			   bool is_egress,
877 			   struct mlx5_flow_act *action);
878 struct mlx5_ib_lb_state {
879 	/* protect the user_td */
880 	struct mutex		mutex;
881 	u32			user_td;
882 	int			qps;
883 	bool			enabled;
884 };
885 
886 struct mlx5_ib_pf_eq {
887 	struct mlx5_ib_dev *dev;
888 	struct mlx5_eq *core;
889 	struct work_struct work;
890 	spinlock_t lock; /* Pagefaults spinlock */
891 	struct workqueue_struct *wq;
892 	mempool_t *pool;
893 };
894 
895 struct mlx5_ib_dev {
896 	struct ib_device		ib_dev;
897 	struct mlx5_core_dev		*mdev;
898 	struct notifier_block		mdev_events;
899 	struct mlx5_roce		roce[MLX5_MAX_PORTS];
900 	int				num_ports;
901 	/* serialize update of capability mask
902 	 */
903 	struct mutex			cap_mask_mutex;
904 	bool				ib_active;
905 	struct umr_common		umrc;
906 	/* sync used page count stats
907 	 */
908 	struct mlx5_ib_resources	devr;
909 	struct mlx5_mr_cache		cache;
910 	struct timer_list		delay_timer;
911 	/* Prevents soft lock on massive reg MRs */
912 	struct mutex			slow_path_mutex;
913 	int				fill_delay;
914 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
915 	struct ib_odp_caps	odp_caps;
916 	u64			odp_max_size;
917 	struct mlx5_ib_pf_eq	odp_pf_eq;
918 
919 	/*
920 	 * Sleepable RCU that prevents destruction of MRs while they are still
921 	 * being used by a page fault handler.
922 	 */
923 	struct srcu_struct      mr_srcu;
924 	u32			null_mkey;
925 	struct workqueue_struct *advise_mr_wq;
926 #endif
927 	struct mlx5_ib_flow_db	*flow_db;
928 	/* protect resources needed as part of reset flow */
929 	spinlock_t		reset_flow_resource_lock;
930 	struct list_head	qp_list;
931 	/* Array with num_ports elements */
932 	struct mlx5_ib_port	*port;
933 	struct mlx5_sq_bfreg	bfreg;
934 	struct mlx5_sq_bfreg	fp_bfreg;
935 	struct mlx5_ib_delay_drop	delay_drop;
936 	const struct mlx5_ib_profile	*profile;
937 	struct mlx5_eswitch_rep		*rep;
938 	int				lag_active;
939 
940 	struct mlx5_ib_lb_state		lb;
941 	u8			umr_fence;
942 	struct list_head	ib_dev_list;
943 	u64			sys_image_guid;
944 	struct mlx5_memic	memic;
945 	u16			devx_whitelist_uid;
946 	struct mlx5_srq_table   srq_table;
947 };
948 
949 static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
950 {
951 	return container_of(mcq, struct mlx5_ib_cq, mcq);
952 }
953 
954 static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
955 {
956 	return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
957 }
958 
959 static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
960 {
961 	return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
962 }
963 
964 static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
965 {
966 	return container_of(ibcq, struct mlx5_ib_cq, ibcq);
967 }
968 
969 static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
970 {
971 	return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
972 }
973 
974 static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
975 {
976 	return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
977 }
978 
979 static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
980 {
981 	return container_of(mmkey, struct mlx5_ib_mr, mmkey);
982 }
983 
984 static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
985 {
986 	return container_of(ibpd, struct mlx5_ib_pd, ibpd);
987 }
988 
989 static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
990 {
991 	return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
992 }
993 
994 static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
995 {
996 	return container_of(ibqp, struct mlx5_ib_qp, ibqp);
997 }
998 
999 static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
1000 {
1001 	return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
1002 }
1003 
1004 static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
1005 {
1006 	return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
1007 }
1008 
1009 static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
1010 {
1011 	return container_of(msrq, struct mlx5_ib_srq, msrq);
1012 }
1013 
1014 static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
1015 {
1016 	return container_of(ibdm, struct mlx5_ib_dm, ibdm);
1017 }
1018 
1019 static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
1020 {
1021 	return container_of(ibmr, struct mlx5_ib_mr, ibmr);
1022 }
1023 
1024 static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
1025 {
1026 	return container_of(ibmw, struct mlx5_ib_mw, ibmw);
1027 }
1028 
1029 static inline struct mlx5_ib_flow_action *
1030 to_mflow_act(struct ib_flow_action *ibact)
1031 {
1032 	return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
1033 }
1034 
1035 int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
1036 			struct mlx5_db *db);
1037 void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1038 void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1039 void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1040 void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1041 int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
1042 		 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1043 		 const void *in_mad, void *response_mad);
1044 struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
1045 				u32 flags, struct ib_udata *udata);
1046 int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1047 int mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
1048 struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
1049 				  struct ib_srq_init_attr *init_attr,
1050 				  struct ib_udata *udata);
1051 int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1052 		       enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1053 int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1054 int mlx5_ib_destroy_srq(struct ib_srq *srq);
1055 int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1056 			  const struct ib_recv_wr **bad_wr);
1057 int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1058 void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1059 struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1060 				struct ib_qp_init_attr *init_attr,
1061 				struct ib_udata *udata);
1062 int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1063 		      int attr_mask, struct ib_udata *udata);
1064 int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1065 		     struct ib_qp_init_attr *qp_init_attr);
1066 int mlx5_ib_destroy_qp(struct ib_qp *qp);
1067 void mlx5_ib_drain_sq(struct ib_qp *qp);
1068 void mlx5_ib_drain_rq(struct ib_qp *qp);
1069 int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1070 		      const struct ib_send_wr **bad_wr);
1071 int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1072 		      const struct ib_recv_wr **bad_wr);
1073 int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
1074 			  void *buffer, u32 length,
1075 			  struct mlx5_ib_qp_base *base);
1076 struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
1077 				const struct ib_cq_init_attr *attr,
1078 				struct ib_ucontext *context,
1079 				struct ib_udata *udata);
1080 int mlx5_ib_destroy_cq(struct ib_cq *cq);
1081 int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1082 int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1083 int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1084 int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1085 struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1086 struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1087 				  u64 virt_addr, int access_flags,
1088 				  struct ib_udata *udata);
1089 int mlx5_ib_advise_mr(struct ib_pd *pd,
1090 		      enum ib_uverbs_advise_mr_advice advice,
1091 		      u32 flags,
1092 		      struct ib_sge *sg_list,
1093 		      u32 num_sge,
1094 		      struct uverbs_attr_bundle *attrs);
1095 struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1096 			       struct ib_udata *udata);
1097 int mlx5_ib_dealloc_mw(struct ib_mw *mw);
1098 int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1099 		       int page_shift, int flags);
1100 struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1101 					     int access_flags);
1102 void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
1103 int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1104 			  u64 length, u64 virt_addr, int access_flags,
1105 			  struct ib_pd *pd, struct ib_udata *udata);
1106 int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
1107 struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
1108 			       enum ib_mr_type mr_type,
1109 			       u32 max_num_sg);
1110 int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1111 		      unsigned int *sg_offset);
1112 int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
1113 			const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1114 			const struct ib_mad_hdr *in, size_t in_mad_size,
1115 			struct ib_mad_hdr *out, size_t *out_mad_size,
1116 			u16 *out_mad_pkey_index);
1117 struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1118 					  struct ib_ucontext *context,
1119 					  struct ib_udata *udata);
1120 int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
1121 int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1122 int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1123 int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1124 					  struct ib_smp *out_mad);
1125 int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1126 					 __be64 *sys_image_guid);
1127 int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1128 				 u16 *max_pkeys);
1129 int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1130 				 u32 *vendor_id);
1131 int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1132 int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1133 int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1134 			    u16 *pkey);
1135 int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1136 			    union ib_gid *gid);
1137 int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1138 			    struct ib_port_attr *props);
1139 int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1140 		       struct ib_port_attr *props);
1141 int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1142 void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
1143 void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1144 			unsigned long max_page_shift,
1145 			int *count, int *shift,
1146 			int *ncont, int *order);
1147 void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1148 			    int page_shift, size_t offset, size_t num_pages,
1149 			    __be64 *pas, int access_flags);
1150 void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1151 			  int page_shift, __be64 *pas, int access_flags);
1152 void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1153 int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
1154 int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1155 int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
1156 
1157 struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
1158 void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
1159 int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1160 			    struct ib_mr_status *mr_status);
1161 struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1162 				struct ib_wq_init_attr *init_attr,
1163 				struct ib_udata *udata);
1164 int mlx5_ib_destroy_wq(struct ib_wq *wq);
1165 int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1166 		      u32 wq_attr_mask, struct ib_udata *udata);
1167 struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1168 						      struct ib_rwq_ind_table_init_attr *init_attr,
1169 						      struct ib_udata *udata);
1170 int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
1171 bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
1172 struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1173 			       struct ib_ucontext *context,
1174 			       struct ib_dm_alloc_attr *attr,
1175 			       struct uverbs_attr_bundle *attrs);
1176 int mlx5_ib_dealloc_dm(struct ib_dm *ibdm);
1177 struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1178 				struct ib_dm_mr_attr *attr,
1179 				struct uverbs_attr_bundle *attrs);
1180 
1181 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1182 void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
1183 int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
1184 void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
1185 int __init mlx5_ib_odp_init(void);
1186 void mlx5_ib_odp_cleanup(void);
1187 void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, unsigned long start,
1188 			      unsigned long end);
1189 void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1190 void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1191 			   size_t nentries, struct mlx5_ib_mr *mr, int flags);
1192 
1193 int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1194 			       enum ib_uverbs_advise_mr_advice advice,
1195 			       u32 flags, struct ib_sge *sg_list, u32 num_sge);
1196 #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1197 static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
1198 {
1199 	return;
1200 }
1201 
1202 static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
1203 static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
1204 static inline int mlx5_ib_odp_init(void) { return 0; }
1205 static inline void mlx5_ib_odp_cleanup(void)				    {}
1206 static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1207 static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
1208 					 size_t nentries, struct mlx5_ib_mr *mr,
1209 					 int flags) {}
1210 
1211 static inline int
1212 mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1213 			   enum ib_uverbs_advise_mr_advice advice, u32 flags,
1214 			   struct ib_sge *sg_list, u32 num_sge)
1215 {
1216 	return -EOPNOTSUPP;
1217 }
1218 #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1219 
1220 /* Needed for rep profile */
1221 int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev);
1222 void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev);
1223 int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev);
1224 int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev);
1225 int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev);
1226 int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev);
1227 void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev);
1228 int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev);
1229 void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev);
1230 int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev);
1231 void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev);
1232 int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev);
1233 void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev);
1234 void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev);
1235 int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev);
1236 void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev);
1237 int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev);
1238 void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1239 		      const struct mlx5_ib_profile *profile,
1240 		      int stage);
1241 void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1242 		    const struct mlx5_ib_profile *profile);
1243 
1244 int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1245 			  u8 port, struct ifla_vf_info *info);
1246 int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1247 			      u8 port, int state);
1248 int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1249 			 u8 port, struct ifla_vf_stats *stats);
1250 int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1251 			u64 guid, int type);
1252 
1253 __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1254 			       const struct ib_gid_attr *attr);
1255 
1256 void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1257 int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1258 
1259 /* GSI QP helper functions */
1260 struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1261 				    struct ib_qp_init_attr *init_attr);
1262 int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1263 int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1264 			  int attr_mask);
1265 int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1266 			 int qp_attr_mask,
1267 			 struct ib_qp_init_attr *qp_init_attr);
1268 int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1269 			  const struct ib_send_wr **bad_wr);
1270 int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1271 			  const struct ib_recv_wr **bad_wr);
1272 void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
1273 
1274 int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1275 
1276 void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1277 			int bfregn);
1278 struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1279 struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1280 						   u8 ib_port_num,
1281 						   u8 *native_port_num);
1282 void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1283 				  u8 port_num);
1284 
1285 #if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1286 int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
1287 void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
1288 const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
1289 extern const struct uapi_definition mlx5_ib_devx_defs[];
1290 extern const struct uapi_definition mlx5_ib_flow_defs[];
1291 struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1292 	struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1293 	struct mlx5_flow_act *flow_act, u32 counter_id,
1294 	void *cmd_in, int inlen, int dest_id, int dest_type);
1295 bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
1296 bool mlx5_ib_devx_is_flow_counter(void *obj, u32 *counter_id);
1297 int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
1298 void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
1299 #else
1300 static inline int
1301 mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1302 			   bool is_user) { return -EOPNOTSUPP; }
1303 static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
1304 static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1305 					     int *dest_type)
1306 {
1307 	return false;
1308 }
1309 static inline void
1310 mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
1311 {
1312 	return;
1313 };
1314 #endif
1315 static inline void init_query_mad(struct ib_smp *mad)
1316 {
1317 	mad->base_version  = 1;
1318 	mad->mgmt_class    = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1319 	mad->class_version = 1;
1320 	mad->method	   = IB_MGMT_METHOD_GET;
1321 }
1322 
1323 static inline u8 convert_access(int acc)
1324 {
1325 	return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC       : 0) |
1326 	       (acc & IB_ACCESS_REMOTE_WRITE  ? MLX5_PERM_REMOTE_WRITE : 0) |
1327 	       (acc & IB_ACCESS_REMOTE_READ   ? MLX5_PERM_REMOTE_READ  : 0) |
1328 	       (acc & IB_ACCESS_LOCAL_WRITE   ? MLX5_PERM_LOCAL_WRITE  : 0) |
1329 	       MLX5_PERM_LOCAL_READ;
1330 }
1331 
1332 static inline int is_qp1(enum ib_qp_type qp_type)
1333 {
1334 	return qp_type == MLX5_IB_QPT_HW_GSI;
1335 }
1336 
1337 #define MLX5_MAX_UMR_SHIFT 16
1338 #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1339 
1340 static inline u32 check_cq_create_flags(u32 flags)
1341 {
1342 	/*
1343 	 * It returns non-zero value for unsupported CQ
1344 	 * create flags, otherwise it returns zero.
1345 	 */
1346 	return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1347 			  IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
1348 }
1349 
1350 static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1351 				     u32 *user_index)
1352 {
1353 	if (cqe_version) {
1354 		if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1355 		    (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1356 			return -EINVAL;
1357 		*user_index = cmd_uidx;
1358 	} else {
1359 		*user_index = MLX5_IB_DEFAULT_UIDX;
1360 	}
1361 
1362 	return 0;
1363 }
1364 
1365 static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1366 				    struct mlx5_ib_create_qp *ucmd,
1367 				    int inlen,
1368 				    u32 *user_index)
1369 {
1370 	u8 cqe_version = ucontext->cqe_version;
1371 
1372 	if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1373 	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1374 		return 0;
1375 
1376 	if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1377 	       !!cqe_version))
1378 		return -EINVAL;
1379 
1380 	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1381 }
1382 
1383 static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1384 				     struct mlx5_ib_create_srq *ucmd,
1385 				     int inlen,
1386 				     u32 *user_index)
1387 {
1388 	u8 cqe_version = ucontext->cqe_version;
1389 
1390 	if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1391 	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1392 		return 0;
1393 
1394 	if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1395 	       !!cqe_version))
1396 		return -EINVAL;
1397 
1398 	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1399 }
1400 
1401 static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1402 {
1403 	return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1404 				MLX5_UARS_IN_PAGE : 1;
1405 }
1406 
1407 static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1408 				      struct mlx5_bfreg_info *bfregi)
1409 {
1410 	return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
1411 }
1412 
1413 unsigned long mlx5_ib_get_xlt_emergency_page(void);
1414 void mlx5_ib_put_xlt_emergency_page(void);
1415 
1416 int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
1417 			struct mlx5_bfreg_info *bfregi, u32 bfregn,
1418 			bool dyn_bfreg);
1419 #endif /* MLX5_IB_H */
1420