1 // SPDX-License-Identifier: GPL-2.0 or Linux-OpenIB
2 /* Copyright (c) 2015 - 2021 Intel Corporation */
3 #include "main.h"
4 
5 /**
6  * irdma_query_device - get device attributes
7  * @ibdev: device pointer from stack
8  * @props: returning device attributes
9  * @udata: user data
10  */
11 static int irdma_query_device(struct ib_device *ibdev,
12 			      struct ib_device_attr *props,
13 			      struct ib_udata *udata)
14 {
15 	struct irdma_device *iwdev = to_iwdev(ibdev);
16 	struct irdma_pci_f *rf = iwdev->rf;
17 	struct pci_dev *pcidev = iwdev->rf->pcidev;
18 	struct irdma_hw_attrs *hw_attrs = &rf->sc_dev.hw_attrs;
19 
20 	if (udata->inlen || udata->outlen)
21 		return -EINVAL;
22 
23 	memset(props, 0, sizeof(*props));
24 	addrconf_addr_eui48((u8 *)&props->sys_image_guid,
25 			    iwdev->netdev->dev_addr);
26 	props->fw_ver = (u64)irdma_fw_major_ver(&rf->sc_dev) << 32 |
27 			irdma_fw_minor_ver(&rf->sc_dev);
28 	props->device_cap_flags = IB_DEVICE_MEM_WINDOW |
29 				  IB_DEVICE_MEM_MGT_EXTENSIONS;
30 	props->kernel_cap_flags = IBK_LOCAL_DMA_LKEY;
31 	props->vendor_id = pcidev->vendor;
32 	props->vendor_part_id = pcidev->device;
33 
34 	props->hw_ver = rf->pcidev->revision;
35 	props->page_size_cap = hw_attrs->page_size_cap;
36 	props->max_mr_size = hw_attrs->max_mr_size;
37 	props->max_qp = rf->max_qp - rf->used_qps;
38 	props->max_qp_wr = hw_attrs->max_qp_wr;
39 	props->max_send_sge = hw_attrs->uk_attrs.max_hw_wq_frags;
40 	props->max_recv_sge = hw_attrs->uk_attrs.max_hw_wq_frags;
41 	props->max_cq = rf->max_cq - rf->used_cqs;
42 	props->max_cqe = rf->max_cqe - 1;
43 	props->max_mr = rf->max_mr - rf->used_mrs;
44 	props->max_mw = props->max_mr;
45 	props->max_pd = rf->max_pd - rf->used_pds;
46 	props->max_sge_rd = hw_attrs->uk_attrs.max_hw_read_sges;
47 	props->max_qp_rd_atom = hw_attrs->max_hw_ird;
48 	props->max_qp_init_rd_atom = hw_attrs->max_hw_ord;
49 	if (rdma_protocol_roce(ibdev, 1)) {
50 		props->device_cap_flags |= IB_DEVICE_RC_RNR_NAK_GEN;
51 		props->max_pkeys = IRDMA_PKEY_TBL_SZ;
52 	}
53 
54 	props->max_ah = rf->max_ah;
55 	props->max_mcast_grp = rf->max_mcg;
56 	props->max_mcast_qp_attach = IRDMA_MAX_MGS_PER_CTX;
57 	props->max_total_mcast_qp_attach = rf->max_qp * IRDMA_MAX_MGS_PER_CTX;
58 	props->max_fast_reg_page_list_len = IRDMA_MAX_PAGES_PER_FMR;
59 #define HCA_CLOCK_TIMESTAMP_MASK 0x1ffff
60 	if (hw_attrs->uk_attrs.hw_rev >= IRDMA_GEN_2)
61 		props->timestamp_mask = HCA_CLOCK_TIMESTAMP_MASK;
62 
63 	return 0;
64 }
65 
66 /**
67  * irdma_query_port - get port attributes
68  * @ibdev: device pointer from stack
69  * @port: port number for query
70  * @props: returning device attributes
71  */
72 static int irdma_query_port(struct ib_device *ibdev, u32 port,
73 			    struct ib_port_attr *props)
74 {
75 	struct irdma_device *iwdev = to_iwdev(ibdev);
76 	struct net_device *netdev = iwdev->netdev;
77 
78 	/* no need to zero out pros here. done by caller */
79 
80 	props->max_mtu = IB_MTU_4096;
81 	props->active_mtu = ib_mtu_int_to_enum(netdev->mtu);
82 	props->lid = 1;
83 	props->lmc = 0;
84 	props->sm_lid = 0;
85 	props->sm_sl = 0;
86 	if (netif_carrier_ok(netdev) && netif_running(netdev)) {
87 		props->state = IB_PORT_ACTIVE;
88 		props->phys_state = IB_PORT_PHYS_STATE_LINK_UP;
89 	} else {
90 		props->state = IB_PORT_DOWN;
91 		props->phys_state = IB_PORT_PHYS_STATE_DISABLED;
92 	}
93 
94 	ib_get_eth_speed(ibdev, port, &props->active_speed,
95 			 &props->active_width);
96 
97 	if (rdma_protocol_roce(ibdev, 1)) {
98 		props->gid_tbl_len = 32;
99 		props->ip_gids = true;
100 		props->pkey_tbl_len = IRDMA_PKEY_TBL_SZ;
101 	} else {
102 		props->gid_tbl_len = 1;
103 	}
104 	props->qkey_viol_cntr = 0;
105 	props->port_cap_flags |= IB_PORT_CM_SUP | IB_PORT_REINIT_SUP;
106 	props->max_msg_sz = iwdev->rf->sc_dev.hw_attrs.max_hw_outbound_msg_size;
107 
108 	return 0;
109 }
110 
111 /**
112  * irdma_disassociate_ucontext - Disassociate user context
113  * @context: ib user context
114  */
115 static void irdma_disassociate_ucontext(struct ib_ucontext *context)
116 {
117 }
118 
119 static int irdma_mmap_legacy(struct irdma_ucontext *ucontext,
120 			     struct vm_area_struct *vma)
121 {
122 	u64 pfn;
123 
124 	if (vma->vm_pgoff || vma->vm_end - vma->vm_start != PAGE_SIZE)
125 		return -EINVAL;
126 
127 	vma->vm_private_data = ucontext;
128 	pfn = ((uintptr_t)ucontext->iwdev->rf->sc_dev.hw_regs[IRDMA_DB_ADDR_OFFSET] +
129 	       pci_resource_start(ucontext->iwdev->rf->pcidev, 0)) >> PAGE_SHIFT;
130 
131 	return rdma_user_mmap_io(&ucontext->ibucontext, vma, pfn, PAGE_SIZE,
132 				 pgprot_noncached(vma->vm_page_prot), NULL);
133 }
134 
135 static void irdma_mmap_free(struct rdma_user_mmap_entry *rdma_entry)
136 {
137 	struct irdma_user_mmap_entry *entry = to_irdma_mmap_entry(rdma_entry);
138 
139 	kfree(entry);
140 }
141 
142 static struct rdma_user_mmap_entry*
143 irdma_user_mmap_entry_insert(struct irdma_ucontext *ucontext, u64 bar_offset,
144 			     enum irdma_mmap_flag mmap_flag, u64 *mmap_offset)
145 {
146 	struct irdma_user_mmap_entry *entry = kzalloc(sizeof(*entry), GFP_KERNEL);
147 	int ret;
148 
149 	if (!entry)
150 		return NULL;
151 
152 	entry->bar_offset = bar_offset;
153 	entry->mmap_flag = mmap_flag;
154 
155 	ret = rdma_user_mmap_entry_insert(&ucontext->ibucontext,
156 					  &entry->rdma_entry, PAGE_SIZE);
157 	if (ret) {
158 		kfree(entry);
159 		return NULL;
160 	}
161 	*mmap_offset = rdma_user_mmap_get_offset(&entry->rdma_entry);
162 
163 	return &entry->rdma_entry;
164 }
165 
166 /**
167  * irdma_mmap - user memory map
168  * @context: context created during alloc
169  * @vma: kernel info for user memory map
170  */
171 static int irdma_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
172 {
173 	struct rdma_user_mmap_entry *rdma_entry;
174 	struct irdma_user_mmap_entry *entry;
175 	struct irdma_ucontext *ucontext;
176 	u64 pfn;
177 	int ret;
178 
179 	ucontext = to_ucontext(context);
180 
181 	/* Legacy support for libi40iw with hard-coded mmap key */
182 	if (ucontext->legacy_mode)
183 		return irdma_mmap_legacy(ucontext, vma);
184 
185 	rdma_entry = rdma_user_mmap_entry_get(&ucontext->ibucontext, vma);
186 	if (!rdma_entry) {
187 		ibdev_dbg(&ucontext->iwdev->ibdev,
188 			  "VERBS: pgoff[0x%lx] does not have valid entry\n",
189 			  vma->vm_pgoff);
190 		return -EINVAL;
191 	}
192 
193 	entry = to_irdma_mmap_entry(rdma_entry);
194 	ibdev_dbg(&ucontext->iwdev->ibdev,
195 		  "VERBS: bar_offset [0x%llx] mmap_flag [%d]\n",
196 		  entry->bar_offset, entry->mmap_flag);
197 
198 	pfn = (entry->bar_offset +
199 	      pci_resource_start(ucontext->iwdev->rf->pcidev, 0)) >> PAGE_SHIFT;
200 
201 	switch (entry->mmap_flag) {
202 	case IRDMA_MMAP_IO_NC:
203 		ret = rdma_user_mmap_io(context, vma, pfn, PAGE_SIZE,
204 					pgprot_noncached(vma->vm_page_prot),
205 					rdma_entry);
206 		break;
207 	case IRDMA_MMAP_IO_WC:
208 		ret = rdma_user_mmap_io(context, vma, pfn, PAGE_SIZE,
209 					pgprot_writecombine(vma->vm_page_prot),
210 					rdma_entry);
211 		break;
212 	default:
213 		ret = -EINVAL;
214 	}
215 
216 	if (ret)
217 		ibdev_dbg(&ucontext->iwdev->ibdev,
218 			  "VERBS: bar_offset [0x%llx] mmap_flag[%d] err[%d]\n",
219 			  entry->bar_offset, entry->mmap_flag, ret);
220 	rdma_user_mmap_entry_put(rdma_entry);
221 
222 	return ret;
223 }
224 
225 /**
226  * irdma_alloc_push_page - allocate a push page for qp
227  * @iwqp: qp pointer
228  */
229 static void irdma_alloc_push_page(struct irdma_qp *iwqp)
230 {
231 	struct irdma_cqp_request *cqp_request;
232 	struct cqp_cmds_info *cqp_info;
233 	struct irdma_device *iwdev = iwqp->iwdev;
234 	struct irdma_sc_qp *qp = &iwqp->sc_qp;
235 	int status;
236 
237 	cqp_request = irdma_alloc_and_get_cqp_request(&iwdev->rf->cqp, true);
238 	if (!cqp_request)
239 		return;
240 
241 	cqp_info = &cqp_request->info;
242 	cqp_info->cqp_cmd = IRDMA_OP_MANAGE_PUSH_PAGE;
243 	cqp_info->post_sq = 1;
244 	cqp_info->in.u.manage_push_page.info.push_idx = 0;
245 	cqp_info->in.u.manage_push_page.info.qs_handle =
246 		qp->vsi->qos[qp->user_pri].qs_handle;
247 	cqp_info->in.u.manage_push_page.info.free_page = 0;
248 	cqp_info->in.u.manage_push_page.info.push_page_type = 0;
249 	cqp_info->in.u.manage_push_page.cqp = &iwdev->rf->cqp.sc_cqp;
250 	cqp_info->in.u.manage_push_page.scratch = (uintptr_t)cqp_request;
251 
252 	status = irdma_handle_cqp_op(iwdev->rf, cqp_request);
253 	if (!status && cqp_request->compl_info.op_ret_val <
254 	    iwdev->rf->sc_dev.hw_attrs.max_hw_device_pages) {
255 		qp->push_idx = cqp_request->compl_info.op_ret_val;
256 		qp->push_offset = 0;
257 	}
258 
259 	irdma_put_cqp_request(&iwdev->rf->cqp, cqp_request);
260 }
261 
262 /**
263  * irdma_alloc_ucontext - Allocate the user context data structure
264  * @uctx: uverbs context pointer
265  * @udata: user data
266  *
267  * This keeps track of all objects associated with a particular
268  * user-mode client.
269  */
270 static int irdma_alloc_ucontext(struct ib_ucontext *uctx,
271 				struct ib_udata *udata)
272 {
273 #define IRDMA_ALLOC_UCTX_MIN_REQ_LEN offsetofend(struct irdma_alloc_ucontext_req, rsvd8)
274 #define IRDMA_ALLOC_UCTX_MIN_RESP_LEN offsetofend(struct irdma_alloc_ucontext_resp, rsvd)
275 	struct ib_device *ibdev = uctx->device;
276 	struct irdma_device *iwdev = to_iwdev(ibdev);
277 	struct irdma_alloc_ucontext_req req = {};
278 	struct irdma_alloc_ucontext_resp uresp = {};
279 	struct irdma_ucontext *ucontext = to_ucontext(uctx);
280 	struct irdma_uk_attrs *uk_attrs = &iwdev->rf->sc_dev.hw_attrs.uk_attrs;
281 
282 	if (udata->inlen < IRDMA_ALLOC_UCTX_MIN_REQ_LEN ||
283 	    udata->outlen < IRDMA_ALLOC_UCTX_MIN_RESP_LEN)
284 		return -EINVAL;
285 
286 	if (ib_copy_from_udata(&req, udata, min(sizeof(req), udata->inlen)))
287 		return -EINVAL;
288 
289 	if (req.userspace_ver < 4 || req.userspace_ver > IRDMA_ABI_VER)
290 		goto ver_error;
291 
292 	ucontext->iwdev = iwdev;
293 	ucontext->abi_ver = req.userspace_ver;
294 
295 	if (req.comp_mask & IRDMA_ALLOC_UCTX_USE_RAW_ATTR)
296 		ucontext->use_raw_attrs = true;
297 
298 	/* GEN_1 legacy support with libi40iw */
299 	if (udata->outlen == IRDMA_ALLOC_UCTX_MIN_RESP_LEN) {
300 		if (uk_attrs->hw_rev != IRDMA_GEN_1)
301 			return -EOPNOTSUPP;
302 
303 		ucontext->legacy_mode = true;
304 		uresp.max_qps = iwdev->rf->max_qp;
305 		uresp.max_pds = iwdev->rf->sc_dev.hw_attrs.max_hw_pds;
306 		uresp.wq_size = iwdev->rf->sc_dev.hw_attrs.max_qp_wr * 2;
307 		uresp.kernel_ver = req.userspace_ver;
308 		if (ib_copy_to_udata(udata, &uresp,
309 				     min(sizeof(uresp), udata->outlen)))
310 			return -EFAULT;
311 	} else {
312 		u64 bar_off = (uintptr_t)iwdev->rf->sc_dev.hw_regs[IRDMA_DB_ADDR_OFFSET];
313 
314 		ucontext->db_mmap_entry =
315 			irdma_user_mmap_entry_insert(ucontext, bar_off,
316 						     IRDMA_MMAP_IO_NC,
317 						     &uresp.db_mmap_key);
318 		if (!ucontext->db_mmap_entry)
319 			return -ENOMEM;
320 
321 		uresp.kernel_ver = IRDMA_ABI_VER;
322 		uresp.feature_flags = uk_attrs->feature_flags;
323 		uresp.max_hw_wq_frags = uk_attrs->max_hw_wq_frags;
324 		uresp.max_hw_read_sges = uk_attrs->max_hw_read_sges;
325 		uresp.max_hw_inline = uk_attrs->max_hw_inline;
326 		uresp.max_hw_rq_quanta = uk_attrs->max_hw_rq_quanta;
327 		uresp.max_hw_wq_quanta = uk_attrs->max_hw_wq_quanta;
328 		uresp.max_hw_sq_chunk = uk_attrs->max_hw_sq_chunk;
329 		uresp.max_hw_cq_size = uk_attrs->max_hw_cq_size;
330 		uresp.min_hw_cq_size = uk_attrs->min_hw_cq_size;
331 		uresp.hw_rev = uk_attrs->hw_rev;
332 		uresp.comp_mask |= IRDMA_ALLOC_UCTX_USE_RAW_ATTR;
333 		uresp.min_hw_wq_size = uk_attrs->min_hw_wq_size;
334 		uresp.comp_mask |= IRDMA_ALLOC_UCTX_MIN_HW_WQ_SIZE;
335 		if (ib_copy_to_udata(udata, &uresp,
336 				     min(sizeof(uresp), udata->outlen))) {
337 			rdma_user_mmap_entry_remove(ucontext->db_mmap_entry);
338 			return -EFAULT;
339 		}
340 	}
341 
342 	INIT_LIST_HEAD(&ucontext->cq_reg_mem_list);
343 	spin_lock_init(&ucontext->cq_reg_mem_list_lock);
344 	INIT_LIST_HEAD(&ucontext->qp_reg_mem_list);
345 	spin_lock_init(&ucontext->qp_reg_mem_list_lock);
346 
347 	return 0;
348 
349 ver_error:
350 	ibdev_err(&iwdev->ibdev,
351 		  "Invalid userspace driver version detected. Detected version %d, should be %d\n",
352 		  req.userspace_ver, IRDMA_ABI_VER);
353 	return -EINVAL;
354 }
355 
356 /**
357  * irdma_dealloc_ucontext - deallocate the user context data structure
358  * @context: user context created during alloc
359  */
360 static void irdma_dealloc_ucontext(struct ib_ucontext *context)
361 {
362 	struct irdma_ucontext *ucontext = to_ucontext(context);
363 
364 	rdma_user_mmap_entry_remove(ucontext->db_mmap_entry);
365 }
366 
367 /**
368  * irdma_alloc_pd - allocate protection domain
369  * @pd: PD pointer
370  * @udata: user data
371  */
372 static int irdma_alloc_pd(struct ib_pd *pd, struct ib_udata *udata)
373 {
374 #define IRDMA_ALLOC_PD_MIN_RESP_LEN offsetofend(struct irdma_alloc_pd_resp, rsvd)
375 	struct irdma_pd *iwpd = to_iwpd(pd);
376 	struct irdma_device *iwdev = to_iwdev(pd->device);
377 	struct irdma_sc_dev *dev = &iwdev->rf->sc_dev;
378 	struct irdma_pci_f *rf = iwdev->rf;
379 	struct irdma_alloc_pd_resp uresp = {};
380 	struct irdma_sc_pd *sc_pd;
381 	u32 pd_id = 0;
382 	int err;
383 
384 	if (udata && udata->outlen < IRDMA_ALLOC_PD_MIN_RESP_LEN)
385 		return -EINVAL;
386 
387 	err = irdma_alloc_rsrc(rf, rf->allocated_pds, rf->max_pd, &pd_id,
388 			       &rf->next_pd);
389 	if (err)
390 		return err;
391 
392 	sc_pd = &iwpd->sc_pd;
393 	if (udata) {
394 		struct irdma_ucontext *ucontext =
395 			rdma_udata_to_drv_context(udata, struct irdma_ucontext,
396 						  ibucontext);
397 		irdma_sc_pd_init(dev, sc_pd, pd_id, ucontext->abi_ver);
398 		uresp.pd_id = pd_id;
399 		if (ib_copy_to_udata(udata, &uresp,
400 				     min(sizeof(uresp), udata->outlen))) {
401 			err = -EFAULT;
402 			goto error;
403 		}
404 	} else {
405 		irdma_sc_pd_init(dev, sc_pd, pd_id, IRDMA_ABI_VER);
406 	}
407 
408 	return 0;
409 error:
410 	irdma_free_rsrc(rf, rf->allocated_pds, pd_id);
411 
412 	return err;
413 }
414 
415 /**
416  * irdma_dealloc_pd - deallocate pd
417  * @ibpd: ptr of pd to be deallocated
418  * @udata: user data
419  */
420 static int irdma_dealloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
421 {
422 	struct irdma_pd *iwpd = to_iwpd(ibpd);
423 	struct irdma_device *iwdev = to_iwdev(ibpd->device);
424 
425 	irdma_free_rsrc(iwdev->rf, iwdev->rf->allocated_pds, iwpd->sc_pd.pd_id);
426 
427 	return 0;
428 }
429 
430 /**
431  * irdma_get_pbl - Retrieve pbl from a list given a virtual
432  * address
433  * @va: user virtual address
434  * @pbl_list: pbl list to search in (QP's or CQ's)
435  */
436 static struct irdma_pbl *irdma_get_pbl(unsigned long va,
437 				       struct list_head *pbl_list)
438 {
439 	struct irdma_pbl *iwpbl;
440 
441 	list_for_each_entry (iwpbl, pbl_list, list) {
442 		if (iwpbl->user_base == va) {
443 			list_del(&iwpbl->list);
444 			iwpbl->on_list = false;
445 			return iwpbl;
446 		}
447 	}
448 
449 	return NULL;
450 }
451 
452 /**
453  * irdma_clean_cqes - clean cq entries for qp
454  * @iwqp: qp ptr (user or kernel)
455  * @iwcq: cq ptr
456  */
457 static void irdma_clean_cqes(struct irdma_qp *iwqp, struct irdma_cq *iwcq)
458 {
459 	struct irdma_cq_uk *ukcq = &iwcq->sc_cq.cq_uk;
460 	unsigned long flags;
461 
462 	spin_lock_irqsave(&iwcq->lock, flags);
463 	irdma_uk_clean_cq(&iwqp->sc_qp.qp_uk, ukcq);
464 	spin_unlock_irqrestore(&iwcq->lock, flags);
465 }
466 
467 static void irdma_remove_push_mmap_entries(struct irdma_qp *iwqp)
468 {
469 	if (iwqp->push_db_mmap_entry) {
470 		rdma_user_mmap_entry_remove(iwqp->push_db_mmap_entry);
471 		iwqp->push_db_mmap_entry = NULL;
472 	}
473 	if (iwqp->push_wqe_mmap_entry) {
474 		rdma_user_mmap_entry_remove(iwqp->push_wqe_mmap_entry);
475 		iwqp->push_wqe_mmap_entry = NULL;
476 	}
477 }
478 
479 static int irdma_setup_push_mmap_entries(struct irdma_ucontext *ucontext,
480 					 struct irdma_qp *iwqp,
481 					 u64 *push_wqe_mmap_key,
482 					 u64 *push_db_mmap_key)
483 {
484 	struct irdma_device *iwdev = ucontext->iwdev;
485 	u64 rsvd, bar_off;
486 
487 	rsvd = IRDMA_PF_BAR_RSVD;
488 	bar_off = (uintptr_t)iwdev->rf->sc_dev.hw_regs[IRDMA_DB_ADDR_OFFSET];
489 	/* skip over db page */
490 	bar_off += IRDMA_HW_PAGE_SIZE;
491 	/* push wqe page */
492 	bar_off += rsvd + iwqp->sc_qp.push_idx * IRDMA_HW_PAGE_SIZE;
493 	iwqp->push_wqe_mmap_entry = irdma_user_mmap_entry_insert(ucontext,
494 					bar_off, IRDMA_MMAP_IO_WC,
495 					push_wqe_mmap_key);
496 	if (!iwqp->push_wqe_mmap_entry)
497 		return -ENOMEM;
498 
499 	/* push doorbell page */
500 	bar_off += IRDMA_HW_PAGE_SIZE;
501 	iwqp->push_db_mmap_entry = irdma_user_mmap_entry_insert(ucontext,
502 					bar_off, IRDMA_MMAP_IO_NC,
503 					push_db_mmap_key);
504 	if (!iwqp->push_db_mmap_entry) {
505 		rdma_user_mmap_entry_remove(iwqp->push_wqe_mmap_entry);
506 		return -ENOMEM;
507 	}
508 
509 	return 0;
510 }
511 
512 /**
513  * irdma_destroy_qp - destroy qp
514  * @ibqp: qp's ib pointer also to get to device's qp address
515  * @udata: user data
516  */
517 static int irdma_destroy_qp(struct ib_qp *ibqp, struct ib_udata *udata)
518 {
519 	struct irdma_qp *iwqp = to_iwqp(ibqp);
520 	struct irdma_device *iwdev = iwqp->iwdev;
521 
522 	iwqp->sc_qp.qp_uk.destroy_pending = true;
523 
524 	if (iwqp->iwarp_state == IRDMA_QP_STATE_RTS)
525 		irdma_modify_qp_to_err(&iwqp->sc_qp);
526 
527 	if (!iwqp->user_mode)
528 		cancel_delayed_work_sync(&iwqp->dwork_flush);
529 
530 	if (!iwqp->user_mode) {
531 		if (iwqp->iwscq) {
532 			irdma_clean_cqes(iwqp, iwqp->iwscq);
533 			if (iwqp->iwrcq != iwqp->iwscq)
534 				irdma_clean_cqes(iwqp, iwqp->iwrcq);
535 		}
536 	}
537 
538 	irdma_qp_rem_ref(&iwqp->ibqp);
539 	wait_for_completion(&iwqp->free_qp);
540 	irdma_free_lsmm_rsrc(iwqp);
541 	irdma_cqp_qp_destroy_cmd(&iwdev->rf->sc_dev, &iwqp->sc_qp);
542 
543 	irdma_remove_push_mmap_entries(iwqp);
544 	irdma_free_qp_rsrc(iwqp);
545 
546 	return 0;
547 }
548 
549 /**
550  * irdma_setup_virt_qp - setup for allocation of virtual qp
551  * @iwdev: irdma device
552  * @iwqp: qp ptr
553  * @init_info: initialize info to return
554  */
555 static void irdma_setup_virt_qp(struct irdma_device *iwdev,
556 			       struct irdma_qp *iwqp,
557 			       struct irdma_qp_init_info *init_info)
558 {
559 	struct irdma_pbl *iwpbl = iwqp->iwpbl;
560 	struct irdma_qp_mr *qpmr = &iwpbl->qp_mr;
561 
562 	iwqp->page = qpmr->sq_page;
563 	init_info->shadow_area_pa = qpmr->shadow;
564 	if (iwpbl->pbl_allocated) {
565 		init_info->virtual_map = true;
566 		init_info->sq_pa = qpmr->sq_pbl.idx;
567 		init_info->rq_pa = qpmr->rq_pbl.idx;
568 	} else {
569 		init_info->sq_pa = qpmr->sq_pbl.addr;
570 		init_info->rq_pa = qpmr->rq_pbl.addr;
571 	}
572 }
573 
574 /**
575  * irdma_setup_umode_qp - setup sq and rq size in user mode qp
576  * @udata: udata
577  * @iwdev: iwarp device
578  * @iwqp: qp ptr (user or kernel)
579  * @info: initialize info to return
580  * @init_attr: Initial QP create attributes
581  */
582 static int irdma_setup_umode_qp(struct ib_udata *udata,
583 				struct irdma_device *iwdev,
584 				struct irdma_qp *iwqp,
585 				struct irdma_qp_init_info *info,
586 				struct ib_qp_init_attr *init_attr)
587 {
588 	struct irdma_ucontext *ucontext = rdma_udata_to_drv_context(udata,
589 				struct irdma_ucontext, ibucontext);
590 	struct irdma_qp_uk_init_info *ukinfo = &info->qp_uk_init_info;
591 	struct irdma_create_qp_req req;
592 	unsigned long flags;
593 	int ret;
594 
595 	ret = ib_copy_from_udata(&req, udata,
596 				 min(sizeof(req), udata->inlen));
597 	if (ret) {
598 		ibdev_dbg(&iwdev->ibdev, "VERBS: ib_copy_from_data fail\n");
599 		return ret;
600 	}
601 
602 	iwqp->ctx_info.qp_compl_ctx = req.user_compl_ctx;
603 	iwqp->user_mode = 1;
604 	if (req.user_wqe_bufs) {
605 		info->qp_uk_init_info.legacy_mode = ucontext->legacy_mode;
606 		spin_lock_irqsave(&ucontext->qp_reg_mem_list_lock, flags);
607 		iwqp->iwpbl = irdma_get_pbl((unsigned long)req.user_wqe_bufs,
608 					    &ucontext->qp_reg_mem_list);
609 		spin_unlock_irqrestore(&ucontext->qp_reg_mem_list_lock, flags);
610 
611 		if (!iwqp->iwpbl) {
612 			ret = -ENODATA;
613 			ibdev_dbg(&iwdev->ibdev, "VERBS: no pbl info\n");
614 			return ret;
615 		}
616 	}
617 
618 	if (!ucontext->use_raw_attrs) {
619 		/**
620 		 * Maintain backward compat with older ABI which passes sq and
621 		 * rq depth in quanta in cap.max_send_wr and cap.max_recv_wr.
622 		 * There is no way to compute the correct value of
623 		 * iwqp->max_send_wr/max_recv_wr in the kernel.
624 		 */
625 		iwqp->max_send_wr = init_attr->cap.max_send_wr;
626 		iwqp->max_recv_wr = init_attr->cap.max_recv_wr;
627 		ukinfo->sq_size = init_attr->cap.max_send_wr;
628 		ukinfo->rq_size = init_attr->cap.max_recv_wr;
629 		irdma_uk_calc_shift_wq(ukinfo, &ukinfo->sq_shift,
630 				       &ukinfo->rq_shift);
631 	} else {
632 		ret = irdma_uk_calc_depth_shift_sq(ukinfo, &ukinfo->sq_depth,
633 						   &ukinfo->sq_shift);
634 		if (ret)
635 			return ret;
636 
637 		ret = irdma_uk_calc_depth_shift_rq(ukinfo, &ukinfo->rq_depth,
638 						   &ukinfo->rq_shift);
639 		if (ret)
640 			return ret;
641 
642 		iwqp->max_send_wr =
643 			(ukinfo->sq_depth - IRDMA_SQ_RSVD) >> ukinfo->sq_shift;
644 		iwqp->max_recv_wr =
645 			(ukinfo->rq_depth - IRDMA_RQ_RSVD) >> ukinfo->rq_shift;
646 		ukinfo->sq_size = ukinfo->sq_depth >> ukinfo->sq_shift;
647 		ukinfo->rq_size = ukinfo->rq_depth >> ukinfo->rq_shift;
648 	}
649 
650 	irdma_setup_virt_qp(iwdev, iwqp, info);
651 
652 	return 0;
653 }
654 
655 /**
656  * irdma_setup_kmode_qp - setup initialization for kernel mode qp
657  * @iwdev: iwarp device
658  * @iwqp: qp ptr (user or kernel)
659  * @info: initialize info to return
660  * @init_attr: Initial QP create attributes
661  */
662 static int irdma_setup_kmode_qp(struct irdma_device *iwdev,
663 				struct irdma_qp *iwqp,
664 				struct irdma_qp_init_info *info,
665 				struct ib_qp_init_attr *init_attr)
666 {
667 	struct irdma_dma_mem *mem = &iwqp->kqp.dma_mem;
668 	u32 size;
669 	int status;
670 	struct irdma_qp_uk_init_info *ukinfo = &info->qp_uk_init_info;
671 
672 	status = irdma_uk_calc_depth_shift_sq(ukinfo, &ukinfo->sq_depth,
673 					      &ukinfo->sq_shift);
674 	if (status)
675 		return status;
676 
677 	status = irdma_uk_calc_depth_shift_rq(ukinfo, &ukinfo->rq_depth,
678 					      &ukinfo->rq_shift);
679 	if (status)
680 		return status;
681 
682 	iwqp->kqp.sq_wrid_mem =
683 		kcalloc(ukinfo->sq_depth, sizeof(*iwqp->kqp.sq_wrid_mem), GFP_KERNEL);
684 	if (!iwqp->kqp.sq_wrid_mem)
685 		return -ENOMEM;
686 
687 	iwqp->kqp.rq_wrid_mem =
688 		kcalloc(ukinfo->rq_depth, sizeof(*iwqp->kqp.rq_wrid_mem), GFP_KERNEL);
689 
690 	if (!iwqp->kqp.rq_wrid_mem) {
691 		kfree(iwqp->kqp.sq_wrid_mem);
692 		iwqp->kqp.sq_wrid_mem = NULL;
693 		return -ENOMEM;
694 	}
695 
696 	ukinfo->sq_wrtrk_array = iwqp->kqp.sq_wrid_mem;
697 	ukinfo->rq_wrid_array = iwqp->kqp.rq_wrid_mem;
698 
699 	size = (ukinfo->sq_depth + ukinfo->rq_depth) * IRDMA_QP_WQE_MIN_SIZE;
700 	size += (IRDMA_SHADOW_AREA_SIZE << 3);
701 
702 	mem->size = ALIGN(size, 256);
703 	mem->va = dma_alloc_coherent(iwdev->rf->hw.device, mem->size,
704 				     &mem->pa, GFP_KERNEL);
705 	if (!mem->va) {
706 		kfree(iwqp->kqp.sq_wrid_mem);
707 		iwqp->kqp.sq_wrid_mem = NULL;
708 		kfree(iwqp->kqp.rq_wrid_mem);
709 		iwqp->kqp.rq_wrid_mem = NULL;
710 		return -ENOMEM;
711 	}
712 
713 	ukinfo->sq = mem->va;
714 	info->sq_pa = mem->pa;
715 	ukinfo->rq = &ukinfo->sq[ukinfo->sq_depth];
716 	info->rq_pa = info->sq_pa + (ukinfo->sq_depth * IRDMA_QP_WQE_MIN_SIZE);
717 	ukinfo->shadow_area = ukinfo->rq[ukinfo->rq_depth].elem;
718 	info->shadow_area_pa =
719 		info->rq_pa + (ukinfo->rq_depth * IRDMA_QP_WQE_MIN_SIZE);
720 	ukinfo->sq_size = ukinfo->sq_depth >> ukinfo->sq_shift;
721 	ukinfo->rq_size = ukinfo->rq_depth >> ukinfo->rq_shift;
722 	ukinfo->qp_id = iwqp->ibqp.qp_num;
723 
724 	iwqp->max_send_wr = (ukinfo->sq_depth - IRDMA_SQ_RSVD) >> ukinfo->sq_shift;
725 	iwqp->max_recv_wr = (ukinfo->rq_depth - IRDMA_RQ_RSVD) >> ukinfo->rq_shift;
726 	init_attr->cap.max_send_wr = iwqp->max_send_wr;
727 	init_attr->cap.max_recv_wr = iwqp->max_recv_wr;
728 
729 	return 0;
730 }
731 
732 static int irdma_cqp_create_qp_cmd(struct irdma_qp *iwqp)
733 {
734 	struct irdma_pci_f *rf = iwqp->iwdev->rf;
735 	struct irdma_cqp_request *cqp_request;
736 	struct cqp_cmds_info *cqp_info;
737 	struct irdma_create_qp_info *qp_info;
738 	int status;
739 
740 	cqp_request = irdma_alloc_and_get_cqp_request(&rf->cqp, true);
741 	if (!cqp_request)
742 		return -ENOMEM;
743 
744 	cqp_info = &cqp_request->info;
745 	qp_info = &cqp_request->info.in.u.qp_create.info;
746 	memset(qp_info, 0, sizeof(*qp_info));
747 	qp_info->mac_valid = true;
748 	qp_info->cq_num_valid = true;
749 	qp_info->next_iwarp_state = IRDMA_QP_STATE_IDLE;
750 
751 	cqp_info->cqp_cmd = IRDMA_OP_QP_CREATE;
752 	cqp_info->post_sq = 1;
753 	cqp_info->in.u.qp_create.qp = &iwqp->sc_qp;
754 	cqp_info->in.u.qp_create.scratch = (uintptr_t)cqp_request;
755 	status = irdma_handle_cqp_op(rf, cqp_request);
756 	irdma_put_cqp_request(&rf->cqp, cqp_request);
757 
758 	return status;
759 }
760 
761 static void irdma_roce_fill_and_set_qpctx_info(struct irdma_qp *iwqp,
762 					       struct irdma_qp_host_ctx_info *ctx_info)
763 {
764 	struct irdma_device *iwdev = iwqp->iwdev;
765 	struct irdma_sc_dev *dev = &iwdev->rf->sc_dev;
766 	struct irdma_roce_offload_info *roce_info;
767 	struct irdma_udp_offload_info *udp_info;
768 
769 	udp_info = &iwqp->udp_info;
770 	udp_info->snd_mss = ib_mtu_enum_to_int(ib_mtu_int_to_enum(iwdev->vsi.mtu));
771 	udp_info->cwnd = iwdev->roce_cwnd;
772 	udp_info->rexmit_thresh = 2;
773 	udp_info->rnr_nak_thresh = 2;
774 	udp_info->src_port = 0xc000;
775 	udp_info->dst_port = ROCE_V2_UDP_DPORT;
776 	roce_info = &iwqp->roce_info;
777 	ether_addr_copy(roce_info->mac_addr, iwdev->netdev->dev_addr);
778 
779 	roce_info->rd_en = true;
780 	roce_info->wr_rdresp_en = true;
781 	roce_info->bind_en = true;
782 	roce_info->dcqcn_en = false;
783 	roce_info->rtomin = 5;
784 
785 	roce_info->ack_credits = iwdev->roce_ackcreds;
786 	roce_info->ird_size = dev->hw_attrs.max_hw_ird;
787 	roce_info->ord_size = dev->hw_attrs.max_hw_ord;
788 
789 	if (!iwqp->user_mode) {
790 		roce_info->priv_mode_en = true;
791 		roce_info->fast_reg_en = true;
792 		roce_info->udprivcq_en = true;
793 	}
794 	roce_info->roce_tver = 0;
795 
796 	ctx_info->roce_info = &iwqp->roce_info;
797 	ctx_info->udp_info = &iwqp->udp_info;
798 	irdma_sc_qp_setctx_roce(&iwqp->sc_qp, iwqp->host_ctx.va, ctx_info);
799 }
800 
801 static void irdma_iw_fill_and_set_qpctx_info(struct irdma_qp *iwqp,
802 					     struct irdma_qp_host_ctx_info *ctx_info)
803 {
804 	struct irdma_device *iwdev = iwqp->iwdev;
805 	struct irdma_sc_dev *dev = &iwdev->rf->sc_dev;
806 	struct irdma_iwarp_offload_info *iwarp_info;
807 
808 	iwarp_info = &iwqp->iwarp_info;
809 	ether_addr_copy(iwarp_info->mac_addr, iwdev->netdev->dev_addr);
810 	iwarp_info->rd_en = true;
811 	iwarp_info->wr_rdresp_en = true;
812 	iwarp_info->bind_en = true;
813 	iwarp_info->ecn_en = true;
814 	iwarp_info->rtomin = 5;
815 
816 	if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2)
817 		iwarp_info->ib_rd_en = true;
818 	if (!iwqp->user_mode) {
819 		iwarp_info->priv_mode_en = true;
820 		iwarp_info->fast_reg_en = true;
821 	}
822 	iwarp_info->ddp_ver = 1;
823 	iwarp_info->rdmap_ver = 1;
824 
825 	ctx_info->iwarp_info = &iwqp->iwarp_info;
826 	ctx_info->iwarp_info_valid = true;
827 	irdma_sc_qp_setctx(&iwqp->sc_qp, iwqp->host_ctx.va, ctx_info);
828 	ctx_info->iwarp_info_valid = false;
829 }
830 
831 static int irdma_validate_qp_attrs(struct ib_qp_init_attr *init_attr,
832 				   struct irdma_device *iwdev)
833 {
834 	struct irdma_sc_dev *dev = &iwdev->rf->sc_dev;
835 	struct irdma_uk_attrs *uk_attrs = &dev->hw_attrs.uk_attrs;
836 
837 	if (init_attr->create_flags)
838 		return -EOPNOTSUPP;
839 
840 	if (init_attr->cap.max_inline_data > uk_attrs->max_hw_inline ||
841 	    init_attr->cap.max_send_sge > uk_attrs->max_hw_wq_frags ||
842 	    init_attr->cap.max_recv_sge > uk_attrs->max_hw_wq_frags)
843 		return -EINVAL;
844 
845 	if (rdma_protocol_roce(&iwdev->ibdev, 1)) {
846 		if (init_attr->qp_type != IB_QPT_RC &&
847 		    init_attr->qp_type != IB_QPT_UD &&
848 		    init_attr->qp_type != IB_QPT_GSI)
849 			return -EOPNOTSUPP;
850 	} else {
851 		if (init_attr->qp_type != IB_QPT_RC)
852 			return -EOPNOTSUPP;
853 	}
854 
855 	return 0;
856 }
857 
858 static void irdma_flush_worker(struct work_struct *work)
859 {
860 	struct delayed_work *dwork = to_delayed_work(work);
861 	struct irdma_qp *iwqp = container_of(dwork, struct irdma_qp, dwork_flush);
862 
863 	irdma_generate_flush_completions(iwqp);
864 }
865 
866 /**
867  * irdma_create_qp - create qp
868  * @ibqp: ptr of qp
869  * @init_attr: attributes for qp
870  * @udata: user data for create qp
871  */
872 static int irdma_create_qp(struct ib_qp *ibqp,
873 			   struct ib_qp_init_attr *init_attr,
874 			   struct ib_udata *udata)
875 {
876 #define IRDMA_CREATE_QP_MIN_REQ_LEN offsetofend(struct irdma_create_qp_req, user_compl_ctx)
877 #define IRDMA_CREATE_QP_MIN_RESP_LEN offsetofend(struct irdma_create_qp_resp, rsvd)
878 	struct ib_pd *ibpd = ibqp->pd;
879 	struct irdma_pd *iwpd = to_iwpd(ibpd);
880 	struct irdma_device *iwdev = to_iwdev(ibpd->device);
881 	struct irdma_pci_f *rf = iwdev->rf;
882 	struct irdma_qp *iwqp = to_iwqp(ibqp);
883 	struct irdma_create_qp_resp uresp = {};
884 	u32 qp_num = 0;
885 	int err_code;
886 	struct irdma_sc_qp *qp;
887 	struct irdma_sc_dev *dev = &rf->sc_dev;
888 	struct irdma_uk_attrs *uk_attrs = &dev->hw_attrs.uk_attrs;
889 	struct irdma_qp_init_info init_info = {};
890 	struct irdma_qp_host_ctx_info *ctx_info;
891 
892 	err_code = irdma_validate_qp_attrs(init_attr, iwdev);
893 	if (err_code)
894 		return err_code;
895 
896 	if (udata && (udata->inlen < IRDMA_CREATE_QP_MIN_REQ_LEN ||
897 		      udata->outlen < IRDMA_CREATE_QP_MIN_RESP_LEN))
898 		return -EINVAL;
899 
900 	init_info.vsi = &iwdev->vsi;
901 	init_info.qp_uk_init_info.uk_attrs = uk_attrs;
902 	init_info.qp_uk_init_info.sq_size = init_attr->cap.max_send_wr;
903 	init_info.qp_uk_init_info.rq_size = init_attr->cap.max_recv_wr;
904 	init_info.qp_uk_init_info.max_sq_frag_cnt = init_attr->cap.max_send_sge;
905 	init_info.qp_uk_init_info.max_rq_frag_cnt = init_attr->cap.max_recv_sge;
906 	init_info.qp_uk_init_info.max_inline_data = init_attr->cap.max_inline_data;
907 
908 	qp = &iwqp->sc_qp;
909 	qp->qp_uk.back_qp = iwqp;
910 	qp->push_idx = IRDMA_INVALID_PUSH_PAGE_INDEX;
911 
912 	iwqp->iwdev = iwdev;
913 	iwqp->q2_ctx_mem.size = ALIGN(IRDMA_Q2_BUF_SIZE + IRDMA_QP_CTX_SIZE,
914 				      256);
915 	iwqp->q2_ctx_mem.va = dma_alloc_coherent(dev->hw->device,
916 						 iwqp->q2_ctx_mem.size,
917 						 &iwqp->q2_ctx_mem.pa,
918 						 GFP_KERNEL);
919 	if (!iwqp->q2_ctx_mem.va)
920 		return -ENOMEM;
921 
922 	init_info.q2 = iwqp->q2_ctx_mem.va;
923 	init_info.q2_pa = iwqp->q2_ctx_mem.pa;
924 	init_info.host_ctx = (__le64 *)(init_info.q2 + IRDMA_Q2_BUF_SIZE);
925 	init_info.host_ctx_pa = init_info.q2_pa + IRDMA_Q2_BUF_SIZE;
926 
927 	if (init_attr->qp_type == IB_QPT_GSI)
928 		qp_num = 1;
929 	else
930 		err_code = irdma_alloc_rsrc(rf, rf->allocated_qps, rf->max_qp,
931 					    &qp_num, &rf->next_qp);
932 	if (err_code)
933 		goto error;
934 
935 	iwqp->iwpd = iwpd;
936 	iwqp->ibqp.qp_num = qp_num;
937 	qp = &iwqp->sc_qp;
938 	iwqp->iwscq = to_iwcq(init_attr->send_cq);
939 	iwqp->iwrcq = to_iwcq(init_attr->recv_cq);
940 	iwqp->host_ctx.va = init_info.host_ctx;
941 	iwqp->host_ctx.pa = init_info.host_ctx_pa;
942 	iwqp->host_ctx.size = IRDMA_QP_CTX_SIZE;
943 
944 	init_info.pd = &iwpd->sc_pd;
945 	init_info.qp_uk_init_info.qp_id = iwqp->ibqp.qp_num;
946 	if (!rdma_protocol_roce(&iwdev->ibdev, 1))
947 		init_info.qp_uk_init_info.first_sq_wq = 1;
948 	iwqp->ctx_info.qp_compl_ctx = (uintptr_t)qp;
949 	init_waitqueue_head(&iwqp->waitq);
950 	init_waitqueue_head(&iwqp->mod_qp_waitq);
951 
952 	if (udata) {
953 		init_info.qp_uk_init_info.abi_ver = iwpd->sc_pd.abi_ver;
954 		err_code = irdma_setup_umode_qp(udata, iwdev, iwqp, &init_info,
955 						init_attr);
956 	} else {
957 		INIT_DELAYED_WORK(&iwqp->dwork_flush, irdma_flush_worker);
958 		init_info.qp_uk_init_info.abi_ver = IRDMA_ABI_VER;
959 		err_code = irdma_setup_kmode_qp(iwdev, iwqp, &init_info, init_attr);
960 	}
961 
962 	if (err_code) {
963 		ibdev_dbg(&iwdev->ibdev, "VERBS: setup qp failed\n");
964 		goto error;
965 	}
966 
967 	if (rdma_protocol_roce(&iwdev->ibdev, 1)) {
968 		if (init_attr->qp_type == IB_QPT_RC) {
969 			init_info.qp_uk_init_info.type = IRDMA_QP_TYPE_ROCE_RC;
970 			init_info.qp_uk_init_info.qp_caps = IRDMA_SEND_WITH_IMM |
971 							    IRDMA_WRITE_WITH_IMM |
972 							    IRDMA_ROCE;
973 		} else {
974 			init_info.qp_uk_init_info.type = IRDMA_QP_TYPE_ROCE_UD;
975 			init_info.qp_uk_init_info.qp_caps = IRDMA_SEND_WITH_IMM |
976 							    IRDMA_ROCE;
977 		}
978 	} else {
979 		init_info.qp_uk_init_info.type = IRDMA_QP_TYPE_IWARP;
980 		init_info.qp_uk_init_info.qp_caps = IRDMA_WRITE_WITH_IMM;
981 	}
982 
983 	if (dev->hw_attrs.uk_attrs.hw_rev > IRDMA_GEN_1)
984 		init_info.qp_uk_init_info.qp_caps |= IRDMA_PUSH_MODE;
985 
986 	err_code = irdma_sc_qp_init(qp, &init_info);
987 	if (err_code) {
988 		ibdev_dbg(&iwdev->ibdev, "VERBS: qp_init fail\n");
989 		goto error;
990 	}
991 
992 	ctx_info = &iwqp->ctx_info;
993 	ctx_info->send_cq_num = iwqp->iwscq->sc_cq.cq_uk.cq_id;
994 	ctx_info->rcv_cq_num = iwqp->iwrcq->sc_cq.cq_uk.cq_id;
995 
996 	if (rdma_protocol_roce(&iwdev->ibdev, 1))
997 		irdma_roce_fill_and_set_qpctx_info(iwqp, ctx_info);
998 	else
999 		irdma_iw_fill_and_set_qpctx_info(iwqp, ctx_info);
1000 
1001 	err_code = irdma_cqp_create_qp_cmd(iwqp);
1002 	if (err_code)
1003 		goto error;
1004 
1005 	refcount_set(&iwqp->refcnt, 1);
1006 	spin_lock_init(&iwqp->lock);
1007 	spin_lock_init(&iwqp->sc_qp.pfpdu.lock);
1008 	iwqp->sig_all = init_attr->sq_sig_type == IB_SIGNAL_ALL_WR;
1009 	rf->qp_table[qp_num] = iwqp;
1010 
1011 	if (rdma_protocol_roce(&iwdev->ibdev, 1)) {
1012 		if (dev->ws_add(&iwdev->vsi, 0)) {
1013 			irdma_cqp_qp_destroy_cmd(&rf->sc_dev, &iwqp->sc_qp);
1014 			err_code = -EINVAL;
1015 			goto error;
1016 		}
1017 
1018 		irdma_qp_add_qos(&iwqp->sc_qp);
1019 	}
1020 
1021 	if (udata) {
1022 		/* GEN_1 legacy support with libi40iw does not have expanded uresp struct */
1023 		if (udata->outlen < sizeof(uresp)) {
1024 			uresp.lsmm = 1;
1025 			uresp.push_idx = IRDMA_INVALID_PUSH_PAGE_INDEX_GEN_1;
1026 		} else {
1027 			if (rdma_protocol_iwarp(&iwdev->ibdev, 1))
1028 				uresp.lsmm = 1;
1029 		}
1030 		uresp.actual_sq_size = init_info.qp_uk_init_info.sq_size;
1031 		uresp.actual_rq_size = init_info.qp_uk_init_info.rq_size;
1032 		uresp.qp_id = qp_num;
1033 		uresp.qp_caps = qp->qp_uk.qp_caps;
1034 
1035 		err_code = ib_copy_to_udata(udata, &uresp,
1036 					    min(sizeof(uresp), udata->outlen));
1037 		if (err_code) {
1038 			ibdev_dbg(&iwdev->ibdev, "VERBS: copy_to_udata failed\n");
1039 			irdma_destroy_qp(&iwqp->ibqp, udata);
1040 			return err_code;
1041 		}
1042 	}
1043 
1044 	init_completion(&iwqp->free_qp);
1045 	return 0;
1046 
1047 error:
1048 	irdma_free_qp_rsrc(iwqp);
1049 	return err_code;
1050 }
1051 
1052 static int irdma_get_ib_acc_flags(struct irdma_qp *iwqp)
1053 {
1054 	int acc_flags = 0;
1055 
1056 	if (rdma_protocol_roce(iwqp->ibqp.device, 1)) {
1057 		if (iwqp->roce_info.wr_rdresp_en) {
1058 			acc_flags |= IB_ACCESS_LOCAL_WRITE;
1059 			acc_flags |= IB_ACCESS_REMOTE_WRITE;
1060 		}
1061 		if (iwqp->roce_info.rd_en)
1062 			acc_flags |= IB_ACCESS_REMOTE_READ;
1063 		if (iwqp->roce_info.bind_en)
1064 			acc_flags |= IB_ACCESS_MW_BIND;
1065 	} else {
1066 		if (iwqp->iwarp_info.wr_rdresp_en) {
1067 			acc_flags |= IB_ACCESS_LOCAL_WRITE;
1068 			acc_flags |= IB_ACCESS_REMOTE_WRITE;
1069 		}
1070 		if (iwqp->iwarp_info.rd_en)
1071 			acc_flags |= IB_ACCESS_REMOTE_READ;
1072 		if (iwqp->iwarp_info.bind_en)
1073 			acc_flags |= IB_ACCESS_MW_BIND;
1074 	}
1075 	return acc_flags;
1076 }
1077 
1078 /**
1079  * irdma_query_qp - query qp attributes
1080  * @ibqp: qp pointer
1081  * @attr: attributes pointer
1082  * @attr_mask: Not used
1083  * @init_attr: qp attributes to return
1084  */
1085 static int irdma_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1086 			  int attr_mask, struct ib_qp_init_attr *init_attr)
1087 {
1088 	struct irdma_qp *iwqp = to_iwqp(ibqp);
1089 	struct irdma_sc_qp *qp = &iwqp->sc_qp;
1090 
1091 	memset(attr, 0, sizeof(*attr));
1092 	memset(init_attr, 0, sizeof(*init_attr));
1093 
1094 	attr->qp_state = iwqp->ibqp_state;
1095 	attr->cur_qp_state = iwqp->ibqp_state;
1096 	attr->cap.max_send_wr = iwqp->max_send_wr;
1097 	attr->cap.max_recv_wr = iwqp->max_recv_wr;
1098 	attr->cap.max_inline_data = qp->qp_uk.max_inline_data;
1099 	attr->cap.max_send_sge = qp->qp_uk.max_sq_frag_cnt;
1100 	attr->cap.max_recv_sge = qp->qp_uk.max_rq_frag_cnt;
1101 	attr->qp_access_flags = irdma_get_ib_acc_flags(iwqp);
1102 	attr->port_num = 1;
1103 	if (rdma_protocol_roce(ibqp->device, 1)) {
1104 		attr->path_mtu = ib_mtu_int_to_enum(iwqp->udp_info.snd_mss);
1105 		attr->qkey = iwqp->roce_info.qkey;
1106 		attr->rq_psn = iwqp->udp_info.epsn;
1107 		attr->sq_psn = iwqp->udp_info.psn_nxt;
1108 		attr->dest_qp_num = iwqp->roce_info.dest_qp;
1109 		attr->pkey_index = iwqp->roce_info.p_key;
1110 		attr->retry_cnt = iwqp->udp_info.rexmit_thresh;
1111 		attr->rnr_retry = iwqp->udp_info.rnr_nak_thresh;
1112 		attr->max_rd_atomic = iwqp->roce_info.ord_size;
1113 		attr->max_dest_rd_atomic = iwqp->roce_info.ird_size;
1114 	}
1115 
1116 	init_attr->event_handler = iwqp->ibqp.event_handler;
1117 	init_attr->qp_context = iwqp->ibqp.qp_context;
1118 	init_attr->send_cq = iwqp->ibqp.send_cq;
1119 	init_attr->recv_cq = iwqp->ibqp.recv_cq;
1120 	init_attr->cap = attr->cap;
1121 
1122 	return 0;
1123 }
1124 
1125 /**
1126  * irdma_query_pkey - Query partition key
1127  * @ibdev: device pointer from stack
1128  * @port: port number
1129  * @index: index of pkey
1130  * @pkey: pointer to store the pkey
1131  */
1132 static int irdma_query_pkey(struct ib_device *ibdev, u32 port, u16 index,
1133 			    u16 *pkey)
1134 {
1135 	if (index >= IRDMA_PKEY_TBL_SZ)
1136 		return -EINVAL;
1137 
1138 	*pkey = IRDMA_DEFAULT_PKEY;
1139 	return 0;
1140 }
1141 
1142 static u8 irdma_roce_get_vlan_prio(const struct ib_gid_attr *attr, u8 prio)
1143 {
1144 	struct net_device *ndev;
1145 
1146 	rcu_read_lock();
1147 	ndev = rcu_dereference(attr->ndev);
1148 	if (!ndev)
1149 		goto exit;
1150 	if (is_vlan_dev(ndev)) {
1151 		u16 vlan_qos = vlan_dev_get_egress_qos_mask(ndev, prio);
1152 
1153 		prio = (vlan_qos & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
1154 	}
1155 exit:
1156 	rcu_read_unlock();
1157 	return prio;
1158 }
1159 
1160 static int irdma_wait_for_suspend(struct irdma_qp *iwqp)
1161 {
1162 	if (!wait_event_timeout(iwqp->iwdev->suspend_wq,
1163 				!iwqp->suspend_pending,
1164 				msecs_to_jiffies(IRDMA_EVENT_TIMEOUT_MS))) {
1165 		iwqp->suspend_pending = false;
1166 		ibdev_warn(&iwqp->iwdev->ibdev,
1167 			   "modify_qp timed out waiting for suspend. qp_id = %d, last_ae = 0x%x\n",
1168 			   iwqp->ibqp.qp_num, iwqp->last_aeq);
1169 		return -EBUSY;
1170 	}
1171 
1172 	return 0;
1173 }
1174 
1175 /**
1176  * irdma_modify_qp_roce - modify qp request
1177  * @ibqp: qp's pointer for modify
1178  * @attr: access attributes
1179  * @attr_mask: state mask
1180  * @udata: user data
1181  */
1182 int irdma_modify_qp_roce(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1183 			 int attr_mask, struct ib_udata *udata)
1184 {
1185 #define IRDMA_MODIFY_QP_MIN_REQ_LEN offsetofend(struct irdma_modify_qp_req, rq_flush)
1186 #define IRDMA_MODIFY_QP_MIN_RESP_LEN offsetofend(struct irdma_modify_qp_resp, push_valid)
1187 	struct irdma_pd *iwpd = to_iwpd(ibqp->pd);
1188 	struct irdma_qp *iwqp = to_iwqp(ibqp);
1189 	struct irdma_device *iwdev = iwqp->iwdev;
1190 	struct irdma_sc_dev *dev = &iwdev->rf->sc_dev;
1191 	struct irdma_qp_host_ctx_info *ctx_info;
1192 	struct irdma_roce_offload_info *roce_info;
1193 	struct irdma_udp_offload_info *udp_info;
1194 	struct irdma_modify_qp_info info = {};
1195 	struct irdma_modify_qp_resp uresp = {};
1196 	struct irdma_modify_qp_req ureq = {};
1197 	unsigned long flags;
1198 	u8 issue_modify_qp = 0;
1199 	int ret = 0;
1200 
1201 	ctx_info = &iwqp->ctx_info;
1202 	roce_info = &iwqp->roce_info;
1203 	udp_info = &iwqp->udp_info;
1204 
1205 	if (udata) {
1206 		/* udata inlen/outlen can be 0 when supporting legacy libi40iw */
1207 		if ((udata->inlen && udata->inlen < IRDMA_MODIFY_QP_MIN_REQ_LEN) ||
1208 		    (udata->outlen && udata->outlen < IRDMA_MODIFY_QP_MIN_RESP_LEN))
1209 			return -EINVAL;
1210 	}
1211 
1212 	if (attr_mask & ~IB_QP_ATTR_STANDARD_BITS)
1213 		return -EOPNOTSUPP;
1214 
1215 	if (attr_mask & IB_QP_DEST_QPN)
1216 		roce_info->dest_qp = attr->dest_qp_num;
1217 
1218 	if (attr_mask & IB_QP_PKEY_INDEX) {
1219 		ret = irdma_query_pkey(ibqp->device, 0, attr->pkey_index,
1220 				       &roce_info->p_key);
1221 		if (ret)
1222 			return ret;
1223 	}
1224 
1225 	if (attr_mask & IB_QP_QKEY)
1226 		roce_info->qkey = attr->qkey;
1227 
1228 	if (attr_mask & IB_QP_PATH_MTU)
1229 		udp_info->snd_mss = ib_mtu_enum_to_int(attr->path_mtu);
1230 
1231 	if (attr_mask & IB_QP_SQ_PSN) {
1232 		udp_info->psn_nxt = attr->sq_psn;
1233 		udp_info->lsn =  0xffff;
1234 		udp_info->psn_una = attr->sq_psn;
1235 		udp_info->psn_max = attr->sq_psn;
1236 	}
1237 
1238 	if (attr_mask & IB_QP_RQ_PSN)
1239 		udp_info->epsn = attr->rq_psn;
1240 
1241 	if (attr_mask & IB_QP_RNR_RETRY)
1242 		udp_info->rnr_nak_thresh = attr->rnr_retry;
1243 
1244 	if (attr_mask & IB_QP_RETRY_CNT)
1245 		udp_info->rexmit_thresh = attr->retry_cnt;
1246 
1247 	ctx_info->roce_info->pd_id = iwpd->sc_pd.pd_id;
1248 
1249 	if (attr_mask & IB_QP_AV) {
1250 		struct irdma_av *av = &iwqp->roce_ah.av;
1251 		const struct ib_gid_attr *sgid_attr =
1252 				attr->ah_attr.grh.sgid_attr;
1253 		u16 vlan_id = VLAN_N_VID;
1254 		u32 local_ip[4];
1255 
1256 		memset(&iwqp->roce_ah, 0, sizeof(iwqp->roce_ah));
1257 		if (attr->ah_attr.ah_flags & IB_AH_GRH) {
1258 			udp_info->ttl = attr->ah_attr.grh.hop_limit;
1259 			udp_info->flow_label = attr->ah_attr.grh.flow_label;
1260 			udp_info->tos = attr->ah_attr.grh.traffic_class;
1261 			udp_info->src_port =
1262 				rdma_get_udp_sport(udp_info->flow_label,
1263 						   ibqp->qp_num,
1264 						   roce_info->dest_qp);
1265 			irdma_qp_rem_qos(&iwqp->sc_qp);
1266 			dev->ws_remove(iwqp->sc_qp.vsi, ctx_info->user_pri);
1267 			if (iwqp->sc_qp.vsi->dscp_mode)
1268 				ctx_info->user_pri =
1269 				iwqp->sc_qp.vsi->dscp_map[irdma_tos2dscp(udp_info->tos)];
1270 			else
1271 				ctx_info->user_pri = rt_tos2priority(udp_info->tos);
1272 		}
1273 		ret = rdma_read_gid_l2_fields(sgid_attr, &vlan_id,
1274 					      ctx_info->roce_info->mac_addr);
1275 		if (ret)
1276 			return ret;
1277 		ctx_info->user_pri = irdma_roce_get_vlan_prio(sgid_attr,
1278 							      ctx_info->user_pri);
1279 		if (dev->ws_add(iwqp->sc_qp.vsi, ctx_info->user_pri))
1280 			return -ENOMEM;
1281 		iwqp->sc_qp.user_pri = ctx_info->user_pri;
1282 		irdma_qp_add_qos(&iwqp->sc_qp);
1283 
1284 		if (vlan_id >= VLAN_N_VID && iwdev->dcb_vlan_mode)
1285 			vlan_id = 0;
1286 		if (vlan_id < VLAN_N_VID) {
1287 			udp_info->insert_vlan_tag = true;
1288 			udp_info->vlan_tag = vlan_id |
1289 				ctx_info->user_pri << VLAN_PRIO_SHIFT;
1290 		} else {
1291 			udp_info->insert_vlan_tag = false;
1292 		}
1293 
1294 		av->attrs = attr->ah_attr;
1295 		rdma_gid2ip((struct sockaddr *)&av->sgid_addr, &sgid_attr->gid);
1296 		rdma_gid2ip((struct sockaddr *)&av->dgid_addr, &attr->ah_attr.grh.dgid);
1297 		av->net_type = rdma_gid_attr_network_type(sgid_attr);
1298 		if (av->net_type == RDMA_NETWORK_IPV6) {
1299 			__be32 *daddr =
1300 				av->dgid_addr.saddr_in6.sin6_addr.in6_u.u6_addr32;
1301 			__be32 *saddr =
1302 				av->sgid_addr.saddr_in6.sin6_addr.in6_u.u6_addr32;
1303 
1304 			irdma_copy_ip_ntohl(&udp_info->dest_ip_addr[0], daddr);
1305 			irdma_copy_ip_ntohl(&udp_info->local_ipaddr[0], saddr);
1306 
1307 			udp_info->ipv4 = false;
1308 			irdma_copy_ip_ntohl(local_ip, daddr);
1309 
1310 		} else if (av->net_type == RDMA_NETWORK_IPV4) {
1311 			__be32 saddr = av->sgid_addr.saddr_in.sin_addr.s_addr;
1312 			__be32 daddr = av->dgid_addr.saddr_in.sin_addr.s_addr;
1313 
1314 			local_ip[0] = ntohl(daddr);
1315 
1316 			udp_info->ipv4 = true;
1317 			udp_info->dest_ip_addr[0] = 0;
1318 			udp_info->dest_ip_addr[1] = 0;
1319 			udp_info->dest_ip_addr[2] = 0;
1320 			udp_info->dest_ip_addr[3] = local_ip[0];
1321 
1322 			udp_info->local_ipaddr[0] = 0;
1323 			udp_info->local_ipaddr[1] = 0;
1324 			udp_info->local_ipaddr[2] = 0;
1325 			udp_info->local_ipaddr[3] = ntohl(saddr);
1326 		}
1327 		udp_info->arp_idx =
1328 			irdma_add_arp(iwdev->rf, local_ip, udp_info->ipv4,
1329 				      attr->ah_attr.roce.dmac);
1330 	}
1331 
1332 	if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1333 		if (attr->max_rd_atomic > dev->hw_attrs.max_hw_ord) {
1334 			ibdev_err(&iwdev->ibdev,
1335 				  "rd_atomic = %d, above max_hw_ord=%d\n",
1336 				  attr->max_rd_atomic,
1337 				  dev->hw_attrs.max_hw_ord);
1338 			return -EINVAL;
1339 		}
1340 		if (attr->max_rd_atomic)
1341 			roce_info->ord_size = attr->max_rd_atomic;
1342 		info.ord_valid = true;
1343 	}
1344 
1345 	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1346 		if (attr->max_dest_rd_atomic > dev->hw_attrs.max_hw_ird) {
1347 			ibdev_err(&iwdev->ibdev,
1348 				  "rd_atomic = %d, above max_hw_ird=%d\n",
1349 				   attr->max_rd_atomic,
1350 				   dev->hw_attrs.max_hw_ird);
1351 			return -EINVAL;
1352 		}
1353 		if (attr->max_dest_rd_atomic)
1354 			roce_info->ird_size = attr->max_dest_rd_atomic;
1355 	}
1356 
1357 	if (attr_mask & IB_QP_ACCESS_FLAGS) {
1358 		if (attr->qp_access_flags & IB_ACCESS_LOCAL_WRITE)
1359 			roce_info->wr_rdresp_en = true;
1360 		if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
1361 			roce_info->wr_rdresp_en = true;
1362 		if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
1363 			roce_info->rd_en = true;
1364 	}
1365 
1366 	wait_event(iwqp->mod_qp_waitq, !atomic_read(&iwqp->hw_mod_qp_pend));
1367 
1368 	ibdev_dbg(&iwdev->ibdev,
1369 		  "VERBS: caller: %pS qp_id=%d to_ibqpstate=%d ibqpstate=%d irdma_qpstate=%d attr_mask=0x%x\n",
1370 		  __builtin_return_address(0), ibqp->qp_num, attr->qp_state,
1371 		  iwqp->ibqp_state, iwqp->iwarp_state, attr_mask);
1372 
1373 	spin_lock_irqsave(&iwqp->lock, flags);
1374 	if (attr_mask & IB_QP_STATE) {
1375 		if (!ib_modify_qp_is_ok(iwqp->ibqp_state, attr->qp_state,
1376 					iwqp->ibqp.qp_type, attr_mask)) {
1377 			ibdev_warn(&iwdev->ibdev, "modify_qp invalid for qp_id=%d, old_state=0x%x, new_state=0x%x\n",
1378 				   iwqp->ibqp.qp_num, iwqp->ibqp_state,
1379 				   attr->qp_state);
1380 			ret = -EINVAL;
1381 			goto exit;
1382 		}
1383 		info.curr_iwarp_state = iwqp->iwarp_state;
1384 
1385 		switch (attr->qp_state) {
1386 		case IB_QPS_INIT:
1387 			if (iwqp->iwarp_state > IRDMA_QP_STATE_IDLE) {
1388 				ret = -EINVAL;
1389 				goto exit;
1390 			}
1391 
1392 			if (iwqp->iwarp_state == IRDMA_QP_STATE_INVALID) {
1393 				info.next_iwarp_state = IRDMA_QP_STATE_IDLE;
1394 				issue_modify_qp = 1;
1395 			}
1396 			break;
1397 		case IB_QPS_RTR:
1398 			if (iwqp->iwarp_state > IRDMA_QP_STATE_IDLE) {
1399 				ret = -EINVAL;
1400 				goto exit;
1401 			}
1402 			info.arp_cache_idx_valid = true;
1403 			info.cq_num_valid = true;
1404 			info.next_iwarp_state = IRDMA_QP_STATE_RTR;
1405 			issue_modify_qp = 1;
1406 			break;
1407 		case IB_QPS_RTS:
1408 			if (iwqp->ibqp_state < IB_QPS_RTR ||
1409 			    iwqp->ibqp_state == IB_QPS_ERR) {
1410 				ret = -EINVAL;
1411 				goto exit;
1412 			}
1413 
1414 			info.arp_cache_idx_valid = true;
1415 			info.cq_num_valid = true;
1416 			info.ord_valid = true;
1417 			info.next_iwarp_state = IRDMA_QP_STATE_RTS;
1418 			issue_modify_qp = 1;
1419 			if (iwdev->push_mode && udata &&
1420 			    iwqp->sc_qp.push_idx == IRDMA_INVALID_PUSH_PAGE_INDEX &&
1421 			    dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2) {
1422 				spin_unlock_irqrestore(&iwqp->lock, flags);
1423 				irdma_alloc_push_page(iwqp);
1424 				spin_lock_irqsave(&iwqp->lock, flags);
1425 			}
1426 			break;
1427 		case IB_QPS_SQD:
1428 			if (iwqp->iwarp_state == IRDMA_QP_STATE_SQD)
1429 				goto exit;
1430 
1431 			if (iwqp->iwarp_state != IRDMA_QP_STATE_RTS) {
1432 				ret = -EINVAL;
1433 				goto exit;
1434 			}
1435 
1436 			info.next_iwarp_state = IRDMA_QP_STATE_SQD;
1437 			issue_modify_qp = 1;
1438 			iwqp->suspend_pending = true;
1439 			break;
1440 		case IB_QPS_SQE:
1441 		case IB_QPS_ERR:
1442 		case IB_QPS_RESET:
1443 			if (iwqp->iwarp_state == IRDMA_QP_STATE_ERROR) {
1444 				spin_unlock_irqrestore(&iwqp->lock, flags);
1445 				if (udata && udata->inlen) {
1446 					if (ib_copy_from_udata(&ureq, udata,
1447 					    min(sizeof(ureq), udata->inlen)))
1448 						return -EINVAL;
1449 
1450 					irdma_flush_wqes(iwqp,
1451 					    (ureq.sq_flush ? IRDMA_FLUSH_SQ : 0) |
1452 					    (ureq.rq_flush ? IRDMA_FLUSH_RQ : 0) |
1453 					    IRDMA_REFLUSH);
1454 				}
1455 				return 0;
1456 			}
1457 
1458 			info.next_iwarp_state = IRDMA_QP_STATE_ERROR;
1459 			issue_modify_qp = 1;
1460 			break;
1461 		default:
1462 			ret = -EINVAL;
1463 			goto exit;
1464 		}
1465 
1466 		iwqp->ibqp_state = attr->qp_state;
1467 	}
1468 
1469 	ctx_info->send_cq_num = iwqp->iwscq->sc_cq.cq_uk.cq_id;
1470 	ctx_info->rcv_cq_num = iwqp->iwrcq->sc_cq.cq_uk.cq_id;
1471 	irdma_sc_qp_setctx_roce(&iwqp->sc_qp, iwqp->host_ctx.va, ctx_info);
1472 	spin_unlock_irqrestore(&iwqp->lock, flags);
1473 
1474 	if (attr_mask & IB_QP_STATE) {
1475 		if (issue_modify_qp) {
1476 			ctx_info->rem_endpoint_idx = udp_info->arp_idx;
1477 			if (irdma_hw_modify_qp(iwdev, iwqp, &info, true))
1478 				return -EINVAL;
1479 			if (info.next_iwarp_state == IRDMA_QP_STATE_SQD) {
1480 				ret = irdma_wait_for_suspend(iwqp);
1481 				if (ret)
1482 					return ret;
1483 			}
1484 			spin_lock_irqsave(&iwqp->lock, flags);
1485 			if (iwqp->iwarp_state == info.curr_iwarp_state) {
1486 				iwqp->iwarp_state = info.next_iwarp_state;
1487 				iwqp->ibqp_state = attr->qp_state;
1488 			}
1489 			if (iwqp->ibqp_state > IB_QPS_RTS &&
1490 			    !iwqp->flush_issued) {
1491 				spin_unlock_irqrestore(&iwqp->lock, flags);
1492 				irdma_flush_wqes(iwqp, IRDMA_FLUSH_SQ |
1493 						       IRDMA_FLUSH_RQ |
1494 						       IRDMA_FLUSH_WAIT);
1495 				iwqp->flush_issued = 1;
1496 			} else {
1497 				spin_unlock_irqrestore(&iwqp->lock, flags);
1498 			}
1499 		} else {
1500 			iwqp->ibqp_state = attr->qp_state;
1501 		}
1502 		if (udata && udata->outlen && dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2) {
1503 			struct irdma_ucontext *ucontext;
1504 
1505 			ucontext = rdma_udata_to_drv_context(udata,
1506 					struct irdma_ucontext, ibucontext);
1507 			if (iwqp->sc_qp.push_idx != IRDMA_INVALID_PUSH_PAGE_INDEX &&
1508 			    !iwqp->push_wqe_mmap_entry &&
1509 			    !irdma_setup_push_mmap_entries(ucontext, iwqp,
1510 				&uresp.push_wqe_mmap_key, &uresp.push_db_mmap_key)) {
1511 				uresp.push_valid = 1;
1512 				uresp.push_offset = iwqp->sc_qp.push_offset;
1513 			}
1514 			ret = ib_copy_to_udata(udata, &uresp, min(sizeof(uresp),
1515 					       udata->outlen));
1516 			if (ret) {
1517 				irdma_remove_push_mmap_entries(iwqp);
1518 				ibdev_dbg(&iwdev->ibdev,
1519 					  "VERBS: copy_to_udata failed\n");
1520 				return ret;
1521 			}
1522 		}
1523 	}
1524 
1525 	return 0;
1526 exit:
1527 	spin_unlock_irqrestore(&iwqp->lock, flags);
1528 
1529 	return ret;
1530 }
1531 
1532 /**
1533  * irdma_modify_qp - modify qp request
1534  * @ibqp: qp's pointer for modify
1535  * @attr: access attributes
1536  * @attr_mask: state mask
1537  * @udata: user data
1538  */
1539 int irdma_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
1540 		    struct ib_udata *udata)
1541 {
1542 #define IRDMA_MODIFY_QP_MIN_REQ_LEN offsetofend(struct irdma_modify_qp_req, rq_flush)
1543 #define IRDMA_MODIFY_QP_MIN_RESP_LEN offsetofend(struct irdma_modify_qp_resp, push_valid)
1544 	struct irdma_qp *iwqp = to_iwqp(ibqp);
1545 	struct irdma_device *iwdev = iwqp->iwdev;
1546 	struct irdma_sc_dev *dev = &iwdev->rf->sc_dev;
1547 	struct irdma_qp_host_ctx_info *ctx_info;
1548 	struct irdma_tcp_offload_info *tcp_info;
1549 	struct irdma_iwarp_offload_info *offload_info;
1550 	struct irdma_modify_qp_info info = {};
1551 	struct irdma_modify_qp_resp uresp = {};
1552 	struct irdma_modify_qp_req ureq = {};
1553 	u8 issue_modify_qp = 0;
1554 	u8 dont_wait = 0;
1555 	int err;
1556 	unsigned long flags;
1557 
1558 	if (udata) {
1559 		/* udata inlen/outlen can be 0 when supporting legacy libi40iw */
1560 		if ((udata->inlen && udata->inlen < IRDMA_MODIFY_QP_MIN_REQ_LEN) ||
1561 		    (udata->outlen && udata->outlen < IRDMA_MODIFY_QP_MIN_RESP_LEN))
1562 			return -EINVAL;
1563 	}
1564 
1565 	if (attr_mask & ~IB_QP_ATTR_STANDARD_BITS)
1566 		return -EOPNOTSUPP;
1567 
1568 	ctx_info = &iwqp->ctx_info;
1569 	offload_info = &iwqp->iwarp_info;
1570 	tcp_info = &iwqp->tcp_info;
1571 	wait_event(iwqp->mod_qp_waitq, !atomic_read(&iwqp->hw_mod_qp_pend));
1572 	ibdev_dbg(&iwdev->ibdev,
1573 		  "VERBS: caller: %pS qp_id=%d to_ibqpstate=%d ibqpstate=%d irdma_qpstate=%d last_aeq=%d hw_tcp_state=%d hw_iwarp_state=%d attr_mask=0x%x\n",
1574 		  __builtin_return_address(0), ibqp->qp_num, attr->qp_state,
1575 		  iwqp->ibqp_state, iwqp->iwarp_state, iwqp->last_aeq,
1576 		  iwqp->hw_tcp_state, iwqp->hw_iwarp_state, attr_mask);
1577 
1578 	spin_lock_irqsave(&iwqp->lock, flags);
1579 	if (attr_mask & IB_QP_STATE) {
1580 		info.curr_iwarp_state = iwqp->iwarp_state;
1581 		switch (attr->qp_state) {
1582 		case IB_QPS_INIT:
1583 		case IB_QPS_RTR:
1584 			if (iwqp->iwarp_state > IRDMA_QP_STATE_IDLE) {
1585 				err = -EINVAL;
1586 				goto exit;
1587 			}
1588 
1589 			if (iwqp->iwarp_state == IRDMA_QP_STATE_INVALID) {
1590 				info.next_iwarp_state = IRDMA_QP_STATE_IDLE;
1591 				issue_modify_qp = 1;
1592 			}
1593 			if (iwdev->push_mode && udata &&
1594 			    iwqp->sc_qp.push_idx == IRDMA_INVALID_PUSH_PAGE_INDEX &&
1595 			    dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2) {
1596 				spin_unlock_irqrestore(&iwqp->lock, flags);
1597 				irdma_alloc_push_page(iwqp);
1598 				spin_lock_irqsave(&iwqp->lock, flags);
1599 			}
1600 			break;
1601 		case IB_QPS_RTS:
1602 			if (iwqp->iwarp_state > IRDMA_QP_STATE_RTS ||
1603 			    !iwqp->cm_id) {
1604 				err = -EINVAL;
1605 				goto exit;
1606 			}
1607 
1608 			issue_modify_qp = 1;
1609 			iwqp->hw_tcp_state = IRDMA_TCP_STATE_ESTABLISHED;
1610 			iwqp->hte_added = 1;
1611 			info.next_iwarp_state = IRDMA_QP_STATE_RTS;
1612 			info.tcp_ctx_valid = true;
1613 			info.ord_valid = true;
1614 			info.arp_cache_idx_valid = true;
1615 			info.cq_num_valid = true;
1616 			break;
1617 		case IB_QPS_SQD:
1618 			if (iwqp->hw_iwarp_state > IRDMA_QP_STATE_RTS) {
1619 				err = 0;
1620 				goto exit;
1621 			}
1622 
1623 			if (iwqp->iwarp_state == IRDMA_QP_STATE_CLOSING ||
1624 			    iwqp->iwarp_state < IRDMA_QP_STATE_RTS) {
1625 				err = 0;
1626 				goto exit;
1627 			}
1628 
1629 			if (iwqp->iwarp_state > IRDMA_QP_STATE_CLOSING) {
1630 				err = -EINVAL;
1631 				goto exit;
1632 			}
1633 
1634 			info.next_iwarp_state = IRDMA_QP_STATE_CLOSING;
1635 			issue_modify_qp = 1;
1636 			break;
1637 		case IB_QPS_SQE:
1638 			if (iwqp->iwarp_state >= IRDMA_QP_STATE_TERMINATE) {
1639 				err = -EINVAL;
1640 				goto exit;
1641 			}
1642 
1643 			info.next_iwarp_state = IRDMA_QP_STATE_TERMINATE;
1644 			issue_modify_qp = 1;
1645 			break;
1646 		case IB_QPS_ERR:
1647 		case IB_QPS_RESET:
1648 			if (iwqp->iwarp_state == IRDMA_QP_STATE_ERROR) {
1649 				spin_unlock_irqrestore(&iwqp->lock, flags);
1650 				if (udata && udata->inlen) {
1651 					if (ib_copy_from_udata(&ureq, udata,
1652 					    min(sizeof(ureq), udata->inlen)))
1653 						return -EINVAL;
1654 
1655 					irdma_flush_wqes(iwqp,
1656 					    (ureq.sq_flush ? IRDMA_FLUSH_SQ : 0) |
1657 					    (ureq.rq_flush ? IRDMA_FLUSH_RQ : 0) |
1658 					    IRDMA_REFLUSH);
1659 				}
1660 				return 0;
1661 			}
1662 
1663 			if (iwqp->sc_qp.term_flags) {
1664 				spin_unlock_irqrestore(&iwqp->lock, flags);
1665 				irdma_terminate_del_timer(&iwqp->sc_qp);
1666 				spin_lock_irqsave(&iwqp->lock, flags);
1667 			}
1668 			info.next_iwarp_state = IRDMA_QP_STATE_ERROR;
1669 			if (iwqp->hw_tcp_state > IRDMA_TCP_STATE_CLOSED &&
1670 			    iwdev->iw_status &&
1671 			    iwqp->hw_tcp_state != IRDMA_TCP_STATE_TIME_WAIT)
1672 				info.reset_tcp_conn = true;
1673 			else
1674 				dont_wait = 1;
1675 
1676 			issue_modify_qp = 1;
1677 			info.next_iwarp_state = IRDMA_QP_STATE_ERROR;
1678 			break;
1679 		default:
1680 			err = -EINVAL;
1681 			goto exit;
1682 		}
1683 
1684 		iwqp->ibqp_state = attr->qp_state;
1685 	}
1686 	if (attr_mask & IB_QP_ACCESS_FLAGS) {
1687 		ctx_info->iwarp_info_valid = true;
1688 		if (attr->qp_access_flags & IB_ACCESS_LOCAL_WRITE)
1689 			offload_info->wr_rdresp_en = true;
1690 		if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
1691 			offload_info->wr_rdresp_en = true;
1692 		if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
1693 			offload_info->rd_en = true;
1694 	}
1695 
1696 	if (ctx_info->iwarp_info_valid) {
1697 		ctx_info->send_cq_num = iwqp->iwscq->sc_cq.cq_uk.cq_id;
1698 		ctx_info->rcv_cq_num = iwqp->iwrcq->sc_cq.cq_uk.cq_id;
1699 		irdma_sc_qp_setctx(&iwqp->sc_qp, iwqp->host_ctx.va, ctx_info);
1700 	}
1701 	spin_unlock_irqrestore(&iwqp->lock, flags);
1702 
1703 	if (attr_mask & IB_QP_STATE) {
1704 		if (issue_modify_qp) {
1705 			ctx_info->rem_endpoint_idx = tcp_info->arp_idx;
1706 			if (irdma_hw_modify_qp(iwdev, iwqp, &info, true))
1707 				return -EINVAL;
1708 		}
1709 
1710 		spin_lock_irqsave(&iwqp->lock, flags);
1711 		if (iwqp->iwarp_state == info.curr_iwarp_state) {
1712 			iwqp->iwarp_state = info.next_iwarp_state;
1713 			iwqp->ibqp_state = attr->qp_state;
1714 		}
1715 		spin_unlock_irqrestore(&iwqp->lock, flags);
1716 	}
1717 
1718 	if (issue_modify_qp && iwqp->ibqp_state > IB_QPS_RTS) {
1719 		if (dont_wait) {
1720 			if (iwqp->hw_tcp_state) {
1721 				spin_lock_irqsave(&iwqp->lock, flags);
1722 				iwqp->hw_tcp_state = IRDMA_TCP_STATE_CLOSED;
1723 				iwqp->last_aeq = IRDMA_AE_RESET_SENT;
1724 				spin_unlock_irqrestore(&iwqp->lock, flags);
1725 			}
1726 			irdma_cm_disconn(iwqp);
1727 		} else {
1728 			int close_timer_started;
1729 
1730 			spin_lock_irqsave(&iwdev->cm_core.ht_lock, flags);
1731 
1732 			if (iwqp->cm_node) {
1733 				refcount_inc(&iwqp->cm_node->refcnt);
1734 				spin_unlock_irqrestore(&iwdev->cm_core.ht_lock, flags);
1735 				close_timer_started = atomic_inc_return(&iwqp->close_timer_started);
1736 				if (iwqp->cm_id && close_timer_started == 1)
1737 					irdma_schedule_cm_timer(iwqp->cm_node,
1738 						(struct irdma_puda_buf *)iwqp,
1739 						IRDMA_TIMER_TYPE_CLOSE, 1, 0);
1740 
1741 				irdma_rem_ref_cm_node(iwqp->cm_node);
1742 			} else {
1743 				spin_unlock_irqrestore(&iwdev->cm_core.ht_lock, flags);
1744 			}
1745 		}
1746 	}
1747 	if (attr_mask & IB_QP_STATE && udata && udata->outlen &&
1748 	    dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2) {
1749 		struct irdma_ucontext *ucontext;
1750 
1751 		ucontext = rdma_udata_to_drv_context(udata,
1752 					struct irdma_ucontext, ibucontext);
1753 		if (iwqp->sc_qp.push_idx != IRDMA_INVALID_PUSH_PAGE_INDEX &&
1754 		    !iwqp->push_wqe_mmap_entry &&
1755 		    !irdma_setup_push_mmap_entries(ucontext, iwqp,
1756 			&uresp.push_wqe_mmap_key, &uresp.push_db_mmap_key)) {
1757 			uresp.push_valid = 1;
1758 			uresp.push_offset = iwqp->sc_qp.push_offset;
1759 		}
1760 
1761 		err = ib_copy_to_udata(udata, &uresp, min(sizeof(uresp),
1762 				       udata->outlen));
1763 		if (err) {
1764 			irdma_remove_push_mmap_entries(iwqp);
1765 			ibdev_dbg(&iwdev->ibdev,
1766 				  "VERBS: copy_to_udata failed\n");
1767 			return err;
1768 		}
1769 	}
1770 
1771 	return 0;
1772 exit:
1773 	spin_unlock_irqrestore(&iwqp->lock, flags);
1774 
1775 	return err;
1776 }
1777 
1778 /**
1779  * irdma_cq_free_rsrc - free up resources for cq
1780  * @rf: RDMA PCI function
1781  * @iwcq: cq ptr
1782  */
1783 static void irdma_cq_free_rsrc(struct irdma_pci_f *rf, struct irdma_cq *iwcq)
1784 {
1785 	struct irdma_sc_cq *cq = &iwcq->sc_cq;
1786 
1787 	if (!iwcq->user_mode) {
1788 		dma_free_coherent(rf->sc_dev.hw->device, iwcq->kmem.size,
1789 				  iwcq->kmem.va, iwcq->kmem.pa);
1790 		iwcq->kmem.va = NULL;
1791 		dma_free_coherent(rf->sc_dev.hw->device,
1792 				  iwcq->kmem_shadow.size,
1793 				  iwcq->kmem_shadow.va, iwcq->kmem_shadow.pa);
1794 		iwcq->kmem_shadow.va = NULL;
1795 	}
1796 
1797 	irdma_free_rsrc(rf, rf->allocated_cqs, cq->cq_uk.cq_id);
1798 }
1799 
1800 /**
1801  * irdma_free_cqbuf - worker to free a cq buffer
1802  * @work: provides access to the cq buffer to free
1803  */
1804 static void irdma_free_cqbuf(struct work_struct *work)
1805 {
1806 	struct irdma_cq_buf *cq_buf = container_of(work, struct irdma_cq_buf, work);
1807 
1808 	dma_free_coherent(cq_buf->hw->device, cq_buf->kmem_buf.size,
1809 			  cq_buf->kmem_buf.va, cq_buf->kmem_buf.pa);
1810 	cq_buf->kmem_buf.va = NULL;
1811 	kfree(cq_buf);
1812 }
1813 
1814 /**
1815  * irdma_process_resize_list - remove resized cq buffers from the resize_list
1816  * @iwcq: cq which owns the resize_list
1817  * @iwdev: irdma device
1818  * @lcqe_buf: the buffer where the last cqe is received
1819  */
1820 static int irdma_process_resize_list(struct irdma_cq *iwcq,
1821 				     struct irdma_device *iwdev,
1822 				     struct irdma_cq_buf *lcqe_buf)
1823 {
1824 	struct list_head *tmp_node, *list_node;
1825 	struct irdma_cq_buf *cq_buf;
1826 	int cnt = 0;
1827 
1828 	list_for_each_safe(list_node, tmp_node, &iwcq->resize_list) {
1829 		cq_buf = list_entry(list_node, struct irdma_cq_buf, list);
1830 		if (cq_buf == lcqe_buf)
1831 			return cnt;
1832 
1833 		list_del(&cq_buf->list);
1834 		queue_work(iwdev->cleanup_wq, &cq_buf->work);
1835 		cnt++;
1836 	}
1837 
1838 	return cnt;
1839 }
1840 
1841 /**
1842  * irdma_destroy_cq - destroy cq
1843  * @ib_cq: cq pointer
1844  * @udata: user data
1845  */
1846 static int irdma_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata)
1847 {
1848 	struct irdma_device *iwdev = to_iwdev(ib_cq->device);
1849 	struct irdma_cq *iwcq = to_iwcq(ib_cq);
1850 	struct irdma_sc_cq *cq = &iwcq->sc_cq;
1851 	struct irdma_sc_dev *dev = cq->dev;
1852 	struct irdma_sc_ceq *ceq = dev->ceq[cq->ceq_id];
1853 	struct irdma_ceq *iwceq = container_of(ceq, struct irdma_ceq, sc_ceq);
1854 	unsigned long flags;
1855 
1856 	spin_lock_irqsave(&iwcq->lock, flags);
1857 	if (!list_empty(&iwcq->cmpl_generated))
1858 		irdma_remove_cmpls_list(iwcq);
1859 	if (!list_empty(&iwcq->resize_list))
1860 		irdma_process_resize_list(iwcq, iwdev, NULL);
1861 	spin_unlock_irqrestore(&iwcq->lock, flags);
1862 
1863 	irdma_cq_rem_ref(ib_cq);
1864 	wait_for_completion(&iwcq->free_cq);
1865 
1866 	irdma_cq_wq_destroy(iwdev->rf, cq);
1867 
1868 	spin_lock_irqsave(&iwceq->ce_lock, flags);
1869 	irdma_sc_cleanup_ceqes(cq, ceq);
1870 	spin_unlock_irqrestore(&iwceq->ce_lock, flags);
1871 	irdma_cq_free_rsrc(iwdev->rf, iwcq);
1872 
1873 	return 0;
1874 }
1875 
1876 /**
1877  * irdma_resize_cq - resize cq
1878  * @ibcq: cq to be resized
1879  * @entries: desired cq size
1880  * @udata: user data
1881  */
1882 static int irdma_resize_cq(struct ib_cq *ibcq, int entries,
1883 			   struct ib_udata *udata)
1884 {
1885 #define IRDMA_RESIZE_CQ_MIN_REQ_LEN offsetofend(struct irdma_resize_cq_req, user_cq_buffer)
1886 	struct irdma_cq *iwcq = to_iwcq(ibcq);
1887 	struct irdma_sc_dev *dev = iwcq->sc_cq.dev;
1888 	struct irdma_cqp_request *cqp_request;
1889 	struct cqp_cmds_info *cqp_info;
1890 	struct irdma_modify_cq_info *m_info;
1891 	struct irdma_modify_cq_info info = {};
1892 	struct irdma_dma_mem kmem_buf;
1893 	struct irdma_cq_mr *cqmr_buf;
1894 	struct irdma_pbl *iwpbl_buf;
1895 	struct irdma_device *iwdev;
1896 	struct irdma_pci_f *rf;
1897 	struct irdma_cq_buf *cq_buf = NULL;
1898 	unsigned long flags;
1899 	int ret;
1900 
1901 	iwdev = to_iwdev(ibcq->device);
1902 	rf = iwdev->rf;
1903 
1904 	if (!(rf->sc_dev.hw_attrs.uk_attrs.feature_flags &
1905 	    IRDMA_FEATURE_CQ_RESIZE))
1906 		return -EOPNOTSUPP;
1907 
1908 	if (udata && udata->inlen < IRDMA_RESIZE_CQ_MIN_REQ_LEN)
1909 		return -EINVAL;
1910 
1911 	if (entries > rf->max_cqe)
1912 		return -EINVAL;
1913 
1914 	if (!iwcq->user_mode) {
1915 		entries++;
1916 		if (rf->sc_dev.hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2)
1917 			entries *= 2;
1918 	}
1919 
1920 	info.cq_size = max(entries, 4);
1921 
1922 	if (info.cq_size == iwcq->sc_cq.cq_uk.cq_size - 1)
1923 		return 0;
1924 
1925 	if (udata) {
1926 		struct irdma_resize_cq_req req = {};
1927 		struct irdma_ucontext *ucontext =
1928 			rdma_udata_to_drv_context(udata, struct irdma_ucontext,
1929 						  ibucontext);
1930 
1931 		/* CQ resize not supported with legacy GEN_1 libi40iw */
1932 		if (ucontext->legacy_mode)
1933 			return -EOPNOTSUPP;
1934 
1935 		if (ib_copy_from_udata(&req, udata,
1936 				       min(sizeof(req), udata->inlen)))
1937 			return -EINVAL;
1938 
1939 		spin_lock_irqsave(&ucontext->cq_reg_mem_list_lock, flags);
1940 		iwpbl_buf = irdma_get_pbl((unsigned long)req.user_cq_buffer,
1941 					  &ucontext->cq_reg_mem_list);
1942 		spin_unlock_irqrestore(&ucontext->cq_reg_mem_list_lock, flags);
1943 
1944 		if (!iwpbl_buf)
1945 			return -ENOMEM;
1946 
1947 		cqmr_buf = &iwpbl_buf->cq_mr;
1948 		if (iwpbl_buf->pbl_allocated) {
1949 			info.virtual_map = true;
1950 			info.pbl_chunk_size = 1;
1951 			info.first_pm_pbl_idx = cqmr_buf->cq_pbl.idx;
1952 		} else {
1953 			info.cq_pa = cqmr_buf->cq_pbl.addr;
1954 		}
1955 	} else {
1956 		/* Kmode CQ resize */
1957 		int rsize;
1958 
1959 		rsize = info.cq_size * sizeof(struct irdma_cqe);
1960 		kmem_buf.size = ALIGN(round_up(rsize, 256), 256);
1961 		kmem_buf.va = dma_alloc_coherent(dev->hw->device,
1962 						 kmem_buf.size, &kmem_buf.pa,
1963 						 GFP_KERNEL);
1964 		if (!kmem_buf.va)
1965 			return -ENOMEM;
1966 
1967 		info.cq_base = kmem_buf.va;
1968 		info.cq_pa = kmem_buf.pa;
1969 		cq_buf = kzalloc(sizeof(*cq_buf), GFP_KERNEL);
1970 		if (!cq_buf) {
1971 			ret = -ENOMEM;
1972 			goto error;
1973 		}
1974 	}
1975 
1976 	cqp_request = irdma_alloc_and_get_cqp_request(&rf->cqp, true);
1977 	if (!cqp_request) {
1978 		ret = -ENOMEM;
1979 		goto error;
1980 	}
1981 
1982 	info.shadow_read_threshold = iwcq->sc_cq.shadow_read_threshold;
1983 	info.cq_resize = true;
1984 
1985 	cqp_info = &cqp_request->info;
1986 	m_info = &cqp_info->in.u.cq_modify.info;
1987 	memcpy(m_info, &info, sizeof(*m_info));
1988 
1989 	cqp_info->cqp_cmd = IRDMA_OP_CQ_MODIFY;
1990 	cqp_info->in.u.cq_modify.cq = &iwcq->sc_cq;
1991 	cqp_info->in.u.cq_modify.scratch = (uintptr_t)cqp_request;
1992 	cqp_info->post_sq = 1;
1993 	ret = irdma_handle_cqp_op(rf, cqp_request);
1994 	irdma_put_cqp_request(&rf->cqp, cqp_request);
1995 	if (ret)
1996 		goto error;
1997 
1998 	spin_lock_irqsave(&iwcq->lock, flags);
1999 	if (cq_buf) {
2000 		cq_buf->kmem_buf = iwcq->kmem;
2001 		cq_buf->hw = dev->hw;
2002 		memcpy(&cq_buf->cq_uk, &iwcq->sc_cq.cq_uk, sizeof(cq_buf->cq_uk));
2003 		INIT_WORK(&cq_buf->work, irdma_free_cqbuf);
2004 		list_add_tail(&cq_buf->list, &iwcq->resize_list);
2005 		iwcq->kmem = kmem_buf;
2006 	}
2007 
2008 	irdma_sc_cq_resize(&iwcq->sc_cq, &info);
2009 	ibcq->cqe = info.cq_size - 1;
2010 	spin_unlock_irqrestore(&iwcq->lock, flags);
2011 
2012 	return 0;
2013 error:
2014 	if (!udata) {
2015 		dma_free_coherent(dev->hw->device, kmem_buf.size, kmem_buf.va,
2016 				  kmem_buf.pa);
2017 		kmem_buf.va = NULL;
2018 	}
2019 	kfree(cq_buf);
2020 
2021 	return ret;
2022 }
2023 
2024 static inline int cq_validate_flags(u32 flags, u8 hw_rev)
2025 {
2026 	/* GEN1 does not support CQ create flags */
2027 	if (hw_rev == IRDMA_GEN_1)
2028 		return flags ? -EOPNOTSUPP : 0;
2029 
2030 	return flags & ~IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION ? -EOPNOTSUPP : 0;
2031 }
2032 
2033 /**
2034  * irdma_create_cq - create cq
2035  * @ibcq: CQ allocated
2036  * @attr: attributes for cq
2037  * @udata: user data
2038  */
2039 static int irdma_create_cq(struct ib_cq *ibcq,
2040 			   const struct ib_cq_init_attr *attr,
2041 			   struct ib_udata *udata)
2042 {
2043 #define IRDMA_CREATE_CQ_MIN_REQ_LEN offsetofend(struct irdma_create_cq_req, user_cq_buf)
2044 #define IRDMA_CREATE_CQ_MIN_RESP_LEN offsetofend(struct irdma_create_cq_resp, cq_size)
2045 	struct ib_device *ibdev = ibcq->device;
2046 	struct irdma_device *iwdev = to_iwdev(ibdev);
2047 	struct irdma_pci_f *rf = iwdev->rf;
2048 	struct irdma_cq *iwcq = to_iwcq(ibcq);
2049 	u32 cq_num = 0;
2050 	struct irdma_sc_cq *cq;
2051 	struct irdma_sc_dev *dev = &rf->sc_dev;
2052 	struct irdma_cq_init_info info = {};
2053 	struct irdma_cqp_request *cqp_request;
2054 	struct cqp_cmds_info *cqp_info;
2055 	struct irdma_cq_uk_init_info *ukinfo = &info.cq_uk_init_info;
2056 	unsigned long flags;
2057 	int err_code;
2058 	int entries = attr->cqe;
2059 
2060 	err_code = cq_validate_flags(attr->flags, dev->hw_attrs.uk_attrs.hw_rev);
2061 	if (err_code)
2062 		return err_code;
2063 
2064 	if (udata && (udata->inlen < IRDMA_CREATE_CQ_MIN_REQ_LEN ||
2065 		      udata->outlen < IRDMA_CREATE_CQ_MIN_RESP_LEN))
2066 		return -EINVAL;
2067 
2068 	err_code = irdma_alloc_rsrc(rf, rf->allocated_cqs, rf->max_cq, &cq_num,
2069 				    &rf->next_cq);
2070 	if (err_code)
2071 		return err_code;
2072 
2073 	cq = &iwcq->sc_cq;
2074 	cq->back_cq = iwcq;
2075 	refcount_set(&iwcq->refcnt, 1);
2076 	spin_lock_init(&iwcq->lock);
2077 	INIT_LIST_HEAD(&iwcq->resize_list);
2078 	INIT_LIST_HEAD(&iwcq->cmpl_generated);
2079 	info.dev = dev;
2080 	ukinfo->cq_size = max(entries, 4);
2081 	ukinfo->cq_id = cq_num;
2082 	iwcq->ibcq.cqe = info.cq_uk_init_info.cq_size;
2083 	if (attr->comp_vector < rf->ceqs_count)
2084 		info.ceq_id = attr->comp_vector;
2085 	info.ceq_id_valid = true;
2086 	info.ceqe_mask = 1;
2087 	info.type = IRDMA_CQ_TYPE_IWARP;
2088 	info.vsi = &iwdev->vsi;
2089 
2090 	if (udata) {
2091 		struct irdma_ucontext *ucontext;
2092 		struct irdma_create_cq_req req = {};
2093 		struct irdma_cq_mr *cqmr;
2094 		struct irdma_pbl *iwpbl;
2095 		struct irdma_pbl *iwpbl_shadow;
2096 		struct irdma_cq_mr *cqmr_shadow;
2097 
2098 		iwcq->user_mode = true;
2099 		ucontext =
2100 			rdma_udata_to_drv_context(udata, struct irdma_ucontext,
2101 						  ibucontext);
2102 		if (ib_copy_from_udata(&req, udata,
2103 				       min(sizeof(req), udata->inlen))) {
2104 			err_code = -EFAULT;
2105 			goto cq_free_rsrc;
2106 		}
2107 
2108 		spin_lock_irqsave(&ucontext->cq_reg_mem_list_lock, flags);
2109 		iwpbl = irdma_get_pbl((unsigned long)req.user_cq_buf,
2110 				      &ucontext->cq_reg_mem_list);
2111 		spin_unlock_irqrestore(&ucontext->cq_reg_mem_list_lock, flags);
2112 		if (!iwpbl) {
2113 			err_code = -EPROTO;
2114 			goto cq_free_rsrc;
2115 		}
2116 
2117 		iwcq->iwpbl = iwpbl;
2118 		iwcq->cq_mem_size = 0;
2119 		cqmr = &iwpbl->cq_mr;
2120 
2121 		if (rf->sc_dev.hw_attrs.uk_attrs.feature_flags &
2122 		    IRDMA_FEATURE_CQ_RESIZE && !ucontext->legacy_mode) {
2123 			spin_lock_irqsave(&ucontext->cq_reg_mem_list_lock, flags);
2124 			iwpbl_shadow = irdma_get_pbl(
2125 					(unsigned long)req.user_shadow_area,
2126 					&ucontext->cq_reg_mem_list);
2127 			spin_unlock_irqrestore(&ucontext->cq_reg_mem_list_lock, flags);
2128 
2129 			if (!iwpbl_shadow) {
2130 				err_code = -EPROTO;
2131 				goto cq_free_rsrc;
2132 			}
2133 			iwcq->iwpbl_shadow = iwpbl_shadow;
2134 			cqmr_shadow = &iwpbl_shadow->cq_mr;
2135 			info.shadow_area_pa = cqmr_shadow->cq_pbl.addr;
2136 			cqmr->split = true;
2137 		} else {
2138 			info.shadow_area_pa = cqmr->shadow;
2139 		}
2140 		if (iwpbl->pbl_allocated) {
2141 			info.virtual_map = true;
2142 			info.pbl_chunk_size = 1;
2143 			info.first_pm_pbl_idx = cqmr->cq_pbl.idx;
2144 		} else {
2145 			info.cq_base_pa = cqmr->cq_pbl.addr;
2146 		}
2147 	} else {
2148 		/* Kmode allocations */
2149 		int rsize;
2150 
2151 		if (entries < 1 || entries > rf->max_cqe) {
2152 			err_code = -EINVAL;
2153 			goto cq_free_rsrc;
2154 		}
2155 
2156 		entries++;
2157 		if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2)
2158 			entries *= 2;
2159 		ukinfo->cq_size = entries;
2160 
2161 		rsize = info.cq_uk_init_info.cq_size * sizeof(struct irdma_cqe);
2162 		iwcq->kmem.size = ALIGN(round_up(rsize, 256), 256);
2163 		iwcq->kmem.va = dma_alloc_coherent(dev->hw->device,
2164 						   iwcq->kmem.size,
2165 						   &iwcq->kmem.pa, GFP_KERNEL);
2166 		if (!iwcq->kmem.va) {
2167 			err_code = -ENOMEM;
2168 			goto cq_free_rsrc;
2169 		}
2170 
2171 		iwcq->kmem_shadow.size = ALIGN(IRDMA_SHADOW_AREA_SIZE << 3,
2172 					       64);
2173 		iwcq->kmem_shadow.va = dma_alloc_coherent(dev->hw->device,
2174 							  iwcq->kmem_shadow.size,
2175 							  &iwcq->kmem_shadow.pa,
2176 							  GFP_KERNEL);
2177 		if (!iwcq->kmem_shadow.va) {
2178 			err_code = -ENOMEM;
2179 			goto cq_free_rsrc;
2180 		}
2181 		info.shadow_area_pa = iwcq->kmem_shadow.pa;
2182 		ukinfo->shadow_area = iwcq->kmem_shadow.va;
2183 		ukinfo->cq_base = iwcq->kmem.va;
2184 		info.cq_base_pa = iwcq->kmem.pa;
2185 	}
2186 
2187 	if (dev->hw_attrs.uk_attrs.hw_rev >= IRDMA_GEN_2)
2188 		info.shadow_read_threshold = min(info.cq_uk_init_info.cq_size / 2,
2189 						 (u32)IRDMA_MAX_CQ_READ_THRESH);
2190 
2191 	if (irdma_sc_cq_init(cq, &info)) {
2192 		ibdev_dbg(&iwdev->ibdev, "VERBS: init cq fail\n");
2193 		err_code = -EPROTO;
2194 		goto cq_free_rsrc;
2195 	}
2196 
2197 	cqp_request = irdma_alloc_and_get_cqp_request(&rf->cqp, true);
2198 	if (!cqp_request) {
2199 		err_code = -ENOMEM;
2200 		goto cq_free_rsrc;
2201 	}
2202 
2203 	cqp_info = &cqp_request->info;
2204 	cqp_info->cqp_cmd = IRDMA_OP_CQ_CREATE;
2205 	cqp_info->post_sq = 1;
2206 	cqp_info->in.u.cq_create.cq = cq;
2207 	cqp_info->in.u.cq_create.check_overflow = true;
2208 	cqp_info->in.u.cq_create.scratch = (uintptr_t)cqp_request;
2209 	err_code = irdma_handle_cqp_op(rf, cqp_request);
2210 	irdma_put_cqp_request(&rf->cqp, cqp_request);
2211 	if (err_code)
2212 		goto cq_free_rsrc;
2213 
2214 	if (udata) {
2215 		struct irdma_create_cq_resp resp = {};
2216 
2217 		resp.cq_id = info.cq_uk_init_info.cq_id;
2218 		resp.cq_size = info.cq_uk_init_info.cq_size;
2219 		if (ib_copy_to_udata(udata, &resp,
2220 				     min(sizeof(resp), udata->outlen))) {
2221 			ibdev_dbg(&iwdev->ibdev,
2222 				  "VERBS: copy to user data\n");
2223 			err_code = -EPROTO;
2224 			goto cq_destroy;
2225 		}
2226 	}
2227 	rf->cq_table[cq_num] = iwcq;
2228 	init_completion(&iwcq->free_cq);
2229 
2230 	return 0;
2231 cq_destroy:
2232 	irdma_cq_wq_destroy(rf, cq);
2233 cq_free_rsrc:
2234 	irdma_cq_free_rsrc(rf, iwcq);
2235 
2236 	return err_code;
2237 }
2238 
2239 /**
2240  * irdma_get_mr_access - get hw MR access permissions from IB access flags
2241  * @access: IB access flags
2242  */
2243 static inline u16 irdma_get_mr_access(int access)
2244 {
2245 	u16 hw_access = 0;
2246 
2247 	hw_access |= (access & IB_ACCESS_LOCAL_WRITE) ?
2248 		     IRDMA_ACCESS_FLAGS_LOCALWRITE : 0;
2249 	hw_access |= (access & IB_ACCESS_REMOTE_WRITE) ?
2250 		     IRDMA_ACCESS_FLAGS_REMOTEWRITE : 0;
2251 	hw_access |= (access & IB_ACCESS_REMOTE_READ) ?
2252 		     IRDMA_ACCESS_FLAGS_REMOTEREAD : 0;
2253 	hw_access |= (access & IB_ACCESS_MW_BIND) ?
2254 		     IRDMA_ACCESS_FLAGS_BIND_WINDOW : 0;
2255 	hw_access |= (access & IB_ZERO_BASED) ?
2256 		     IRDMA_ACCESS_FLAGS_ZERO_BASED : 0;
2257 	hw_access |= IRDMA_ACCESS_FLAGS_LOCALREAD;
2258 
2259 	return hw_access;
2260 }
2261 
2262 /**
2263  * irdma_free_stag - free stag resource
2264  * @iwdev: irdma device
2265  * @stag: stag to free
2266  */
2267 static void irdma_free_stag(struct irdma_device *iwdev, u32 stag)
2268 {
2269 	u32 stag_idx;
2270 
2271 	stag_idx = (stag & iwdev->rf->mr_stagmask) >> IRDMA_CQPSQ_STAG_IDX_S;
2272 	irdma_free_rsrc(iwdev->rf, iwdev->rf->allocated_mrs, stag_idx);
2273 }
2274 
2275 /**
2276  * irdma_create_stag - create random stag
2277  * @iwdev: irdma device
2278  */
2279 static u32 irdma_create_stag(struct irdma_device *iwdev)
2280 {
2281 	u32 stag = 0;
2282 	u32 stag_index = 0;
2283 	u32 next_stag_index;
2284 	u32 driver_key;
2285 	u32 random;
2286 	u8 consumer_key;
2287 	int ret;
2288 
2289 	get_random_bytes(&random, sizeof(random));
2290 	consumer_key = (u8)random;
2291 
2292 	driver_key = random & ~iwdev->rf->mr_stagmask;
2293 	next_stag_index = (random & iwdev->rf->mr_stagmask) >> 8;
2294 	next_stag_index %= iwdev->rf->max_mr;
2295 
2296 	ret = irdma_alloc_rsrc(iwdev->rf, iwdev->rf->allocated_mrs,
2297 			       iwdev->rf->max_mr, &stag_index,
2298 			       &next_stag_index);
2299 	if (ret)
2300 		return stag;
2301 	stag = stag_index << IRDMA_CQPSQ_STAG_IDX_S;
2302 	stag |= driver_key;
2303 	stag += (u32)consumer_key;
2304 
2305 	return stag;
2306 }
2307 
2308 /**
2309  * irdma_next_pbl_addr - Get next pbl address
2310  * @pbl: pointer to a pble
2311  * @pinfo: info pointer
2312  * @idx: index
2313  */
2314 static inline u64 *irdma_next_pbl_addr(u64 *pbl, struct irdma_pble_info **pinfo,
2315 				       u32 *idx)
2316 {
2317 	*idx += 1;
2318 	if (!(*pinfo) || *idx != (*pinfo)->cnt)
2319 		return ++pbl;
2320 	*idx = 0;
2321 	(*pinfo)++;
2322 
2323 	return (*pinfo)->addr;
2324 }
2325 
2326 /**
2327  * irdma_copy_user_pgaddrs - copy user page address to pble's os locally
2328  * @iwmr: iwmr for IB's user page addresses
2329  * @pbl: ple pointer to save 1 level or 0 level pble
2330  * @level: indicated level 0, 1 or 2
2331  */
2332 static void irdma_copy_user_pgaddrs(struct irdma_mr *iwmr, u64 *pbl,
2333 				    enum irdma_pble_level level)
2334 {
2335 	struct ib_umem *region = iwmr->region;
2336 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
2337 	struct irdma_pble_alloc *palloc = &iwpbl->pble_alloc;
2338 	struct irdma_pble_info *pinfo;
2339 	struct ib_block_iter biter;
2340 	u32 idx = 0;
2341 	u32 pbl_cnt = 0;
2342 
2343 	pinfo = (level == PBLE_LEVEL_1) ? NULL : palloc->level2.leaf;
2344 
2345 	if (iwmr->type == IRDMA_MEMREG_TYPE_QP)
2346 		iwpbl->qp_mr.sq_page = sg_page(region->sgt_append.sgt.sgl);
2347 
2348 	rdma_umem_for_each_dma_block(region, &biter, iwmr->page_size) {
2349 		*pbl = rdma_block_iter_dma_address(&biter);
2350 		if (++pbl_cnt == palloc->total_cnt)
2351 			break;
2352 		pbl = irdma_next_pbl_addr(pbl, &pinfo, &idx);
2353 	}
2354 }
2355 
2356 /**
2357  * irdma_check_mem_contiguous - check if pbls stored in arr are contiguous
2358  * @arr: lvl1 pbl array
2359  * @npages: page count
2360  * @pg_size: page size
2361  *
2362  */
2363 static bool irdma_check_mem_contiguous(u64 *arr, u32 npages, u32 pg_size)
2364 {
2365 	u32 pg_idx;
2366 
2367 	for (pg_idx = 0; pg_idx < npages; pg_idx++) {
2368 		if ((*arr + (pg_size * pg_idx)) != arr[pg_idx])
2369 			return false;
2370 	}
2371 
2372 	return true;
2373 }
2374 
2375 /**
2376  * irdma_check_mr_contiguous - check if MR is physically contiguous
2377  * @palloc: pbl allocation struct
2378  * @pg_size: page size
2379  */
2380 static bool irdma_check_mr_contiguous(struct irdma_pble_alloc *palloc,
2381 				      u32 pg_size)
2382 {
2383 	struct irdma_pble_level2 *lvl2 = &palloc->level2;
2384 	struct irdma_pble_info *leaf = lvl2->leaf;
2385 	u64 *arr = NULL;
2386 	u64 *start_addr = NULL;
2387 	int i;
2388 	bool ret;
2389 
2390 	if (palloc->level == PBLE_LEVEL_1) {
2391 		arr = palloc->level1.addr;
2392 		ret = irdma_check_mem_contiguous(arr, palloc->total_cnt,
2393 						 pg_size);
2394 		return ret;
2395 	}
2396 
2397 	start_addr = leaf->addr;
2398 
2399 	for (i = 0; i < lvl2->leaf_cnt; i++, leaf++) {
2400 		arr = leaf->addr;
2401 		if ((*start_addr + (i * pg_size * PBLE_PER_PAGE)) != *arr)
2402 			return false;
2403 		ret = irdma_check_mem_contiguous(arr, leaf->cnt, pg_size);
2404 		if (!ret)
2405 			return false;
2406 	}
2407 
2408 	return true;
2409 }
2410 
2411 /**
2412  * irdma_setup_pbles - copy user pg address to pble's
2413  * @rf: RDMA PCI function
2414  * @iwmr: mr pointer for this memory registration
2415  * @lvl: requested pble levels
2416  */
2417 static int irdma_setup_pbles(struct irdma_pci_f *rf, struct irdma_mr *iwmr,
2418 			     u8 lvl)
2419 {
2420 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
2421 	struct irdma_pble_alloc *palloc = &iwpbl->pble_alloc;
2422 	struct irdma_pble_info *pinfo;
2423 	u64 *pbl;
2424 	int status;
2425 	enum irdma_pble_level level = PBLE_LEVEL_1;
2426 
2427 	if (lvl) {
2428 		status = irdma_get_pble(rf->pble_rsrc, palloc, iwmr->page_cnt,
2429 					lvl);
2430 		if (status)
2431 			return status;
2432 
2433 		iwpbl->pbl_allocated = true;
2434 		level = palloc->level;
2435 		pinfo = (level == PBLE_LEVEL_1) ? &palloc->level1 :
2436 						  palloc->level2.leaf;
2437 		pbl = pinfo->addr;
2438 	} else {
2439 		pbl = iwmr->pgaddrmem;
2440 	}
2441 
2442 	irdma_copy_user_pgaddrs(iwmr, pbl, level);
2443 
2444 	if (lvl)
2445 		iwmr->pgaddrmem[0] = *pbl;
2446 
2447 	return 0;
2448 }
2449 
2450 /**
2451  * irdma_handle_q_mem - handle memory for qp and cq
2452  * @iwdev: irdma device
2453  * @req: information for q memory management
2454  * @iwpbl: pble struct
2455  * @lvl: pble level mask
2456  */
2457 static int irdma_handle_q_mem(struct irdma_device *iwdev,
2458 			      struct irdma_mem_reg_req *req,
2459 			      struct irdma_pbl *iwpbl, u8 lvl)
2460 {
2461 	struct irdma_pble_alloc *palloc = &iwpbl->pble_alloc;
2462 	struct irdma_mr *iwmr = iwpbl->iwmr;
2463 	struct irdma_qp_mr *qpmr = &iwpbl->qp_mr;
2464 	struct irdma_cq_mr *cqmr = &iwpbl->cq_mr;
2465 	struct irdma_hmc_pble *hmc_p;
2466 	u64 *arr = iwmr->pgaddrmem;
2467 	u32 pg_size, total;
2468 	int err = 0;
2469 	bool ret = true;
2470 
2471 	pg_size = iwmr->page_size;
2472 	err = irdma_setup_pbles(iwdev->rf, iwmr, lvl);
2473 	if (err)
2474 		return err;
2475 
2476 	if (lvl)
2477 		arr = palloc->level1.addr;
2478 
2479 	switch (iwmr->type) {
2480 	case IRDMA_MEMREG_TYPE_QP:
2481 		total = req->sq_pages + req->rq_pages;
2482 		hmc_p = &qpmr->sq_pbl;
2483 		qpmr->shadow = (dma_addr_t)arr[total];
2484 
2485 		if (lvl) {
2486 			ret = irdma_check_mem_contiguous(arr, req->sq_pages,
2487 							 pg_size);
2488 			if (ret)
2489 				ret = irdma_check_mem_contiguous(&arr[req->sq_pages],
2490 								 req->rq_pages,
2491 								 pg_size);
2492 		}
2493 
2494 		if (!ret) {
2495 			hmc_p->idx = palloc->level1.idx;
2496 			hmc_p = &qpmr->rq_pbl;
2497 			hmc_p->idx = palloc->level1.idx + req->sq_pages;
2498 		} else {
2499 			hmc_p->addr = arr[0];
2500 			hmc_p = &qpmr->rq_pbl;
2501 			hmc_p->addr = arr[req->sq_pages];
2502 		}
2503 		break;
2504 	case IRDMA_MEMREG_TYPE_CQ:
2505 		hmc_p = &cqmr->cq_pbl;
2506 
2507 		if (!cqmr->split)
2508 			cqmr->shadow = (dma_addr_t)arr[req->cq_pages];
2509 
2510 		if (lvl)
2511 			ret = irdma_check_mem_contiguous(arr, req->cq_pages,
2512 							 pg_size);
2513 
2514 		if (!ret)
2515 			hmc_p->idx = palloc->level1.idx;
2516 		else
2517 			hmc_p->addr = arr[0];
2518 	break;
2519 	default:
2520 		ibdev_dbg(&iwdev->ibdev, "VERBS: MR type error\n");
2521 		err = -EINVAL;
2522 	}
2523 
2524 	if (lvl && ret) {
2525 		irdma_free_pble(iwdev->rf->pble_rsrc, palloc);
2526 		iwpbl->pbl_allocated = false;
2527 	}
2528 
2529 	return err;
2530 }
2531 
2532 /**
2533  * irdma_hw_alloc_mw - create the hw memory window
2534  * @iwdev: irdma device
2535  * @iwmr: pointer to memory window info
2536  */
2537 static int irdma_hw_alloc_mw(struct irdma_device *iwdev, struct irdma_mr *iwmr)
2538 {
2539 	struct irdma_mw_alloc_info *info;
2540 	struct irdma_pd *iwpd = to_iwpd(iwmr->ibmr.pd);
2541 	struct irdma_cqp_request *cqp_request;
2542 	struct cqp_cmds_info *cqp_info;
2543 	int status;
2544 
2545 	cqp_request = irdma_alloc_and_get_cqp_request(&iwdev->rf->cqp, true);
2546 	if (!cqp_request)
2547 		return -ENOMEM;
2548 
2549 	cqp_info = &cqp_request->info;
2550 	info = &cqp_info->in.u.mw_alloc.info;
2551 	memset(info, 0, sizeof(*info));
2552 	if (iwmr->ibmw.type == IB_MW_TYPE_1)
2553 		info->mw_wide = true;
2554 
2555 	info->page_size = PAGE_SIZE;
2556 	info->mw_stag_index = iwmr->stag >> IRDMA_CQPSQ_STAG_IDX_S;
2557 	info->pd_id = iwpd->sc_pd.pd_id;
2558 	info->remote_access = true;
2559 	cqp_info->cqp_cmd = IRDMA_OP_MW_ALLOC;
2560 	cqp_info->post_sq = 1;
2561 	cqp_info->in.u.mw_alloc.dev = &iwdev->rf->sc_dev;
2562 	cqp_info->in.u.mw_alloc.scratch = (uintptr_t)cqp_request;
2563 	status = irdma_handle_cqp_op(iwdev->rf, cqp_request);
2564 	irdma_put_cqp_request(&iwdev->rf->cqp, cqp_request);
2565 
2566 	return status;
2567 }
2568 
2569 /**
2570  * irdma_alloc_mw - Allocate memory window
2571  * @ibmw: Memory Window
2572  * @udata: user data pointer
2573  */
2574 static int irdma_alloc_mw(struct ib_mw *ibmw, struct ib_udata *udata)
2575 {
2576 	struct irdma_device *iwdev = to_iwdev(ibmw->device);
2577 	struct irdma_mr *iwmr = to_iwmw(ibmw);
2578 	int err_code;
2579 	u32 stag;
2580 
2581 	stag = irdma_create_stag(iwdev);
2582 	if (!stag)
2583 		return -ENOMEM;
2584 
2585 	iwmr->stag = stag;
2586 	ibmw->rkey = stag;
2587 
2588 	err_code = irdma_hw_alloc_mw(iwdev, iwmr);
2589 	if (err_code) {
2590 		irdma_free_stag(iwdev, stag);
2591 		return err_code;
2592 	}
2593 
2594 	return 0;
2595 }
2596 
2597 /**
2598  * irdma_dealloc_mw - Dealloc memory window
2599  * @ibmw: memory window structure.
2600  */
2601 static int irdma_dealloc_mw(struct ib_mw *ibmw)
2602 {
2603 	struct ib_pd *ibpd = ibmw->pd;
2604 	struct irdma_pd *iwpd = to_iwpd(ibpd);
2605 	struct irdma_mr *iwmr = to_iwmr((struct ib_mr *)ibmw);
2606 	struct irdma_device *iwdev = to_iwdev(ibmw->device);
2607 	struct irdma_cqp_request *cqp_request;
2608 	struct cqp_cmds_info *cqp_info;
2609 	struct irdma_dealloc_stag_info *info;
2610 
2611 	cqp_request = irdma_alloc_and_get_cqp_request(&iwdev->rf->cqp, true);
2612 	if (!cqp_request)
2613 		return -ENOMEM;
2614 
2615 	cqp_info = &cqp_request->info;
2616 	info = &cqp_info->in.u.dealloc_stag.info;
2617 	memset(info, 0, sizeof(*info));
2618 	info->pd_id = iwpd->sc_pd.pd_id;
2619 	info->stag_idx = ibmw->rkey >> IRDMA_CQPSQ_STAG_IDX_S;
2620 	info->mr = false;
2621 	cqp_info->cqp_cmd = IRDMA_OP_DEALLOC_STAG;
2622 	cqp_info->post_sq = 1;
2623 	cqp_info->in.u.dealloc_stag.dev = &iwdev->rf->sc_dev;
2624 	cqp_info->in.u.dealloc_stag.scratch = (uintptr_t)cqp_request;
2625 	irdma_handle_cqp_op(iwdev->rf, cqp_request);
2626 	irdma_put_cqp_request(&iwdev->rf->cqp, cqp_request);
2627 	irdma_free_stag(iwdev, iwmr->stag);
2628 
2629 	return 0;
2630 }
2631 
2632 /**
2633  * irdma_hw_alloc_stag - cqp command to allocate stag
2634  * @iwdev: irdma device
2635  * @iwmr: irdma mr pointer
2636  */
2637 static int irdma_hw_alloc_stag(struct irdma_device *iwdev,
2638 			       struct irdma_mr *iwmr)
2639 {
2640 	struct irdma_allocate_stag_info *info;
2641 	struct ib_pd *pd = iwmr->ibmr.pd;
2642 	struct irdma_pd *iwpd = to_iwpd(pd);
2643 	int status;
2644 	struct irdma_cqp_request *cqp_request;
2645 	struct cqp_cmds_info *cqp_info;
2646 
2647 	cqp_request = irdma_alloc_and_get_cqp_request(&iwdev->rf->cqp, true);
2648 	if (!cqp_request)
2649 		return -ENOMEM;
2650 
2651 	cqp_info = &cqp_request->info;
2652 	info = &cqp_info->in.u.alloc_stag.info;
2653 	memset(info, 0, sizeof(*info));
2654 	info->page_size = PAGE_SIZE;
2655 	info->stag_idx = iwmr->stag >> IRDMA_CQPSQ_STAG_IDX_S;
2656 	info->pd_id = iwpd->sc_pd.pd_id;
2657 	info->total_len = iwmr->len;
2658 	info->all_memory = pd->flags & IB_PD_UNSAFE_GLOBAL_RKEY;
2659 	info->remote_access = true;
2660 	cqp_info->cqp_cmd = IRDMA_OP_ALLOC_STAG;
2661 	cqp_info->post_sq = 1;
2662 	cqp_info->in.u.alloc_stag.dev = &iwdev->rf->sc_dev;
2663 	cqp_info->in.u.alloc_stag.scratch = (uintptr_t)cqp_request;
2664 	status = irdma_handle_cqp_op(iwdev->rf, cqp_request);
2665 	irdma_put_cqp_request(&iwdev->rf->cqp, cqp_request);
2666 
2667 	return status;
2668 }
2669 
2670 /**
2671  * irdma_alloc_mr - register stag for fast memory registration
2672  * @pd: ibpd pointer
2673  * @mr_type: memory for stag registrion
2674  * @max_num_sg: man number of pages
2675  */
2676 static struct ib_mr *irdma_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
2677 				    u32 max_num_sg)
2678 {
2679 	struct irdma_device *iwdev = to_iwdev(pd->device);
2680 	struct irdma_pble_alloc *palloc;
2681 	struct irdma_pbl *iwpbl;
2682 	struct irdma_mr *iwmr;
2683 	u32 stag;
2684 	int err_code;
2685 
2686 	iwmr = kzalloc(sizeof(*iwmr), GFP_KERNEL);
2687 	if (!iwmr)
2688 		return ERR_PTR(-ENOMEM);
2689 
2690 	stag = irdma_create_stag(iwdev);
2691 	if (!stag) {
2692 		err_code = -ENOMEM;
2693 		goto err;
2694 	}
2695 
2696 	iwmr->stag = stag;
2697 	iwmr->ibmr.rkey = stag;
2698 	iwmr->ibmr.lkey = stag;
2699 	iwmr->ibmr.pd = pd;
2700 	iwmr->ibmr.device = pd->device;
2701 	iwpbl = &iwmr->iwpbl;
2702 	iwpbl->iwmr = iwmr;
2703 	iwmr->type = IRDMA_MEMREG_TYPE_MEM;
2704 	palloc = &iwpbl->pble_alloc;
2705 	iwmr->page_cnt = max_num_sg;
2706 	/* Use system PAGE_SIZE as the sg page sizes are unknown at this point */
2707 	iwmr->len = max_num_sg * PAGE_SIZE;
2708 	err_code = irdma_get_pble(iwdev->rf->pble_rsrc, palloc, iwmr->page_cnt,
2709 				  false);
2710 	if (err_code)
2711 		goto err_get_pble;
2712 
2713 	err_code = irdma_hw_alloc_stag(iwdev, iwmr);
2714 	if (err_code)
2715 		goto err_alloc_stag;
2716 
2717 	iwpbl->pbl_allocated = true;
2718 
2719 	return &iwmr->ibmr;
2720 err_alloc_stag:
2721 	irdma_free_pble(iwdev->rf->pble_rsrc, palloc);
2722 err_get_pble:
2723 	irdma_free_stag(iwdev, stag);
2724 err:
2725 	kfree(iwmr);
2726 
2727 	return ERR_PTR(err_code);
2728 }
2729 
2730 /**
2731  * irdma_set_page - populate pbl list for fmr
2732  * @ibmr: ib mem to access iwarp mr pointer
2733  * @addr: page dma address fro pbl list
2734  */
2735 static int irdma_set_page(struct ib_mr *ibmr, u64 addr)
2736 {
2737 	struct irdma_mr *iwmr = to_iwmr(ibmr);
2738 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
2739 	struct irdma_pble_alloc *palloc = &iwpbl->pble_alloc;
2740 	u64 *pbl;
2741 
2742 	if (unlikely(iwmr->npages == iwmr->page_cnt))
2743 		return -ENOMEM;
2744 
2745 	if (palloc->level == PBLE_LEVEL_2) {
2746 		struct irdma_pble_info *palloc_info =
2747 			palloc->level2.leaf + (iwmr->npages >> PBLE_512_SHIFT);
2748 
2749 		palloc_info->addr[iwmr->npages & (PBLE_PER_PAGE - 1)] = addr;
2750 	} else {
2751 		pbl = palloc->level1.addr;
2752 		pbl[iwmr->npages] = addr;
2753 	}
2754 	iwmr->npages++;
2755 
2756 	return 0;
2757 }
2758 
2759 /**
2760  * irdma_map_mr_sg - map of sg list for fmr
2761  * @ibmr: ib mem to access iwarp mr pointer
2762  * @sg: scatter gather list
2763  * @sg_nents: number of sg pages
2764  * @sg_offset: scatter gather list for fmr
2765  */
2766 static int irdma_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg,
2767 			   int sg_nents, unsigned int *sg_offset)
2768 {
2769 	struct irdma_mr *iwmr = to_iwmr(ibmr);
2770 
2771 	iwmr->npages = 0;
2772 
2773 	return ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset, irdma_set_page);
2774 }
2775 
2776 /**
2777  * irdma_hwreg_mr - send cqp command for memory registration
2778  * @iwdev: irdma device
2779  * @iwmr: irdma mr pointer
2780  * @access: access for MR
2781  */
2782 static int irdma_hwreg_mr(struct irdma_device *iwdev, struct irdma_mr *iwmr,
2783 			  u16 access)
2784 {
2785 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
2786 	struct irdma_reg_ns_stag_info *stag_info;
2787 	struct ib_pd *pd = iwmr->ibmr.pd;
2788 	struct irdma_pd *iwpd = to_iwpd(pd);
2789 	struct irdma_pble_alloc *palloc = &iwpbl->pble_alloc;
2790 	struct irdma_cqp_request *cqp_request;
2791 	struct cqp_cmds_info *cqp_info;
2792 	int ret;
2793 
2794 	cqp_request = irdma_alloc_and_get_cqp_request(&iwdev->rf->cqp, true);
2795 	if (!cqp_request)
2796 		return -ENOMEM;
2797 
2798 	cqp_info = &cqp_request->info;
2799 	stag_info = &cqp_info->in.u.mr_reg_non_shared.info;
2800 	memset(stag_info, 0, sizeof(*stag_info));
2801 	stag_info->va = iwpbl->user_base;
2802 	stag_info->stag_idx = iwmr->stag >> IRDMA_CQPSQ_STAG_IDX_S;
2803 	stag_info->stag_key = (u8)iwmr->stag;
2804 	stag_info->total_len = iwmr->len;
2805 	stag_info->access_rights = irdma_get_mr_access(access);
2806 	stag_info->pd_id = iwpd->sc_pd.pd_id;
2807 	stag_info->all_memory = pd->flags & IB_PD_UNSAFE_GLOBAL_RKEY;
2808 	if (stag_info->access_rights & IRDMA_ACCESS_FLAGS_ZERO_BASED)
2809 		stag_info->addr_type = IRDMA_ADDR_TYPE_ZERO_BASED;
2810 	else
2811 		stag_info->addr_type = IRDMA_ADDR_TYPE_VA_BASED;
2812 	stag_info->page_size = iwmr->page_size;
2813 
2814 	if (iwpbl->pbl_allocated) {
2815 		if (palloc->level == PBLE_LEVEL_1) {
2816 			stag_info->first_pm_pbl_index = palloc->level1.idx;
2817 			stag_info->chunk_size = 1;
2818 		} else {
2819 			stag_info->first_pm_pbl_index = palloc->level2.root.idx;
2820 			stag_info->chunk_size = 3;
2821 		}
2822 	} else {
2823 		stag_info->reg_addr_pa = iwmr->pgaddrmem[0];
2824 	}
2825 
2826 	cqp_info->cqp_cmd = IRDMA_OP_MR_REG_NON_SHARED;
2827 	cqp_info->post_sq = 1;
2828 	cqp_info->in.u.mr_reg_non_shared.dev = &iwdev->rf->sc_dev;
2829 	cqp_info->in.u.mr_reg_non_shared.scratch = (uintptr_t)cqp_request;
2830 	ret = irdma_handle_cqp_op(iwdev->rf, cqp_request);
2831 	irdma_put_cqp_request(&iwdev->rf->cqp, cqp_request);
2832 
2833 	return ret;
2834 }
2835 
2836 static int irdma_reg_user_mr_type_mem(struct irdma_mr *iwmr, int access)
2837 {
2838 	struct irdma_device *iwdev = to_iwdev(iwmr->ibmr.device);
2839 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
2840 	u32 stag;
2841 	u8 lvl;
2842 	int err;
2843 
2844 	lvl = iwmr->page_cnt != 1 ? PBLE_LEVEL_1 | PBLE_LEVEL_2 : PBLE_LEVEL_0;
2845 
2846 	err = irdma_setup_pbles(iwdev->rf, iwmr, lvl);
2847 	if (err)
2848 		return err;
2849 
2850 	if (lvl) {
2851 		err = irdma_check_mr_contiguous(&iwpbl->pble_alloc,
2852 						iwmr->page_size);
2853 		if (err) {
2854 			irdma_free_pble(iwdev->rf->pble_rsrc, &iwpbl->pble_alloc);
2855 			iwpbl->pbl_allocated = false;
2856 		}
2857 	}
2858 
2859 	stag = irdma_create_stag(iwdev);
2860 	if (!stag) {
2861 		err = -ENOMEM;
2862 		goto free_pble;
2863 	}
2864 
2865 	iwmr->stag = stag;
2866 	iwmr->ibmr.rkey = stag;
2867 	iwmr->ibmr.lkey = stag;
2868 	err = irdma_hwreg_mr(iwdev, iwmr, access);
2869 	if (err)
2870 		goto err_hwreg;
2871 
2872 	return 0;
2873 
2874 err_hwreg:
2875 	irdma_free_stag(iwdev, stag);
2876 
2877 free_pble:
2878 	if (iwpbl->pble_alloc.level != PBLE_LEVEL_0 && iwpbl->pbl_allocated)
2879 		irdma_free_pble(iwdev->rf->pble_rsrc, &iwpbl->pble_alloc);
2880 
2881 	return err;
2882 }
2883 
2884 static struct irdma_mr *irdma_alloc_iwmr(struct ib_umem *region,
2885 					 struct ib_pd *pd, u64 virt,
2886 					 enum irdma_memreg_type reg_type)
2887 {
2888 	struct irdma_device *iwdev = to_iwdev(pd->device);
2889 	struct irdma_pbl *iwpbl;
2890 	struct irdma_mr *iwmr;
2891 	unsigned long pgsz_bitmap;
2892 
2893 	iwmr = kzalloc(sizeof(*iwmr), GFP_KERNEL);
2894 	if (!iwmr)
2895 		return ERR_PTR(-ENOMEM);
2896 
2897 	iwpbl = &iwmr->iwpbl;
2898 	iwpbl->iwmr = iwmr;
2899 	iwmr->region = region;
2900 	iwmr->ibmr.pd = pd;
2901 	iwmr->ibmr.device = pd->device;
2902 	iwmr->ibmr.iova = virt;
2903 	iwmr->type = reg_type;
2904 
2905 	pgsz_bitmap = (reg_type == IRDMA_MEMREG_TYPE_MEM) ?
2906 		iwdev->rf->sc_dev.hw_attrs.page_size_cap : SZ_4K;
2907 
2908 	iwmr->page_size = ib_umem_find_best_pgsz(region, pgsz_bitmap, virt);
2909 	if (unlikely(!iwmr->page_size)) {
2910 		kfree(iwmr);
2911 		return ERR_PTR(-EOPNOTSUPP);
2912 	}
2913 
2914 	iwmr->len = region->length;
2915 	iwpbl->user_base = virt;
2916 	iwmr->page_cnt = ib_umem_num_dma_blocks(region, iwmr->page_size);
2917 
2918 	return iwmr;
2919 }
2920 
2921 static void irdma_free_iwmr(struct irdma_mr *iwmr)
2922 {
2923 	kfree(iwmr);
2924 }
2925 
2926 static int irdma_reg_user_mr_type_qp(struct irdma_mem_reg_req req,
2927 				     struct ib_udata *udata,
2928 				     struct irdma_mr *iwmr)
2929 {
2930 	struct irdma_device *iwdev = to_iwdev(iwmr->ibmr.device);
2931 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
2932 	struct irdma_ucontext *ucontext = NULL;
2933 	unsigned long flags;
2934 	u32 total;
2935 	int err;
2936 	u8 lvl;
2937 
2938 	/* iWarp: Catch page not starting on OS page boundary */
2939 	if (!rdma_protocol_roce(&iwdev->ibdev, 1) &&
2940 	    ib_umem_offset(iwmr->region))
2941 		return -EINVAL;
2942 
2943 	total = req.sq_pages + req.rq_pages + 1;
2944 	if (total > iwmr->page_cnt)
2945 		return -EINVAL;
2946 
2947 	total = req.sq_pages + req.rq_pages;
2948 	lvl = total > 2 ? PBLE_LEVEL_1 : PBLE_LEVEL_0;
2949 	err = irdma_handle_q_mem(iwdev, &req, iwpbl, lvl);
2950 	if (err)
2951 		return err;
2952 
2953 	ucontext = rdma_udata_to_drv_context(udata, struct irdma_ucontext,
2954 					     ibucontext);
2955 	spin_lock_irqsave(&ucontext->qp_reg_mem_list_lock, flags);
2956 	list_add_tail(&iwpbl->list, &ucontext->qp_reg_mem_list);
2957 	iwpbl->on_list = true;
2958 	spin_unlock_irqrestore(&ucontext->qp_reg_mem_list_lock, flags);
2959 
2960 	return 0;
2961 }
2962 
2963 static int irdma_reg_user_mr_type_cq(struct irdma_mem_reg_req req,
2964 				     struct ib_udata *udata,
2965 				     struct irdma_mr *iwmr)
2966 {
2967 	struct irdma_device *iwdev = to_iwdev(iwmr->ibmr.device);
2968 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
2969 	struct irdma_ucontext *ucontext = NULL;
2970 	u8 shadow_pgcnt = 1;
2971 	unsigned long flags;
2972 	u32 total;
2973 	int err;
2974 	u8 lvl;
2975 
2976 	if (iwdev->rf->sc_dev.hw_attrs.uk_attrs.feature_flags & IRDMA_FEATURE_CQ_RESIZE)
2977 		shadow_pgcnt = 0;
2978 	total = req.cq_pages + shadow_pgcnt;
2979 	if (total > iwmr->page_cnt)
2980 		return -EINVAL;
2981 
2982 	lvl = req.cq_pages > 1 ? PBLE_LEVEL_1 : PBLE_LEVEL_0;
2983 	err = irdma_handle_q_mem(iwdev, &req, iwpbl, lvl);
2984 	if (err)
2985 		return err;
2986 
2987 	ucontext = rdma_udata_to_drv_context(udata, struct irdma_ucontext,
2988 					     ibucontext);
2989 	spin_lock_irqsave(&ucontext->cq_reg_mem_list_lock, flags);
2990 	list_add_tail(&iwpbl->list, &ucontext->cq_reg_mem_list);
2991 	iwpbl->on_list = true;
2992 	spin_unlock_irqrestore(&ucontext->cq_reg_mem_list_lock, flags);
2993 
2994 	return 0;
2995 }
2996 
2997 /**
2998  * irdma_reg_user_mr - Register a user memory region
2999  * @pd: ptr of pd
3000  * @start: virtual start address
3001  * @len: length of mr
3002  * @virt: virtual address
3003  * @access: access of mr
3004  * @udata: user data
3005  */
3006 static struct ib_mr *irdma_reg_user_mr(struct ib_pd *pd, u64 start, u64 len,
3007 				       u64 virt, int access,
3008 				       struct ib_udata *udata)
3009 {
3010 #define IRDMA_MEM_REG_MIN_REQ_LEN offsetofend(struct irdma_mem_reg_req, sq_pages)
3011 	struct irdma_device *iwdev = to_iwdev(pd->device);
3012 	struct irdma_mem_reg_req req = {};
3013 	struct ib_umem *region = NULL;
3014 	struct irdma_mr *iwmr = NULL;
3015 	int err;
3016 
3017 	if (len > iwdev->rf->sc_dev.hw_attrs.max_mr_size)
3018 		return ERR_PTR(-EINVAL);
3019 
3020 	if (udata->inlen < IRDMA_MEM_REG_MIN_REQ_LEN)
3021 		return ERR_PTR(-EINVAL);
3022 
3023 	region = ib_umem_get(pd->device, start, len, access);
3024 
3025 	if (IS_ERR(region)) {
3026 		ibdev_dbg(&iwdev->ibdev,
3027 			  "VERBS: Failed to create ib_umem region\n");
3028 		return (struct ib_mr *)region;
3029 	}
3030 
3031 	if (ib_copy_from_udata(&req, udata, min(sizeof(req), udata->inlen))) {
3032 		ib_umem_release(region);
3033 		return ERR_PTR(-EFAULT);
3034 	}
3035 
3036 	iwmr = irdma_alloc_iwmr(region, pd, virt, req.reg_type);
3037 	if (IS_ERR(iwmr)) {
3038 		ib_umem_release(region);
3039 		return (struct ib_mr *)iwmr;
3040 	}
3041 
3042 	switch (req.reg_type) {
3043 	case IRDMA_MEMREG_TYPE_QP:
3044 		err = irdma_reg_user_mr_type_qp(req, udata, iwmr);
3045 		if (err)
3046 			goto error;
3047 
3048 		break;
3049 	case IRDMA_MEMREG_TYPE_CQ:
3050 		err = irdma_reg_user_mr_type_cq(req, udata, iwmr);
3051 		if (err)
3052 			goto error;
3053 		break;
3054 	case IRDMA_MEMREG_TYPE_MEM:
3055 		err = irdma_reg_user_mr_type_mem(iwmr, access);
3056 		if (err)
3057 			goto error;
3058 
3059 		break;
3060 	default:
3061 		err = -EINVAL;
3062 		goto error;
3063 	}
3064 
3065 	return &iwmr->ibmr;
3066 error:
3067 	ib_umem_release(region);
3068 	irdma_free_iwmr(iwmr);
3069 
3070 	return ERR_PTR(err);
3071 }
3072 
3073 static struct ib_mr *irdma_reg_user_mr_dmabuf(struct ib_pd *pd, u64 start,
3074 					      u64 len, u64 virt,
3075 					      int fd, int access,
3076 					      struct ib_udata *udata)
3077 {
3078 	struct irdma_device *iwdev = to_iwdev(pd->device);
3079 	struct ib_umem_dmabuf *umem_dmabuf;
3080 	struct irdma_mr *iwmr;
3081 	int err;
3082 
3083 	if (len > iwdev->rf->sc_dev.hw_attrs.max_mr_size)
3084 		return ERR_PTR(-EINVAL);
3085 
3086 	umem_dmabuf = ib_umem_dmabuf_get_pinned(pd->device, start, len, fd, access);
3087 	if (IS_ERR(umem_dmabuf)) {
3088 		err = PTR_ERR(umem_dmabuf);
3089 		ibdev_dbg(&iwdev->ibdev, "Failed to get dmabuf umem[%d]\n", err);
3090 		return ERR_PTR(err);
3091 	}
3092 
3093 	iwmr = irdma_alloc_iwmr(&umem_dmabuf->umem, pd, virt, IRDMA_MEMREG_TYPE_MEM);
3094 	if (IS_ERR(iwmr)) {
3095 		err = PTR_ERR(iwmr);
3096 		goto err_release;
3097 	}
3098 
3099 	err = irdma_reg_user_mr_type_mem(iwmr, access);
3100 	if (err)
3101 		goto err_iwmr;
3102 
3103 	return &iwmr->ibmr;
3104 
3105 err_iwmr:
3106 	irdma_free_iwmr(iwmr);
3107 
3108 err_release:
3109 	ib_umem_release(&umem_dmabuf->umem);
3110 
3111 	return ERR_PTR(err);
3112 }
3113 
3114 /**
3115  * irdma_reg_phys_mr - register kernel physical memory
3116  * @pd: ibpd pointer
3117  * @addr: physical address of memory to register
3118  * @size: size of memory to register
3119  * @access: Access rights
3120  * @iova_start: start of virtual address for physical buffers
3121  */
3122 struct ib_mr *irdma_reg_phys_mr(struct ib_pd *pd, u64 addr, u64 size, int access,
3123 				u64 *iova_start)
3124 {
3125 	struct irdma_device *iwdev = to_iwdev(pd->device);
3126 	struct irdma_pbl *iwpbl;
3127 	struct irdma_mr *iwmr;
3128 	u32 stag;
3129 	int ret;
3130 
3131 	iwmr = kzalloc(sizeof(*iwmr), GFP_KERNEL);
3132 	if (!iwmr)
3133 		return ERR_PTR(-ENOMEM);
3134 
3135 	iwmr->ibmr.pd = pd;
3136 	iwmr->ibmr.device = pd->device;
3137 	iwpbl = &iwmr->iwpbl;
3138 	iwpbl->iwmr = iwmr;
3139 	iwmr->type = IRDMA_MEMREG_TYPE_MEM;
3140 	iwpbl->user_base = *iova_start;
3141 	stag = irdma_create_stag(iwdev);
3142 	if (!stag) {
3143 		ret = -ENOMEM;
3144 		goto err;
3145 	}
3146 
3147 	iwmr->stag = stag;
3148 	iwmr->ibmr.iova = *iova_start;
3149 	iwmr->ibmr.rkey = stag;
3150 	iwmr->ibmr.lkey = stag;
3151 	iwmr->page_cnt = 1;
3152 	iwmr->pgaddrmem[0] = addr;
3153 	iwmr->len = size;
3154 	iwmr->page_size = SZ_4K;
3155 	ret = irdma_hwreg_mr(iwdev, iwmr, access);
3156 	if (ret) {
3157 		irdma_free_stag(iwdev, stag);
3158 		goto err;
3159 	}
3160 
3161 	return &iwmr->ibmr;
3162 
3163 err:
3164 	kfree(iwmr);
3165 
3166 	return ERR_PTR(ret);
3167 }
3168 
3169 /**
3170  * irdma_get_dma_mr - register physical mem
3171  * @pd: ptr of pd
3172  * @acc: access for memory
3173  */
3174 static struct ib_mr *irdma_get_dma_mr(struct ib_pd *pd, int acc)
3175 {
3176 	u64 kva = 0;
3177 
3178 	return irdma_reg_phys_mr(pd, 0, 0, acc, &kva);
3179 }
3180 
3181 /**
3182  * irdma_del_memlist - Deleting pbl list entries for CQ/QP
3183  * @iwmr: iwmr for IB's user page addresses
3184  * @ucontext: ptr to user context
3185  */
3186 static void irdma_del_memlist(struct irdma_mr *iwmr,
3187 			      struct irdma_ucontext *ucontext)
3188 {
3189 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
3190 	unsigned long flags;
3191 
3192 	switch (iwmr->type) {
3193 	case IRDMA_MEMREG_TYPE_CQ:
3194 		spin_lock_irqsave(&ucontext->cq_reg_mem_list_lock, flags);
3195 		if (iwpbl->on_list) {
3196 			iwpbl->on_list = false;
3197 			list_del(&iwpbl->list);
3198 		}
3199 		spin_unlock_irqrestore(&ucontext->cq_reg_mem_list_lock, flags);
3200 		break;
3201 	case IRDMA_MEMREG_TYPE_QP:
3202 		spin_lock_irqsave(&ucontext->qp_reg_mem_list_lock, flags);
3203 		if (iwpbl->on_list) {
3204 			iwpbl->on_list = false;
3205 			list_del(&iwpbl->list);
3206 		}
3207 		spin_unlock_irqrestore(&ucontext->qp_reg_mem_list_lock, flags);
3208 		break;
3209 	default:
3210 		break;
3211 	}
3212 }
3213 
3214 /**
3215  * irdma_dereg_mr - deregister mr
3216  * @ib_mr: mr ptr for dereg
3217  * @udata: user data
3218  */
3219 static int irdma_dereg_mr(struct ib_mr *ib_mr, struct ib_udata *udata)
3220 {
3221 	struct ib_pd *ibpd = ib_mr->pd;
3222 	struct irdma_pd *iwpd = to_iwpd(ibpd);
3223 	struct irdma_mr *iwmr = to_iwmr(ib_mr);
3224 	struct irdma_device *iwdev = to_iwdev(ib_mr->device);
3225 	struct irdma_dealloc_stag_info *info;
3226 	struct irdma_pbl *iwpbl = &iwmr->iwpbl;
3227 	struct irdma_pble_alloc *palloc = &iwpbl->pble_alloc;
3228 	struct irdma_cqp_request *cqp_request;
3229 	struct cqp_cmds_info *cqp_info;
3230 	int status;
3231 
3232 	if (iwmr->type != IRDMA_MEMREG_TYPE_MEM) {
3233 		if (iwmr->region) {
3234 			struct irdma_ucontext *ucontext;
3235 
3236 			ucontext = rdma_udata_to_drv_context(udata,
3237 						struct irdma_ucontext,
3238 						ibucontext);
3239 			irdma_del_memlist(iwmr, ucontext);
3240 		}
3241 		goto done;
3242 	}
3243 
3244 	cqp_request = irdma_alloc_and_get_cqp_request(&iwdev->rf->cqp, true);
3245 	if (!cqp_request)
3246 		return -ENOMEM;
3247 
3248 	cqp_info = &cqp_request->info;
3249 	info = &cqp_info->in.u.dealloc_stag.info;
3250 	memset(info, 0, sizeof(*info));
3251 	info->pd_id = iwpd->sc_pd.pd_id;
3252 	info->stag_idx = ib_mr->rkey >> IRDMA_CQPSQ_STAG_IDX_S;
3253 	info->mr = true;
3254 	if (iwpbl->pbl_allocated)
3255 		info->dealloc_pbl = true;
3256 
3257 	cqp_info->cqp_cmd = IRDMA_OP_DEALLOC_STAG;
3258 	cqp_info->post_sq = 1;
3259 	cqp_info->in.u.dealloc_stag.dev = &iwdev->rf->sc_dev;
3260 	cqp_info->in.u.dealloc_stag.scratch = (uintptr_t)cqp_request;
3261 	status = irdma_handle_cqp_op(iwdev->rf, cqp_request);
3262 	irdma_put_cqp_request(&iwdev->rf->cqp, cqp_request);
3263 	if (status)
3264 		return status;
3265 
3266 	irdma_free_stag(iwdev, iwmr->stag);
3267 done:
3268 	if (iwpbl->pbl_allocated)
3269 		irdma_free_pble(iwdev->rf->pble_rsrc, palloc);
3270 	ib_umem_release(iwmr->region);
3271 	kfree(iwmr);
3272 
3273 	return 0;
3274 }
3275 
3276 /**
3277  * irdma_post_send -  kernel application wr
3278  * @ibqp: qp ptr for wr
3279  * @ib_wr: work request ptr
3280  * @bad_wr: return of bad wr if err
3281  */
3282 static int irdma_post_send(struct ib_qp *ibqp,
3283 			   const struct ib_send_wr *ib_wr,
3284 			   const struct ib_send_wr **bad_wr)
3285 {
3286 	struct irdma_qp *iwqp;
3287 	struct irdma_qp_uk *ukqp;
3288 	struct irdma_sc_dev *dev;
3289 	struct irdma_post_sq_info info;
3290 	int err = 0;
3291 	unsigned long flags;
3292 	bool inv_stag;
3293 	struct irdma_ah *ah;
3294 
3295 	iwqp = to_iwqp(ibqp);
3296 	ukqp = &iwqp->sc_qp.qp_uk;
3297 	dev = &iwqp->iwdev->rf->sc_dev;
3298 
3299 	spin_lock_irqsave(&iwqp->lock, flags);
3300 	while (ib_wr) {
3301 		memset(&info, 0, sizeof(info));
3302 		inv_stag = false;
3303 		info.wr_id = (ib_wr->wr_id);
3304 		if ((ib_wr->send_flags & IB_SEND_SIGNALED) || iwqp->sig_all)
3305 			info.signaled = true;
3306 		if (ib_wr->send_flags & IB_SEND_FENCE)
3307 			info.read_fence = true;
3308 		switch (ib_wr->opcode) {
3309 		case IB_WR_SEND_WITH_IMM:
3310 			if (ukqp->qp_caps & IRDMA_SEND_WITH_IMM) {
3311 				info.imm_data_valid = true;
3312 				info.imm_data = ntohl(ib_wr->ex.imm_data);
3313 			} else {
3314 				err = -EINVAL;
3315 				break;
3316 			}
3317 			fallthrough;
3318 		case IB_WR_SEND:
3319 		case IB_WR_SEND_WITH_INV:
3320 			if (ib_wr->opcode == IB_WR_SEND ||
3321 			    ib_wr->opcode == IB_WR_SEND_WITH_IMM) {
3322 				if (ib_wr->send_flags & IB_SEND_SOLICITED)
3323 					info.op_type = IRDMA_OP_TYPE_SEND_SOL;
3324 				else
3325 					info.op_type = IRDMA_OP_TYPE_SEND;
3326 			} else {
3327 				if (ib_wr->send_flags & IB_SEND_SOLICITED)
3328 					info.op_type = IRDMA_OP_TYPE_SEND_SOL_INV;
3329 				else
3330 					info.op_type = IRDMA_OP_TYPE_SEND_INV;
3331 				info.stag_to_inv = ib_wr->ex.invalidate_rkey;
3332 			}
3333 
3334 			info.op.send.num_sges = ib_wr->num_sge;
3335 			info.op.send.sg_list = ib_wr->sg_list;
3336 			if (iwqp->ibqp.qp_type == IB_QPT_UD ||
3337 			    iwqp->ibqp.qp_type == IB_QPT_GSI) {
3338 				ah = to_iwah(ud_wr(ib_wr)->ah);
3339 				info.op.send.ah_id = ah->sc_ah.ah_info.ah_idx;
3340 				info.op.send.qkey = ud_wr(ib_wr)->remote_qkey;
3341 				info.op.send.dest_qp = ud_wr(ib_wr)->remote_qpn;
3342 			}
3343 
3344 			if (ib_wr->send_flags & IB_SEND_INLINE)
3345 				err = irdma_uk_inline_send(ukqp, &info, false);
3346 			else
3347 				err = irdma_uk_send(ukqp, &info, false);
3348 			break;
3349 		case IB_WR_RDMA_WRITE_WITH_IMM:
3350 			if (ukqp->qp_caps & IRDMA_WRITE_WITH_IMM) {
3351 				info.imm_data_valid = true;
3352 				info.imm_data = ntohl(ib_wr->ex.imm_data);
3353 			} else {
3354 				err = -EINVAL;
3355 				break;
3356 			}
3357 			fallthrough;
3358 		case IB_WR_RDMA_WRITE:
3359 			if (ib_wr->send_flags & IB_SEND_SOLICITED)
3360 				info.op_type = IRDMA_OP_TYPE_RDMA_WRITE_SOL;
3361 			else
3362 				info.op_type = IRDMA_OP_TYPE_RDMA_WRITE;
3363 
3364 			info.op.rdma_write.num_lo_sges = ib_wr->num_sge;
3365 			info.op.rdma_write.lo_sg_list = ib_wr->sg_list;
3366 			info.op.rdma_write.rem_addr.addr =
3367 				rdma_wr(ib_wr)->remote_addr;
3368 			info.op.rdma_write.rem_addr.lkey = rdma_wr(ib_wr)->rkey;
3369 			if (ib_wr->send_flags & IB_SEND_INLINE)
3370 				err = irdma_uk_inline_rdma_write(ukqp, &info, false);
3371 			else
3372 				err = irdma_uk_rdma_write(ukqp, &info, false);
3373 			break;
3374 		case IB_WR_RDMA_READ_WITH_INV:
3375 			inv_stag = true;
3376 			fallthrough;
3377 		case IB_WR_RDMA_READ:
3378 			if (ib_wr->num_sge >
3379 			    dev->hw_attrs.uk_attrs.max_hw_read_sges) {
3380 				err = -EINVAL;
3381 				break;
3382 			}
3383 			info.op_type = IRDMA_OP_TYPE_RDMA_READ;
3384 			info.op.rdma_read.rem_addr.addr = rdma_wr(ib_wr)->remote_addr;
3385 			info.op.rdma_read.rem_addr.lkey = rdma_wr(ib_wr)->rkey;
3386 			info.op.rdma_read.lo_sg_list = (void *)ib_wr->sg_list;
3387 			info.op.rdma_read.num_lo_sges = ib_wr->num_sge;
3388 			err = irdma_uk_rdma_read(ukqp, &info, inv_stag, false);
3389 			break;
3390 		case IB_WR_LOCAL_INV:
3391 			info.op_type = IRDMA_OP_TYPE_INV_STAG;
3392 			info.local_fence = info.read_fence;
3393 			info.op.inv_local_stag.target_stag = ib_wr->ex.invalidate_rkey;
3394 			err = irdma_uk_stag_local_invalidate(ukqp, &info, true);
3395 			break;
3396 		case IB_WR_REG_MR: {
3397 			struct irdma_mr *iwmr = to_iwmr(reg_wr(ib_wr)->mr);
3398 			struct irdma_pble_alloc *palloc = &iwmr->iwpbl.pble_alloc;
3399 			struct irdma_fast_reg_stag_info stag_info = {};
3400 
3401 			stag_info.signaled = info.signaled;
3402 			stag_info.read_fence = info.read_fence;
3403 			stag_info.access_rights = irdma_get_mr_access(reg_wr(ib_wr)->access);
3404 			stag_info.stag_key = reg_wr(ib_wr)->key & 0xff;
3405 			stag_info.stag_idx = reg_wr(ib_wr)->key >> 8;
3406 			stag_info.page_size = reg_wr(ib_wr)->mr->page_size;
3407 			stag_info.wr_id = ib_wr->wr_id;
3408 			stag_info.addr_type = IRDMA_ADDR_TYPE_VA_BASED;
3409 			stag_info.va = (void *)(uintptr_t)iwmr->ibmr.iova;
3410 			stag_info.total_len = iwmr->ibmr.length;
3411 			stag_info.reg_addr_pa = *palloc->level1.addr;
3412 			stag_info.first_pm_pbl_index = palloc->level1.idx;
3413 			stag_info.local_fence = ib_wr->send_flags & IB_SEND_FENCE;
3414 			if (iwmr->npages > IRDMA_MIN_PAGES_PER_FMR)
3415 				stag_info.chunk_size = 1;
3416 			err = irdma_sc_mr_fast_register(&iwqp->sc_qp, &stag_info,
3417 							true);
3418 			break;
3419 		}
3420 		default:
3421 			err = -EINVAL;
3422 			ibdev_dbg(&iwqp->iwdev->ibdev,
3423 				  "VERBS: upost_send bad opcode = 0x%x\n",
3424 				  ib_wr->opcode);
3425 			break;
3426 		}
3427 
3428 		if (err)
3429 			break;
3430 		ib_wr = ib_wr->next;
3431 	}
3432 
3433 	if (!iwqp->flush_issued) {
3434 		if (iwqp->hw_iwarp_state <= IRDMA_QP_STATE_RTS)
3435 			irdma_uk_qp_post_wr(ukqp);
3436 		spin_unlock_irqrestore(&iwqp->lock, flags);
3437 	} else {
3438 		spin_unlock_irqrestore(&iwqp->lock, flags);
3439 		mod_delayed_work(iwqp->iwdev->cleanup_wq, &iwqp->dwork_flush,
3440 				 msecs_to_jiffies(IRDMA_FLUSH_DELAY_MS));
3441 	}
3442 	if (err)
3443 		*bad_wr = ib_wr;
3444 
3445 	return err;
3446 }
3447 
3448 /**
3449  * irdma_post_recv - post receive wr for kernel application
3450  * @ibqp: ib qp pointer
3451  * @ib_wr: work request for receive
3452  * @bad_wr: bad wr caused an error
3453  */
3454 static int irdma_post_recv(struct ib_qp *ibqp,
3455 			   const struct ib_recv_wr *ib_wr,
3456 			   const struct ib_recv_wr **bad_wr)
3457 {
3458 	struct irdma_qp *iwqp;
3459 	struct irdma_qp_uk *ukqp;
3460 	struct irdma_post_rq_info post_recv = {};
3461 	unsigned long flags;
3462 	int err = 0;
3463 
3464 	iwqp = to_iwqp(ibqp);
3465 	ukqp = &iwqp->sc_qp.qp_uk;
3466 
3467 	spin_lock_irqsave(&iwqp->lock, flags);
3468 	while (ib_wr) {
3469 		post_recv.num_sges = ib_wr->num_sge;
3470 		post_recv.wr_id = ib_wr->wr_id;
3471 		post_recv.sg_list = ib_wr->sg_list;
3472 		err = irdma_uk_post_receive(ukqp, &post_recv);
3473 		if (err) {
3474 			ibdev_dbg(&iwqp->iwdev->ibdev,
3475 				  "VERBS: post_recv err %d\n", err);
3476 			goto out;
3477 		}
3478 
3479 		ib_wr = ib_wr->next;
3480 	}
3481 
3482 out:
3483 	spin_unlock_irqrestore(&iwqp->lock, flags);
3484 	if (iwqp->flush_issued)
3485 		mod_delayed_work(iwqp->iwdev->cleanup_wq, &iwqp->dwork_flush,
3486 				 msecs_to_jiffies(IRDMA_FLUSH_DELAY_MS));
3487 
3488 	if (err)
3489 		*bad_wr = ib_wr;
3490 
3491 	return err;
3492 }
3493 
3494 /**
3495  * irdma_flush_err_to_ib_wc_status - return change flush error code to IB status
3496  * @opcode: iwarp flush code
3497  */
3498 static enum ib_wc_status irdma_flush_err_to_ib_wc_status(enum irdma_flush_opcode opcode)
3499 {
3500 	switch (opcode) {
3501 	case FLUSH_PROT_ERR:
3502 		return IB_WC_LOC_PROT_ERR;
3503 	case FLUSH_REM_ACCESS_ERR:
3504 		return IB_WC_REM_ACCESS_ERR;
3505 	case FLUSH_LOC_QP_OP_ERR:
3506 		return IB_WC_LOC_QP_OP_ERR;
3507 	case FLUSH_REM_OP_ERR:
3508 		return IB_WC_REM_OP_ERR;
3509 	case FLUSH_LOC_LEN_ERR:
3510 		return IB_WC_LOC_LEN_ERR;
3511 	case FLUSH_GENERAL_ERR:
3512 		return IB_WC_WR_FLUSH_ERR;
3513 	case FLUSH_RETRY_EXC_ERR:
3514 		return IB_WC_RETRY_EXC_ERR;
3515 	case FLUSH_MW_BIND_ERR:
3516 		return IB_WC_MW_BIND_ERR;
3517 	case FLUSH_REM_INV_REQ_ERR:
3518 		return IB_WC_REM_INV_REQ_ERR;
3519 	case FLUSH_FATAL_ERR:
3520 	default:
3521 		return IB_WC_FATAL_ERR;
3522 	}
3523 }
3524 
3525 /**
3526  * irdma_process_cqe - process cqe info
3527  * @entry: processed cqe
3528  * @cq_poll_info: cqe info
3529  */
3530 static void irdma_process_cqe(struct ib_wc *entry,
3531 			      struct irdma_cq_poll_info *cq_poll_info)
3532 {
3533 	struct irdma_sc_qp *qp;
3534 
3535 	entry->wc_flags = 0;
3536 	entry->pkey_index = 0;
3537 	entry->wr_id = cq_poll_info->wr_id;
3538 
3539 	qp = cq_poll_info->qp_handle;
3540 	entry->qp = qp->qp_uk.back_qp;
3541 
3542 	if (cq_poll_info->error) {
3543 		entry->status = (cq_poll_info->comp_status == IRDMA_COMPL_STATUS_FLUSHED) ?
3544 				irdma_flush_err_to_ib_wc_status(cq_poll_info->minor_err) : IB_WC_GENERAL_ERR;
3545 
3546 		entry->vendor_err = cq_poll_info->major_err << 16 |
3547 				    cq_poll_info->minor_err;
3548 	} else {
3549 		entry->status = IB_WC_SUCCESS;
3550 		if (cq_poll_info->imm_valid) {
3551 			entry->ex.imm_data = htonl(cq_poll_info->imm_data);
3552 			entry->wc_flags |= IB_WC_WITH_IMM;
3553 		}
3554 		if (cq_poll_info->ud_smac_valid) {
3555 			ether_addr_copy(entry->smac, cq_poll_info->ud_smac);
3556 			entry->wc_flags |= IB_WC_WITH_SMAC;
3557 		}
3558 
3559 		if (cq_poll_info->ud_vlan_valid) {
3560 			u16 vlan = cq_poll_info->ud_vlan & VLAN_VID_MASK;
3561 
3562 			entry->sl = cq_poll_info->ud_vlan >> VLAN_PRIO_SHIFT;
3563 			if (vlan) {
3564 				entry->vlan_id = vlan;
3565 				entry->wc_flags |= IB_WC_WITH_VLAN;
3566 			}
3567 		} else {
3568 			entry->sl = 0;
3569 		}
3570 	}
3571 
3572 	if (cq_poll_info->q_type == IRDMA_CQE_QTYPE_SQ) {
3573 		set_ib_wc_op_sq(cq_poll_info, entry);
3574 	} else {
3575 		set_ib_wc_op_rq(cq_poll_info, entry,
3576 				qp->qp_uk.qp_caps & IRDMA_SEND_WITH_IMM);
3577 		if (qp->qp_uk.qp_type != IRDMA_QP_TYPE_ROCE_UD &&
3578 		    cq_poll_info->stag_invalid_set) {
3579 			entry->ex.invalidate_rkey = cq_poll_info->inv_stag;
3580 			entry->wc_flags |= IB_WC_WITH_INVALIDATE;
3581 		}
3582 	}
3583 
3584 	if (qp->qp_uk.qp_type == IRDMA_QP_TYPE_ROCE_UD) {
3585 		entry->src_qp = cq_poll_info->ud_src_qpn;
3586 		entry->slid = 0;
3587 		entry->wc_flags |=
3588 			(IB_WC_GRH | IB_WC_WITH_NETWORK_HDR_TYPE);
3589 		entry->network_hdr_type = cq_poll_info->ipv4 ?
3590 						  RDMA_NETWORK_IPV4 :
3591 						  RDMA_NETWORK_IPV6;
3592 	} else {
3593 		entry->src_qp = cq_poll_info->qp_id;
3594 	}
3595 
3596 	entry->byte_len = cq_poll_info->bytes_xfered;
3597 }
3598 
3599 /**
3600  * irdma_poll_one - poll one entry of the CQ
3601  * @ukcq: ukcq to poll
3602  * @cur_cqe: current CQE info to be filled in
3603  * @entry: ibv_wc object to be filled for non-extended CQ or NULL for extended CQ
3604  *
3605  * Returns the internal irdma device error code or 0 on success
3606  */
3607 static inline int irdma_poll_one(struct irdma_cq_uk *ukcq,
3608 				 struct irdma_cq_poll_info *cur_cqe,
3609 				 struct ib_wc *entry)
3610 {
3611 	int ret = irdma_uk_cq_poll_cmpl(ukcq, cur_cqe);
3612 
3613 	if (ret)
3614 		return ret;
3615 
3616 	irdma_process_cqe(entry, cur_cqe);
3617 
3618 	return 0;
3619 }
3620 
3621 /**
3622  * __irdma_poll_cq - poll cq for completion (kernel apps)
3623  * @iwcq: cq to poll
3624  * @num_entries: number of entries to poll
3625  * @entry: wr of a completed entry
3626  */
3627 static int __irdma_poll_cq(struct irdma_cq *iwcq, int num_entries, struct ib_wc *entry)
3628 {
3629 	struct list_head *tmp_node, *list_node;
3630 	struct irdma_cq_buf *last_buf = NULL;
3631 	struct irdma_cq_poll_info *cur_cqe = &iwcq->cur_cqe;
3632 	struct irdma_cq_buf *cq_buf;
3633 	int ret;
3634 	struct irdma_device *iwdev;
3635 	struct irdma_cq_uk *ukcq;
3636 	bool cq_new_cqe = false;
3637 	int resized_bufs = 0;
3638 	int npolled = 0;
3639 
3640 	iwdev = to_iwdev(iwcq->ibcq.device);
3641 	ukcq = &iwcq->sc_cq.cq_uk;
3642 
3643 	/* go through the list of previously resized CQ buffers */
3644 	list_for_each_safe(list_node, tmp_node, &iwcq->resize_list) {
3645 		cq_buf = container_of(list_node, struct irdma_cq_buf, list);
3646 		while (npolled < num_entries) {
3647 			ret = irdma_poll_one(&cq_buf->cq_uk, cur_cqe, entry + npolled);
3648 			if (!ret) {
3649 				++npolled;
3650 				cq_new_cqe = true;
3651 				continue;
3652 			}
3653 			if (ret == -ENOENT)
3654 				break;
3655 			 /* QP using the CQ is destroyed. Skip reporting this CQE */
3656 			if (ret == -EFAULT) {
3657 				cq_new_cqe = true;
3658 				continue;
3659 			}
3660 			goto error;
3661 		}
3662 
3663 		/* save the resized CQ buffer which received the last cqe */
3664 		if (cq_new_cqe)
3665 			last_buf = cq_buf;
3666 		cq_new_cqe = false;
3667 	}
3668 
3669 	/* check the current CQ for new cqes */
3670 	while (npolled < num_entries) {
3671 		ret = irdma_poll_one(ukcq, cur_cqe, entry + npolled);
3672 		if (ret == -ENOENT) {
3673 			ret = irdma_generated_cmpls(iwcq, cur_cqe);
3674 			if (!ret)
3675 				irdma_process_cqe(entry + npolled, cur_cqe);
3676 		}
3677 		if (!ret) {
3678 			++npolled;
3679 			cq_new_cqe = true;
3680 			continue;
3681 		}
3682 
3683 		if (ret == -ENOENT)
3684 			break;
3685 		/* QP using the CQ is destroyed. Skip reporting this CQE */
3686 		if (ret == -EFAULT) {
3687 			cq_new_cqe = true;
3688 			continue;
3689 		}
3690 		goto error;
3691 	}
3692 
3693 	if (cq_new_cqe)
3694 		/* all previous CQ resizes are complete */
3695 		resized_bufs = irdma_process_resize_list(iwcq, iwdev, NULL);
3696 	else if (last_buf)
3697 		/* only CQ resizes up to the last_buf are complete */
3698 		resized_bufs = irdma_process_resize_list(iwcq, iwdev, last_buf);
3699 	if (resized_bufs)
3700 		/* report to the HW the number of complete CQ resizes */
3701 		irdma_uk_cq_set_resized_cnt(ukcq, resized_bufs);
3702 
3703 	return npolled;
3704 error:
3705 	ibdev_dbg(&iwdev->ibdev, "%s: Error polling CQ, irdma_err: %d\n",
3706 		  __func__, ret);
3707 
3708 	return ret;
3709 }
3710 
3711 /**
3712  * irdma_poll_cq - poll cq for completion (kernel apps)
3713  * @ibcq: cq to poll
3714  * @num_entries: number of entries to poll
3715  * @entry: wr of a completed entry
3716  */
3717 static int irdma_poll_cq(struct ib_cq *ibcq, int num_entries,
3718 			 struct ib_wc *entry)
3719 {
3720 	struct irdma_cq *iwcq;
3721 	unsigned long flags;
3722 	int ret;
3723 
3724 	iwcq = to_iwcq(ibcq);
3725 
3726 	spin_lock_irqsave(&iwcq->lock, flags);
3727 	ret = __irdma_poll_cq(iwcq, num_entries, entry);
3728 	spin_unlock_irqrestore(&iwcq->lock, flags);
3729 
3730 	return ret;
3731 }
3732 
3733 /**
3734  * irdma_req_notify_cq - arm cq kernel application
3735  * @ibcq: cq to arm
3736  * @notify_flags: notofication flags
3737  */
3738 static int irdma_req_notify_cq(struct ib_cq *ibcq,
3739 			       enum ib_cq_notify_flags notify_flags)
3740 {
3741 	struct irdma_cq *iwcq;
3742 	struct irdma_cq_uk *ukcq;
3743 	unsigned long flags;
3744 	enum irdma_cmpl_notify cq_notify;
3745 	bool promo_event = false;
3746 	int ret = 0;
3747 
3748 	cq_notify = notify_flags == IB_CQ_SOLICITED ?
3749 		    IRDMA_CQ_COMPL_SOLICITED : IRDMA_CQ_COMPL_EVENT;
3750 	iwcq = to_iwcq(ibcq);
3751 	ukcq = &iwcq->sc_cq.cq_uk;
3752 
3753 	spin_lock_irqsave(&iwcq->lock, flags);
3754 	/* Only promote to arm the CQ for any event if the last arm event was solicited. */
3755 	if (iwcq->last_notify == IRDMA_CQ_COMPL_SOLICITED && notify_flags != IB_CQ_SOLICITED)
3756 		promo_event = true;
3757 
3758 	if (!atomic_cmpxchg(&iwcq->armed, 0, 1) || promo_event) {
3759 		iwcq->last_notify = cq_notify;
3760 		irdma_uk_cq_request_notification(ukcq, cq_notify);
3761 	}
3762 
3763 	if ((notify_flags & IB_CQ_REPORT_MISSED_EVENTS) &&
3764 	    (!irdma_cq_empty(iwcq) || !list_empty(&iwcq->cmpl_generated)))
3765 		ret = 1;
3766 	spin_unlock_irqrestore(&iwcq->lock, flags);
3767 
3768 	return ret;
3769 }
3770 
3771 static int irdma_roce_port_immutable(struct ib_device *ibdev, u32 port_num,
3772 				     struct ib_port_immutable *immutable)
3773 {
3774 	struct ib_port_attr attr;
3775 	int err;
3776 
3777 	immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
3778 	err = ib_query_port(ibdev, port_num, &attr);
3779 	if (err)
3780 		return err;
3781 
3782 	immutable->max_mad_size = IB_MGMT_MAD_SIZE;
3783 	immutable->pkey_tbl_len = attr.pkey_tbl_len;
3784 	immutable->gid_tbl_len = attr.gid_tbl_len;
3785 
3786 	return 0;
3787 }
3788 
3789 static int irdma_iw_port_immutable(struct ib_device *ibdev, u32 port_num,
3790 				   struct ib_port_immutable *immutable)
3791 {
3792 	struct ib_port_attr attr;
3793 	int err;
3794 
3795 	immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
3796 	err = ib_query_port(ibdev, port_num, &attr);
3797 	if (err)
3798 		return err;
3799 	immutable->gid_tbl_len = attr.gid_tbl_len;
3800 
3801 	return 0;
3802 }
3803 
3804 static const struct rdma_stat_desc irdma_hw_stat_names[] = {
3805 	/* gen1 - 32-bit */
3806 	[IRDMA_HW_STAT_INDEX_IP4RXDISCARD].name		= "ip4InDiscards",
3807 	[IRDMA_HW_STAT_INDEX_IP4RXTRUNC].name		= "ip4InTruncatedPkts",
3808 	[IRDMA_HW_STAT_INDEX_IP4TXNOROUTE].name		= "ip4OutNoRoutes",
3809 	[IRDMA_HW_STAT_INDEX_IP6RXDISCARD].name		= "ip6InDiscards",
3810 	[IRDMA_HW_STAT_INDEX_IP6RXTRUNC].name		= "ip6InTruncatedPkts",
3811 	[IRDMA_HW_STAT_INDEX_IP6TXNOROUTE].name		= "ip6OutNoRoutes",
3812 	[IRDMA_HW_STAT_INDEX_TCPRTXSEG].name		= "tcpRetransSegs",
3813 	[IRDMA_HW_STAT_INDEX_TCPRXOPTERR].name		= "tcpInOptErrors",
3814 	[IRDMA_HW_STAT_INDEX_TCPRXPROTOERR].name	= "tcpInProtoErrors",
3815 	[IRDMA_HW_STAT_INDEX_RXVLANERR].name		= "rxVlanErrors",
3816 	/* gen1 - 64-bit */
3817 	[IRDMA_HW_STAT_INDEX_IP4RXOCTS].name		= "ip4InOctets",
3818 	[IRDMA_HW_STAT_INDEX_IP4RXPKTS].name		= "ip4InPkts",
3819 	[IRDMA_HW_STAT_INDEX_IP4RXFRAGS].name		= "ip4InReasmRqd",
3820 	[IRDMA_HW_STAT_INDEX_IP4RXMCPKTS].name		= "ip4InMcastPkts",
3821 	[IRDMA_HW_STAT_INDEX_IP4TXOCTS].name		= "ip4OutOctets",
3822 	[IRDMA_HW_STAT_INDEX_IP4TXPKTS].name		= "ip4OutPkts",
3823 	[IRDMA_HW_STAT_INDEX_IP4TXFRAGS].name		= "ip4OutSegRqd",
3824 	[IRDMA_HW_STAT_INDEX_IP4TXMCPKTS].name		= "ip4OutMcastPkts",
3825 	[IRDMA_HW_STAT_INDEX_IP6RXOCTS].name		= "ip6InOctets",
3826 	[IRDMA_HW_STAT_INDEX_IP6RXPKTS].name		= "ip6InPkts",
3827 	[IRDMA_HW_STAT_INDEX_IP6RXFRAGS].name		= "ip6InReasmRqd",
3828 	[IRDMA_HW_STAT_INDEX_IP6RXMCPKTS].name		= "ip6InMcastPkts",
3829 	[IRDMA_HW_STAT_INDEX_IP6TXOCTS].name		= "ip6OutOctets",
3830 	[IRDMA_HW_STAT_INDEX_IP6TXPKTS].name		= "ip6OutPkts",
3831 	[IRDMA_HW_STAT_INDEX_IP6TXFRAGS].name		= "ip6OutSegRqd",
3832 	[IRDMA_HW_STAT_INDEX_IP6TXMCPKTS].name		= "ip6OutMcastPkts",
3833 	[IRDMA_HW_STAT_INDEX_TCPRXSEGS].name		= "tcpInSegs",
3834 	[IRDMA_HW_STAT_INDEX_TCPTXSEG].name		= "tcpOutSegs",
3835 	[IRDMA_HW_STAT_INDEX_RDMARXRDS].name		= "iwInRdmaReads",
3836 	[IRDMA_HW_STAT_INDEX_RDMARXSNDS].name		= "iwInRdmaSends",
3837 	[IRDMA_HW_STAT_INDEX_RDMARXWRS].name		= "iwInRdmaWrites",
3838 	[IRDMA_HW_STAT_INDEX_RDMATXRDS].name		= "iwOutRdmaReads",
3839 	[IRDMA_HW_STAT_INDEX_RDMATXSNDS].name		= "iwOutRdmaSends",
3840 	[IRDMA_HW_STAT_INDEX_RDMATXWRS].name		= "iwOutRdmaWrites",
3841 	[IRDMA_HW_STAT_INDEX_RDMAVBND].name		= "iwRdmaBnd",
3842 	[IRDMA_HW_STAT_INDEX_RDMAVINV].name		= "iwRdmaInv",
3843 
3844 	/* gen2 - 32-bit */
3845 	[IRDMA_HW_STAT_INDEX_RXRPCNPHANDLED].name	= "cnpHandled",
3846 	[IRDMA_HW_STAT_INDEX_RXRPCNPIGNORED].name	= "cnpIgnored",
3847 	[IRDMA_HW_STAT_INDEX_TXNPCNPSENT].name		= "cnpSent",
3848 	/* gen2 - 64-bit */
3849 	[IRDMA_HW_STAT_INDEX_IP4RXMCOCTS].name		= "ip4InMcastOctets",
3850 	[IRDMA_HW_STAT_INDEX_IP4TXMCOCTS].name		= "ip4OutMcastOctets",
3851 	[IRDMA_HW_STAT_INDEX_IP6RXMCOCTS].name		= "ip6InMcastOctets",
3852 	[IRDMA_HW_STAT_INDEX_IP6TXMCOCTS].name		= "ip6OutMcastOctets",
3853 	[IRDMA_HW_STAT_INDEX_UDPRXPKTS].name		= "RxUDP",
3854 	[IRDMA_HW_STAT_INDEX_UDPTXPKTS].name		= "TxUDP",
3855 	[IRDMA_HW_STAT_INDEX_RXNPECNMARKEDPKTS].name	= "RxECNMrkd",
3856 
3857 };
3858 
3859 static void irdma_get_dev_fw_str(struct ib_device *dev, char *str)
3860 {
3861 	struct irdma_device *iwdev = to_iwdev(dev);
3862 
3863 	snprintf(str, IB_FW_VERSION_NAME_MAX, "%u.%u",
3864 		 irdma_fw_major_ver(&iwdev->rf->sc_dev),
3865 		 irdma_fw_minor_ver(&iwdev->rf->sc_dev));
3866 }
3867 
3868 /**
3869  * irdma_alloc_hw_port_stats - Allocate a hw stats structure
3870  * @ibdev: device pointer from stack
3871  * @port_num: port number
3872  */
3873 static struct rdma_hw_stats *irdma_alloc_hw_port_stats(struct ib_device *ibdev,
3874 						       u32 port_num)
3875 {
3876 	struct irdma_device *iwdev = to_iwdev(ibdev);
3877 	struct irdma_sc_dev *dev = &iwdev->rf->sc_dev;
3878 
3879 	int num_counters = dev->hw_attrs.max_stat_idx;
3880 	unsigned long lifespan = RDMA_HW_STATS_DEFAULT_LIFESPAN;
3881 
3882 	return rdma_alloc_hw_stats_struct(irdma_hw_stat_names, num_counters,
3883 					  lifespan);
3884 }
3885 
3886 /**
3887  * irdma_get_hw_stats - Populates the rdma_hw_stats structure
3888  * @ibdev: device pointer from stack
3889  * @stats: stats pointer from stack
3890  * @port_num: port number
3891  * @index: which hw counter the stack is requesting we update
3892  */
3893 static int irdma_get_hw_stats(struct ib_device *ibdev,
3894 			      struct rdma_hw_stats *stats, u32 port_num,
3895 			      int index)
3896 {
3897 	struct irdma_device *iwdev = to_iwdev(ibdev);
3898 	struct irdma_dev_hw_stats *hw_stats = &iwdev->vsi.pestat->hw_stats;
3899 
3900 	if (iwdev->rf->rdma_ver >= IRDMA_GEN_2)
3901 		irdma_cqp_gather_stats_cmd(&iwdev->rf->sc_dev, iwdev->vsi.pestat, true);
3902 	else
3903 		irdma_cqp_gather_stats_gen1(&iwdev->rf->sc_dev, iwdev->vsi.pestat);
3904 
3905 	memcpy(&stats->value[0], hw_stats, sizeof(u64) * stats->num_counters);
3906 
3907 	return stats->num_counters;
3908 }
3909 
3910 /**
3911  * irdma_query_gid - Query port GID
3912  * @ibdev: device pointer from stack
3913  * @port: port number
3914  * @index: Entry index
3915  * @gid: Global ID
3916  */
3917 static int irdma_query_gid(struct ib_device *ibdev, u32 port, int index,
3918 			   union ib_gid *gid)
3919 {
3920 	struct irdma_device *iwdev = to_iwdev(ibdev);
3921 
3922 	memset(gid->raw, 0, sizeof(gid->raw));
3923 	ether_addr_copy(gid->raw, iwdev->netdev->dev_addr);
3924 
3925 	return 0;
3926 }
3927 
3928 /**
3929  * mcast_list_add -  Add a new mcast item to list
3930  * @rf: RDMA PCI function
3931  * @new_elem: pointer to element to add
3932  */
3933 static void mcast_list_add(struct irdma_pci_f *rf,
3934 			   struct mc_table_list *new_elem)
3935 {
3936 	list_add(&new_elem->list, &rf->mc_qht_list.list);
3937 }
3938 
3939 /**
3940  * mcast_list_del - Remove an mcast item from list
3941  * @mc_qht_elem: pointer to mcast table list element
3942  */
3943 static void mcast_list_del(struct mc_table_list *mc_qht_elem)
3944 {
3945 	if (mc_qht_elem)
3946 		list_del(&mc_qht_elem->list);
3947 }
3948 
3949 /**
3950  * mcast_list_lookup_ip - Search mcast list for address
3951  * @rf: RDMA PCI function
3952  * @ip_mcast: pointer to mcast IP address
3953  */
3954 static struct mc_table_list *mcast_list_lookup_ip(struct irdma_pci_f *rf,
3955 						  u32 *ip_mcast)
3956 {
3957 	struct mc_table_list *mc_qht_el;
3958 	struct list_head *pos, *q;
3959 
3960 	list_for_each_safe (pos, q, &rf->mc_qht_list.list) {
3961 		mc_qht_el = list_entry(pos, struct mc_table_list, list);
3962 		if (!memcmp(mc_qht_el->mc_info.dest_ip, ip_mcast,
3963 			    sizeof(mc_qht_el->mc_info.dest_ip)))
3964 			return mc_qht_el;
3965 	}
3966 
3967 	return NULL;
3968 }
3969 
3970 /**
3971  * irdma_mcast_cqp_op - perform a mcast cqp operation
3972  * @iwdev: irdma device
3973  * @mc_grp_ctx: mcast group info
3974  * @op: operation
3975  *
3976  * returns error status
3977  */
3978 static int irdma_mcast_cqp_op(struct irdma_device *iwdev,
3979 			      struct irdma_mcast_grp_info *mc_grp_ctx, u8 op)
3980 {
3981 	struct cqp_cmds_info *cqp_info;
3982 	struct irdma_cqp_request *cqp_request;
3983 	int status;
3984 
3985 	cqp_request = irdma_alloc_and_get_cqp_request(&iwdev->rf->cqp, true);
3986 	if (!cqp_request)
3987 		return -ENOMEM;
3988 
3989 	cqp_request->info.in.u.mc_create.info = *mc_grp_ctx;
3990 	cqp_info = &cqp_request->info;
3991 	cqp_info->cqp_cmd = op;
3992 	cqp_info->post_sq = 1;
3993 	cqp_info->in.u.mc_create.scratch = (uintptr_t)cqp_request;
3994 	cqp_info->in.u.mc_create.cqp = &iwdev->rf->cqp.sc_cqp;
3995 	status = irdma_handle_cqp_op(iwdev->rf, cqp_request);
3996 	irdma_put_cqp_request(&iwdev->rf->cqp, cqp_request);
3997 
3998 	return status;
3999 }
4000 
4001 /**
4002  * irdma_mcast_mac - Get the multicast MAC for an IP address
4003  * @ip_addr: IPv4 or IPv6 address
4004  * @mac: pointer to result MAC address
4005  * @ipv4: flag indicating IPv4 or IPv6
4006  *
4007  */
4008 void irdma_mcast_mac(u32 *ip_addr, u8 *mac, bool ipv4)
4009 {
4010 	u8 *ip = (u8 *)ip_addr;
4011 
4012 	if (ipv4) {
4013 		unsigned char mac4[ETH_ALEN] = {0x01, 0x00, 0x5E, 0x00,
4014 						0x00, 0x00};
4015 
4016 		mac4[3] = ip[2] & 0x7F;
4017 		mac4[4] = ip[1];
4018 		mac4[5] = ip[0];
4019 		ether_addr_copy(mac, mac4);
4020 	} else {
4021 		unsigned char mac6[ETH_ALEN] = {0x33, 0x33, 0x00, 0x00,
4022 						0x00, 0x00};
4023 
4024 		mac6[2] = ip[3];
4025 		mac6[3] = ip[2];
4026 		mac6[4] = ip[1];
4027 		mac6[5] = ip[0];
4028 		ether_addr_copy(mac, mac6);
4029 	}
4030 }
4031 
4032 /**
4033  * irdma_attach_mcast - attach a qp to a multicast group
4034  * @ibqp: ptr to qp
4035  * @ibgid: pointer to global ID
4036  * @lid: local ID
4037  *
4038  * returns error status
4039  */
4040 static int irdma_attach_mcast(struct ib_qp *ibqp, union ib_gid *ibgid, u16 lid)
4041 {
4042 	struct irdma_qp *iwqp = to_iwqp(ibqp);
4043 	struct irdma_device *iwdev = iwqp->iwdev;
4044 	struct irdma_pci_f *rf = iwdev->rf;
4045 	struct mc_table_list *mc_qht_elem;
4046 	struct irdma_mcast_grp_ctx_entry_info mcg_info = {};
4047 	unsigned long flags;
4048 	u32 ip_addr[4] = {};
4049 	u32 mgn;
4050 	u32 no_mgs;
4051 	int ret = 0;
4052 	bool ipv4;
4053 	u16 vlan_id;
4054 	union irdma_sockaddr sgid_addr;
4055 	unsigned char dmac[ETH_ALEN];
4056 
4057 	rdma_gid2ip((struct sockaddr *)&sgid_addr, ibgid);
4058 
4059 	if (!ipv6_addr_v4mapped((struct in6_addr *)ibgid)) {
4060 		irdma_copy_ip_ntohl(ip_addr,
4061 				    sgid_addr.saddr_in6.sin6_addr.in6_u.u6_addr32);
4062 		irdma_get_vlan_mac_ipv6(ip_addr, &vlan_id, NULL);
4063 		ipv4 = false;
4064 		ibdev_dbg(&iwdev->ibdev,
4065 			  "VERBS: qp_id=%d, IP6address=%pI6\n", ibqp->qp_num,
4066 			  ip_addr);
4067 		irdma_mcast_mac(ip_addr, dmac, false);
4068 	} else {
4069 		ip_addr[0] = ntohl(sgid_addr.saddr_in.sin_addr.s_addr);
4070 		ipv4 = true;
4071 		vlan_id = irdma_get_vlan_ipv4(ip_addr);
4072 		irdma_mcast_mac(ip_addr, dmac, true);
4073 		ibdev_dbg(&iwdev->ibdev,
4074 			  "VERBS: qp_id=%d, IP4address=%pI4, MAC=%pM\n",
4075 			  ibqp->qp_num, ip_addr, dmac);
4076 	}
4077 
4078 	spin_lock_irqsave(&rf->qh_list_lock, flags);
4079 	mc_qht_elem = mcast_list_lookup_ip(rf, ip_addr);
4080 	if (!mc_qht_elem) {
4081 		struct irdma_dma_mem *dma_mem_mc;
4082 
4083 		spin_unlock_irqrestore(&rf->qh_list_lock, flags);
4084 		mc_qht_elem = kzalloc(sizeof(*mc_qht_elem), GFP_KERNEL);
4085 		if (!mc_qht_elem)
4086 			return -ENOMEM;
4087 
4088 		mc_qht_elem->mc_info.ipv4_valid = ipv4;
4089 		memcpy(mc_qht_elem->mc_info.dest_ip, ip_addr,
4090 		       sizeof(mc_qht_elem->mc_info.dest_ip));
4091 		ret = irdma_alloc_rsrc(rf, rf->allocated_mcgs, rf->max_mcg,
4092 				       &mgn, &rf->next_mcg);
4093 		if (ret) {
4094 			kfree(mc_qht_elem);
4095 			return -ENOMEM;
4096 		}
4097 
4098 		mc_qht_elem->mc_info.mgn = mgn;
4099 		dma_mem_mc = &mc_qht_elem->mc_grp_ctx.dma_mem_mc;
4100 		dma_mem_mc->size = ALIGN(sizeof(u64) * IRDMA_MAX_MGS_PER_CTX,
4101 					 IRDMA_HW_PAGE_SIZE);
4102 		dma_mem_mc->va = dma_alloc_coherent(rf->hw.device,
4103 						    dma_mem_mc->size,
4104 						    &dma_mem_mc->pa,
4105 						    GFP_KERNEL);
4106 		if (!dma_mem_mc->va) {
4107 			irdma_free_rsrc(rf, rf->allocated_mcgs, mgn);
4108 			kfree(mc_qht_elem);
4109 			return -ENOMEM;
4110 		}
4111 
4112 		mc_qht_elem->mc_grp_ctx.mg_id = (u16)mgn;
4113 		memcpy(mc_qht_elem->mc_grp_ctx.dest_ip_addr, ip_addr,
4114 		       sizeof(mc_qht_elem->mc_grp_ctx.dest_ip_addr));
4115 		mc_qht_elem->mc_grp_ctx.ipv4_valid = ipv4;
4116 		mc_qht_elem->mc_grp_ctx.vlan_id = vlan_id;
4117 		if (vlan_id < VLAN_N_VID)
4118 			mc_qht_elem->mc_grp_ctx.vlan_valid = true;
4119 		mc_qht_elem->mc_grp_ctx.hmc_fcn_id = iwdev->rf->sc_dev.hmc_fn_id;
4120 		mc_qht_elem->mc_grp_ctx.qs_handle =
4121 			iwqp->sc_qp.vsi->qos[iwqp->sc_qp.user_pri].qs_handle;
4122 		ether_addr_copy(mc_qht_elem->mc_grp_ctx.dest_mac_addr, dmac);
4123 
4124 		spin_lock_irqsave(&rf->qh_list_lock, flags);
4125 		mcast_list_add(rf, mc_qht_elem);
4126 	} else {
4127 		if (mc_qht_elem->mc_grp_ctx.no_of_mgs ==
4128 		    IRDMA_MAX_MGS_PER_CTX) {
4129 			spin_unlock_irqrestore(&rf->qh_list_lock, flags);
4130 			return -ENOMEM;
4131 		}
4132 	}
4133 
4134 	mcg_info.qp_id = iwqp->ibqp.qp_num;
4135 	no_mgs = mc_qht_elem->mc_grp_ctx.no_of_mgs;
4136 	irdma_sc_add_mcast_grp(&mc_qht_elem->mc_grp_ctx, &mcg_info);
4137 	spin_unlock_irqrestore(&rf->qh_list_lock, flags);
4138 
4139 	/* Only if there is a change do we need to modify or create */
4140 	if (!no_mgs) {
4141 		ret = irdma_mcast_cqp_op(iwdev, &mc_qht_elem->mc_grp_ctx,
4142 					 IRDMA_OP_MC_CREATE);
4143 	} else if (no_mgs != mc_qht_elem->mc_grp_ctx.no_of_mgs) {
4144 		ret = irdma_mcast_cqp_op(iwdev, &mc_qht_elem->mc_grp_ctx,
4145 					 IRDMA_OP_MC_MODIFY);
4146 	} else {
4147 		return 0;
4148 	}
4149 
4150 	if (ret)
4151 		goto error;
4152 
4153 	return 0;
4154 
4155 error:
4156 	irdma_sc_del_mcast_grp(&mc_qht_elem->mc_grp_ctx, &mcg_info);
4157 	if (!mc_qht_elem->mc_grp_ctx.no_of_mgs) {
4158 		mcast_list_del(mc_qht_elem);
4159 		dma_free_coherent(rf->hw.device,
4160 				  mc_qht_elem->mc_grp_ctx.dma_mem_mc.size,
4161 				  mc_qht_elem->mc_grp_ctx.dma_mem_mc.va,
4162 				  mc_qht_elem->mc_grp_ctx.dma_mem_mc.pa);
4163 		mc_qht_elem->mc_grp_ctx.dma_mem_mc.va = NULL;
4164 		irdma_free_rsrc(rf, rf->allocated_mcgs,
4165 				mc_qht_elem->mc_grp_ctx.mg_id);
4166 		kfree(mc_qht_elem);
4167 	}
4168 
4169 	return ret;
4170 }
4171 
4172 /**
4173  * irdma_detach_mcast - detach a qp from a multicast group
4174  * @ibqp: ptr to qp
4175  * @ibgid: pointer to global ID
4176  * @lid: local ID
4177  *
4178  * returns error status
4179  */
4180 static int irdma_detach_mcast(struct ib_qp *ibqp, union ib_gid *ibgid, u16 lid)
4181 {
4182 	struct irdma_qp *iwqp = to_iwqp(ibqp);
4183 	struct irdma_device *iwdev = iwqp->iwdev;
4184 	struct irdma_pci_f *rf = iwdev->rf;
4185 	u32 ip_addr[4] = {};
4186 	struct mc_table_list *mc_qht_elem;
4187 	struct irdma_mcast_grp_ctx_entry_info mcg_info = {};
4188 	int ret;
4189 	unsigned long flags;
4190 	union irdma_sockaddr sgid_addr;
4191 
4192 	rdma_gid2ip((struct sockaddr *)&sgid_addr, ibgid);
4193 	if (!ipv6_addr_v4mapped((struct in6_addr *)ibgid))
4194 		irdma_copy_ip_ntohl(ip_addr,
4195 				    sgid_addr.saddr_in6.sin6_addr.in6_u.u6_addr32);
4196 	else
4197 		ip_addr[0] = ntohl(sgid_addr.saddr_in.sin_addr.s_addr);
4198 
4199 	spin_lock_irqsave(&rf->qh_list_lock, flags);
4200 	mc_qht_elem = mcast_list_lookup_ip(rf, ip_addr);
4201 	if (!mc_qht_elem) {
4202 		spin_unlock_irqrestore(&rf->qh_list_lock, flags);
4203 		ibdev_dbg(&iwdev->ibdev,
4204 			  "VERBS: address not found MCG\n");
4205 		return 0;
4206 	}
4207 
4208 	mcg_info.qp_id = iwqp->ibqp.qp_num;
4209 	irdma_sc_del_mcast_grp(&mc_qht_elem->mc_grp_ctx, &mcg_info);
4210 	if (!mc_qht_elem->mc_grp_ctx.no_of_mgs) {
4211 		mcast_list_del(mc_qht_elem);
4212 		spin_unlock_irqrestore(&rf->qh_list_lock, flags);
4213 		ret = irdma_mcast_cqp_op(iwdev, &mc_qht_elem->mc_grp_ctx,
4214 					 IRDMA_OP_MC_DESTROY);
4215 		if (ret) {
4216 			ibdev_dbg(&iwdev->ibdev,
4217 				  "VERBS: failed MC_DESTROY MCG\n");
4218 			spin_lock_irqsave(&rf->qh_list_lock, flags);
4219 			mcast_list_add(rf, mc_qht_elem);
4220 			spin_unlock_irqrestore(&rf->qh_list_lock, flags);
4221 			return -EAGAIN;
4222 		}
4223 
4224 		dma_free_coherent(rf->hw.device,
4225 				  mc_qht_elem->mc_grp_ctx.dma_mem_mc.size,
4226 				  mc_qht_elem->mc_grp_ctx.dma_mem_mc.va,
4227 				  mc_qht_elem->mc_grp_ctx.dma_mem_mc.pa);
4228 		mc_qht_elem->mc_grp_ctx.dma_mem_mc.va = NULL;
4229 		irdma_free_rsrc(rf, rf->allocated_mcgs,
4230 				mc_qht_elem->mc_grp_ctx.mg_id);
4231 		kfree(mc_qht_elem);
4232 	} else {
4233 		spin_unlock_irqrestore(&rf->qh_list_lock, flags);
4234 		ret = irdma_mcast_cqp_op(iwdev, &mc_qht_elem->mc_grp_ctx,
4235 					 IRDMA_OP_MC_MODIFY);
4236 		if (ret) {
4237 			ibdev_dbg(&iwdev->ibdev,
4238 				  "VERBS: failed Modify MCG\n");
4239 			return ret;
4240 		}
4241 	}
4242 
4243 	return 0;
4244 }
4245 
4246 static int irdma_create_hw_ah(struct irdma_device *iwdev, struct irdma_ah *ah, bool sleep)
4247 {
4248 	struct irdma_pci_f *rf = iwdev->rf;
4249 	int err;
4250 
4251 	err = irdma_alloc_rsrc(rf, rf->allocated_ahs, rf->max_ah, &ah->sc_ah.ah_info.ah_idx,
4252 			       &rf->next_ah);
4253 	if (err)
4254 		return err;
4255 
4256 	err = irdma_ah_cqp_op(rf, &ah->sc_ah, IRDMA_OP_AH_CREATE, sleep,
4257 			      irdma_gsi_ud_qp_ah_cb, &ah->sc_ah);
4258 
4259 	if (err) {
4260 		ibdev_dbg(&iwdev->ibdev, "VERBS: CQP-OP Create AH fail");
4261 		goto err_ah_create;
4262 	}
4263 
4264 	if (!sleep) {
4265 		int cnt = CQP_COMPL_WAIT_TIME_MS * CQP_TIMEOUT_THRESHOLD;
4266 
4267 		do {
4268 			irdma_cqp_ce_handler(rf, &rf->ccq.sc_cq);
4269 			mdelay(1);
4270 		} while (!ah->sc_ah.ah_info.ah_valid && --cnt);
4271 
4272 		if (!cnt) {
4273 			ibdev_dbg(&iwdev->ibdev, "VERBS: CQP create AH timed out");
4274 			err = -ETIMEDOUT;
4275 			goto err_ah_create;
4276 		}
4277 	}
4278 	return 0;
4279 
4280 err_ah_create:
4281 	irdma_free_rsrc(iwdev->rf, iwdev->rf->allocated_ahs, ah->sc_ah.ah_info.ah_idx);
4282 
4283 	return err;
4284 }
4285 
4286 static int irdma_setup_ah(struct ib_ah *ibah, struct rdma_ah_init_attr *attr)
4287 {
4288 	struct irdma_pd *pd = to_iwpd(ibah->pd);
4289 	struct irdma_ah *ah = container_of(ibah, struct irdma_ah, ibah);
4290 	struct rdma_ah_attr *ah_attr = attr->ah_attr;
4291 	const struct ib_gid_attr *sgid_attr;
4292 	struct irdma_device *iwdev = to_iwdev(ibah->pd->device);
4293 	struct irdma_pci_f *rf = iwdev->rf;
4294 	struct irdma_sc_ah *sc_ah;
4295 	struct irdma_ah_info *ah_info;
4296 	union irdma_sockaddr sgid_addr, dgid_addr;
4297 	int err;
4298 	u8 dmac[ETH_ALEN];
4299 
4300 	ah->pd = pd;
4301 	sc_ah = &ah->sc_ah;
4302 	sc_ah->ah_info.vsi = &iwdev->vsi;
4303 	irdma_sc_init_ah(&rf->sc_dev, sc_ah);
4304 	ah->sgid_index = ah_attr->grh.sgid_index;
4305 	sgid_attr = ah_attr->grh.sgid_attr;
4306 	memcpy(&ah->dgid, &ah_attr->grh.dgid, sizeof(ah->dgid));
4307 	rdma_gid2ip((struct sockaddr *)&sgid_addr, &sgid_attr->gid);
4308 	rdma_gid2ip((struct sockaddr *)&dgid_addr, &ah_attr->grh.dgid);
4309 	ah->av.attrs = *ah_attr;
4310 	ah->av.net_type = rdma_gid_attr_network_type(sgid_attr);
4311 	ah_info = &sc_ah->ah_info;
4312 	ah_info->pd_idx = pd->sc_pd.pd_id;
4313 	if (ah_attr->ah_flags & IB_AH_GRH) {
4314 		ah_info->flow_label = ah_attr->grh.flow_label;
4315 		ah_info->hop_ttl = ah_attr->grh.hop_limit;
4316 		ah_info->tc_tos = ah_attr->grh.traffic_class;
4317 	}
4318 
4319 	ether_addr_copy(dmac, ah_attr->roce.dmac);
4320 	if (ah->av.net_type == RDMA_NETWORK_IPV4) {
4321 		ah_info->ipv4_valid = true;
4322 		ah_info->dest_ip_addr[0] =
4323 			ntohl(dgid_addr.saddr_in.sin_addr.s_addr);
4324 		ah_info->src_ip_addr[0] =
4325 			ntohl(sgid_addr.saddr_in.sin_addr.s_addr);
4326 		ah_info->do_lpbk = irdma_ipv4_is_lpb(ah_info->src_ip_addr[0],
4327 						     ah_info->dest_ip_addr[0]);
4328 		if (ipv4_is_multicast(dgid_addr.saddr_in.sin_addr.s_addr)) {
4329 			ah_info->do_lpbk = true;
4330 			irdma_mcast_mac(ah_info->dest_ip_addr, dmac, true);
4331 		}
4332 	} else {
4333 		irdma_copy_ip_ntohl(ah_info->dest_ip_addr,
4334 				    dgid_addr.saddr_in6.sin6_addr.in6_u.u6_addr32);
4335 		irdma_copy_ip_ntohl(ah_info->src_ip_addr,
4336 				    sgid_addr.saddr_in6.sin6_addr.in6_u.u6_addr32);
4337 		ah_info->do_lpbk = irdma_ipv6_is_lpb(ah_info->src_ip_addr,
4338 						     ah_info->dest_ip_addr);
4339 		if (rdma_is_multicast_addr(&dgid_addr.saddr_in6.sin6_addr)) {
4340 			ah_info->do_lpbk = true;
4341 			irdma_mcast_mac(ah_info->dest_ip_addr, dmac, false);
4342 		}
4343 	}
4344 
4345 	err = rdma_read_gid_l2_fields(sgid_attr, &ah_info->vlan_tag,
4346 				      ah_info->mac_addr);
4347 	if (err)
4348 		return err;
4349 
4350 	ah_info->dst_arpindex = irdma_add_arp(iwdev->rf, ah_info->dest_ip_addr,
4351 					      ah_info->ipv4_valid, dmac);
4352 
4353 	if (ah_info->dst_arpindex == -1)
4354 		return -EINVAL;
4355 
4356 	if (ah_info->vlan_tag >= VLAN_N_VID && iwdev->dcb_vlan_mode)
4357 		ah_info->vlan_tag = 0;
4358 
4359 	if (ah_info->vlan_tag < VLAN_N_VID) {
4360 		u8 prio = rt_tos2priority(ah_info->tc_tos);
4361 
4362 		prio = irdma_roce_get_vlan_prio(sgid_attr, prio);
4363 
4364 		ah_info->vlan_tag |= (u16)prio << VLAN_PRIO_SHIFT;
4365 		ah_info->insert_vlan_tag = true;
4366 	}
4367 
4368 	return 0;
4369 }
4370 
4371 /**
4372  * irdma_ah_exists - Check for existing identical AH
4373  * @iwdev: irdma device
4374  * @new_ah: AH to check for
4375  *
4376  * returns true if AH is found, false if not found.
4377  */
4378 static bool irdma_ah_exists(struct irdma_device *iwdev,
4379 			    struct irdma_ah *new_ah)
4380 {
4381 	struct irdma_ah *ah;
4382 	u32 key = new_ah->sc_ah.ah_info.dest_ip_addr[0] ^
4383 		  new_ah->sc_ah.ah_info.dest_ip_addr[1] ^
4384 		  new_ah->sc_ah.ah_info.dest_ip_addr[2] ^
4385 		  new_ah->sc_ah.ah_info.dest_ip_addr[3];
4386 
4387 	hash_for_each_possible(iwdev->ah_hash_tbl, ah, list, key) {
4388 		/* Set ah_valid and ah_id the same so memcmp can work */
4389 		new_ah->sc_ah.ah_info.ah_idx = ah->sc_ah.ah_info.ah_idx;
4390 		new_ah->sc_ah.ah_info.ah_valid = ah->sc_ah.ah_info.ah_valid;
4391 		if (!memcmp(&ah->sc_ah.ah_info, &new_ah->sc_ah.ah_info,
4392 			    sizeof(ah->sc_ah.ah_info))) {
4393 			refcount_inc(&ah->refcnt);
4394 			new_ah->parent_ah = ah;
4395 			return true;
4396 		}
4397 	}
4398 
4399 	return false;
4400 }
4401 
4402 /**
4403  * irdma_destroy_ah - Destroy address handle
4404  * @ibah: pointer to address handle
4405  * @ah_flags: flags for sleepable
4406  */
4407 static int irdma_destroy_ah(struct ib_ah *ibah, u32 ah_flags)
4408 {
4409 	struct irdma_device *iwdev = to_iwdev(ibah->device);
4410 	struct irdma_ah *ah = to_iwah(ibah);
4411 
4412 	if ((ah_flags & RDMA_DESTROY_AH_SLEEPABLE) && ah->parent_ah) {
4413 		mutex_lock(&iwdev->ah_tbl_lock);
4414 		if (!refcount_dec_and_test(&ah->parent_ah->refcnt)) {
4415 			mutex_unlock(&iwdev->ah_tbl_lock);
4416 			return 0;
4417 		}
4418 		hash_del(&ah->parent_ah->list);
4419 		kfree(ah->parent_ah);
4420 		mutex_unlock(&iwdev->ah_tbl_lock);
4421 	}
4422 
4423 	irdma_ah_cqp_op(iwdev->rf, &ah->sc_ah, IRDMA_OP_AH_DESTROY,
4424 			false, NULL, ah);
4425 
4426 	irdma_free_rsrc(iwdev->rf, iwdev->rf->allocated_ahs,
4427 			ah->sc_ah.ah_info.ah_idx);
4428 
4429 	return 0;
4430 }
4431 
4432 /**
4433  * irdma_create_user_ah - create user address handle
4434  * @ibah: address handle
4435  * @attr: address handle attributes
4436  * @udata: User data
4437  *
4438  * returns 0 on success, error otherwise
4439  */
4440 static int irdma_create_user_ah(struct ib_ah *ibah,
4441 				struct rdma_ah_init_attr *attr,
4442 				struct ib_udata *udata)
4443 {
4444 #define IRDMA_CREATE_AH_MIN_RESP_LEN offsetofend(struct irdma_create_ah_resp, rsvd)
4445 	struct irdma_ah *ah = container_of(ibah, struct irdma_ah, ibah);
4446 	struct irdma_device *iwdev = to_iwdev(ibah->pd->device);
4447 	struct irdma_create_ah_resp uresp;
4448 	struct irdma_ah *parent_ah;
4449 	int err;
4450 
4451 	if (udata && udata->outlen < IRDMA_CREATE_AH_MIN_RESP_LEN)
4452 		return -EINVAL;
4453 
4454 	err = irdma_setup_ah(ibah, attr);
4455 	if (err)
4456 		return err;
4457 	mutex_lock(&iwdev->ah_tbl_lock);
4458 	if (!irdma_ah_exists(iwdev, ah)) {
4459 		err = irdma_create_hw_ah(iwdev, ah, true);
4460 		if (err) {
4461 			mutex_unlock(&iwdev->ah_tbl_lock);
4462 			return err;
4463 		}
4464 		/* Add new AH to list */
4465 		parent_ah = kmemdup(ah, sizeof(*ah), GFP_KERNEL);
4466 		if (parent_ah) {
4467 			u32 key = parent_ah->sc_ah.ah_info.dest_ip_addr[0] ^
4468 				  parent_ah->sc_ah.ah_info.dest_ip_addr[1] ^
4469 				  parent_ah->sc_ah.ah_info.dest_ip_addr[2] ^
4470 				  parent_ah->sc_ah.ah_info.dest_ip_addr[3];
4471 
4472 			ah->parent_ah = parent_ah;
4473 			hash_add(iwdev->ah_hash_tbl, &parent_ah->list, key);
4474 			refcount_set(&parent_ah->refcnt, 1);
4475 		}
4476 	}
4477 	mutex_unlock(&iwdev->ah_tbl_lock);
4478 
4479 	uresp.ah_id = ah->sc_ah.ah_info.ah_idx;
4480 	err = ib_copy_to_udata(udata, &uresp, min(sizeof(uresp), udata->outlen));
4481 	if (err)
4482 		irdma_destroy_ah(ibah, attr->flags);
4483 
4484 	return err;
4485 }
4486 
4487 /**
4488  * irdma_create_ah - create address handle
4489  * @ibah: address handle
4490  * @attr: address handle attributes
4491  * @udata: NULL
4492  *
4493  * returns 0 on success, error otherwise
4494  */
4495 static int irdma_create_ah(struct ib_ah *ibah, struct rdma_ah_init_attr *attr,
4496 			   struct ib_udata *udata)
4497 {
4498 	struct irdma_ah *ah = container_of(ibah, struct irdma_ah, ibah);
4499 	struct irdma_device *iwdev = to_iwdev(ibah->pd->device);
4500 	int err;
4501 
4502 	err = irdma_setup_ah(ibah, attr);
4503 	if (err)
4504 		return err;
4505 	err = irdma_create_hw_ah(iwdev, ah, attr->flags & RDMA_CREATE_AH_SLEEPABLE);
4506 
4507 	return err;
4508 }
4509 
4510 /**
4511  * irdma_query_ah - Query address handle
4512  * @ibah: pointer to address handle
4513  * @ah_attr: address handle attributes
4514  */
4515 static int irdma_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr)
4516 {
4517 	struct irdma_ah *ah = to_iwah(ibah);
4518 
4519 	memset(ah_attr, 0, sizeof(*ah_attr));
4520 	if (ah->av.attrs.ah_flags & IB_AH_GRH) {
4521 		ah_attr->ah_flags = IB_AH_GRH;
4522 		ah_attr->grh.flow_label = ah->sc_ah.ah_info.flow_label;
4523 		ah_attr->grh.traffic_class = ah->sc_ah.ah_info.tc_tos;
4524 		ah_attr->grh.hop_limit = ah->sc_ah.ah_info.hop_ttl;
4525 		ah_attr->grh.sgid_index = ah->sgid_index;
4526 		memcpy(&ah_attr->grh.dgid, &ah->dgid,
4527 		       sizeof(ah_attr->grh.dgid));
4528 	}
4529 
4530 	return 0;
4531 }
4532 
4533 static enum rdma_link_layer irdma_get_link_layer(struct ib_device *ibdev,
4534 						 u32 port_num)
4535 {
4536 	return IB_LINK_LAYER_ETHERNET;
4537 }
4538 
4539 static const struct ib_device_ops irdma_roce_dev_ops = {
4540 	.attach_mcast = irdma_attach_mcast,
4541 	.create_ah = irdma_create_ah,
4542 	.create_user_ah = irdma_create_user_ah,
4543 	.destroy_ah = irdma_destroy_ah,
4544 	.detach_mcast = irdma_detach_mcast,
4545 	.get_link_layer = irdma_get_link_layer,
4546 	.get_port_immutable = irdma_roce_port_immutable,
4547 	.modify_qp = irdma_modify_qp_roce,
4548 	.query_ah = irdma_query_ah,
4549 	.query_pkey = irdma_query_pkey,
4550 };
4551 
4552 static const struct ib_device_ops irdma_iw_dev_ops = {
4553 	.get_port_immutable = irdma_iw_port_immutable,
4554 	.iw_accept = irdma_accept,
4555 	.iw_add_ref = irdma_qp_add_ref,
4556 	.iw_connect = irdma_connect,
4557 	.iw_create_listen = irdma_create_listen,
4558 	.iw_destroy_listen = irdma_destroy_listen,
4559 	.iw_get_qp = irdma_get_qp,
4560 	.iw_reject = irdma_reject,
4561 	.iw_rem_ref = irdma_qp_rem_ref,
4562 	.modify_qp = irdma_modify_qp,
4563 	.query_gid = irdma_query_gid,
4564 };
4565 
4566 static const struct ib_device_ops irdma_dev_ops = {
4567 	.owner = THIS_MODULE,
4568 	.driver_id = RDMA_DRIVER_IRDMA,
4569 	.uverbs_abi_ver = IRDMA_ABI_VER,
4570 
4571 	.alloc_hw_port_stats = irdma_alloc_hw_port_stats,
4572 	.alloc_mr = irdma_alloc_mr,
4573 	.alloc_mw = irdma_alloc_mw,
4574 	.alloc_pd = irdma_alloc_pd,
4575 	.alloc_ucontext = irdma_alloc_ucontext,
4576 	.create_cq = irdma_create_cq,
4577 	.create_qp = irdma_create_qp,
4578 	.dealloc_driver = irdma_ib_dealloc_device,
4579 	.dealloc_mw = irdma_dealloc_mw,
4580 	.dealloc_pd = irdma_dealloc_pd,
4581 	.dealloc_ucontext = irdma_dealloc_ucontext,
4582 	.dereg_mr = irdma_dereg_mr,
4583 	.destroy_cq = irdma_destroy_cq,
4584 	.destroy_qp = irdma_destroy_qp,
4585 	.disassociate_ucontext = irdma_disassociate_ucontext,
4586 	.get_dev_fw_str = irdma_get_dev_fw_str,
4587 	.get_dma_mr = irdma_get_dma_mr,
4588 	.get_hw_stats = irdma_get_hw_stats,
4589 	.map_mr_sg = irdma_map_mr_sg,
4590 	.mmap = irdma_mmap,
4591 	.mmap_free = irdma_mmap_free,
4592 	.poll_cq = irdma_poll_cq,
4593 	.post_recv = irdma_post_recv,
4594 	.post_send = irdma_post_send,
4595 	.query_device = irdma_query_device,
4596 	.query_port = irdma_query_port,
4597 	.query_qp = irdma_query_qp,
4598 	.reg_user_mr = irdma_reg_user_mr,
4599 	.reg_user_mr_dmabuf = irdma_reg_user_mr_dmabuf,
4600 	.req_notify_cq = irdma_req_notify_cq,
4601 	.resize_cq = irdma_resize_cq,
4602 	INIT_RDMA_OBJ_SIZE(ib_pd, irdma_pd, ibpd),
4603 	INIT_RDMA_OBJ_SIZE(ib_ucontext, irdma_ucontext, ibucontext),
4604 	INIT_RDMA_OBJ_SIZE(ib_ah, irdma_ah, ibah),
4605 	INIT_RDMA_OBJ_SIZE(ib_cq, irdma_cq, ibcq),
4606 	INIT_RDMA_OBJ_SIZE(ib_mw, irdma_mr, ibmw),
4607 	INIT_RDMA_OBJ_SIZE(ib_qp, irdma_qp, ibqp),
4608 };
4609 
4610 /**
4611  * irdma_init_roce_device - initialization of roce rdma device
4612  * @iwdev: irdma device
4613  */
4614 static void irdma_init_roce_device(struct irdma_device *iwdev)
4615 {
4616 	iwdev->ibdev.node_type = RDMA_NODE_IB_CA;
4617 	addrconf_addr_eui48((u8 *)&iwdev->ibdev.node_guid,
4618 			    iwdev->netdev->dev_addr);
4619 	ib_set_device_ops(&iwdev->ibdev, &irdma_roce_dev_ops);
4620 }
4621 
4622 /**
4623  * irdma_init_iw_device - initialization of iwarp rdma device
4624  * @iwdev: irdma device
4625  */
4626 static void irdma_init_iw_device(struct irdma_device *iwdev)
4627 {
4628 	struct net_device *netdev = iwdev->netdev;
4629 
4630 	iwdev->ibdev.node_type = RDMA_NODE_RNIC;
4631 	addrconf_addr_eui48((u8 *)&iwdev->ibdev.node_guid,
4632 			    netdev->dev_addr);
4633 	memcpy(iwdev->ibdev.iw_ifname, netdev->name,
4634 	       sizeof(iwdev->ibdev.iw_ifname));
4635 	ib_set_device_ops(&iwdev->ibdev, &irdma_iw_dev_ops);
4636 }
4637 
4638 /**
4639  * irdma_init_rdma_device - initialization of rdma device
4640  * @iwdev: irdma device
4641  */
4642 static void irdma_init_rdma_device(struct irdma_device *iwdev)
4643 {
4644 	struct pci_dev *pcidev = iwdev->rf->pcidev;
4645 
4646 	if (iwdev->roce_mode)
4647 		irdma_init_roce_device(iwdev);
4648 	else
4649 		irdma_init_iw_device(iwdev);
4650 
4651 	iwdev->ibdev.phys_port_cnt = 1;
4652 	iwdev->ibdev.num_comp_vectors = iwdev->rf->ceqs_count;
4653 	iwdev->ibdev.dev.parent = &pcidev->dev;
4654 	ib_set_device_ops(&iwdev->ibdev, &irdma_dev_ops);
4655 }
4656 
4657 /**
4658  * irdma_port_ibevent - indicate port event
4659  * @iwdev: irdma device
4660  */
4661 void irdma_port_ibevent(struct irdma_device *iwdev)
4662 {
4663 	struct ib_event event;
4664 
4665 	event.device = &iwdev->ibdev;
4666 	event.element.port_num = 1;
4667 	event.event =
4668 		iwdev->iw_status ? IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
4669 	ib_dispatch_event(&event);
4670 }
4671 
4672 /**
4673  * irdma_ib_unregister_device - unregister rdma device from IB
4674  * core
4675  * @iwdev: irdma device
4676  */
4677 void irdma_ib_unregister_device(struct irdma_device *iwdev)
4678 {
4679 	iwdev->iw_status = 0;
4680 	irdma_port_ibevent(iwdev);
4681 	ib_unregister_device(&iwdev->ibdev);
4682 }
4683 
4684 /**
4685  * irdma_ib_register_device - register irdma device to IB core
4686  * @iwdev: irdma device
4687  */
4688 int irdma_ib_register_device(struct irdma_device *iwdev)
4689 {
4690 	int ret;
4691 
4692 	irdma_init_rdma_device(iwdev);
4693 
4694 	ret = ib_device_set_netdev(&iwdev->ibdev, iwdev->netdev, 1);
4695 	if (ret)
4696 		goto error;
4697 	dma_set_max_seg_size(iwdev->rf->hw.device, UINT_MAX);
4698 	ret = ib_register_device(&iwdev->ibdev, "irdma%d", iwdev->rf->hw.device);
4699 	if (ret)
4700 		goto error;
4701 
4702 	iwdev->iw_status = 1;
4703 	irdma_port_ibevent(iwdev);
4704 
4705 	return 0;
4706 
4707 error:
4708 	if (ret)
4709 		ibdev_dbg(&iwdev->ibdev, "VERBS: Register RDMA device fail\n");
4710 
4711 	return ret;
4712 }
4713 
4714 /**
4715  * irdma_ib_dealloc_device
4716  * @ibdev: ib device
4717  *
4718  * callback from ibdev dealloc_driver to deallocate resources
4719  * unber irdma device
4720  */
4721 void irdma_ib_dealloc_device(struct ib_device *ibdev)
4722 {
4723 	struct irdma_device *iwdev = to_iwdev(ibdev);
4724 
4725 	irdma_rt_deinit_hw(iwdev);
4726 	irdma_ctrl_deinit_hw(iwdev->rf);
4727 	kfree(iwdev->rf);
4728 }
4729