1 /*
2  * Copyright (c) 2016-2017 Hisilicon Limited.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef _HNS_ROCE_HW_V2_H
34 #define _HNS_ROCE_HW_V2_H
35 
36 #include <linux/bitops.h>
37 
38 #define HNS_ROCE_VF_QPC_BT_NUM			256
39 #define HNS_ROCE_VF_SCCC_BT_NUM			64
40 #define HNS_ROCE_VF_SRQC_BT_NUM			64
41 #define HNS_ROCE_VF_CQC_BT_NUM			64
42 #define HNS_ROCE_VF_MPT_BT_NUM			64
43 #define HNS_ROCE_VF_EQC_NUM			64
44 #define HNS_ROCE_VF_SMAC_NUM			32
45 #define HNS_ROCE_VF_SGID_NUM			32
46 #define HNS_ROCE_VF_SL_NUM			8
47 
48 #define HNS_ROCE_V2_MAX_QP_NUM			0x100000
49 #define HNS_ROCE_V2_MAX_QPC_TIMER_NUM		0x200
50 #define HNS_ROCE_V2_MAX_WQE_NUM			0x8000
51 #define	HNS_ROCE_V2_MAX_SRQ			0x100000
52 #define HNS_ROCE_V2_MAX_SRQ_WR			0x8000
53 #define HNS_ROCE_V2_MAX_SRQ_SGE			0x100
54 #define HNS_ROCE_V2_MAX_CQ_NUM			0x100000
55 #define HNS_ROCE_V2_MAX_CQC_TIMER_NUM		0x100
56 #define HNS_ROCE_V2_MAX_SRQ_NUM			0x100000
57 #define HNS_ROCE_V2_MAX_CQE_NUM			0x400000
58 #define HNS_ROCE_V2_MAX_SRQWQE_NUM		0x8000
59 #define HNS_ROCE_V2_MAX_RQ_SGE_NUM		0x100
60 #define HNS_ROCE_V2_MAX_SQ_SGE_NUM		0xff
61 #define HNS_ROCE_V2_MAX_SRQ_SGE_NUM		0x100
62 #define HNS_ROCE_V2_MAX_EXTEND_SGE_NUM		0x200000
63 #define HNS_ROCE_V2_MAX_SQ_INLINE		0x20
64 #define HNS_ROCE_V2_UAR_NUM			256
65 #define HNS_ROCE_V2_PHY_UAR_NUM			1
66 #define HNS_ROCE_V2_MAX_IRQ_NUM			65
67 #define HNS_ROCE_V2_COMP_VEC_NUM		63
68 #define HNS_ROCE_V2_AEQE_VEC_NUM		1
69 #define HNS_ROCE_V2_ABNORMAL_VEC_NUM		1
70 #define HNS_ROCE_V2_MAX_MTPT_NUM		0x100000
71 #define HNS_ROCE_V2_MAX_MTT_SEGS		0x1000000
72 #define HNS_ROCE_V2_MAX_CQE_SEGS		0x1000000
73 #define HNS_ROCE_V2_MAX_SRQWQE_SEGS		0x1000000
74 #define HNS_ROCE_V2_MAX_IDX_SEGS		0x1000000
75 #define HNS_ROCE_V2_MAX_PD_NUM			0x1000000
76 #define HNS_ROCE_V2_MAX_QP_INIT_RDMA		128
77 #define HNS_ROCE_V2_MAX_QP_DEST_RDMA		128
78 #define HNS_ROCE_V2_MAX_SQ_DESC_SZ		64
79 #define HNS_ROCE_V2_MAX_RQ_DESC_SZ		16
80 #define HNS_ROCE_V2_MAX_SRQ_DESC_SZ		64
81 #define HNS_ROCE_V2_QPC_ENTRY_SZ		256
82 #define HNS_ROCE_V2_IRRL_ENTRY_SZ		64
83 #define HNS_ROCE_V2_TRRL_ENTRY_SZ		48
84 #define HNS_ROCE_V2_CQC_ENTRY_SZ		64
85 #define HNS_ROCE_V2_SRQC_ENTRY_SZ		64
86 #define HNS_ROCE_V2_MTPT_ENTRY_SZ		64
87 #define HNS_ROCE_V2_MTT_ENTRY_SZ		64
88 #define HNS_ROCE_V2_CQE_ENTRY_SIZE		32
89 #define HNS_ROCE_V2_SCCC_ENTRY_SZ		32
90 #define HNS_ROCE_V2_QPC_TIMER_ENTRY_SZ		4096
91 #define HNS_ROCE_V2_CQC_TIMER_ENTRY_SZ		4096
92 #define HNS_ROCE_V2_PAGE_SIZE_SUPPORTED		0xFFFFF000
93 #define HNS_ROCE_V2_MAX_INNER_MTPT_NUM		2
94 #define HNS_ROCE_INVALID_LKEY			0x100
95 #define HNS_ROCE_CMQ_TX_TIMEOUT			30000
96 #define HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE	2
97 #define HNS_ROCE_V2_RSV_QPS			8
98 
99 #define HNS_ROCE_V2_HW_RST_TIMEOUT             1000
100 
101 #define HNS_ROCE_CONTEXT_HOP_NUM		1
102 #define HNS_ROCE_SCCC_HOP_NUM			1
103 #define HNS_ROCE_MTT_HOP_NUM			1
104 #define HNS_ROCE_CQE_HOP_NUM			1
105 #define HNS_ROCE_SRQWQE_HOP_NUM			1
106 #define HNS_ROCE_PBL_HOP_NUM			2
107 #define HNS_ROCE_EQE_HOP_NUM			2
108 #define HNS_ROCE_IDX_HOP_NUM			1
109 
110 #define HNS_ROCE_V2_GID_INDEX_NUM		256
111 
112 #define HNS_ROCE_V2_TABLE_CHUNK_SIZE		(1 << 18)
113 
114 #define HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT	0
115 #define HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT	1
116 #define HNS_ROCE_CMD_FLAG_NEXT_SHIFT		2
117 #define HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT	3
118 #define HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT		4
119 #define HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT	5
120 
121 #define HNS_ROCE_CMD_FLAG_IN		BIT(HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT)
122 #define HNS_ROCE_CMD_FLAG_OUT		BIT(HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT)
123 #define HNS_ROCE_CMD_FLAG_NEXT		BIT(HNS_ROCE_CMD_FLAG_NEXT_SHIFT)
124 #define HNS_ROCE_CMD_FLAG_WR		BIT(HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT)
125 #define HNS_ROCE_CMD_FLAG_NO_INTR	BIT(HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT)
126 #define HNS_ROCE_CMD_FLAG_ERR_INTR	BIT(HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT)
127 
128 #define HNS_ROCE_CMQ_DESC_NUM_S		3
129 #define HNS_ROCE_CMQ_EN_B		16
130 #define HNS_ROCE_CMQ_ENABLE		BIT(HNS_ROCE_CMQ_EN_B)
131 
132 #define HNS_ROCE_CMQ_SCC_CLR_DONE_CNT		5
133 
134 #define check_whether_last_step(hop_num, step_idx) \
135 	((step_idx == 0 && hop_num == HNS_ROCE_HOP_NUM_0) || \
136 	(step_idx == 1 && hop_num == 1) || \
137 	(step_idx == 2 && hop_num == 2))
138 #define HNS_ICL_SWITCH_CMD_ROCEE_SEL_SHIFT	0
139 #define HNS_ICL_SWITCH_CMD_ROCEE_SEL	BIT(HNS_ICL_SWITCH_CMD_ROCEE_SEL_SHIFT)
140 
141 #define CMD_CSQ_DESC_NUM		1024
142 #define CMD_CRQ_DESC_NUM		1024
143 
144 enum {
145 	NO_ARMED = 0x0,
146 	REG_NXT_CEQE = 0x2,
147 	REG_NXT_SE_CEQE = 0x3
148 };
149 
150 #define V2_CQ_DB_REQ_NOT_SOL			0
151 #define V2_CQ_DB_REQ_NOT			1
152 
153 #define V2_CQ_STATE_VALID			1
154 #define V2_QKEY_VAL				0x80010000
155 
156 #define	GID_LEN_V2				16
157 
158 #define HNS_ROCE_V2_CQE_QPN_MASK		0x3ffff
159 
160 enum {
161 	HNS_ROCE_V2_WQE_OP_SEND				= 0x0,
162 	HNS_ROCE_V2_WQE_OP_SEND_WITH_INV		= 0x1,
163 	HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM		= 0x2,
164 	HNS_ROCE_V2_WQE_OP_RDMA_WRITE			= 0x3,
165 	HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM		= 0x4,
166 	HNS_ROCE_V2_WQE_OP_RDMA_READ			= 0x5,
167 	HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP		= 0x6,
168 	HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD		= 0x7,
169 	HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP	= 0x8,
170 	HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD	= 0x9,
171 	HNS_ROCE_V2_WQE_OP_FAST_REG_PMR			= 0xa,
172 	HNS_ROCE_V2_WQE_OP_LOCAL_INV			= 0xb,
173 	HNS_ROCE_V2_WQE_OP_BIND_MW_TYPE			= 0xc,
174 	HNS_ROCE_V2_WQE_OP_MASK				= 0x1f,
175 };
176 
177 enum {
178 	HNS_ROCE_SQ_OPCODE_SEND = 0x0,
179 	HNS_ROCE_SQ_OPCODE_SEND_WITH_INV = 0x1,
180 	HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM = 0x2,
181 	HNS_ROCE_SQ_OPCODE_RDMA_WRITE = 0x3,
182 	HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM = 0x4,
183 	HNS_ROCE_SQ_OPCODE_RDMA_READ = 0x5,
184 	HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP = 0x6,
185 	HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD = 0x7,
186 	HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP = 0x8,
187 	HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD = 0x9,
188 	HNS_ROCE_SQ_OPCODE_FAST_REG_WR = 0xa,
189 	HNS_ROCE_SQ_OPCODE_LOCAL_INV = 0xb,
190 	HNS_ROCE_SQ_OPCODE_BIND_MW = 0xc,
191 };
192 
193 enum {
194 	/* rq operations */
195 	HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM = 0x0,
196 	HNS_ROCE_V2_OPCODE_SEND = 0x1,
197 	HNS_ROCE_V2_OPCODE_SEND_WITH_IMM = 0x2,
198 	HNS_ROCE_V2_OPCODE_SEND_WITH_INV = 0x3,
199 };
200 
201 enum {
202 	HNS_ROCE_V2_SQ_DB	= 0x0,
203 	HNS_ROCE_V2_RQ_DB	= 0x1,
204 	HNS_ROCE_V2_SRQ_DB	= 0x2,
205 	HNS_ROCE_V2_CQ_DB_PTR	= 0x3,
206 	HNS_ROCE_V2_CQ_DB_NTR	= 0x4,
207 };
208 
209 enum {
210 	HNS_ROCE_CQE_V2_SUCCESS				= 0x00,
211 	HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR		= 0x01,
212 	HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR			= 0x02,
213 	HNS_ROCE_CQE_V2_LOCAL_PROT_ERR			= 0x04,
214 	HNS_ROCE_CQE_V2_WR_FLUSH_ERR			= 0x05,
215 	HNS_ROCE_CQE_V2_MW_BIND_ERR			= 0x06,
216 	HNS_ROCE_CQE_V2_BAD_RESP_ERR			= 0x10,
217 	HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR		= 0x11,
218 	HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR		= 0x12,
219 	HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR		= 0x13,
220 	HNS_ROCE_CQE_V2_REMOTE_OP_ERR			= 0x14,
221 	HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR		= 0x15,
222 	HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR		= 0x16,
223 	HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR		= 0x22,
224 
225 	HNS_ROCE_V2_CQE_STATUS_MASK			= 0xff,
226 };
227 
228 /* CMQ command */
229 enum hns_roce_opcode_type {
230 	HNS_QUERY_FW_VER				= 0x0001,
231 	HNS_ROCE_OPC_QUERY_HW_VER			= 0x8000,
232 	HNS_ROCE_OPC_CFG_GLOBAL_PARAM			= 0x8001,
233 	HNS_ROCE_OPC_ALLOC_PF_RES			= 0x8004,
234 	HNS_ROCE_OPC_QUERY_PF_RES			= 0x8400,
235 	HNS_ROCE_OPC_ALLOC_VF_RES			= 0x8401,
236 	HNS_ROCE_OPC_CFG_EXT_LLM			= 0x8403,
237 	HNS_ROCE_OPC_CFG_TMOUT_LLM			= 0x8404,
238 	HNS_ROCE_OPC_QUERY_PF_TIMER_RES			= 0x8406,
239 	HNS_ROCE_OPC_CFG_SGID_TB			= 0x8500,
240 	HNS_ROCE_OPC_CFG_SMAC_TB			= 0x8501,
241 	HNS_ROCE_OPC_POST_MB				= 0x8504,
242 	HNS_ROCE_OPC_QUERY_MB_ST			= 0x8505,
243 	HNS_ROCE_OPC_CFG_BT_ATTR			= 0x8506,
244 	HNS_ROCE_OPC_FUNC_CLEAR				= 0x8508,
245 	HNS_ROCE_OPC_CLR_SCCC				= 0x8509,
246 	HNS_ROCE_OPC_QUERY_SCCC				= 0x850a,
247 	HNS_ROCE_OPC_RESET_SCCC				= 0x850b,
248 	HNS_SWITCH_PARAMETER_CFG			= 0x1033,
249 };
250 
251 enum {
252 	TYPE_CRQ,
253 	TYPE_CSQ,
254 };
255 
256 enum hns_roce_cmd_return_status {
257 	CMD_EXEC_SUCCESS	= 0,
258 	CMD_NO_AUTH		= 1,
259 	CMD_NOT_EXEC		= 2,
260 	CMD_QUEUE_FULL		= 3,
261 };
262 
263 enum hns_roce_sgid_type {
264 	GID_TYPE_FLAG_ROCE_V1 = 0,
265 	GID_TYPE_FLAG_ROCE_V2_IPV4,
266 	GID_TYPE_FLAG_ROCE_V2_IPV6,
267 };
268 
269 struct hns_roce_v2_cq_context {
270 	__le32	byte_4_pg_ceqn;
271 	__le32	byte_8_cqn;
272 	__le32	cqe_cur_blk_addr;
273 	__le32	byte_16_hop_addr;
274 	__le32	cqe_nxt_blk_addr;
275 	__le32	byte_24_pgsz_addr;
276 	__le32	byte_28_cq_pi;
277 	__le32	byte_32_cq_ci;
278 	__le32	cqe_ba;
279 	__le32	byte_40_cqe_ba;
280 	__le32	byte_44_db_record;
281 	__le32	db_record_addr;
282 	__le32	byte_52_cqe_cnt;
283 	__le32	byte_56_cqe_period_maxcnt;
284 	__le32	cqe_report_timer;
285 	__le32	byte_64_se_cqe_idx;
286 };
287 #define HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM 0x0
288 #define HNS_ROCE_V2_CQ_DEFAULT_INTERVAL	0x0
289 
290 #define	V2_CQC_BYTE_4_CQ_ST_S 0
291 #define V2_CQC_BYTE_4_CQ_ST_M GENMASK(1, 0)
292 
293 #define	V2_CQC_BYTE_4_POLL_S 2
294 
295 #define	V2_CQC_BYTE_4_SE_S 3
296 
297 #define	V2_CQC_BYTE_4_OVER_IGNORE_S 4
298 
299 #define	V2_CQC_BYTE_4_COALESCE_S 5
300 
301 #define	V2_CQC_BYTE_4_ARM_ST_S 6
302 #define V2_CQC_BYTE_4_ARM_ST_M GENMASK(7, 6)
303 
304 #define	V2_CQC_BYTE_4_SHIFT_S 8
305 #define V2_CQC_BYTE_4_SHIFT_M GENMASK(12, 8)
306 
307 #define	V2_CQC_BYTE_4_CMD_SN_S 13
308 #define V2_CQC_BYTE_4_CMD_SN_M GENMASK(14, 13)
309 
310 #define	V2_CQC_BYTE_4_CEQN_S 15
311 #define V2_CQC_BYTE_4_CEQN_M GENMASK(23, 15)
312 
313 #define	V2_CQC_BYTE_4_PAGE_OFFSET_S 24
314 #define V2_CQC_BYTE_4_PAGE_OFFSET_M GENMASK(31, 24)
315 
316 #define	V2_CQC_BYTE_8_CQN_S 0
317 #define V2_CQC_BYTE_8_CQN_M GENMASK(23, 0)
318 
319 #define	V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S 0
320 #define V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M GENMASK(19, 0)
321 
322 #define	V2_CQC_BYTE_16_CQE_HOP_NUM_S 30
323 #define V2_CQC_BYTE_16_CQE_HOP_NUM_M GENMASK(31, 30)
324 
325 #define	V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S 0
326 #define V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M GENMASK(19, 0)
327 
328 #define	V2_CQC_BYTE_24_CQE_BA_PG_SZ_S 24
329 #define V2_CQC_BYTE_24_CQE_BA_PG_SZ_M GENMASK(27, 24)
330 
331 #define	V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S 28
332 #define V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M GENMASK(31, 28)
333 
334 #define	V2_CQC_BYTE_28_CQ_PRODUCER_IDX_S 0
335 #define V2_CQC_BYTE_28_CQ_PRODUCER_IDX_M GENMASK(23, 0)
336 
337 #define	V2_CQC_BYTE_32_CQ_CONSUMER_IDX_S 0
338 #define V2_CQC_BYTE_32_CQ_CONSUMER_IDX_M GENMASK(23, 0)
339 
340 #define	V2_CQC_BYTE_40_CQE_BA_S 0
341 #define V2_CQC_BYTE_40_CQE_BA_M GENMASK(28, 0)
342 
343 #define	V2_CQC_BYTE_44_DB_RECORD_EN_S 0
344 
345 #define	V2_CQC_BYTE_44_DB_RECORD_ADDR_S 1
346 #define	V2_CQC_BYTE_44_DB_RECORD_ADDR_M GENMASK(31, 1)
347 
348 #define	V2_CQC_BYTE_52_CQE_CNT_S 0
349 #define	V2_CQC_BYTE_52_CQE_CNT_M GENMASK(23, 0)
350 
351 #define	V2_CQC_BYTE_56_CQ_MAX_CNT_S 0
352 #define V2_CQC_BYTE_56_CQ_MAX_CNT_M GENMASK(15, 0)
353 
354 #define	V2_CQC_BYTE_56_CQ_PERIOD_S 16
355 #define V2_CQC_BYTE_56_CQ_PERIOD_M GENMASK(31, 16)
356 
357 #define	V2_CQC_BYTE_64_SE_CQE_IDX_S 0
358 #define	V2_CQC_BYTE_64_SE_CQE_IDX_M GENMASK(23, 0)
359 
360 struct hns_roce_srq_context {
361 	__le32	byte_4_srqn_srqst;
362 	__le32	byte_8_limit_wl;
363 	__le32	byte_12_xrcd;
364 	__le32	byte_16_pi_ci;
365 	__le32	wqe_bt_ba;
366 	__le32	byte_24_wqe_bt_ba;
367 	__le32	byte_28_rqws_pd;
368 	__le32	idx_bt_ba;
369 	__le32	rsv_idx_bt_ba;
370 	__le32	idx_cur_blk_addr;
371 	__le32	byte_44_idxbufpgsz_addr;
372 	__le32	idx_nxt_blk_addr;
373 	__le32	rsv_idxnxtblkaddr;
374 	__le32	byte_56_xrc_cqn;
375 	__le32	db_record_addr_record_en;
376 	__le32	db_record_addr;
377 };
378 
379 #define SRQC_BYTE_4_SRQ_ST_S 0
380 #define SRQC_BYTE_4_SRQ_ST_M GENMASK(1, 0)
381 
382 #define SRQC_BYTE_4_SRQ_WQE_HOP_NUM_S 2
383 #define SRQC_BYTE_4_SRQ_WQE_HOP_NUM_M GENMASK(3, 2)
384 
385 #define SRQC_BYTE_4_SRQ_SHIFT_S 4
386 #define SRQC_BYTE_4_SRQ_SHIFT_M GENMASK(7, 4)
387 
388 #define SRQC_BYTE_4_SRQN_S 8
389 #define SRQC_BYTE_4_SRQN_M GENMASK(31, 8)
390 
391 #define SRQC_BYTE_8_SRQ_LIMIT_WL_S 0
392 #define SRQC_BYTE_8_SRQ_LIMIT_WL_M GENMASK(15, 0)
393 
394 #define SRQC_BYTE_12_SRQ_XRCD_S 0
395 #define SRQC_BYTE_12_SRQ_XRCD_M GENMASK(23, 0)
396 
397 #define SRQC_BYTE_16_SRQ_PRODUCER_IDX_S 0
398 #define SRQC_BYTE_16_SRQ_PRODUCER_IDX_M GENMASK(15, 0)
399 
400 #define SRQC_BYTE_16_SRQ_CONSUMER_IDX_S 0
401 #define SRQC_BYTE_16_SRQ_CONSUMER_IDX_M GENMASK(31, 16)
402 
403 #define SRQC_BYTE_24_SRQ_WQE_BT_BA_S 0
404 #define SRQC_BYTE_24_SRQ_WQE_BT_BA_M GENMASK(28, 0)
405 
406 #define SRQC_BYTE_28_PD_S 0
407 #define SRQC_BYTE_28_PD_M GENMASK(23, 0)
408 
409 #define SRQC_BYTE_28_RQWS_S 24
410 #define SRQC_BYTE_28_RQWS_M GENMASK(27, 24)
411 
412 #define SRQC_BYTE_36_SRQ_IDX_BT_BA_S 0
413 #define SRQC_BYTE_36_SRQ_IDX_BT_BA_M GENMASK(28, 0)
414 
415 #define SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_S 0
416 #define SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_M GENMASK(19, 0)
417 
418 #define SRQC_BYTE_44_SRQ_IDX_HOP_NUM_S 22
419 #define SRQC_BYTE_44_SRQ_IDX_HOP_NUM_M GENMASK(23, 22)
420 
421 #define SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_S 24
422 #define SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_M GENMASK(27, 24)
423 
424 #define SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_S 28
425 #define SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_M GENMASK(31, 28)
426 
427 #define SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_S 0
428 #define SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_M GENMASK(19, 0)
429 
430 #define SRQC_BYTE_56_SRQ_XRC_CQN_S 0
431 #define SRQC_BYTE_56_SRQ_XRC_CQN_M GENMASK(23, 0)
432 
433 #define SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_S 24
434 #define SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_M GENMASK(27, 24)
435 
436 #define SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_S 28
437 #define SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_M GENMASK(31, 28)
438 
439 #define SRQC_BYTE_60_SRQ_RECORD_EN_S 0
440 
441 #define SRQC_BYTE_60_SRQ_DB_RECORD_ADDR_S 1
442 #define SRQC_BYTE_60_SRQ_DB_RECORD_ADDR_M GENMASK(31, 1)
443 
444 enum{
445 	V2_MPT_ST_VALID = 0x1,
446 	V2_MPT_ST_FREE	= 0x2,
447 };
448 
449 enum hns_roce_v2_qp_state {
450 	HNS_ROCE_QP_ST_RST,
451 	HNS_ROCE_QP_ST_INIT,
452 	HNS_ROCE_QP_ST_RTR,
453 	HNS_ROCE_QP_ST_RTS,
454 	HNS_ROCE_QP_ST_SQER,
455 	HNS_ROCE_QP_ST_SQD,
456 	HNS_ROCE_QP_ST_ERR,
457 	HNS_ROCE_QP_ST_SQ_DRAINING,
458 	HNS_ROCE_QP_NUM_ST
459 };
460 
461 struct hns_roce_v2_qp_context {
462 	__le32	byte_4_sqpn_tst;
463 	__le32	wqe_sge_ba;
464 	__le32	byte_12_sq_hop;
465 	__le32	byte_16_buf_ba_pg_sz;
466 	__le32	byte_20_smac_sgid_idx;
467 	__le32	byte_24_mtu_tc;
468 	__le32	byte_28_at_fl;
469 	u8	dgid[GID_LEN_V2];
470 	__le32	dmac;
471 	__le32	byte_52_udpspn_dmac;
472 	__le32	byte_56_dqpn_err;
473 	__le32	byte_60_qpst_tempid;
474 	__le32	qkey_xrcd;
475 	__le32	byte_68_rq_db;
476 	__le32	rq_db_record_addr;
477 	__le32	byte_76_srqn_op_en;
478 	__le32	byte_80_rnr_rx_cqn;
479 	__le32	byte_84_rq_ci_pi;
480 	__le32	rq_cur_blk_addr;
481 	__le32	byte_92_srq_info;
482 	__le32	byte_96_rx_reqmsn;
483 	__le32	rq_nxt_blk_addr;
484 	__le32	byte_104_rq_sge;
485 	__le32	byte_108_rx_reqepsn;
486 	__le32	rq_rnr_timer;
487 	__le32	rx_msg_len;
488 	__le32	rx_rkey_pkt_info;
489 	__le64	rx_va;
490 	__le32	byte_132_trrl;
491 	__le32	trrl_ba;
492 	__le32	byte_140_raq;
493 	__le32	byte_144_raq;
494 	__le32	byte_148_raq;
495 	__le32	byte_152_raq;
496 	__le32	byte_156_raq;
497 	__le32	byte_160_sq_ci_pi;
498 	__le32	sq_cur_blk_addr;
499 	__le32	byte_168_irrl_idx;
500 	__le32	byte_172_sq_psn;
501 	__le32	byte_176_msg_pktn;
502 	__le32	sq_cur_sge_blk_addr;
503 	__le32	byte_184_irrl_idx;
504 	__le32	cur_sge_offset;
505 	__le32	byte_192_ext_sge;
506 	__le32	byte_196_sq_psn;
507 	__le32	byte_200_sq_max;
508 	__le32	irrl_ba;
509 	__le32	byte_208_irrl;
510 	__le32	byte_212_lsn;
511 	__le32	sq_timer;
512 	__le32	byte_220_retry_psn_msn;
513 	__le32	byte_224_retry_msg;
514 	__le32	rx_sq_cur_blk_addr;
515 	__le32	byte_232_irrl_sge;
516 	__le32	irrl_cur_sge_offset;
517 	__le32	byte_240_irrl_tail;
518 	__le32	byte_244_rnr_rxack;
519 	__le32	byte_248_ack_psn;
520 	__le32	byte_252_err_txcqn;
521 	__le32	byte_256_sqflush_rqcqe;
522 };
523 
524 #define	V2_QPC_BYTE_4_TST_S 0
525 #define V2_QPC_BYTE_4_TST_M GENMASK(2, 0)
526 
527 #define	V2_QPC_BYTE_4_SGE_SHIFT_S 3
528 #define V2_QPC_BYTE_4_SGE_SHIFT_M GENMASK(7, 3)
529 
530 #define	V2_QPC_BYTE_4_SQPN_S 8
531 #define V2_QPC_BYTE_4_SQPN_M  GENMASK(31, 8)
532 
533 #define	V2_QPC_BYTE_12_WQE_SGE_BA_S 0
534 #define V2_QPC_BYTE_12_WQE_SGE_BA_M GENMASK(28, 0)
535 
536 #define	V2_QPC_BYTE_12_SQ_HOP_NUM_S 29
537 #define V2_QPC_BYTE_12_SQ_HOP_NUM_M GENMASK(30, 29)
538 
539 #define V2_QPC_BYTE_12_RSVD_LKEY_EN_S 31
540 
541 #define	V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S 0
542 #define V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M GENMASK(3, 0)
543 
544 #define	V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S 4
545 #define V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M GENMASK(7, 4)
546 
547 #define	V2_QPC_BYTE_16_PD_S 8
548 #define V2_QPC_BYTE_16_PD_M GENMASK(31, 8)
549 
550 #define	V2_QPC_BYTE_20_RQ_HOP_NUM_S 0
551 #define V2_QPC_BYTE_20_RQ_HOP_NUM_M GENMASK(1, 0)
552 
553 #define	V2_QPC_BYTE_20_SGE_HOP_NUM_S 2
554 #define V2_QPC_BYTE_20_SGE_HOP_NUM_M GENMASK(3, 2)
555 
556 #define	V2_QPC_BYTE_20_RQWS_S 4
557 #define V2_QPC_BYTE_20_RQWS_M GENMASK(7, 4)
558 
559 #define	V2_QPC_BYTE_20_SQ_SHIFT_S 8
560 #define V2_QPC_BYTE_20_SQ_SHIFT_M GENMASK(11, 8)
561 
562 #define	V2_QPC_BYTE_20_RQ_SHIFT_S 12
563 #define V2_QPC_BYTE_20_RQ_SHIFT_M GENMASK(15, 12)
564 
565 #define	V2_QPC_BYTE_20_SGID_IDX_S 16
566 #define V2_QPC_BYTE_20_SGID_IDX_M GENMASK(23, 16)
567 
568 #define	V2_QPC_BYTE_20_SMAC_IDX_S 24
569 #define V2_QPC_BYTE_20_SMAC_IDX_M GENMASK(31, 24)
570 
571 #define	V2_QPC_BYTE_24_HOP_LIMIT_S 0
572 #define V2_QPC_BYTE_24_HOP_LIMIT_M GENMASK(7, 0)
573 
574 #define	V2_QPC_BYTE_24_TC_S 8
575 #define V2_QPC_BYTE_24_TC_M GENMASK(15, 8)
576 
577 #define	V2_QPC_BYTE_24_VLAN_ID_S 16
578 #define V2_QPC_BYTE_24_VLAN_ID_M GENMASK(27, 16)
579 
580 #define	V2_QPC_BYTE_24_MTU_S 28
581 #define V2_QPC_BYTE_24_MTU_M GENMASK(31, 28)
582 
583 #define	V2_QPC_BYTE_28_FL_S 0
584 #define V2_QPC_BYTE_28_FL_M GENMASK(19, 0)
585 
586 #define	V2_QPC_BYTE_28_SL_S 20
587 #define V2_QPC_BYTE_28_SL_M GENMASK(23, 20)
588 
589 #define V2_QPC_BYTE_28_CNP_TX_FLAG_S 24
590 
591 #define V2_QPC_BYTE_28_CE_FLAG_S 25
592 
593 #define V2_QPC_BYTE_28_LBI_S 26
594 
595 #define	V2_QPC_BYTE_28_AT_S 27
596 #define V2_QPC_BYTE_28_AT_M GENMASK(31, 27)
597 
598 #define	V2_QPC_BYTE_52_DMAC_S 0
599 #define V2_QPC_BYTE_52_DMAC_M GENMASK(15, 0)
600 
601 #define V2_QPC_BYTE_52_UDPSPN_S 16
602 #define V2_QPC_BYTE_52_UDPSPN_M GENMASK(31, 16)
603 
604 #define	V2_QPC_BYTE_56_DQPN_S 0
605 #define V2_QPC_BYTE_56_DQPN_M GENMASK(23, 0)
606 
607 #define	V2_QPC_BYTE_56_SQ_TX_ERR_S 24
608 #define	V2_QPC_BYTE_56_SQ_RX_ERR_S 25
609 #define	V2_QPC_BYTE_56_RQ_TX_ERR_S 26
610 #define	V2_QPC_BYTE_56_RQ_RX_ERR_S 27
611 
612 #define	V2_QPC_BYTE_56_LP_PKTN_INI_S 28
613 #define V2_QPC_BYTE_56_LP_PKTN_INI_M GENMASK(31, 28)
614 
615 #define	V2_QPC_BYTE_60_TEMPID_S 0
616 #define V2_QPC_BYTE_60_TEMPID_M GENMASK(7, 0)
617 
618 #define V2_QPC_BYTE_60_SCC_TOKEN_S 8
619 #define V2_QPC_BYTE_60_SCC_TOKEN_M GENMASK(26, 8)
620 
621 #define	V2_QPC_BYTE_60_SQ_DB_DOING_S 27
622 
623 #define	V2_QPC_BYTE_60_RQ_DB_DOING_S 28
624 
625 #define	V2_QPC_BYTE_60_QP_ST_S 29
626 #define V2_QPC_BYTE_60_QP_ST_M GENMASK(31, 29)
627 
628 #define	V2_QPC_BYTE_68_RQ_RECORD_EN_S 0
629 
630 #define	V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S 1
631 #define V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M GENMASK(31, 1)
632 
633 #define	V2_QPC_BYTE_76_SRQN_S 0
634 #define V2_QPC_BYTE_76_SRQN_M GENMASK(23, 0)
635 
636 #define	V2_QPC_BYTE_76_SRQ_EN_S 24
637 
638 #define	V2_QPC_BYTE_76_RRE_S 25
639 
640 #define	V2_QPC_BYTE_76_RWE_S 26
641 
642 #define	V2_QPC_BYTE_76_ATE_S 27
643 
644 #define	V2_QPC_BYTE_76_RQIE_S 28
645 
646 #define	V2_QPC_BYTE_76_RQ_VLAN_EN_S 30
647 #define	V2_QPC_BYTE_80_RX_CQN_S 0
648 #define V2_QPC_BYTE_80_RX_CQN_M GENMASK(23, 0)
649 
650 #define	V2_QPC_BYTE_80_MIN_RNR_TIME_S 27
651 #define V2_QPC_BYTE_80_MIN_RNR_TIME_M GENMASK(31, 27)
652 
653 #define	V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S 0
654 #define V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M GENMASK(15, 0)
655 
656 #define	V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S 16
657 #define V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M GENMASK(31, 16)
658 
659 #define	V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S 0
660 #define V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M GENMASK(19, 0)
661 
662 #define	V2_QPC_BYTE_92_SRQ_INFO_S 20
663 #define V2_QPC_BYTE_92_SRQ_INFO_M GENMASK(31, 20)
664 
665 #define	V2_QPC_BYTE_96_RX_REQ_MSN_S 0
666 #define V2_QPC_BYTE_96_RX_REQ_MSN_M GENMASK(23, 0)
667 
668 #define	V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S 0
669 #define V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M GENMASK(19, 0)
670 
671 #define	V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S 24
672 #define V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M GENMASK(31, 24)
673 
674 #define V2_QPC_BYTE_108_INV_CREDIT_S 0
675 
676 #define V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S 3
677 
678 #define	V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S 4
679 #define V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M GENMASK(6, 4)
680 
681 #define V2_QPC_BYTE_108_RX_REQ_RNR_S 7
682 
683 #define	V2_QPC_BYTE_108_RX_REQ_EPSN_S 8
684 #define V2_QPC_BYTE_108_RX_REQ_EPSN_M GENMASK(31, 8)
685 
686 #define	V2_QPC_BYTE_132_TRRL_HEAD_MAX_S 0
687 #define V2_QPC_BYTE_132_TRRL_HEAD_MAX_M GENMASK(7, 0)
688 
689 #define	V2_QPC_BYTE_132_TRRL_TAIL_MAX_S 8
690 #define V2_QPC_BYTE_132_TRRL_TAIL_MAX_M GENMASK(15, 8)
691 
692 #define	V2_QPC_BYTE_132_TRRL_BA_S 16
693 #define V2_QPC_BYTE_132_TRRL_BA_M GENMASK(31, 16)
694 
695 #define	V2_QPC_BYTE_140_TRRL_BA_S 0
696 #define V2_QPC_BYTE_140_TRRL_BA_M GENMASK(11, 0)
697 
698 #define	V2_QPC_BYTE_140_RR_MAX_S 12
699 #define V2_QPC_BYTE_140_RR_MAX_M GENMASK(14, 12)
700 
701 #define	V2_QPC_BYTE_140_RQ_RTY_WAIT_DO_S 15
702 
703 #define	V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S 16
704 #define V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M GENMASK(23, 16)
705 
706 #define	V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S 24
707 #define V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M GENMASK(31, 24)
708 
709 #define	V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S 0
710 #define V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M GENMASK(23, 0)
711 
712 #define V2_QPC_BYTE_144_RAQ_CREDIT_S 25
713 #define V2_QPC_BYTE_144_RAQ_CREDIT_M GENMASK(29, 25)
714 
715 #define V2_QPC_BYTE_144_RESP_RTY_FLG_S 31
716 
717 #define	V2_QPC_BYTE_148_RQ_MSN_S 0
718 #define V2_QPC_BYTE_148_RQ_MSN_M GENMASK(23, 0)
719 
720 #define	V2_QPC_BYTE_148_RAQ_SYNDROME_S 24
721 #define V2_QPC_BYTE_148_RAQ_SYNDROME_M GENMASK(31, 24)
722 
723 #define	V2_QPC_BYTE_152_RAQ_PSN_S 0
724 #define V2_QPC_BYTE_152_RAQ_PSN_M GENMASK(23, 0)
725 
726 #define	V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S 24
727 #define V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M GENMASK(31, 24)
728 
729 #define	V2_QPC_BYTE_156_RAQ_USE_PKTN_S 0
730 #define V2_QPC_BYTE_156_RAQ_USE_PKTN_M GENMASK(23, 0)
731 
732 #define	V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S 0
733 #define V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M GENMASK(15, 0)
734 
735 #define	V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S 16
736 #define V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M GENMASK(31, 16)
737 
738 #define	V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S 0
739 #define V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
740 
741 #define V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S 20
742 
743 #define V2_QPC_BYTE_168_SQ_INVLD_FLG_S 21
744 
745 #define	V2_QPC_BYTE_168_LP_SGEN_INI_S 22
746 #define V2_QPC_BYTE_168_LP_SGEN_INI_M GENMASK(23, 22)
747 
748 #define V2_QPC_BYTE_168_SQ_VLAN_EN_S 24
749 #define V2_QPC_BYTE_168_POLL_DB_WAIT_DO_S 25
750 #define V2_QPC_BYTE_168_SCC_TOKEN_FORBID_SQ_DEQ_S 26
751 #define V2_QPC_BYTE_168_WAIT_ACK_TIMEOUT_S 27
752 #define	V2_QPC_BYTE_168_IRRL_IDX_LSB_S 28
753 #define V2_QPC_BYTE_168_IRRL_IDX_LSB_M GENMASK(31, 28)
754 
755 #define	V2_QPC_BYTE_172_ACK_REQ_FREQ_S 0
756 #define V2_QPC_BYTE_172_ACK_REQ_FREQ_M GENMASK(5, 0)
757 
758 #define V2_QPC_BYTE_172_MSG_RNR_FLG_S 6
759 
760 #define V2_QPC_BYTE_172_FRE_S 7
761 
762 #define	V2_QPC_BYTE_172_SQ_CUR_PSN_S 8
763 #define V2_QPC_BYTE_172_SQ_CUR_PSN_M GENMASK(31, 8)
764 
765 #define	V2_QPC_BYTE_176_MSG_USE_PKTN_S 0
766 #define V2_QPC_BYTE_176_MSG_USE_PKTN_M GENMASK(23, 0)
767 
768 #define	V2_QPC_BYTE_176_IRRL_HEAD_PRE_S 24
769 #define V2_QPC_BYTE_176_IRRL_HEAD_PRE_M GENMASK(31, 24)
770 
771 #define	V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S 0
772 #define V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M GENMASK(19, 0)
773 
774 #define	V2_QPC_BYTE_184_IRRL_IDX_MSB_S 20
775 #define V2_QPC_BYTE_184_IRRL_IDX_MSB_M GENMASK(31, 20)
776 
777 #define	V2_QPC_BYTE_192_CUR_SGE_IDX_S 0
778 #define V2_QPC_BYTE_192_CUR_SGE_IDX_M GENMASK(23, 0)
779 
780 #define	V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S 24
781 #define V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M GENMASK(31, 24)
782 
783 #define	V2_QPC_BYTE_196_IRRL_HEAD_S 0
784 #define V2_QPC_BYTE_196_IRRL_HEAD_M GENMASK(7, 0)
785 
786 #define	V2_QPC_BYTE_196_SQ_MAX_PSN_S 8
787 #define V2_QPC_BYTE_196_SQ_MAX_PSN_M GENMASK(31, 8)
788 
789 #define	V2_QPC_BYTE_200_SQ_MAX_IDX_S 0
790 #define V2_QPC_BYTE_200_SQ_MAX_IDX_M GENMASK(15, 0)
791 
792 #define	V2_QPC_BYTE_200_LCL_OPERATED_CNT_S 16
793 #define V2_QPC_BYTE_200_LCL_OPERATED_CNT_M GENMASK(31, 16)
794 
795 #define	V2_QPC_BYTE_208_IRRL_BA_S 0
796 #define V2_QPC_BYTE_208_IRRL_BA_M GENMASK(25, 0)
797 
798 #define V2_QPC_BYTE_208_PKT_RNR_FLG_S 26
799 
800 #define V2_QPC_BYTE_208_PKT_RTY_FLG_S 27
801 
802 #define V2_QPC_BYTE_208_RMT_E2E_S 28
803 
804 #define	V2_QPC_BYTE_208_SR_MAX_S 29
805 #define V2_QPC_BYTE_208_SR_MAX_M GENMASK(31, 29)
806 
807 #define	V2_QPC_BYTE_212_LSN_S 0
808 #define V2_QPC_BYTE_212_LSN_M GENMASK(23, 0)
809 
810 #define	V2_QPC_BYTE_212_RETRY_NUM_INIT_S 24
811 #define V2_QPC_BYTE_212_RETRY_NUM_INIT_M GENMASK(26, 24)
812 
813 #define	V2_QPC_BYTE_212_CHECK_FLG_S 27
814 #define V2_QPC_BYTE_212_CHECK_FLG_M GENMASK(28, 27)
815 
816 #define	V2_QPC_BYTE_212_RETRY_CNT_S 29
817 #define V2_QPC_BYTE_212_RETRY_CNT_M GENMASK(31, 29)
818 
819 #define	V2_QPC_BYTE_220_RETRY_MSG_MSN_S 0
820 #define V2_QPC_BYTE_220_RETRY_MSG_MSN_M GENMASK(15, 0)
821 
822 #define	V2_QPC_BYTE_220_RETRY_MSG_PSN_S 16
823 #define V2_QPC_BYTE_220_RETRY_MSG_PSN_M GENMASK(31, 16)
824 
825 #define	V2_QPC_BYTE_224_RETRY_MSG_PSN_S 0
826 #define V2_QPC_BYTE_224_RETRY_MSG_PSN_M GENMASK(7, 0)
827 
828 #define	V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S 8
829 #define V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M GENMASK(31, 8)
830 
831 #define	V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S 0
832 #define V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
833 
834 #define	V2_QPC_BYTE_232_IRRL_SGE_IDX_S 20
835 #define V2_QPC_BYTE_232_IRRL_SGE_IDX_M GENMASK(28, 20)
836 
837 #define V2_QPC_BYTE_232_SO_LP_VLD_S 29
838 #define V2_QPC_BYTE_232_FENCE_LP_VLD_S 30
839 #define V2_QPC_BYTE_232_IRRL_LP_VLD_S 31
840 
841 #define	V2_QPC_BYTE_240_IRRL_TAIL_REAL_S 0
842 #define V2_QPC_BYTE_240_IRRL_TAIL_REAL_M GENMASK(7, 0)
843 
844 #define	V2_QPC_BYTE_240_IRRL_TAIL_RD_S 8
845 #define V2_QPC_BYTE_240_IRRL_TAIL_RD_M GENMASK(15, 8)
846 
847 #define	V2_QPC_BYTE_240_RX_ACK_MSN_S 16
848 #define V2_QPC_BYTE_240_RX_ACK_MSN_M GENMASK(31, 16)
849 
850 #define	V2_QPC_BYTE_244_RX_ACK_EPSN_S 0
851 #define V2_QPC_BYTE_244_RX_ACK_EPSN_M GENMASK(23, 0)
852 
853 #define	V2_QPC_BYTE_244_RNR_NUM_INIT_S 24
854 #define V2_QPC_BYTE_244_RNR_NUM_INIT_M GENMASK(26, 24)
855 
856 #define	V2_QPC_BYTE_244_RNR_CNT_S 27
857 #define V2_QPC_BYTE_244_RNR_CNT_M GENMASK(29, 27)
858 
859 #define V2_QPC_BYTE_244_LCL_OP_FLG_S 30
860 #define V2_QPC_BYTE_244_IRRL_RD_FLG_S 31
861 
862 #define	V2_QPC_BYTE_248_IRRL_PSN_S 0
863 #define V2_QPC_BYTE_248_IRRL_PSN_M GENMASK(23, 0)
864 
865 #define V2_QPC_BYTE_248_ACK_PSN_ERR_S 24
866 
867 #define	V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S 25
868 #define V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M GENMASK(26, 25)
869 
870 #define V2_QPC_BYTE_248_IRRL_PSN_VLD_S 27
871 
872 #define V2_QPC_BYTE_248_RNR_RETRY_FLAG_S 28
873 
874 #define V2_QPC_BYTE_248_CQ_ERR_IND_S 31
875 
876 #define	V2_QPC_BYTE_252_TX_CQN_S 0
877 #define V2_QPC_BYTE_252_TX_CQN_M GENMASK(23, 0)
878 
879 #define	V2_QPC_BYTE_252_SIG_TYPE_S 24
880 
881 #define	V2_QPC_BYTE_252_ERR_TYPE_S 25
882 #define V2_QPC_BYTE_252_ERR_TYPE_M GENMASK(31, 25)
883 
884 #define	V2_QPC_BYTE_256_RQ_CQE_IDX_S 0
885 #define V2_QPC_BYTE_256_RQ_CQE_IDX_M GENMASK(15, 0)
886 
887 #define	V2_QPC_BYTE_256_SQ_FLUSH_IDX_S 16
888 #define V2_QPC_BYTE_256_SQ_FLUSH_IDX_M GENMASK(31, 16)
889 
890 #define	V2_QP_RWE_S 1 /* rdma write enable */
891 #define	V2_QP_RRE_S 2 /* rdma read enable */
892 #define	V2_QP_ATE_S 3 /* rdma atomic enable */
893 
894 struct hns_roce_v2_cqe {
895 	__le32	byte_4;
896 	union {
897 		__le32 rkey;
898 		__le32 immtdata;
899 	};
900 	__le32	byte_12;
901 	__le32	byte_16;
902 	__le32	byte_cnt;
903 	u8	smac[4];
904 	__le32	byte_28;
905 	__le32	byte_32;
906 };
907 
908 #define	V2_CQE_BYTE_4_OPCODE_S 0
909 #define V2_CQE_BYTE_4_OPCODE_M GENMASK(4, 0)
910 
911 #define	V2_CQE_BYTE_4_RQ_INLINE_S 5
912 
913 #define	V2_CQE_BYTE_4_S_R_S 6
914 
915 #define	V2_CQE_BYTE_4_OWNER_S 7
916 
917 #define	V2_CQE_BYTE_4_STATUS_S 8
918 #define V2_CQE_BYTE_4_STATUS_M GENMASK(15, 8)
919 
920 #define	V2_CQE_BYTE_4_WQE_INDX_S 16
921 #define V2_CQE_BYTE_4_WQE_INDX_M GENMASK(31, 16)
922 
923 #define	V2_CQE_BYTE_12_XRC_SRQN_S 0
924 #define V2_CQE_BYTE_12_XRC_SRQN_M GENMASK(23, 0)
925 
926 #define	V2_CQE_BYTE_16_LCL_QPN_S 0
927 #define V2_CQE_BYTE_16_LCL_QPN_M GENMASK(23, 0)
928 
929 #define	V2_CQE_BYTE_16_SUB_STATUS_S 24
930 #define V2_CQE_BYTE_16_SUB_STATUS_M GENMASK(31, 24)
931 
932 #define	V2_CQE_BYTE_28_SMAC_4_S 0
933 #define V2_CQE_BYTE_28_SMAC_4_M	GENMASK(7, 0)
934 
935 #define	V2_CQE_BYTE_28_SMAC_5_S 8
936 #define V2_CQE_BYTE_28_SMAC_5_M	GENMASK(15, 8)
937 
938 #define	V2_CQE_BYTE_28_PORT_TYPE_S 16
939 #define V2_CQE_BYTE_28_PORT_TYPE_M GENMASK(17, 16)
940 
941 #define V2_CQE_BYTE_28_VID_S 18
942 #define V2_CQE_BYTE_28_VID_M GENMASK(29, 18)
943 
944 #define V2_CQE_BYTE_28_VID_VLD_S 30
945 
946 #define	V2_CQE_BYTE_32_RMT_QPN_S 0
947 #define V2_CQE_BYTE_32_RMT_QPN_M GENMASK(23, 0)
948 
949 #define	V2_CQE_BYTE_32_SL_S 24
950 #define V2_CQE_BYTE_32_SL_M GENMASK(26, 24)
951 
952 #define	V2_CQE_BYTE_32_PORTN_S 27
953 #define V2_CQE_BYTE_32_PORTN_M GENMASK(29, 27)
954 
955 #define	V2_CQE_BYTE_32_GRH_S 30
956 
957 #define	V2_CQE_BYTE_32_LPK_S 31
958 
959 struct hns_roce_v2_mpt_entry {
960 	__le32	byte_4_pd_hop_st;
961 	__le32	byte_8_mw_cnt_en;
962 	__le32	byte_12_mw_pa;
963 	__le32	bound_lkey;
964 	__le32	len_l;
965 	__le32	len_h;
966 	__le32	lkey;
967 	__le32	va_l;
968 	__le32	va_h;
969 	__le32	pbl_size;
970 	__le32	pbl_ba_l;
971 	__le32	byte_48_mode_ba;
972 	__le32	pa0_l;
973 	__le32	byte_56_pa0_h;
974 	__le32	pa1_l;
975 	__le32	byte_64_buf_pa1;
976 };
977 
978 #define V2_MPT_BYTE_4_MPT_ST_S 0
979 #define V2_MPT_BYTE_4_MPT_ST_M GENMASK(1, 0)
980 
981 #define V2_MPT_BYTE_4_PBL_HOP_NUM_S 2
982 #define V2_MPT_BYTE_4_PBL_HOP_NUM_M GENMASK(3, 2)
983 
984 #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_S 4
985 #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_M GENMASK(7, 4)
986 
987 #define V2_MPT_BYTE_4_PD_S 8
988 #define V2_MPT_BYTE_4_PD_M GENMASK(31, 8)
989 
990 #define V2_MPT_BYTE_8_RA_EN_S 0
991 
992 #define V2_MPT_BYTE_8_R_INV_EN_S 1
993 
994 #define V2_MPT_BYTE_8_L_INV_EN_S 2
995 
996 #define V2_MPT_BYTE_8_BIND_EN_S 3
997 
998 #define V2_MPT_BYTE_8_ATOMIC_EN_S 4
999 
1000 #define V2_MPT_BYTE_8_RR_EN_S 5
1001 
1002 #define V2_MPT_BYTE_8_RW_EN_S 6
1003 
1004 #define V2_MPT_BYTE_8_LW_EN_S 7
1005 
1006 #define V2_MPT_BYTE_8_MW_CNT_S 8
1007 #define V2_MPT_BYTE_8_MW_CNT_M GENMASK(31, 8)
1008 
1009 #define V2_MPT_BYTE_12_FRE_S 0
1010 
1011 #define V2_MPT_BYTE_12_PA_S 1
1012 
1013 #define V2_MPT_BYTE_12_MR_MW_S 4
1014 
1015 #define V2_MPT_BYTE_12_BPD_S 5
1016 
1017 #define V2_MPT_BYTE_12_BQP_S 6
1018 
1019 #define V2_MPT_BYTE_12_INNER_PA_VLD_S 7
1020 
1021 #define V2_MPT_BYTE_12_MW_BIND_QPN_S 8
1022 #define V2_MPT_BYTE_12_MW_BIND_QPN_M GENMASK(31, 8)
1023 
1024 #define V2_MPT_BYTE_48_PBL_BA_H_S 0
1025 #define V2_MPT_BYTE_48_PBL_BA_H_M GENMASK(28, 0)
1026 
1027 #define V2_MPT_BYTE_48_BLK_MODE_S 29
1028 
1029 #define V2_MPT_BYTE_56_PA0_H_S 0
1030 #define V2_MPT_BYTE_56_PA0_H_M GENMASK(25, 0)
1031 
1032 #define V2_MPT_BYTE_64_PA1_H_S 0
1033 #define V2_MPT_BYTE_64_PA1_H_M GENMASK(25, 0)
1034 
1035 #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S 28
1036 #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M GENMASK(31, 28)
1037 
1038 #define	V2_DB_BYTE_4_TAG_S 0
1039 #define V2_DB_BYTE_4_TAG_M GENMASK(23, 0)
1040 
1041 #define	V2_DB_BYTE_4_CMD_S 24
1042 #define V2_DB_BYTE_4_CMD_M GENMASK(27, 24)
1043 
1044 #define V2_DB_PARAMETER_IDX_S 0
1045 #define V2_DB_PARAMETER_IDX_M GENMASK(15, 0)
1046 
1047 #define V2_DB_PARAMETER_SL_S 16
1048 #define V2_DB_PARAMETER_SL_M GENMASK(18, 16)
1049 
1050 struct hns_roce_v2_cq_db {
1051 	__le32	byte_4;
1052 	__le32	parameter;
1053 };
1054 
1055 #define	V2_CQ_DB_BYTE_4_TAG_S 0
1056 #define V2_CQ_DB_BYTE_4_TAG_M GENMASK(23, 0)
1057 
1058 #define	V2_CQ_DB_BYTE_4_CMD_S 24
1059 #define V2_CQ_DB_BYTE_4_CMD_M GENMASK(27, 24)
1060 
1061 #define V2_CQ_DB_PARAMETER_CONS_IDX_S 0
1062 #define V2_CQ_DB_PARAMETER_CONS_IDX_M GENMASK(23, 0)
1063 
1064 #define V2_CQ_DB_PARAMETER_CMD_SN_S 25
1065 #define V2_CQ_DB_PARAMETER_CMD_SN_M GENMASK(26, 25)
1066 
1067 #define V2_CQ_DB_PARAMETER_NOTIFY_S 24
1068 
1069 struct hns_roce_v2_ud_send_wqe {
1070 	__le32	byte_4;
1071 	__le32	msg_len;
1072 	__le32	immtdata;
1073 	__le32	byte_16;
1074 	__le32	byte_20;
1075 	__le32	byte_24;
1076 	__le32	qkey;
1077 	__le32	byte_32;
1078 	__le32	byte_36;
1079 	__le32	byte_40;
1080 	__le32	dmac;
1081 	__le32	byte_48;
1082 	u8	dgid[GID_LEN_V2];
1083 
1084 };
1085 #define	V2_UD_SEND_WQE_BYTE_4_OPCODE_S 0
1086 #define V2_UD_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
1087 
1088 #define	V2_UD_SEND_WQE_BYTE_4_OWNER_S 7
1089 
1090 #define	V2_UD_SEND_WQE_BYTE_4_CQE_S 8
1091 
1092 #define	V2_UD_SEND_WQE_BYTE_4_SE_S 11
1093 
1094 #define	V2_UD_SEND_WQE_BYTE_16_PD_S 0
1095 #define V2_UD_SEND_WQE_BYTE_16_PD_M GENMASK(23, 0)
1096 
1097 #define	V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S 24
1098 #define V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
1099 
1100 #define	V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
1101 #define V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
1102 
1103 #define	V2_UD_SEND_WQE_BYTE_24_UDPSPN_S 16
1104 #define V2_UD_SEND_WQE_BYTE_24_UDPSPN_M GENMASK(31, 16)
1105 
1106 #define	V2_UD_SEND_WQE_BYTE_32_DQPN_S 0
1107 #define V2_UD_SEND_WQE_BYTE_32_DQPN_M GENMASK(23, 0)
1108 
1109 #define	V2_UD_SEND_WQE_BYTE_36_VLAN_S 0
1110 #define V2_UD_SEND_WQE_BYTE_36_VLAN_M GENMASK(15, 0)
1111 
1112 #define	V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S 16
1113 #define V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M GENMASK(23, 16)
1114 
1115 #define	V2_UD_SEND_WQE_BYTE_36_TCLASS_S 24
1116 #define V2_UD_SEND_WQE_BYTE_36_TCLASS_M GENMASK(31, 24)
1117 
1118 #define	V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S 0
1119 #define V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M GENMASK(19, 0)
1120 
1121 #define	V2_UD_SEND_WQE_BYTE_40_SL_S 20
1122 #define V2_UD_SEND_WQE_BYTE_40_SL_M GENMASK(23, 20)
1123 
1124 #define	V2_UD_SEND_WQE_BYTE_40_PORTN_S 24
1125 #define V2_UD_SEND_WQE_BYTE_40_PORTN_M GENMASK(26, 24)
1126 
1127 #define V2_UD_SEND_WQE_BYTE_40_UD_VLAN_EN_S 30
1128 
1129 #define	V2_UD_SEND_WQE_BYTE_40_LBI_S 31
1130 
1131 #define	V2_UD_SEND_WQE_DMAC_0_S 0
1132 #define V2_UD_SEND_WQE_DMAC_0_M GENMASK(7, 0)
1133 
1134 #define	V2_UD_SEND_WQE_DMAC_1_S 8
1135 #define V2_UD_SEND_WQE_DMAC_1_M GENMASK(15, 8)
1136 
1137 #define	V2_UD_SEND_WQE_DMAC_2_S 16
1138 #define V2_UD_SEND_WQE_DMAC_2_M GENMASK(23, 16)
1139 
1140 #define	V2_UD_SEND_WQE_DMAC_3_S 24
1141 #define V2_UD_SEND_WQE_DMAC_3_M GENMASK(31, 24)
1142 
1143 #define	V2_UD_SEND_WQE_BYTE_48_DMAC_4_S 0
1144 #define V2_UD_SEND_WQE_BYTE_48_DMAC_4_M GENMASK(7, 0)
1145 
1146 #define	V2_UD_SEND_WQE_BYTE_48_DMAC_5_S 8
1147 #define V2_UD_SEND_WQE_BYTE_48_DMAC_5_M GENMASK(15, 8)
1148 
1149 #define	V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S 16
1150 #define V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M GENMASK(23, 16)
1151 
1152 #define	V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_S 24
1153 #define V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_M GENMASK(31, 24)
1154 
1155 struct hns_roce_v2_rc_send_wqe {
1156 	__le32		byte_4;
1157 	__le32		msg_len;
1158 	union {
1159 		__le32  inv_key;
1160 		__le32  immtdata;
1161 	};
1162 	__le32		byte_16;
1163 	__le32		byte_20;
1164 	__le32		rkey;
1165 	__le64		va;
1166 };
1167 
1168 #define	V2_RC_SEND_WQE_BYTE_4_OPCODE_S 0
1169 #define V2_RC_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
1170 
1171 #define V2_RC_SEND_WQE_BYTE_4_OWNER_S 7
1172 
1173 #define V2_RC_SEND_WQE_BYTE_4_CQE_S 8
1174 
1175 #define V2_RC_SEND_WQE_BYTE_4_FENCE_S 9
1176 
1177 #define V2_RC_SEND_WQE_BYTE_4_SO_S 10
1178 
1179 #define V2_RC_SEND_WQE_BYTE_4_SE_S 11
1180 
1181 #define V2_RC_SEND_WQE_BYTE_4_INLINE_S 12
1182 
1183 #define V2_RC_FRMR_WQE_BYTE_4_BIND_EN_S 19
1184 
1185 #define V2_RC_FRMR_WQE_BYTE_4_ATOMIC_S 20
1186 
1187 #define V2_RC_FRMR_WQE_BYTE_4_RR_S 21
1188 
1189 #define V2_RC_FRMR_WQE_BYTE_4_RW_S 22
1190 
1191 #define V2_RC_FRMR_WQE_BYTE_4_LW_S 23
1192 
1193 #define	V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_S 0
1194 #define V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_M GENMASK(23, 0)
1195 
1196 #define	V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S 24
1197 #define V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
1198 
1199 #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
1200 #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
1201 
1202 struct hns_roce_wqe_frmr_seg {
1203 	__le32	pbl_size;
1204 	__le32	mode_buf_pg_sz;
1205 };
1206 
1207 #define V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_S	4
1208 #define V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_M	GENMASK(7, 4)
1209 
1210 #define V2_RC_FRMR_WQE_BYTE_40_BLK_MODE_S 8
1211 
1212 struct hns_roce_v2_wqe_data_seg {
1213 	__le32    len;
1214 	__le32    lkey;
1215 	__le64    addr;
1216 };
1217 
1218 struct hns_roce_v2_db {
1219 	__le32	byte_4;
1220 	__le32	parameter;
1221 };
1222 
1223 struct hns_roce_query_version {
1224 	__le16 rocee_vendor_id;
1225 	__le16 rocee_hw_version;
1226 	__le32 rsv[5];
1227 };
1228 
1229 struct hns_roce_query_fw_info {
1230 	__le32 fw_ver;
1231 	__le32 rsv[5];
1232 };
1233 
1234 struct hns_roce_func_clear {
1235 	__le32 rst_funcid_en;
1236 	__le32 func_done;
1237 	__le32 rsv[4];
1238 };
1239 
1240 #define FUNC_CLEAR_RST_FUN_DONE_S 0
1241 /* Each physical function manages up to 248 virtual functions;
1242  * it takes up to 100ms for each function to execute clear;
1243  * if an abnormal reset occurs, it is executed twice at most;
1244  * so it takes up to 249 * 2 * 100ms.
1245  */
1246 #define HNS_ROCE_V2_FUNC_CLEAR_TIMEOUT_MSECS	(249 * 2 * 100)
1247 #define HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_INTERVAL	40
1248 #define HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_FAIL_WAIT	20
1249 
1250 struct hns_roce_cfg_llm_a {
1251 	__le32 base_addr_l;
1252 	__le32 base_addr_h;
1253 	__le32 depth_pgsz_init_en;
1254 	__le32 head_ba_l;
1255 	__le32 head_ba_h_nxtptr;
1256 	__le32 head_ptr;
1257 };
1258 
1259 #define CFG_LLM_QUE_DEPTH_S 0
1260 #define CFG_LLM_QUE_DEPTH_M GENMASK(12, 0)
1261 
1262 #define CFG_LLM_QUE_PGSZ_S 16
1263 #define CFG_LLM_QUE_PGSZ_M GENMASK(19, 16)
1264 
1265 #define CFG_LLM_INIT_EN_S 20
1266 #define CFG_LLM_INIT_EN_M GENMASK(20, 20)
1267 
1268 #define CFG_LLM_HEAD_PTR_S 0
1269 #define CFG_LLM_HEAD_PTR_M GENMASK(11, 0)
1270 
1271 struct hns_roce_cfg_llm_b {
1272 	__le32 tail_ba_l;
1273 	__le32 tail_ba_h;
1274 	__le32 tail_ptr;
1275 	__le32 rsv[3];
1276 };
1277 
1278 #define CFG_LLM_TAIL_BA_H_S 0
1279 #define CFG_LLM_TAIL_BA_H_M GENMASK(19, 0)
1280 
1281 #define CFG_LLM_TAIL_PTR_S 0
1282 #define CFG_LLM_TAIL_PTR_M GENMASK(11, 0)
1283 
1284 struct hns_roce_cfg_global_param {
1285 	__le32 time_cfg_udp_port;
1286 	__le32 rsv[5];
1287 };
1288 
1289 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S 0
1290 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M GENMASK(9, 0)
1291 
1292 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S 16
1293 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M GENMASK(31, 16)
1294 
1295 struct hns_roce_pf_res_a {
1296 	__le32	rsv;
1297 	__le32	qpc_bt_idx_num;
1298 	__le32	srqc_bt_idx_num;
1299 	__le32	cqc_bt_idx_num;
1300 	__le32	mpt_bt_idx_num;
1301 	__le32	eqc_bt_idx_num;
1302 };
1303 
1304 #define PF_RES_DATA_1_PF_QPC_BT_IDX_S 0
1305 #define PF_RES_DATA_1_PF_QPC_BT_IDX_M GENMASK(10, 0)
1306 
1307 #define PF_RES_DATA_1_PF_QPC_BT_NUM_S 16
1308 #define PF_RES_DATA_1_PF_QPC_BT_NUM_M GENMASK(27, 16)
1309 
1310 #define PF_RES_DATA_2_PF_SRQC_BT_IDX_S 0
1311 #define PF_RES_DATA_2_PF_SRQC_BT_IDX_M GENMASK(8, 0)
1312 
1313 #define PF_RES_DATA_2_PF_SRQC_BT_NUM_S 16
1314 #define PF_RES_DATA_2_PF_SRQC_BT_NUM_M GENMASK(25, 16)
1315 
1316 #define PF_RES_DATA_3_PF_CQC_BT_IDX_S 0
1317 #define PF_RES_DATA_3_PF_CQC_BT_IDX_M GENMASK(8, 0)
1318 
1319 #define PF_RES_DATA_3_PF_CQC_BT_NUM_S 16
1320 #define PF_RES_DATA_3_PF_CQC_BT_NUM_M GENMASK(25, 16)
1321 
1322 #define PF_RES_DATA_4_PF_MPT_BT_IDX_S 0
1323 #define PF_RES_DATA_4_PF_MPT_BT_IDX_M GENMASK(8, 0)
1324 
1325 #define PF_RES_DATA_4_PF_MPT_BT_NUM_S 16
1326 #define PF_RES_DATA_4_PF_MPT_BT_NUM_M GENMASK(25, 16)
1327 
1328 #define PF_RES_DATA_5_PF_EQC_BT_IDX_S 0
1329 #define PF_RES_DATA_5_PF_EQC_BT_IDX_M GENMASK(8, 0)
1330 
1331 #define PF_RES_DATA_5_PF_EQC_BT_NUM_S 16
1332 #define PF_RES_DATA_5_PF_EQC_BT_NUM_M GENMASK(25, 16)
1333 
1334 struct hns_roce_pf_res_b {
1335 	__le32	rsv0;
1336 	__le32	smac_idx_num;
1337 	__le32	sgid_idx_num;
1338 	__le32	qid_idx_sl_num;
1339 	__le32	sccc_bt_idx_num;
1340 	__le32	rsv;
1341 };
1342 
1343 #define PF_RES_DATA_1_PF_SMAC_IDX_S 0
1344 #define PF_RES_DATA_1_PF_SMAC_IDX_M GENMASK(7, 0)
1345 
1346 #define PF_RES_DATA_1_PF_SMAC_NUM_S 8
1347 #define PF_RES_DATA_1_PF_SMAC_NUM_M GENMASK(16, 8)
1348 
1349 #define PF_RES_DATA_2_PF_SGID_IDX_S 0
1350 #define PF_RES_DATA_2_PF_SGID_IDX_M GENMASK(7, 0)
1351 
1352 #define PF_RES_DATA_2_PF_SGID_NUM_S 8
1353 #define PF_RES_DATA_2_PF_SGID_NUM_M GENMASK(16, 8)
1354 
1355 #define PF_RES_DATA_3_PF_QID_IDX_S 0
1356 #define PF_RES_DATA_3_PF_QID_IDX_M GENMASK(9, 0)
1357 
1358 #define PF_RES_DATA_3_PF_SL_NUM_S 16
1359 #define PF_RES_DATA_3_PF_SL_NUM_M GENMASK(26, 16)
1360 
1361 #define PF_RES_DATA_4_PF_SCCC_BT_IDX_S 0
1362 #define PF_RES_DATA_4_PF_SCCC_BT_IDX_M GENMASK(8, 0)
1363 
1364 #define PF_RES_DATA_4_PF_SCCC_BT_NUM_S 9
1365 #define PF_RES_DATA_4_PF_SCCC_BT_NUM_M GENMASK(17, 9)
1366 
1367 struct hns_roce_pf_timer_res_a {
1368 	__le32	rsv0;
1369 	__le32	qpc_timer_bt_idx_num;
1370 	__le32	cqc_timer_bt_idx_num;
1371 	__le32	rsv[3];
1372 };
1373 
1374 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_IDX_S 0
1375 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_IDX_M GENMASK(11, 0)
1376 
1377 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_S 16
1378 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_M GENMASK(28, 16)
1379 
1380 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_IDX_S 0
1381 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_IDX_M GENMASK(10, 0)
1382 
1383 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_S 16
1384 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_M GENMASK(27, 16)
1385 
1386 struct hns_roce_vf_res_a {
1387 	__le32 vf_id;
1388 	__le32 vf_qpc_bt_idx_num;
1389 	__le32 vf_srqc_bt_idx_num;
1390 	__le32 vf_cqc_bt_idx_num;
1391 	__le32 vf_mpt_bt_idx_num;
1392 	__le32 vf_eqc_bt_idx_num;
1393 };
1394 
1395 #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_S 0
1396 #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_M GENMASK(10, 0)
1397 
1398 #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_S 16
1399 #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_M GENMASK(27, 16)
1400 
1401 #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S 0
1402 #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M GENMASK(8, 0)
1403 
1404 #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S 16
1405 #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M GENMASK(25, 16)
1406 
1407 #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_S 0
1408 #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_M GENMASK(8, 0)
1409 
1410 #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_S 16
1411 #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_M GENMASK(25, 16)
1412 
1413 #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_S 0
1414 #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_M GENMASK(8, 0)
1415 
1416 #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_S 16
1417 #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_M GENMASK(25, 16)
1418 
1419 #define VF_RES_A_DATA_5_VF_EQC_IDX_S 0
1420 #define VF_RES_A_DATA_5_VF_EQC_IDX_M GENMASK(8, 0)
1421 
1422 #define VF_RES_A_DATA_5_VF_EQC_NUM_S 16
1423 #define VF_RES_A_DATA_5_VF_EQC_NUM_M GENMASK(25, 16)
1424 
1425 struct hns_roce_vf_res_b {
1426 	__le32 rsv0;
1427 	__le32 vf_smac_idx_num;
1428 	__le32 vf_sgid_idx_num;
1429 	__le32 vf_qid_idx_sl_num;
1430 	__le32 vf_sccc_idx_num;
1431 	__le32 rsv1;
1432 };
1433 
1434 #define VF_RES_B_DATA_0_VF_ID_S 0
1435 #define VF_RES_B_DATA_0_VF_ID_M GENMASK(7, 0)
1436 
1437 #define VF_RES_B_DATA_1_VF_SMAC_IDX_S 0
1438 #define VF_RES_B_DATA_1_VF_SMAC_IDX_M GENMASK(7, 0)
1439 
1440 #define VF_RES_B_DATA_1_VF_SMAC_NUM_S 8
1441 #define VF_RES_B_DATA_1_VF_SMAC_NUM_M GENMASK(16, 8)
1442 
1443 #define VF_RES_B_DATA_2_VF_SGID_IDX_S 0
1444 #define VF_RES_B_DATA_2_VF_SGID_IDX_M GENMASK(7, 0)
1445 
1446 #define VF_RES_B_DATA_2_VF_SGID_NUM_S 8
1447 #define VF_RES_B_DATA_2_VF_SGID_NUM_M GENMASK(16, 8)
1448 
1449 #define VF_RES_B_DATA_3_VF_QID_IDX_S 0
1450 #define VF_RES_B_DATA_3_VF_QID_IDX_M GENMASK(9, 0)
1451 
1452 #define VF_RES_B_DATA_3_VF_SL_NUM_S 16
1453 #define VF_RES_B_DATA_3_VF_SL_NUM_M GENMASK(19, 16)
1454 
1455 #define VF_RES_B_DATA_4_VF_SCCC_BT_IDX_S 0
1456 #define VF_RES_B_DATA_4_VF_SCCC_BT_IDX_M GENMASK(8, 0)
1457 
1458 #define VF_RES_B_DATA_4_VF_SCCC_BT_NUM_S 9
1459 #define VF_RES_B_DATA_4_VF_SCCC_BT_NUM_M GENMASK(17, 9)
1460 
1461 struct hns_roce_vf_switch {
1462 	__le32 rocee_sel;
1463 	__le32 fun_id;
1464 	__le32 cfg;
1465 	__le32 resv1;
1466 	__le32 resv2;
1467 	__le32 resv3;
1468 };
1469 
1470 #define VF_SWITCH_DATA_FUN_ID_VF_ID_S 3
1471 #define VF_SWITCH_DATA_FUN_ID_VF_ID_M GENMASK(10, 3)
1472 
1473 #define VF_SWITCH_DATA_CFG_ALW_LPBK_S 1
1474 #define VF_SWITCH_DATA_CFG_ALW_LCL_LPBK_S 2
1475 #define VF_SWITCH_DATA_CFG_ALW_DST_OVRD_S 3
1476 
1477 struct hns_roce_post_mbox {
1478 	__le32	in_param_l;
1479 	__le32	in_param_h;
1480 	__le32	out_param_l;
1481 	__le32	out_param_h;
1482 	__le32	cmd_tag;
1483 	__le32	token_event_en;
1484 };
1485 
1486 struct hns_roce_mbox_status {
1487 	__le32	mb_status_hw_run;
1488 	__le32	rsv[5];
1489 };
1490 
1491 struct hns_roce_cfg_bt_attr {
1492 	__le32 vf_qpc_cfg;
1493 	__le32 vf_srqc_cfg;
1494 	__le32 vf_cqc_cfg;
1495 	__le32 vf_mpt_cfg;
1496 	__le32 vf_sccc_cfg;
1497 	__le32 rsv;
1498 };
1499 
1500 #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S 0
1501 #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M GENMASK(3, 0)
1502 
1503 #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S 4
1504 #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M GENMASK(7, 4)
1505 
1506 #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S 8
1507 #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M GENMASK(9, 8)
1508 
1509 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S 0
1510 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M GENMASK(3, 0)
1511 
1512 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S 4
1513 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M GENMASK(7, 4)
1514 
1515 #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S 8
1516 #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M GENMASK(9, 8)
1517 
1518 #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S 0
1519 #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M GENMASK(3, 0)
1520 
1521 #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S 4
1522 #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M GENMASK(7, 4)
1523 
1524 #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S 8
1525 #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M GENMASK(9, 8)
1526 
1527 #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S 0
1528 #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M GENMASK(3, 0)
1529 
1530 #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S 4
1531 #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M GENMASK(7, 4)
1532 
1533 #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S 8
1534 #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M GENMASK(9, 8)
1535 
1536 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_S 0
1537 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_M GENMASK(3, 0)
1538 
1539 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_S 4
1540 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_M GENMASK(7, 4)
1541 
1542 #define CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_S 8
1543 #define CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_M GENMASK(9, 8)
1544 
1545 struct hns_roce_cfg_sgid_tb {
1546 	__le32	table_idx_rsv;
1547 	__le32	vf_sgid_l;
1548 	__le32	vf_sgid_ml;
1549 	__le32	vf_sgid_mh;
1550 	__le32	vf_sgid_h;
1551 	__le32	vf_sgid_type_rsv;
1552 };
1553 #define CFG_SGID_TB_TABLE_IDX_S 0
1554 #define CFG_SGID_TB_TABLE_IDX_M GENMASK(7, 0)
1555 
1556 #define CFG_SGID_TB_VF_SGID_TYPE_S 0
1557 #define CFG_SGID_TB_VF_SGID_TYPE_M GENMASK(1, 0)
1558 
1559 struct hns_roce_cfg_smac_tb {
1560 	__le32	tb_idx_rsv;
1561 	__le32	vf_smac_l;
1562 	__le32	vf_smac_h_rsv;
1563 	__le32	rsv[3];
1564 };
1565 #define CFG_SMAC_TB_IDX_S 0
1566 #define CFG_SMAC_TB_IDX_M GENMASK(7, 0)
1567 
1568 #define CFG_SMAC_TB_VF_SMAC_H_S 0
1569 #define CFG_SMAC_TB_VF_SMAC_H_M GENMASK(15, 0)
1570 
1571 struct hns_roce_cmq_desc {
1572 	__le16 opcode;
1573 	__le16 flag;
1574 	__le16 retval;
1575 	__le16 rsv;
1576 	__le32 data[6];
1577 };
1578 
1579 #define HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS	10000
1580 
1581 #define HNS_ROCE_HW_RUN_BIT_SHIFT	31
1582 #define HNS_ROCE_HW_MB_STATUS_MASK	0xFF
1583 
1584 struct hns_roce_v2_cmq_ring {
1585 	dma_addr_t desc_dma_addr;
1586 	struct hns_roce_cmq_desc *desc;
1587 	u32 head;
1588 	u32 tail;
1589 
1590 	u16 buf_size;
1591 	u16 desc_num;
1592 	int next_to_use;
1593 	int next_to_clean;
1594 	u8 flag;
1595 	spinlock_t lock; /* command queue lock */
1596 };
1597 
1598 struct hns_roce_v2_cmq {
1599 	struct hns_roce_v2_cmq_ring csq;
1600 	struct hns_roce_v2_cmq_ring crq;
1601 	u16 tx_timeout;
1602 	u16 last_status;
1603 };
1604 
1605 enum hns_roce_link_table_type {
1606 	TSQ_LINK_TABLE,
1607 	TPQ_LINK_TABLE,
1608 };
1609 
1610 struct hns_roce_link_table {
1611 	struct hns_roce_buf_list table;
1612 	struct hns_roce_buf_list *pg_list;
1613 	u32 npages;
1614 	u32 pg_sz;
1615 };
1616 
1617 struct hns_roce_link_table_entry {
1618 	u32 blk_ba0;
1619 	u32 blk_ba1_nxt_ptr;
1620 };
1621 #define HNS_ROCE_LINK_TABLE_BA1_S 0
1622 #define HNS_ROCE_LINK_TABLE_BA1_M GENMASK(19, 0)
1623 
1624 #define HNS_ROCE_LINK_TABLE_NXT_PTR_S 20
1625 #define HNS_ROCE_LINK_TABLE_NXT_PTR_M GENMASK(31, 20)
1626 
1627 struct hns_roce_v2_priv {
1628 	struct hnae3_handle *handle;
1629 	struct hns_roce_v2_cmq cmq;
1630 	struct hns_roce_link_table tsq;
1631 	struct hns_roce_link_table tpq;
1632 };
1633 
1634 struct hns_roce_eq_context {
1635 	__le32	byte_4;
1636 	__le32	byte_8;
1637 	__le32	byte_12;
1638 	__le32	eqe_report_timer;
1639 	__le32	eqe_ba0;
1640 	__le32	eqe_ba1;
1641 	__le32	byte_28;
1642 	__le32	byte_32;
1643 	__le32	byte_36;
1644 	__le32	nxt_eqe_ba0;
1645 	__le32	nxt_eqe_ba1;
1646 	__le32	rsv[5];
1647 };
1648 
1649 #define HNS_ROCE_AEQ_DEFAULT_BURST_NUM	0x0
1650 #define HNS_ROCE_AEQ_DEFAULT_INTERVAL	0x0
1651 #define HNS_ROCE_CEQ_DEFAULT_BURST_NUM	0x0
1652 #define HNS_ROCE_CEQ_DEFAULT_INTERVAL	0x0
1653 
1654 #define HNS_ROCE_V2_EQ_STATE_INVALID		0
1655 #define HNS_ROCE_V2_EQ_STATE_VALID		1
1656 #define HNS_ROCE_V2_EQ_STATE_OVERFLOW		2
1657 #define HNS_ROCE_V2_EQ_STATE_FAILURE		3
1658 
1659 #define HNS_ROCE_V2_EQ_OVER_IGNORE_0		0
1660 #define HNS_ROCE_V2_EQ_OVER_IGNORE_1		1
1661 
1662 #define HNS_ROCE_V2_EQ_COALESCE_0		0
1663 #define HNS_ROCE_V2_EQ_COALESCE_1		1
1664 
1665 #define HNS_ROCE_V2_EQ_FIRED			0
1666 #define HNS_ROCE_V2_EQ_ARMED			1
1667 #define HNS_ROCE_V2_EQ_ALWAYS_ARMED		3
1668 
1669 #define HNS_ROCE_EQ_INIT_EQE_CNT		0
1670 #define HNS_ROCE_EQ_INIT_PROD_IDX		0
1671 #define HNS_ROCE_EQ_INIT_REPORT_TIMER		0
1672 #define HNS_ROCE_EQ_INIT_MSI_IDX		0
1673 #define HNS_ROCE_EQ_INIT_CONS_IDX		0
1674 #define HNS_ROCE_EQ_INIT_NXT_EQE_BA		0
1675 
1676 #define HNS_ROCE_V2_CEQ_CEQE_OWNER_S		31
1677 #define HNS_ROCE_V2_AEQ_AEQE_OWNER_S		31
1678 
1679 #define HNS_ROCE_V2_COMP_EQE_NUM		0x1000
1680 #define HNS_ROCE_V2_ASYNC_EQE_NUM		0x1000
1681 
1682 #define HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S	0
1683 #define HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S		1
1684 #define HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S	2
1685 
1686 #define HNS_ROCE_EQ_DB_CMD_AEQ			0x0
1687 #define HNS_ROCE_EQ_DB_CMD_AEQ_ARMED		0x1
1688 #define HNS_ROCE_EQ_DB_CMD_CEQ			0x2
1689 #define HNS_ROCE_EQ_DB_CMD_CEQ_ARMED		0x3
1690 
1691 #define EQ_ENABLE				1
1692 #define EQ_DISABLE				0
1693 
1694 #define EQ_REG_OFFSET				0x4
1695 
1696 #define HNS_ROCE_INT_NAME_LEN			32
1697 #define HNS_ROCE_V2_EQN_M GENMASK(23, 0)
1698 
1699 #define HNS_ROCE_V2_CONS_IDX_M GENMASK(23, 0)
1700 
1701 #define HNS_ROCE_V2_VF_ABN_INT_EN_S 0
1702 #define HNS_ROCE_V2_VF_ABN_INT_EN_M GENMASK(0, 0)
1703 #define HNS_ROCE_V2_VF_ABN_INT_ST_M GENMASK(2, 0)
1704 #define HNS_ROCE_V2_VF_ABN_INT_CFG_M GENMASK(2, 0)
1705 #define HNS_ROCE_V2_VF_EVENT_INT_EN_M GENMASK(0, 0)
1706 
1707 /* WORD0 */
1708 #define HNS_ROCE_EQC_EQ_ST_S 0
1709 #define HNS_ROCE_EQC_EQ_ST_M GENMASK(1, 0)
1710 
1711 #define HNS_ROCE_EQC_HOP_NUM_S 2
1712 #define HNS_ROCE_EQC_HOP_NUM_M GENMASK(3, 2)
1713 
1714 #define HNS_ROCE_EQC_OVER_IGNORE_S 4
1715 #define HNS_ROCE_EQC_OVER_IGNORE_M GENMASK(4, 4)
1716 
1717 #define HNS_ROCE_EQC_COALESCE_S 5
1718 #define HNS_ROCE_EQC_COALESCE_M GENMASK(5, 5)
1719 
1720 #define HNS_ROCE_EQC_ARM_ST_S 6
1721 #define HNS_ROCE_EQC_ARM_ST_M GENMASK(7, 6)
1722 
1723 #define HNS_ROCE_EQC_EQN_S 8
1724 #define HNS_ROCE_EQC_EQN_M GENMASK(15, 8)
1725 
1726 #define HNS_ROCE_EQC_EQE_CNT_S 16
1727 #define HNS_ROCE_EQC_EQE_CNT_M GENMASK(31, 16)
1728 
1729 /* WORD1 */
1730 #define HNS_ROCE_EQC_BA_PG_SZ_S 0
1731 #define HNS_ROCE_EQC_BA_PG_SZ_M GENMASK(3, 0)
1732 
1733 #define HNS_ROCE_EQC_BUF_PG_SZ_S 4
1734 #define HNS_ROCE_EQC_BUF_PG_SZ_M GENMASK(7, 4)
1735 
1736 #define HNS_ROCE_EQC_PROD_INDX_S 8
1737 #define HNS_ROCE_EQC_PROD_INDX_M GENMASK(31, 8)
1738 
1739 /* WORD2 */
1740 #define HNS_ROCE_EQC_MAX_CNT_S 0
1741 #define HNS_ROCE_EQC_MAX_CNT_M GENMASK(15, 0)
1742 
1743 #define HNS_ROCE_EQC_PERIOD_S 16
1744 #define HNS_ROCE_EQC_PERIOD_M GENMASK(31, 16)
1745 
1746 /* WORD3 */
1747 #define HNS_ROCE_EQC_REPORT_TIMER_S 0
1748 #define HNS_ROCE_EQC_REPORT_TIMER_M GENMASK(31, 0)
1749 
1750 /* WORD4 */
1751 #define HNS_ROCE_EQC_EQE_BA_L_S 0
1752 #define HNS_ROCE_EQC_EQE_BA_L_M GENMASK(31, 0)
1753 
1754 /* WORD5 */
1755 #define HNS_ROCE_EQC_EQE_BA_H_S 0
1756 #define HNS_ROCE_EQC_EQE_BA_H_M GENMASK(28, 0)
1757 
1758 /* WORD6 */
1759 #define HNS_ROCE_EQC_SHIFT_S 0
1760 #define HNS_ROCE_EQC_SHIFT_M GENMASK(7, 0)
1761 
1762 #define HNS_ROCE_EQC_MSI_INDX_S 8
1763 #define HNS_ROCE_EQC_MSI_INDX_M GENMASK(15, 8)
1764 
1765 #define HNS_ROCE_EQC_CUR_EQE_BA_L_S 16
1766 #define HNS_ROCE_EQC_CUR_EQE_BA_L_M GENMASK(31, 16)
1767 
1768 /* WORD7 */
1769 #define HNS_ROCE_EQC_CUR_EQE_BA_M_S 0
1770 #define HNS_ROCE_EQC_CUR_EQE_BA_M_M GENMASK(31, 0)
1771 
1772 /* WORD8 */
1773 #define HNS_ROCE_EQC_CUR_EQE_BA_H_S 0
1774 #define HNS_ROCE_EQC_CUR_EQE_BA_H_M GENMASK(3, 0)
1775 
1776 #define HNS_ROCE_EQC_CONS_INDX_S 8
1777 #define HNS_ROCE_EQC_CONS_INDX_M GENMASK(31, 8)
1778 
1779 /* WORD9 */
1780 #define HNS_ROCE_EQC_NXT_EQE_BA_L_S 0
1781 #define HNS_ROCE_EQC_NXT_EQE_BA_L_M GENMASK(31, 0)
1782 
1783 /* WORD10 */
1784 #define HNS_ROCE_EQC_NXT_EQE_BA_H_S 0
1785 #define HNS_ROCE_EQC_NXT_EQE_BA_H_M GENMASK(19, 0)
1786 
1787 #define HNS_ROCE_V2_CEQE_COMP_CQN_S 0
1788 #define HNS_ROCE_V2_CEQE_COMP_CQN_M GENMASK(23, 0)
1789 
1790 #define HNS_ROCE_V2_AEQE_EVENT_TYPE_S 0
1791 #define HNS_ROCE_V2_AEQE_EVENT_TYPE_M GENMASK(7, 0)
1792 
1793 #define HNS_ROCE_V2_AEQE_SUB_TYPE_S 8
1794 #define HNS_ROCE_V2_AEQE_SUB_TYPE_M GENMASK(15, 8)
1795 
1796 #define HNS_ROCE_V2_EQ_DB_CMD_S	16
1797 #define HNS_ROCE_V2_EQ_DB_CMD_M	GENMASK(17, 16)
1798 
1799 #define HNS_ROCE_V2_EQ_DB_TAG_S	0
1800 #define HNS_ROCE_V2_EQ_DB_TAG_M	GENMASK(7, 0)
1801 
1802 #define HNS_ROCE_V2_EQ_DB_PARA_S 0
1803 #define HNS_ROCE_V2_EQ_DB_PARA_M GENMASK(23, 0)
1804 
1805 #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S 0
1806 #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M GENMASK(23, 0)
1807 
1808 struct hns_roce_wqe_atomic_seg {
1809 	__le64          fetchadd_swap_data;
1810 	__le64          cmp_data;
1811 };
1812 
1813 struct hns_roce_sccc_clr {
1814 	__le32 qpn;
1815 	__le32 rsv[5];
1816 };
1817 
1818 struct hns_roce_sccc_clr_done {
1819 	__le32 clr_done;
1820 	__le32 rsv[5];
1821 };
1822 
1823 int hns_roce_v2_query_cqc_info(struct hns_roce_dev *hr_dev, u32 cqn,
1824 			       int *buffer);
1825 
1826 static inline void hns_roce_write64(struct hns_roce_dev *hr_dev, __le32 val[2],
1827 				    void __iomem *dest)
1828 {
1829 	struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
1830 	struct hnae3_handle *handle = priv->handle;
1831 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1832 
1833 	if (!hr_dev->dis_db && !ops->get_hw_reset_stat(handle))
1834 		hns_roce_write64_k(val, dest);
1835 }
1836 
1837 #endif
1838