1 /*
2  * Copyright (c) 2016-2017 Hisilicon Limited.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef _HNS_ROCE_HW_V2_H
34 #define _HNS_ROCE_HW_V2_H
35 
36 #include <linux/bitops.h>
37 
38 #define HNS_ROCE_VF_QPC_BT_NUM			256
39 #define HNS_ROCE_VF_SCCC_BT_NUM			64
40 #define HNS_ROCE_VF_SRQC_BT_NUM			64
41 #define HNS_ROCE_VF_CQC_BT_NUM			64
42 #define HNS_ROCE_VF_MPT_BT_NUM			64
43 #define HNS_ROCE_VF_EQC_NUM			64
44 #define HNS_ROCE_VF_SMAC_NUM			32
45 #define HNS_ROCE_VF_SGID_NUM			32
46 #define HNS_ROCE_VF_SL_NUM			8
47 
48 #define HNS_ROCE_V2_MAX_QP_NUM			0x100000
49 #define HNS_ROCE_V2_MAX_QPC_TIMER_NUM		0x200
50 #define HNS_ROCE_V2_MAX_WQE_NUM			0x8000
51 #define	HNS_ROCE_V2_MAX_SRQ			0x100000
52 #define HNS_ROCE_V2_MAX_SRQ_WR			0x8000
53 #define HNS_ROCE_V2_MAX_SRQ_SGE			64
54 #define HNS_ROCE_V2_MAX_CQ_NUM			0x100000
55 #define HNS_ROCE_V2_MAX_CQC_TIMER_NUM		0x100
56 #define HNS_ROCE_V2_MAX_SRQ_NUM			0x100000
57 #define HNS_ROCE_V2_MAX_CQE_NUM			0x400000
58 #define HNS_ROCE_V2_MAX_SRQWQE_NUM		0x8000
59 #define HNS_ROCE_V2_MAX_RQ_SGE_NUM		64
60 #define HNS_ROCE_V2_MAX_SQ_SGE_NUM		64
61 #define HNS_ROCE_V2_MAX_EXTEND_SGE_NUM		0x200000
62 #define HNS_ROCE_V2_MAX_SQ_INLINE		0x20
63 #define HNS_ROCE_V2_UAR_NUM			256
64 #define HNS_ROCE_V2_PHY_UAR_NUM			1
65 #define HNS_ROCE_V2_MAX_IRQ_NUM			65
66 #define HNS_ROCE_V2_COMP_VEC_NUM		63
67 #define HNS_ROCE_V2_AEQE_VEC_NUM		1
68 #define HNS_ROCE_V2_ABNORMAL_VEC_NUM		1
69 #define HNS_ROCE_V2_MAX_MTPT_NUM		0x100000
70 #define HNS_ROCE_V2_MAX_MTT_SEGS		0x1000000
71 #define HNS_ROCE_V2_MAX_CQE_SEGS		0x1000000
72 #define HNS_ROCE_V2_MAX_SRQWQE_SEGS		0x1000000
73 #define HNS_ROCE_V2_MAX_IDX_SEGS		0x1000000
74 #define HNS_ROCE_V2_MAX_PD_NUM			0x1000000
75 #define HNS_ROCE_V2_MAX_QP_INIT_RDMA		128
76 #define HNS_ROCE_V2_MAX_QP_DEST_RDMA		128
77 #define HNS_ROCE_V2_MAX_SQ_DESC_SZ		64
78 #define HNS_ROCE_V2_MAX_RQ_DESC_SZ		16
79 #define HNS_ROCE_V2_MAX_SRQ_DESC_SZ		64
80 #define HNS_ROCE_V2_QPC_ENTRY_SZ		256
81 #define HNS_ROCE_V2_IRRL_ENTRY_SZ		64
82 #define HNS_ROCE_V2_TRRL_ENTRY_SZ		48
83 #define HNS_ROCE_V2_EXT_ATOMIC_TRRL_ENTRY_SZ	100
84 #define HNS_ROCE_V2_CQC_ENTRY_SZ		64
85 #define HNS_ROCE_V2_SRQC_ENTRY_SZ		64
86 #define HNS_ROCE_V2_MTPT_ENTRY_SZ		64
87 #define HNS_ROCE_V2_MTT_ENTRY_SZ		64
88 #define HNS_ROCE_V2_IDX_ENTRY_SZ		4
89 #define HNS_ROCE_V2_CQE_ENTRY_SIZE		32
90 #define HNS_ROCE_V2_SCCC_ENTRY_SZ		32
91 #define HNS_ROCE_V2_QPC_TIMER_ENTRY_SZ		PAGE_SIZE
92 #define HNS_ROCE_V2_CQC_TIMER_ENTRY_SZ		PAGE_SIZE
93 #define HNS_ROCE_V2_PAGE_SIZE_SUPPORTED		0xFFFFF000
94 #define HNS_ROCE_V2_MAX_INNER_MTPT_NUM		2
95 #define HNS_ROCE_INVALID_LKEY			0x0
96 #define HNS_ROCE_INVALID_SGE_LENGTH		0x80000000
97 
98 #define HNS_ROCE_CMQ_TX_TIMEOUT			30000
99 #define HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE	2
100 #define HNS_ROCE_V2_RSV_QPS			8
101 
102 #define HNS_ROCE_V2_HW_RST_TIMEOUT		1000
103 #define HNS_ROCE_V2_HW_RST_UNINT_DELAY		100
104 
105 #define HNS_ROCE_V2_HW_RST_COMPLETION_WAIT	20
106 
107 #define HNS_ROCE_CONTEXT_HOP_NUM		1
108 #define HNS_ROCE_SCCC_HOP_NUM			1
109 #define HNS_ROCE_MTT_HOP_NUM			1
110 #define HNS_ROCE_CQE_HOP_NUM			1
111 #define HNS_ROCE_SRQWQE_HOP_NUM			1
112 #define HNS_ROCE_PBL_HOP_NUM			2
113 #define HNS_ROCE_EQE_HOP_NUM			2
114 #define HNS_ROCE_IDX_HOP_NUM			1
115 #define HNS_ROCE_SQWQE_HOP_NUM			2
116 #define HNS_ROCE_EXT_SGE_HOP_NUM		1
117 #define HNS_ROCE_RQWQE_HOP_NUM			2
118 
119 #define HNS_ROCE_BA_PG_SZ_SUPPORTED_256K	6
120 #define HNS_ROCE_BA_PG_SZ_SUPPORTED_16K		2
121 #define HNS_ROCE_V2_GID_INDEX_NUM		256
122 
123 #define HNS_ROCE_V2_TABLE_CHUNK_SIZE		(1 << 18)
124 
125 #define HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT	0
126 #define HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT	1
127 #define HNS_ROCE_CMD_FLAG_NEXT_SHIFT		2
128 #define HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT	3
129 #define HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT		4
130 #define HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT	5
131 
132 #define HNS_ROCE_CMD_FLAG_IN		BIT(HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT)
133 #define HNS_ROCE_CMD_FLAG_OUT		BIT(HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT)
134 #define HNS_ROCE_CMD_FLAG_NEXT		BIT(HNS_ROCE_CMD_FLAG_NEXT_SHIFT)
135 #define HNS_ROCE_CMD_FLAG_WR		BIT(HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT)
136 #define HNS_ROCE_CMD_FLAG_NO_INTR	BIT(HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT)
137 #define HNS_ROCE_CMD_FLAG_ERR_INTR	BIT(HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT)
138 
139 #define HNS_ROCE_CMQ_DESC_NUM_S		3
140 
141 #define HNS_ROCE_CMQ_SCC_CLR_DONE_CNT		5
142 
143 #define check_whether_last_step(hop_num, step_idx) \
144 	((step_idx == 0 && hop_num == HNS_ROCE_HOP_NUM_0) || \
145 	(step_idx == 1 && hop_num == 1) || \
146 	(step_idx == 2 && hop_num == 2))
147 #define HNS_ICL_SWITCH_CMD_ROCEE_SEL_SHIFT	0
148 #define HNS_ICL_SWITCH_CMD_ROCEE_SEL	BIT(HNS_ICL_SWITCH_CMD_ROCEE_SEL_SHIFT)
149 
150 #define CMD_CSQ_DESC_NUM		1024
151 #define CMD_CRQ_DESC_NUM		1024
152 
153 enum {
154 	NO_ARMED = 0x0,
155 	REG_NXT_CEQE = 0x2,
156 	REG_NXT_SE_CEQE = 0x3
157 };
158 
159 #define V2_CQ_DB_REQ_NOT_SOL			0
160 #define V2_CQ_DB_REQ_NOT			1
161 
162 #define V2_CQ_STATE_VALID			1
163 #define V2_QKEY_VAL				0x80010000
164 
165 #define	GID_LEN_V2				16
166 
167 #define HNS_ROCE_V2_CQE_QPN_MASK		0xfffff
168 
169 enum {
170 	HNS_ROCE_V2_WQE_OP_SEND				= 0x0,
171 	HNS_ROCE_V2_WQE_OP_SEND_WITH_INV		= 0x1,
172 	HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM		= 0x2,
173 	HNS_ROCE_V2_WQE_OP_RDMA_WRITE			= 0x3,
174 	HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM		= 0x4,
175 	HNS_ROCE_V2_WQE_OP_RDMA_READ			= 0x5,
176 	HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP		= 0x6,
177 	HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD		= 0x7,
178 	HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP	= 0x8,
179 	HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD	= 0x9,
180 	HNS_ROCE_V2_WQE_OP_FAST_REG_PMR			= 0xa,
181 	HNS_ROCE_V2_WQE_OP_LOCAL_INV			= 0xb,
182 	HNS_ROCE_V2_WQE_OP_BIND_MW			= 0xc,
183 	HNS_ROCE_V2_WQE_OP_MASK				= 0x1f,
184 };
185 
186 enum {
187 	/* rq operations */
188 	HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM = 0x0,
189 	HNS_ROCE_V2_OPCODE_SEND = 0x1,
190 	HNS_ROCE_V2_OPCODE_SEND_WITH_IMM = 0x2,
191 	HNS_ROCE_V2_OPCODE_SEND_WITH_INV = 0x3,
192 };
193 
194 enum {
195 	HNS_ROCE_V2_SQ_DB	= 0x0,
196 	HNS_ROCE_V2_RQ_DB	= 0x1,
197 	HNS_ROCE_V2_SRQ_DB	= 0x2,
198 	HNS_ROCE_V2_CQ_DB_PTR	= 0x3,
199 	HNS_ROCE_V2_CQ_DB_NTR	= 0x4,
200 };
201 
202 enum {
203 	HNS_ROCE_CQE_V2_SUCCESS				= 0x00,
204 	HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR		= 0x01,
205 	HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR			= 0x02,
206 	HNS_ROCE_CQE_V2_LOCAL_PROT_ERR			= 0x04,
207 	HNS_ROCE_CQE_V2_WR_FLUSH_ERR			= 0x05,
208 	HNS_ROCE_CQE_V2_MW_BIND_ERR			= 0x06,
209 	HNS_ROCE_CQE_V2_BAD_RESP_ERR			= 0x10,
210 	HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR		= 0x11,
211 	HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR		= 0x12,
212 	HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR		= 0x13,
213 	HNS_ROCE_CQE_V2_REMOTE_OP_ERR			= 0x14,
214 	HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR		= 0x15,
215 	HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR		= 0x16,
216 	HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR		= 0x22,
217 	HNS_ROCE_CQE_V2_GENERAL_ERR			= 0x23,
218 
219 	HNS_ROCE_V2_CQE_STATUS_MASK			= 0xff,
220 };
221 
222 /* CMQ command */
223 enum hns_roce_opcode_type {
224 	HNS_QUERY_FW_VER				= 0x0001,
225 	HNS_ROCE_OPC_QUERY_HW_VER			= 0x8000,
226 	HNS_ROCE_OPC_CFG_GLOBAL_PARAM			= 0x8001,
227 	HNS_ROCE_OPC_ALLOC_PF_RES			= 0x8004,
228 	HNS_ROCE_OPC_QUERY_PF_RES			= 0x8400,
229 	HNS_ROCE_OPC_ALLOC_VF_RES			= 0x8401,
230 	HNS_ROCE_OPC_CFG_EXT_LLM			= 0x8403,
231 	HNS_ROCE_OPC_CFG_TMOUT_LLM			= 0x8404,
232 	HNS_ROCE_OPC_QUERY_PF_TIMER_RES			= 0x8406,
233 	HNS_ROCE_OPC_QUERY_PF_CAPS_NUM                  = 0x8408,
234 	HNS_ROCE_OPC_CFG_SGID_TB			= 0x8500,
235 	HNS_ROCE_OPC_CFG_SMAC_TB			= 0x8501,
236 	HNS_ROCE_OPC_POST_MB				= 0x8504,
237 	HNS_ROCE_OPC_QUERY_MB_ST			= 0x8505,
238 	HNS_ROCE_OPC_CFG_BT_ATTR			= 0x8506,
239 	HNS_ROCE_OPC_FUNC_CLEAR				= 0x8508,
240 	HNS_ROCE_OPC_CLR_SCCC				= 0x8509,
241 	HNS_ROCE_OPC_QUERY_SCCC				= 0x850a,
242 	HNS_ROCE_OPC_RESET_SCCC				= 0x850b,
243 	HNS_SWITCH_PARAMETER_CFG			= 0x1033,
244 };
245 
246 enum {
247 	TYPE_CRQ,
248 	TYPE_CSQ,
249 };
250 
251 enum hns_roce_cmd_return_status {
252 	CMD_EXEC_SUCCESS	= 0,
253 	CMD_NO_AUTH		= 1,
254 	CMD_NOT_EXEC		= 2,
255 	CMD_QUEUE_FULL		= 3,
256 };
257 
258 enum hns_roce_sgid_type {
259 	GID_TYPE_FLAG_ROCE_V1 = 0,
260 	GID_TYPE_FLAG_ROCE_V2_IPV4,
261 	GID_TYPE_FLAG_ROCE_V2_IPV6,
262 };
263 
264 struct hns_roce_v2_cq_context {
265 	__le32	byte_4_pg_ceqn;
266 	__le32	byte_8_cqn;
267 	__le32	cqe_cur_blk_addr;
268 	__le32	byte_16_hop_addr;
269 	__le32	cqe_nxt_blk_addr;
270 	__le32	byte_24_pgsz_addr;
271 	__le32	byte_28_cq_pi;
272 	__le32	byte_32_cq_ci;
273 	__le32	cqe_ba;
274 	__le32	byte_40_cqe_ba;
275 	__le32	byte_44_db_record;
276 	__le32	db_record_addr;
277 	__le32	byte_52_cqe_cnt;
278 	__le32	byte_56_cqe_period_maxcnt;
279 	__le32	cqe_report_timer;
280 	__le32	byte_64_se_cqe_idx;
281 };
282 #define HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM 0x0
283 #define HNS_ROCE_V2_CQ_DEFAULT_INTERVAL	0x0
284 
285 #define	V2_CQC_BYTE_4_CQ_ST_S 0
286 #define V2_CQC_BYTE_4_CQ_ST_M GENMASK(1, 0)
287 
288 #define	V2_CQC_BYTE_4_POLL_S 2
289 
290 #define	V2_CQC_BYTE_4_SE_S 3
291 
292 #define	V2_CQC_BYTE_4_OVER_IGNORE_S 4
293 
294 #define	V2_CQC_BYTE_4_COALESCE_S 5
295 
296 #define	V2_CQC_BYTE_4_ARM_ST_S 6
297 #define V2_CQC_BYTE_4_ARM_ST_M GENMASK(7, 6)
298 
299 #define	V2_CQC_BYTE_4_SHIFT_S 8
300 #define V2_CQC_BYTE_4_SHIFT_M GENMASK(12, 8)
301 
302 #define	V2_CQC_BYTE_4_CMD_SN_S 13
303 #define V2_CQC_BYTE_4_CMD_SN_M GENMASK(14, 13)
304 
305 #define	V2_CQC_BYTE_4_CEQN_S 15
306 #define V2_CQC_BYTE_4_CEQN_M GENMASK(23, 15)
307 
308 #define	V2_CQC_BYTE_4_PAGE_OFFSET_S 24
309 #define V2_CQC_BYTE_4_PAGE_OFFSET_M GENMASK(31, 24)
310 
311 #define	V2_CQC_BYTE_8_CQN_S 0
312 #define V2_CQC_BYTE_8_CQN_M GENMASK(23, 0)
313 
314 #define	V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S 0
315 #define V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M GENMASK(19, 0)
316 
317 #define	V2_CQC_BYTE_16_CQE_HOP_NUM_S 30
318 #define V2_CQC_BYTE_16_CQE_HOP_NUM_M GENMASK(31, 30)
319 
320 #define	V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S 0
321 #define V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M GENMASK(19, 0)
322 
323 #define	V2_CQC_BYTE_24_CQE_BA_PG_SZ_S 24
324 #define V2_CQC_BYTE_24_CQE_BA_PG_SZ_M GENMASK(27, 24)
325 
326 #define	V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S 28
327 #define V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M GENMASK(31, 28)
328 
329 #define	V2_CQC_BYTE_28_CQ_PRODUCER_IDX_S 0
330 #define V2_CQC_BYTE_28_CQ_PRODUCER_IDX_M GENMASK(23, 0)
331 
332 #define	V2_CQC_BYTE_32_CQ_CONSUMER_IDX_S 0
333 #define V2_CQC_BYTE_32_CQ_CONSUMER_IDX_M GENMASK(23, 0)
334 
335 #define	V2_CQC_BYTE_40_CQE_BA_S 0
336 #define V2_CQC_BYTE_40_CQE_BA_M GENMASK(28, 0)
337 
338 #define	V2_CQC_BYTE_44_DB_RECORD_EN_S 0
339 
340 #define	V2_CQC_BYTE_44_DB_RECORD_ADDR_S 1
341 #define	V2_CQC_BYTE_44_DB_RECORD_ADDR_M GENMASK(31, 1)
342 
343 #define	V2_CQC_BYTE_52_CQE_CNT_S 0
344 #define	V2_CQC_BYTE_52_CQE_CNT_M GENMASK(23, 0)
345 
346 #define	V2_CQC_BYTE_56_CQ_MAX_CNT_S 0
347 #define V2_CQC_BYTE_56_CQ_MAX_CNT_M GENMASK(15, 0)
348 
349 #define	V2_CQC_BYTE_56_CQ_PERIOD_S 16
350 #define V2_CQC_BYTE_56_CQ_PERIOD_M GENMASK(31, 16)
351 
352 #define	V2_CQC_BYTE_64_SE_CQE_IDX_S 0
353 #define	V2_CQC_BYTE_64_SE_CQE_IDX_M GENMASK(23, 0)
354 
355 struct hns_roce_srq_context {
356 	__le32	byte_4_srqn_srqst;
357 	__le32	byte_8_limit_wl;
358 	__le32	byte_12_xrcd;
359 	__le32	byte_16_pi_ci;
360 	__le32	wqe_bt_ba;
361 	__le32	byte_24_wqe_bt_ba;
362 	__le32	byte_28_rqws_pd;
363 	__le32	idx_bt_ba;
364 	__le32	rsv_idx_bt_ba;
365 	__le32	idx_cur_blk_addr;
366 	__le32	byte_44_idxbufpgsz_addr;
367 	__le32	idx_nxt_blk_addr;
368 	__le32	rsv_idxnxtblkaddr;
369 	__le32	byte_56_xrc_cqn;
370 	__le32	db_record_addr_record_en;
371 	__le32	db_record_addr;
372 };
373 
374 #define SRQC_BYTE_4_SRQ_ST_S 0
375 #define SRQC_BYTE_4_SRQ_ST_M GENMASK(1, 0)
376 
377 #define SRQC_BYTE_4_SRQ_WQE_HOP_NUM_S 2
378 #define SRQC_BYTE_4_SRQ_WQE_HOP_NUM_M GENMASK(3, 2)
379 
380 #define SRQC_BYTE_4_SRQ_SHIFT_S 4
381 #define SRQC_BYTE_4_SRQ_SHIFT_M GENMASK(7, 4)
382 
383 #define SRQC_BYTE_4_SRQN_S 8
384 #define SRQC_BYTE_4_SRQN_M GENMASK(31, 8)
385 
386 #define SRQC_BYTE_8_SRQ_LIMIT_WL_S 0
387 #define SRQC_BYTE_8_SRQ_LIMIT_WL_M GENMASK(15, 0)
388 
389 #define SRQC_BYTE_12_SRQ_XRCD_S 0
390 #define SRQC_BYTE_12_SRQ_XRCD_M GENMASK(23, 0)
391 
392 #define SRQC_BYTE_16_SRQ_PRODUCER_IDX_S 0
393 #define SRQC_BYTE_16_SRQ_PRODUCER_IDX_M GENMASK(15, 0)
394 
395 #define SRQC_BYTE_16_SRQ_CONSUMER_IDX_S 0
396 #define SRQC_BYTE_16_SRQ_CONSUMER_IDX_M GENMASK(31, 16)
397 
398 #define SRQC_BYTE_24_SRQ_WQE_BT_BA_S 0
399 #define SRQC_BYTE_24_SRQ_WQE_BT_BA_M GENMASK(28, 0)
400 
401 #define SRQC_BYTE_28_PD_S 0
402 #define SRQC_BYTE_28_PD_M GENMASK(23, 0)
403 
404 #define SRQC_BYTE_28_RQWS_S 24
405 #define SRQC_BYTE_28_RQWS_M GENMASK(27, 24)
406 
407 #define SRQC_BYTE_36_SRQ_IDX_BT_BA_S 0
408 #define SRQC_BYTE_36_SRQ_IDX_BT_BA_M GENMASK(28, 0)
409 
410 #define SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_S 0
411 #define SRQC_BYTE_44_SRQ_IDX_CUR_BLK_ADDR_M GENMASK(19, 0)
412 
413 #define SRQC_BYTE_44_SRQ_IDX_HOP_NUM_S 22
414 #define SRQC_BYTE_44_SRQ_IDX_HOP_NUM_M GENMASK(23, 22)
415 
416 #define SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_S 24
417 #define SRQC_BYTE_44_SRQ_IDX_BA_PG_SZ_M GENMASK(27, 24)
418 
419 #define SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_S 28
420 #define SRQC_BYTE_44_SRQ_IDX_BUF_PG_SZ_M GENMASK(31, 28)
421 
422 #define SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_S 0
423 #define SRQC_BYTE_52_SRQ_IDX_NXT_BLK_ADDR_M GENMASK(19, 0)
424 
425 #define SRQC_BYTE_56_SRQ_XRC_CQN_S 0
426 #define SRQC_BYTE_56_SRQ_XRC_CQN_M GENMASK(23, 0)
427 
428 #define SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_S 24
429 #define SRQC_BYTE_56_SRQ_WQE_BA_PG_SZ_M GENMASK(27, 24)
430 
431 #define SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_S 28
432 #define SRQC_BYTE_56_SRQ_WQE_BUF_PG_SZ_M GENMASK(31, 28)
433 
434 #define SRQC_BYTE_60_SRQ_RECORD_EN_S 0
435 
436 #define SRQC_BYTE_60_SRQ_DB_RECORD_ADDR_S 1
437 #define SRQC_BYTE_60_SRQ_DB_RECORD_ADDR_M GENMASK(31, 1)
438 
439 enum{
440 	V2_MPT_ST_VALID = 0x1,
441 	V2_MPT_ST_FREE	= 0x2,
442 };
443 
444 enum hns_roce_v2_qp_state {
445 	HNS_ROCE_QP_ST_RST,
446 	HNS_ROCE_QP_ST_INIT,
447 	HNS_ROCE_QP_ST_RTR,
448 	HNS_ROCE_QP_ST_RTS,
449 	HNS_ROCE_QP_ST_SQD,
450 	HNS_ROCE_QP_ST_SQER,
451 	HNS_ROCE_QP_ST_ERR,
452 	HNS_ROCE_QP_ST_SQ_DRAINING,
453 	HNS_ROCE_QP_NUM_ST
454 };
455 
456 struct hns_roce_v2_qp_context {
457 	__le32	byte_4_sqpn_tst;
458 	__le32	wqe_sge_ba;
459 	__le32	byte_12_sq_hop;
460 	__le32	byte_16_buf_ba_pg_sz;
461 	__le32	byte_20_smac_sgid_idx;
462 	__le32	byte_24_mtu_tc;
463 	__le32	byte_28_at_fl;
464 	u8	dgid[GID_LEN_V2];
465 	__le32	dmac;
466 	__le32	byte_52_udpspn_dmac;
467 	__le32	byte_56_dqpn_err;
468 	__le32	byte_60_qpst_tempid;
469 	__le32	qkey_xrcd;
470 	__le32	byte_68_rq_db;
471 	__le32	rq_db_record_addr;
472 	__le32	byte_76_srqn_op_en;
473 	__le32	byte_80_rnr_rx_cqn;
474 	__le32	byte_84_rq_ci_pi;
475 	__le32	rq_cur_blk_addr;
476 	__le32	byte_92_srq_info;
477 	__le32	byte_96_rx_reqmsn;
478 	__le32	rq_nxt_blk_addr;
479 	__le32	byte_104_rq_sge;
480 	__le32	byte_108_rx_reqepsn;
481 	__le32	rq_rnr_timer;
482 	__le32	rx_msg_len;
483 	__le32	rx_rkey_pkt_info;
484 	__le64	rx_va;
485 	__le32	byte_132_trrl;
486 	__le32	trrl_ba;
487 	__le32	byte_140_raq;
488 	__le32	byte_144_raq;
489 	__le32	byte_148_raq;
490 	__le32	byte_152_raq;
491 	__le32	byte_156_raq;
492 	__le32	byte_160_sq_ci_pi;
493 	__le32	sq_cur_blk_addr;
494 	__le32	byte_168_irrl_idx;
495 	__le32	byte_172_sq_psn;
496 	__le32	byte_176_msg_pktn;
497 	__le32	sq_cur_sge_blk_addr;
498 	__le32	byte_184_irrl_idx;
499 	__le32	cur_sge_offset;
500 	__le32	byte_192_ext_sge;
501 	__le32	byte_196_sq_psn;
502 	__le32	byte_200_sq_max;
503 	__le32	irrl_ba;
504 	__le32	byte_208_irrl;
505 	__le32	byte_212_lsn;
506 	__le32	sq_timer;
507 	__le32	byte_220_retry_psn_msn;
508 	__le32	byte_224_retry_msg;
509 	__le32	rx_sq_cur_blk_addr;
510 	__le32	byte_232_irrl_sge;
511 	__le32	irrl_cur_sge_offset;
512 	__le32	byte_240_irrl_tail;
513 	__le32	byte_244_rnr_rxack;
514 	__le32	byte_248_ack_psn;
515 	__le32	byte_252_err_txcqn;
516 	__le32	byte_256_sqflush_rqcqe;
517 };
518 
519 #define	V2_QPC_BYTE_4_TST_S 0
520 #define V2_QPC_BYTE_4_TST_M GENMASK(2, 0)
521 
522 #define	V2_QPC_BYTE_4_SGE_SHIFT_S 3
523 #define V2_QPC_BYTE_4_SGE_SHIFT_M GENMASK(7, 3)
524 
525 #define	V2_QPC_BYTE_4_SQPN_S 8
526 #define V2_QPC_BYTE_4_SQPN_M  GENMASK(31, 8)
527 
528 #define	V2_QPC_BYTE_12_WQE_SGE_BA_S 0
529 #define V2_QPC_BYTE_12_WQE_SGE_BA_M GENMASK(28, 0)
530 
531 #define	V2_QPC_BYTE_12_SQ_HOP_NUM_S 29
532 #define V2_QPC_BYTE_12_SQ_HOP_NUM_M GENMASK(30, 29)
533 
534 #define V2_QPC_BYTE_12_RSVD_LKEY_EN_S 31
535 
536 #define	V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S 0
537 #define V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M GENMASK(3, 0)
538 
539 #define	V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S 4
540 #define V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M GENMASK(7, 4)
541 
542 #define	V2_QPC_BYTE_16_PD_S 8
543 #define V2_QPC_BYTE_16_PD_M GENMASK(31, 8)
544 
545 #define	V2_QPC_BYTE_20_RQ_HOP_NUM_S 0
546 #define V2_QPC_BYTE_20_RQ_HOP_NUM_M GENMASK(1, 0)
547 
548 #define	V2_QPC_BYTE_20_SGE_HOP_NUM_S 2
549 #define V2_QPC_BYTE_20_SGE_HOP_NUM_M GENMASK(3, 2)
550 
551 #define	V2_QPC_BYTE_20_RQWS_S 4
552 #define V2_QPC_BYTE_20_RQWS_M GENMASK(7, 4)
553 
554 #define	V2_QPC_BYTE_20_SQ_SHIFT_S 8
555 #define V2_QPC_BYTE_20_SQ_SHIFT_M GENMASK(11, 8)
556 
557 #define	V2_QPC_BYTE_20_RQ_SHIFT_S 12
558 #define V2_QPC_BYTE_20_RQ_SHIFT_M GENMASK(15, 12)
559 
560 #define	V2_QPC_BYTE_20_SGID_IDX_S 16
561 #define V2_QPC_BYTE_20_SGID_IDX_M GENMASK(23, 16)
562 
563 #define	V2_QPC_BYTE_20_SMAC_IDX_S 24
564 #define V2_QPC_BYTE_20_SMAC_IDX_M GENMASK(31, 24)
565 
566 #define	V2_QPC_BYTE_24_HOP_LIMIT_S 0
567 #define V2_QPC_BYTE_24_HOP_LIMIT_M GENMASK(7, 0)
568 
569 #define	V2_QPC_BYTE_24_TC_S 8
570 #define V2_QPC_BYTE_24_TC_M GENMASK(15, 8)
571 
572 #define	V2_QPC_BYTE_24_VLAN_ID_S 16
573 #define V2_QPC_BYTE_24_VLAN_ID_M GENMASK(27, 16)
574 
575 #define	V2_QPC_BYTE_24_MTU_S 28
576 #define V2_QPC_BYTE_24_MTU_M GENMASK(31, 28)
577 
578 #define	V2_QPC_BYTE_28_FL_S 0
579 #define V2_QPC_BYTE_28_FL_M GENMASK(19, 0)
580 
581 #define	V2_QPC_BYTE_28_SL_S 20
582 #define V2_QPC_BYTE_28_SL_M GENMASK(23, 20)
583 
584 #define V2_QPC_BYTE_28_CNP_TX_FLAG_S 24
585 
586 #define V2_QPC_BYTE_28_CE_FLAG_S 25
587 
588 #define V2_QPC_BYTE_28_LBI_S 26
589 
590 #define	V2_QPC_BYTE_28_AT_S 27
591 #define V2_QPC_BYTE_28_AT_M GENMASK(31, 27)
592 
593 #define	V2_QPC_BYTE_52_DMAC_S 0
594 #define V2_QPC_BYTE_52_DMAC_M GENMASK(15, 0)
595 
596 #define V2_QPC_BYTE_52_UDPSPN_S 16
597 #define V2_QPC_BYTE_52_UDPSPN_M GENMASK(31, 16)
598 
599 #define	V2_QPC_BYTE_56_DQPN_S 0
600 #define V2_QPC_BYTE_56_DQPN_M GENMASK(23, 0)
601 
602 #define	V2_QPC_BYTE_56_SQ_TX_ERR_S 24
603 #define	V2_QPC_BYTE_56_SQ_RX_ERR_S 25
604 #define	V2_QPC_BYTE_56_RQ_TX_ERR_S 26
605 #define	V2_QPC_BYTE_56_RQ_RX_ERR_S 27
606 
607 #define	V2_QPC_BYTE_56_LP_PKTN_INI_S 28
608 #define V2_QPC_BYTE_56_LP_PKTN_INI_M GENMASK(31, 28)
609 
610 #define	V2_QPC_BYTE_60_TEMPID_S 0
611 #define V2_QPC_BYTE_60_TEMPID_M GENMASK(7, 0)
612 
613 #define V2_QPC_BYTE_60_SCC_TOKEN_S 8
614 #define V2_QPC_BYTE_60_SCC_TOKEN_M GENMASK(26, 8)
615 
616 #define	V2_QPC_BYTE_60_SQ_DB_DOING_S 27
617 
618 #define	V2_QPC_BYTE_60_RQ_DB_DOING_S 28
619 
620 #define	V2_QPC_BYTE_60_QP_ST_S 29
621 #define V2_QPC_BYTE_60_QP_ST_M GENMASK(31, 29)
622 
623 #define	V2_QPC_BYTE_68_RQ_RECORD_EN_S 0
624 
625 #define	V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S 1
626 #define V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M GENMASK(31, 1)
627 
628 #define	V2_QPC_BYTE_76_SRQN_S 0
629 #define V2_QPC_BYTE_76_SRQN_M GENMASK(23, 0)
630 
631 #define	V2_QPC_BYTE_76_SRQ_EN_S 24
632 
633 #define	V2_QPC_BYTE_76_RRE_S 25
634 
635 #define	V2_QPC_BYTE_76_RWE_S 26
636 
637 #define	V2_QPC_BYTE_76_ATE_S 27
638 
639 #define	V2_QPC_BYTE_76_RQIE_S 28
640 #define	V2_QPC_BYTE_76_EXT_ATE_S 29
641 #define	V2_QPC_BYTE_76_RQ_VLAN_EN_S 30
642 #define	V2_QPC_BYTE_80_RX_CQN_S 0
643 #define V2_QPC_BYTE_80_RX_CQN_M GENMASK(23, 0)
644 
645 #define	V2_QPC_BYTE_80_MIN_RNR_TIME_S 27
646 #define V2_QPC_BYTE_80_MIN_RNR_TIME_M GENMASK(31, 27)
647 
648 #define	V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S 0
649 #define V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M GENMASK(15, 0)
650 
651 #define	V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S 16
652 #define V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M GENMASK(31, 16)
653 
654 #define	V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S 0
655 #define V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M GENMASK(19, 0)
656 
657 #define	V2_QPC_BYTE_92_SRQ_INFO_S 20
658 #define V2_QPC_BYTE_92_SRQ_INFO_M GENMASK(31, 20)
659 
660 #define	V2_QPC_BYTE_96_RX_REQ_MSN_S 0
661 #define V2_QPC_BYTE_96_RX_REQ_MSN_M GENMASK(23, 0)
662 
663 #define	V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S 0
664 #define V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M GENMASK(19, 0)
665 
666 #define	V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S 24
667 #define V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M GENMASK(31, 24)
668 
669 #define V2_QPC_BYTE_108_INV_CREDIT_S 0
670 
671 #define V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S 3
672 
673 #define	V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S 4
674 #define V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M GENMASK(6, 4)
675 
676 #define V2_QPC_BYTE_108_RX_REQ_RNR_S 7
677 
678 #define	V2_QPC_BYTE_108_RX_REQ_EPSN_S 8
679 #define V2_QPC_BYTE_108_RX_REQ_EPSN_M GENMASK(31, 8)
680 
681 #define	V2_QPC_BYTE_132_TRRL_HEAD_MAX_S 0
682 #define V2_QPC_BYTE_132_TRRL_HEAD_MAX_M GENMASK(7, 0)
683 
684 #define	V2_QPC_BYTE_132_TRRL_TAIL_MAX_S 8
685 #define V2_QPC_BYTE_132_TRRL_TAIL_MAX_M GENMASK(15, 8)
686 
687 #define	V2_QPC_BYTE_132_TRRL_BA_S 16
688 #define V2_QPC_BYTE_132_TRRL_BA_M GENMASK(31, 16)
689 
690 #define	V2_QPC_BYTE_140_TRRL_BA_S 0
691 #define V2_QPC_BYTE_140_TRRL_BA_M GENMASK(11, 0)
692 
693 #define	V2_QPC_BYTE_140_RR_MAX_S 12
694 #define V2_QPC_BYTE_140_RR_MAX_M GENMASK(14, 12)
695 
696 #define	V2_QPC_BYTE_140_RQ_RTY_WAIT_DO_S 15
697 
698 #define	V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S 16
699 #define V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M GENMASK(23, 16)
700 
701 #define	V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S 24
702 #define V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M GENMASK(31, 24)
703 
704 #define	V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S 0
705 #define V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M GENMASK(23, 0)
706 
707 #define V2_QPC_BYTE_144_RAQ_CREDIT_S 25
708 #define V2_QPC_BYTE_144_RAQ_CREDIT_M GENMASK(29, 25)
709 
710 #define V2_QPC_BYTE_144_RESP_RTY_FLG_S 31
711 
712 #define	V2_QPC_BYTE_148_RQ_MSN_S 0
713 #define V2_QPC_BYTE_148_RQ_MSN_M GENMASK(23, 0)
714 
715 #define	V2_QPC_BYTE_148_RAQ_SYNDROME_S 24
716 #define V2_QPC_BYTE_148_RAQ_SYNDROME_M GENMASK(31, 24)
717 
718 #define	V2_QPC_BYTE_152_RAQ_PSN_S 0
719 #define V2_QPC_BYTE_152_RAQ_PSN_M GENMASK(23, 0)
720 
721 #define	V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S 24
722 #define V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M GENMASK(31, 24)
723 
724 #define	V2_QPC_BYTE_156_RAQ_USE_PKTN_S 0
725 #define V2_QPC_BYTE_156_RAQ_USE_PKTN_M GENMASK(23, 0)
726 
727 #define	V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S 0
728 #define V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M GENMASK(15, 0)
729 
730 #define	V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S 16
731 #define V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M GENMASK(31, 16)
732 
733 #define	V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S 0
734 #define V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
735 
736 #define V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S 20
737 
738 #define V2_QPC_BYTE_168_SQ_INVLD_FLG_S 21
739 
740 #define	V2_QPC_BYTE_168_LP_SGEN_INI_S 22
741 #define V2_QPC_BYTE_168_LP_SGEN_INI_M GENMASK(23, 22)
742 
743 #define V2_QPC_BYTE_168_SQ_VLAN_EN_S 24
744 #define V2_QPC_BYTE_168_POLL_DB_WAIT_DO_S 25
745 #define V2_QPC_BYTE_168_SCC_TOKEN_FORBID_SQ_DEQ_S 26
746 #define V2_QPC_BYTE_168_WAIT_ACK_TIMEOUT_S 27
747 #define	V2_QPC_BYTE_168_IRRL_IDX_LSB_S 28
748 #define V2_QPC_BYTE_168_IRRL_IDX_LSB_M GENMASK(31, 28)
749 
750 #define	V2_QPC_BYTE_172_ACK_REQ_FREQ_S 0
751 #define V2_QPC_BYTE_172_ACK_REQ_FREQ_M GENMASK(5, 0)
752 
753 #define V2_QPC_BYTE_172_MSG_RNR_FLG_S 6
754 
755 #define V2_QPC_BYTE_172_FRE_S 7
756 
757 #define	V2_QPC_BYTE_172_SQ_CUR_PSN_S 8
758 #define V2_QPC_BYTE_172_SQ_CUR_PSN_M GENMASK(31, 8)
759 
760 #define	V2_QPC_BYTE_176_MSG_USE_PKTN_S 0
761 #define V2_QPC_BYTE_176_MSG_USE_PKTN_M GENMASK(23, 0)
762 
763 #define	V2_QPC_BYTE_176_IRRL_HEAD_PRE_S 24
764 #define V2_QPC_BYTE_176_IRRL_HEAD_PRE_M GENMASK(31, 24)
765 
766 #define	V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S 0
767 #define V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M GENMASK(19, 0)
768 
769 #define	V2_QPC_BYTE_184_IRRL_IDX_MSB_S 20
770 #define V2_QPC_BYTE_184_IRRL_IDX_MSB_M GENMASK(31, 20)
771 
772 #define	V2_QPC_BYTE_192_CUR_SGE_IDX_S 0
773 #define V2_QPC_BYTE_192_CUR_SGE_IDX_M GENMASK(23, 0)
774 
775 #define	V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S 24
776 #define V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M GENMASK(31, 24)
777 
778 #define	V2_QPC_BYTE_196_IRRL_HEAD_S 0
779 #define V2_QPC_BYTE_196_IRRL_HEAD_M GENMASK(7, 0)
780 
781 #define	V2_QPC_BYTE_196_SQ_MAX_PSN_S 8
782 #define V2_QPC_BYTE_196_SQ_MAX_PSN_M GENMASK(31, 8)
783 
784 #define	V2_QPC_BYTE_200_SQ_MAX_IDX_S 0
785 #define V2_QPC_BYTE_200_SQ_MAX_IDX_M GENMASK(15, 0)
786 
787 #define	V2_QPC_BYTE_200_LCL_OPERATED_CNT_S 16
788 #define V2_QPC_BYTE_200_LCL_OPERATED_CNT_M GENMASK(31, 16)
789 
790 #define	V2_QPC_BYTE_208_IRRL_BA_S 0
791 #define V2_QPC_BYTE_208_IRRL_BA_M GENMASK(25, 0)
792 
793 #define V2_QPC_BYTE_208_PKT_RNR_FLG_S 26
794 
795 #define V2_QPC_BYTE_208_PKT_RTY_FLG_S 27
796 
797 #define V2_QPC_BYTE_208_RMT_E2E_S 28
798 
799 #define	V2_QPC_BYTE_208_SR_MAX_S 29
800 #define V2_QPC_BYTE_208_SR_MAX_M GENMASK(31, 29)
801 
802 #define	V2_QPC_BYTE_212_LSN_S 0
803 #define V2_QPC_BYTE_212_LSN_M GENMASK(23, 0)
804 
805 #define	V2_QPC_BYTE_212_RETRY_NUM_INIT_S 24
806 #define V2_QPC_BYTE_212_RETRY_NUM_INIT_M GENMASK(26, 24)
807 
808 #define	V2_QPC_BYTE_212_CHECK_FLG_S 27
809 #define V2_QPC_BYTE_212_CHECK_FLG_M GENMASK(28, 27)
810 
811 #define	V2_QPC_BYTE_212_RETRY_CNT_S 29
812 #define V2_QPC_BYTE_212_RETRY_CNT_M GENMASK(31, 29)
813 
814 #define	V2_QPC_BYTE_220_RETRY_MSG_MSN_S 0
815 #define V2_QPC_BYTE_220_RETRY_MSG_MSN_M GENMASK(15, 0)
816 
817 #define	V2_QPC_BYTE_220_RETRY_MSG_PSN_S 16
818 #define V2_QPC_BYTE_220_RETRY_MSG_PSN_M GENMASK(31, 16)
819 
820 #define	V2_QPC_BYTE_224_RETRY_MSG_PSN_S 0
821 #define V2_QPC_BYTE_224_RETRY_MSG_PSN_M GENMASK(7, 0)
822 
823 #define	V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S 8
824 #define V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M GENMASK(31, 8)
825 
826 #define	V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S 0
827 #define V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
828 
829 #define	V2_QPC_BYTE_232_IRRL_SGE_IDX_S 20
830 #define V2_QPC_BYTE_232_IRRL_SGE_IDX_M GENMASK(28, 20)
831 
832 #define V2_QPC_BYTE_232_SO_LP_VLD_S 29
833 #define V2_QPC_BYTE_232_FENCE_LP_VLD_S 30
834 #define V2_QPC_BYTE_232_IRRL_LP_VLD_S 31
835 
836 #define	V2_QPC_BYTE_240_IRRL_TAIL_REAL_S 0
837 #define V2_QPC_BYTE_240_IRRL_TAIL_REAL_M GENMASK(7, 0)
838 
839 #define	V2_QPC_BYTE_240_IRRL_TAIL_RD_S 8
840 #define V2_QPC_BYTE_240_IRRL_TAIL_RD_M GENMASK(15, 8)
841 
842 #define	V2_QPC_BYTE_240_RX_ACK_MSN_S 16
843 #define V2_QPC_BYTE_240_RX_ACK_MSN_M GENMASK(31, 16)
844 
845 #define	V2_QPC_BYTE_244_RX_ACK_EPSN_S 0
846 #define V2_QPC_BYTE_244_RX_ACK_EPSN_M GENMASK(23, 0)
847 
848 #define	V2_QPC_BYTE_244_RNR_NUM_INIT_S 24
849 #define V2_QPC_BYTE_244_RNR_NUM_INIT_M GENMASK(26, 24)
850 
851 #define	V2_QPC_BYTE_244_RNR_CNT_S 27
852 #define V2_QPC_BYTE_244_RNR_CNT_M GENMASK(29, 27)
853 
854 #define V2_QPC_BYTE_244_LCL_OP_FLG_S 30
855 #define V2_QPC_BYTE_244_IRRL_RD_FLG_S 31
856 
857 #define	V2_QPC_BYTE_248_IRRL_PSN_S 0
858 #define V2_QPC_BYTE_248_IRRL_PSN_M GENMASK(23, 0)
859 
860 #define V2_QPC_BYTE_248_ACK_PSN_ERR_S 24
861 
862 #define	V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S 25
863 #define V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M GENMASK(26, 25)
864 
865 #define V2_QPC_BYTE_248_IRRL_PSN_VLD_S 27
866 
867 #define V2_QPC_BYTE_248_RNR_RETRY_FLAG_S 28
868 
869 #define V2_QPC_BYTE_248_CQ_ERR_IND_S 31
870 
871 #define	V2_QPC_BYTE_252_TX_CQN_S 0
872 #define V2_QPC_BYTE_252_TX_CQN_M GENMASK(23, 0)
873 
874 #define	V2_QPC_BYTE_252_SIG_TYPE_S 24
875 
876 #define	V2_QPC_BYTE_252_ERR_TYPE_S 25
877 #define V2_QPC_BYTE_252_ERR_TYPE_M GENMASK(31, 25)
878 
879 #define	V2_QPC_BYTE_256_RQ_CQE_IDX_S 0
880 #define V2_QPC_BYTE_256_RQ_CQE_IDX_M GENMASK(15, 0)
881 
882 #define	V2_QPC_BYTE_256_SQ_FLUSH_IDX_S 16
883 #define V2_QPC_BYTE_256_SQ_FLUSH_IDX_M GENMASK(31, 16)
884 
885 #define	V2_QP_RWE_S 1 /* rdma write enable */
886 #define	V2_QP_RRE_S 2 /* rdma read enable */
887 #define	V2_QP_ATE_S 3 /* rdma atomic enable */
888 
889 struct hns_roce_v2_cqe {
890 	__le32	byte_4;
891 	union {
892 		__le32 rkey;
893 		__le32 immtdata;
894 	};
895 	__le32	byte_12;
896 	__le32	byte_16;
897 	__le32	byte_cnt;
898 	u8	smac[4];
899 	__le32	byte_28;
900 	__le32	byte_32;
901 };
902 
903 #define	V2_CQE_BYTE_4_OPCODE_S 0
904 #define V2_CQE_BYTE_4_OPCODE_M GENMASK(4, 0)
905 
906 #define	V2_CQE_BYTE_4_RQ_INLINE_S 5
907 
908 #define	V2_CQE_BYTE_4_S_R_S 6
909 
910 #define	V2_CQE_BYTE_4_OWNER_S 7
911 
912 #define	V2_CQE_BYTE_4_STATUS_S 8
913 #define V2_CQE_BYTE_4_STATUS_M GENMASK(15, 8)
914 
915 #define	V2_CQE_BYTE_4_WQE_INDX_S 16
916 #define V2_CQE_BYTE_4_WQE_INDX_M GENMASK(31, 16)
917 
918 #define	V2_CQE_BYTE_12_XRC_SRQN_S 0
919 #define V2_CQE_BYTE_12_XRC_SRQN_M GENMASK(23, 0)
920 
921 #define	V2_CQE_BYTE_16_LCL_QPN_S 0
922 #define V2_CQE_BYTE_16_LCL_QPN_M GENMASK(23, 0)
923 
924 #define	V2_CQE_BYTE_16_SUB_STATUS_S 24
925 #define V2_CQE_BYTE_16_SUB_STATUS_M GENMASK(31, 24)
926 
927 #define	V2_CQE_BYTE_28_SMAC_4_S 0
928 #define V2_CQE_BYTE_28_SMAC_4_M	GENMASK(7, 0)
929 
930 #define	V2_CQE_BYTE_28_SMAC_5_S 8
931 #define V2_CQE_BYTE_28_SMAC_5_M	GENMASK(15, 8)
932 
933 #define	V2_CQE_BYTE_28_PORT_TYPE_S 16
934 #define V2_CQE_BYTE_28_PORT_TYPE_M GENMASK(17, 16)
935 
936 #define V2_CQE_BYTE_28_VID_S 18
937 #define V2_CQE_BYTE_28_VID_M GENMASK(29, 18)
938 
939 #define V2_CQE_BYTE_28_VID_VLD_S 30
940 
941 #define	V2_CQE_BYTE_32_RMT_QPN_S 0
942 #define V2_CQE_BYTE_32_RMT_QPN_M GENMASK(23, 0)
943 
944 #define	V2_CQE_BYTE_32_SL_S 24
945 #define V2_CQE_BYTE_32_SL_M GENMASK(26, 24)
946 
947 #define	V2_CQE_BYTE_32_PORTN_S 27
948 #define V2_CQE_BYTE_32_PORTN_M GENMASK(29, 27)
949 
950 #define	V2_CQE_BYTE_32_GRH_S 30
951 
952 #define	V2_CQE_BYTE_32_LPK_S 31
953 
954 struct hns_roce_v2_mpt_entry {
955 	__le32	byte_4_pd_hop_st;
956 	__le32	byte_8_mw_cnt_en;
957 	__le32	byte_12_mw_pa;
958 	__le32	bound_lkey;
959 	__le32	len_l;
960 	__le32	len_h;
961 	__le32	lkey;
962 	__le32	va_l;
963 	__le32	va_h;
964 	__le32	pbl_size;
965 	__le32	pbl_ba_l;
966 	__le32	byte_48_mode_ba;
967 	__le32	pa0_l;
968 	__le32	byte_56_pa0_h;
969 	__le32	pa1_l;
970 	__le32	byte_64_buf_pa1;
971 };
972 
973 #define V2_MPT_BYTE_4_MPT_ST_S 0
974 #define V2_MPT_BYTE_4_MPT_ST_M GENMASK(1, 0)
975 
976 #define V2_MPT_BYTE_4_PBL_HOP_NUM_S 2
977 #define V2_MPT_BYTE_4_PBL_HOP_NUM_M GENMASK(3, 2)
978 
979 #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_S 4
980 #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_M GENMASK(7, 4)
981 
982 #define V2_MPT_BYTE_4_PD_S 8
983 #define V2_MPT_BYTE_4_PD_M GENMASK(31, 8)
984 
985 #define V2_MPT_BYTE_8_RA_EN_S 0
986 
987 #define V2_MPT_BYTE_8_R_INV_EN_S 1
988 
989 #define V2_MPT_BYTE_8_L_INV_EN_S 2
990 
991 #define V2_MPT_BYTE_8_BIND_EN_S 3
992 
993 #define V2_MPT_BYTE_8_ATOMIC_EN_S 4
994 
995 #define V2_MPT_BYTE_8_RR_EN_S 5
996 
997 #define V2_MPT_BYTE_8_RW_EN_S 6
998 
999 #define V2_MPT_BYTE_8_LW_EN_S 7
1000 
1001 #define V2_MPT_BYTE_8_MW_CNT_S 8
1002 #define V2_MPT_BYTE_8_MW_CNT_M GENMASK(31, 8)
1003 
1004 #define V2_MPT_BYTE_12_FRE_S 0
1005 
1006 #define V2_MPT_BYTE_12_PA_S 1
1007 
1008 #define V2_MPT_BYTE_12_MR_MW_S 4
1009 
1010 #define V2_MPT_BYTE_12_BPD_S 5
1011 
1012 #define V2_MPT_BYTE_12_BQP_S 6
1013 
1014 #define V2_MPT_BYTE_12_INNER_PA_VLD_S 7
1015 
1016 #define V2_MPT_BYTE_12_MW_BIND_QPN_S 8
1017 #define V2_MPT_BYTE_12_MW_BIND_QPN_M GENMASK(31, 8)
1018 
1019 #define V2_MPT_BYTE_48_PBL_BA_H_S 0
1020 #define V2_MPT_BYTE_48_PBL_BA_H_M GENMASK(28, 0)
1021 
1022 #define V2_MPT_BYTE_48_BLK_MODE_S 29
1023 
1024 #define V2_MPT_BYTE_56_PA0_H_S 0
1025 #define V2_MPT_BYTE_56_PA0_H_M GENMASK(25, 0)
1026 
1027 #define V2_MPT_BYTE_64_PA1_H_S 0
1028 #define V2_MPT_BYTE_64_PA1_H_M GENMASK(25, 0)
1029 
1030 #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S 28
1031 #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M GENMASK(31, 28)
1032 
1033 #define	V2_DB_BYTE_4_TAG_S 0
1034 #define V2_DB_BYTE_4_TAG_M GENMASK(23, 0)
1035 
1036 #define	V2_DB_BYTE_4_CMD_S 24
1037 #define V2_DB_BYTE_4_CMD_M GENMASK(27, 24)
1038 
1039 #define V2_DB_PARAMETER_IDX_S 0
1040 #define V2_DB_PARAMETER_IDX_M GENMASK(15, 0)
1041 
1042 #define V2_DB_PARAMETER_SL_S 16
1043 #define V2_DB_PARAMETER_SL_M GENMASK(18, 16)
1044 
1045 #define	V2_CQ_DB_BYTE_4_TAG_S 0
1046 #define V2_CQ_DB_BYTE_4_TAG_M GENMASK(23, 0)
1047 
1048 #define	V2_CQ_DB_BYTE_4_CMD_S 24
1049 #define V2_CQ_DB_BYTE_4_CMD_M GENMASK(27, 24)
1050 
1051 #define V2_CQ_DB_PARAMETER_CONS_IDX_S 0
1052 #define V2_CQ_DB_PARAMETER_CONS_IDX_M GENMASK(23, 0)
1053 
1054 #define V2_CQ_DB_PARAMETER_CMD_SN_S 25
1055 #define V2_CQ_DB_PARAMETER_CMD_SN_M GENMASK(26, 25)
1056 
1057 #define V2_CQ_DB_PARAMETER_NOTIFY_S 24
1058 
1059 struct hns_roce_v2_ud_send_wqe {
1060 	__le32	byte_4;
1061 	__le32	msg_len;
1062 	__le32	immtdata;
1063 	__le32	byte_16;
1064 	__le32	byte_20;
1065 	__le32	byte_24;
1066 	__le32	qkey;
1067 	__le32	byte_32;
1068 	__le32	byte_36;
1069 	__le32	byte_40;
1070 	__le32	dmac;
1071 	__le32	byte_48;
1072 	u8	dgid[GID_LEN_V2];
1073 
1074 };
1075 #define	V2_UD_SEND_WQE_BYTE_4_OPCODE_S 0
1076 #define V2_UD_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
1077 
1078 #define	V2_UD_SEND_WQE_BYTE_4_OWNER_S 7
1079 
1080 #define	V2_UD_SEND_WQE_BYTE_4_CQE_S 8
1081 
1082 #define	V2_UD_SEND_WQE_BYTE_4_SE_S 11
1083 
1084 #define	V2_UD_SEND_WQE_BYTE_16_PD_S 0
1085 #define V2_UD_SEND_WQE_BYTE_16_PD_M GENMASK(23, 0)
1086 
1087 #define	V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S 24
1088 #define V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
1089 
1090 #define	V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
1091 #define V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
1092 
1093 #define	V2_UD_SEND_WQE_BYTE_24_UDPSPN_S 16
1094 #define V2_UD_SEND_WQE_BYTE_24_UDPSPN_M GENMASK(31, 16)
1095 
1096 #define	V2_UD_SEND_WQE_BYTE_32_DQPN_S 0
1097 #define V2_UD_SEND_WQE_BYTE_32_DQPN_M GENMASK(23, 0)
1098 
1099 #define	V2_UD_SEND_WQE_BYTE_36_VLAN_S 0
1100 #define V2_UD_SEND_WQE_BYTE_36_VLAN_M GENMASK(15, 0)
1101 
1102 #define	V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S 16
1103 #define V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M GENMASK(23, 16)
1104 
1105 #define	V2_UD_SEND_WQE_BYTE_36_TCLASS_S 24
1106 #define V2_UD_SEND_WQE_BYTE_36_TCLASS_M GENMASK(31, 24)
1107 
1108 #define	V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S 0
1109 #define V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M GENMASK(19, 0)
1110 
1111 #define	V2_UD_SEND_WQE_BYTE_40_SL_S 20
1112 #define V2_UD_SEND_WQE_BYTE_40_SL_M GENMASK(23, 20)
1113 
1114 #define	V2_UD_SEND_WQE_BYTE_40_PORTN_S 24
1115 #define V2_UD_SEND_WQE_BYTE_40_PORTN_M GENMASK(26, 24)
1116 
1117 #define V2_UD_SEND_WQE_BYTE_40_UD_VLAN_EN_S 30
1118 
1119 #define	V2_UD_SEND_WQE_BYTE_40_LBI_S 31
1120 
1121 #define	V2_UD_SEND_WQE_DMAC_0_S 0
1122 #define V2_UD_SEND_WQE_DMAC_0_M GENMASK(7, 0)
1123 
1124 #define	V2_UD_SEND_WQE_DMAC_1_S 8
1125 #define V2_UD_SEND_WQE_DMAC_1_M GENMASK(15, 8)
1126 
1127 #define	V2_UD_SEND_WQE_DMAC_2_S 16
1128 #define V2_UD_SEND_WQE_DMAC_2_M GENMASK(23, 16)
1129 
1130 #define	V2_UD_SEND_WQE_DMAC_3_S 24
1131 #define V2_UD_SEND_WQE_DMAC_3_M GENMASK(31, 24)
1132 
1133 #define	V2_UD_SEND_WQE_BYTE_48_DMAC_4_S 0
1134 #define V2_UD_SEND_WQE_BYTE_48_DMAC_4_M GENMASK(7, 0)
1135 
1136 #define	V2_UD_SEND_WQE_BYTE_48_DMAC_5_S 8
1137 #define V2_UD_SEND_WQE_BYTE_48_DMAC_5_M GENMASK(15, 8)
1138 
1139 #define	V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S 16
1140 #define V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M GENMASK(23, 16)
1141 
1142 #define	V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_S 24
1143 #define V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_M GENMASK(31, 24)
1144 
1145 struct hns_roce_v2_rc_send_wqe {
1146 	__le32		byte_4;
1147 	__le32		msg_len;
1148 	union {
1149 		__le32  inv_key;
1150 		__le32  immtdata;
1151 	};
1152 	__le32		byte_16;
1153 	__le32		byte_20;
1154 	__le32		rkey;
1155 	__le64		va;
1156 };
1157 
1158 #define	V2_RC_SEND_WQE_BYTE_4_OPCODE_S 0
1159 #define V2_RC_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
1160 
1161 #define V2_RC_SEND_WQE_BYTE_4_OWNER_S 7
1162 
1163 #define V2_RC_SEND_WQE_BYTE_4_CQE_S 8
1164 
1165 #define V2_RC_SEND_WQE_BYTE_4_FENCE_S 9
1166 
1167 #define V2_RC_SEND_WQE_BYTE_4_SO_S 10
1168 
1169 #define V2_RC_SEND_WQE_BYTE_4_SE_S 11
1170 
1171 #define V2_RC_SEND_WQE_BYTE_4_INLINE_S 12
1172 
1173 #define V2_RC_FRMR_WQE_BYTE_4_BIND_EN_S 19
1174 
1175 #define V2_RC_FRMR_WQE_BYTE_4_ATOMIC_S 20
1176 
1177 #define V2_RC_FRMR_WQE_BYTE_4_RR_S 21
1178 
1179 #define V2_RC_FRMR_WQE_BYTE_4_RW_S 22
1180 
1181 #define V2_RC_FRMR_WQE_BYTE_4_LW_S 23
1182 
1183 #define	V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_S 0
1184 #define V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_M GENMASK(23, 0)
1185 
1186 #define	V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S 24
1187 #define V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
1188 
1189 #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
1190 #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
1191 
1192 struct hns_roce_wqe_frmr_seg {
1193 	__le32	pbl_size;
1194 	__le32	mode_buf_pg_sz;
1195 };
1196 
1197 #define V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_S	4
1198 #define V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_M	GENMASK(7, 4)
1199 
1200 #define V2_RC_FRMR_WQE_BYTE_40_BLK_MODE_S 8
1201 
1202 struct hns_roce_v2_wqe_data_seg {
1203 	__le32    len;
1204 	__le32    lkey;
1205 	__le64    addr;
1206 };
1207 
1208 struct hns_roce_v2_db {
1209 	__le32	byte_4;
1210 	__le32	parameter;
1211 };
1212 
1213 struct hns_roce_query_version {
1214 	__le16 rocee_vendor_id;
1215 	__le16 rocee_hw_version;
1216 	__le32 rsv[5];
1217 };
1218 
1219 struct hns_roce_query_fw_info {
1220 	__le32 fw_ver;
1221 	__le32 rsv[5];
1222 };
1223 
1224 struct hns_roce_func_clear {
1225 	__le32 rst_funcid_en;
1226 	__le32 func_done;
1227 	__le32 rsv[4];
1228 };
1229 
1230 #define FUNC_CLEAR_RST_FUN_DONE_S 0
1231 /* Each physical function manages up to 248 virtual functions, it takes up to
1232  * 100ms for each function to execute clear. If an abnormal reset occurs, it is
1233  * executed twice at most, so it takes up to 249 * 2 * 100ms.
1234  */
1235 #define HNS_ROCE_V2_FUNC_CLEAR_TIMEOUT_MSECS	(249 * 2 * 100)
1236 #define HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_INTERVAL	40
1237 #define HNS_ROCE_V2_READ_FUNC_CLEAR_FLAG_FAIL_WAIT	20
1238 
1239 struct hns_roce_cfg_llm_a {
1240 	__le32 base_addr_l;
1241 	__le32 base_addr_h;
1242 	__le32 depth_pgsz_init_en;
1243 	__le32 head_ba_l;
1244 	__le32 head_ba_h_nxtptr;
1245 	__le32 head_ptr;
1246 };
1247 
1248 #define CFG_LLM_QUE_DEPTH_S 0
1249 #define CFG_LLM_QUE_DEPTH_M GENMASK(12, 0)
1250 
1251 #define CFG_LLM_QUE_PGSZ_S 16
1252 #define CFG_LLM_QUE_PGSZ_M GENMASK(19, 16)
1253 
1254 #define CFG_LLM_INIT_EN_S 20
1255 #define CFG_LLM_INIT_EN_M GENMASK(20, 20)
1256 
1257 #define CFG_LLM_HEAD_PTR_S 0
1258 #define CFG_LLM_HEAD_PTR_M GENMASK(11, 0)
1259 
1260 struct hns_roce_cfg_llm_b {
1261 	__le32 tail_ba_l;
1262 	__le32 tail_ba_h;
1263 	__le32 tail_ptr;
1264 	__le32 rsv[3];
1265 };
1266 
1267 #define CFG_LLM_TAIL_BA_H_S 0
1268 #define CFG_LLM_TAIL_BA_H_M GENMASK(19, 0)
1269 
1270 #define CFG_LLM_TAIL_PTR_S 0
1271 #define CFG_LLM_TAIL_PTR_M GENMASK(11, 0)
1272 
1273 struct hns_roce_cfg_global_param {
1274 	__le32 time_cfg_udp_port;
1275 	__le32 rsv[5];
1276 };
1277 
1278 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S 0
1279 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M GENMASK(9, 0)
1280 
1281 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S 16
1282 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M GENMASK(31, 16)
1283 
1284 struct hns_roce_pf_res_a {
1285 	__le32	rsv;
1286 	__le32	qpc_bt_idx_num;
1287 	__le32	srqc_bt_idx_num;
1288 	__le32	cqc_bt_idx_num;
1289 	__le32	mpt_bt_idx_num;
1290 	__le32	eqc_bt_idx_num;
1291 };
1292 
1293 #define PF_RES_DATA_1_PF_QPC_BT_IDX_S 0
1294 #define PF_RES_DATA_1_PF_QPC_BT_IDX_M GENMASK(10, 0)
1295 
1296 #define PF_RES_DATA_1_PF_QPC_BT_NUM_S 16
1297 #define PF_RES_DATA_1_PF_QPC_BT_NUM_M GENMASK(27, 16)
1298 
1299 #define PF_RES_DATA_2_PF_SRQC_BT_IDX_S 0
1300 #define PF_RES_DATA_2_PF_SRQC_BT_IDX_M GENMASK(8, 0)
1301 
1302 #define PF_RES_DATA_2_PF_SRQC_BT_NUM_S 16
1303 #define PF_RES_DATA_2_PF_SRQC_BT_NUM_M GENMASK(25, 16)
1304 
1305 #define PF_RES_DATA_3_PF_CQC_BT_IDX_S 0
1306 #define PF_RES_DATA_3_PF_CQC_BT_IDX_M GENMASK(8, 0)
1307 
1308 #define PF_RES_DATA_3_PF_CQC_BT_NUM_S 16
1309 #define PF_RES_DATA_3_PF_CQC_BT_NUM_M GENMASK(25, 16)
1310 
1311 #define PF_RES_DATA_4_PF_MPT_BT_IDX_S 0
1312 #define PF_RES_DATA_4_PF_MPT_BT_IDX_M GENMASK(8, 0)
1313 
1314 #define PF_RES_DATA_4_PF_MPT_BT_NUM_S 16
1315 #define PF_RES_DATA_4_PF_MPT_BT_NUM_M GENMASK(25, 16)
1316 
1317 #define PF_RES_DATA_5_PF_EQC_BT_IDX_S 0
1318 #define PF_RES_DATA_5_PF_EQC_BT_IDX_M GENMASK(8, 0)
1319 
1320 #define PF_RES_DATA_5_PF_EQC_BT_NUM_S 16
1321 #define PF_RES_DATA_5_PF_EQC_BT_NUM_M GENMASK(25, 16)
1322 
1323 struct hns_roce_pf_res_b {
1324 	__le32	rsv0;
1325 	__le32	smac_idx_num;
1326 	__le32	sgid_idx_num;
1327 	__le32	qid_idx_sl_num;
1328 	__le32	sccc_bt_idx_num;
1329 	__le32	rsv;
1330 };
1331 
1332 #define PF_RES_DATA_1_PF_SMAC_IDX_S 0
1333 #define PF_RES_DATA_1_PF_SMAC_IDX_M GENMASK(7, 0)
1334 
1335 #define PF_RES_DATA_1_PF_SMAC_NUM_S 8
1336 #define PF_RES_DATA_1_PF_SMAC_NUM_M GENMASK(16, 8)
1337 
1338 #define PF_RES_DATA_2_PF_SGID_IDX_S 0
1339 #define PF_RES_DATA_2_PF_SGID_IDX_M GENMASK(7, 0)
1340 
1341 #define PF_RES_DATA_2_PF_SGID_NUM_S 8
1342 #define PF_RES_DATA_2_PF_SGID_NUM_M GENMASK(16, 8)
1343 
1344 #define PF_RES_DATA_3_PF_QID_IDX_S 0
1345 #define PF_RES_DATA_3_PF_QID_IDX_M GENMASK(9, 0)
1346 
1347 #define PF_RES_DATA_3_PF_SL_NUM_S 16
1348 #define PF_RES_DATA_3_PF_SL_NUM_M GENMASK(26, 16)
1349 
1350 #define PF_RES_DATA_4_PF_SCCC_BT_IDX_S 0
1351 #define PF_RES_DATA_4_PF_SCCC_BT_IDX_M GENMASK(8, 0)
1352 
1353 #define PF_RES_DATA_4_PF_SCCC_BT_NUM_S 9
1354 #define PF_RES_DATA_4_PF_SCCC_BT_NUM_M GENMASK(17, 9)
1355 
1356 struct hns_roce_pf_timer_res_a {
1357 	__le32	rsv0;
1358 	__le32	qpc_timer_bt_idx_num;
1359 	__le32	cqc_timer_bt_idx_num;
1360 	__le32	rsv[3];
1361 };
1362 
1363 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_IDX_S 0
1364 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_IDX_M GENMASK(11, 0)
1365 
1366 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_S 16
1367 #define PF_RES_DATA_1_PF_QPC_TIMER_BT_NUM_M GENMASK(28, 16)
1368 
1369 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_IDX_S 0
1370 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_IDX_M GENMASK(10, 0)
1371 
1372 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_S 16
1373 #define PF_RES_DATA_2_PF_CQC_TIMER_BT_NUM_M GENMASK(27, 16)
1374 
1375 struct hns_roce_vf_res_a {
1376 	__le32 vf_id;
1377 	__le32 vf_qpc_bt_idx_num;
1378 	__le32 vf_srqc_bt_idx_num;
1379 	__le32 vf_cqc_bt_idx_num;
1380 	__le32 vf_mpt_bt_idx_num;
1381 	__le32 vf_eqc_bt_idx_num;
1382 };
1383 
1384 #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_S 0
1385 #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_M GENMASK(10, 0)
1386 
1387 #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_S 16
1388 #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_M GENMASK(27, 16)
1389 
1390 #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S 0
1391 #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M GENMASK(8, 0)
1392 
1393 #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S 16
1394 #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M GENMASK(25, 16)
1395 
1396 #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_S 0
1397 #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_M GENMASK(8, 0)
1398 
1399 #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_S 16
1400 #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_M GENMASK(25, 16)
1401 
1402 #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_S 0
1403 #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_M GENMASK(8, 0)
1404 
1405 #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_S 16
1406 #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_M GENMASK(25, 16)
1407 
1408 #define VF_RES_A_DATA_5_VF_EQC_IDX_S 0
1409 #define VF_RES_A_DATA_5_VF_EQC_IDX_M GENMASK(8, 0)
1410 
1411 #define VF_RES_A_DATA_5_VF_EQC_NUM_S 16
1412 #define VF_RES_A_DATA_5_VF_EQC_NUM_M GENMASK(25, 16)
1413 
1414 struct hns_roce_vf_res_b {
1415 	__le32 rsv0;
1416 	__le32 vf_smac_idx_num;
1417 	__le32 vf_sgid_idx_num;
1418 	__le32 vf_qid_idx_sl_num;
1419 	__le32 vf_sccc_idx_num;
1420 	__le32 rsv1;
1421 };
1422 
1423 #define VF_RES_B_DATA_0_VF_ID_S 0
1424 #define VF_RES_B_DATA_0_VF_ID_M GENMASK(7, 0)
1425 
1426 #define VF_RES_B_DATA_1_VF_SMAC_IDX_S 0
1427 #define VF_RES_B_DATA_1_VF_SMAC_IDX_M GENMASK(7, 0)
1428 
1429 #define VF_RES_B_DATA_1_VF_SMAC_NUM_S 8
1430 #define VF_RES_B_DATA_1_VF_SMAC_NUM_M GENMASK(16, 8)
1431 
1432 #define VF_RES_B_DATA_2_VF_SGID_IDX_S 0
1433 #define VF_RES_B_DATA_2_VF_SGID_IDX_M GENMASK(7, 0)
1434 
1435 #define VF_RES_B_DATA_2_VF_SGID_NUM_S 8
1436 #define VF_RES_B_DATA_2_VF_SGID_NUM_M GENMASK(16, 8)
1437 
1438 #define VF_RES_B_DATA_3_VF_QID_IDX_S 0
1439 #define VF_RES_B_DATA_3_VF_QID_IDX_M GENMASK(9, 0)
1440 
1441 #define VF_RES_B_DATA_3_VF_SL_NUM_S 16
1442 #define VF_RES_B_DATA_3_VF_SL_NUM_M GENMASK(19, 16)
1443 
1444 #define VF_RES_B_DATA_4_VF_SCCC_BT_IDX_S 0
1445 #define VF_RES_B_DATA_4_VF_SCCC_BT_IDX_M GENMASK(8, 0)
1446 
1447 #define VF_RES_B_DATA_4_VF_SCCC_BT_NUM_S 9
1448 #define VF_RES_B_DATA_4_VF_SCCC_BT_NUM_M GENMASK(17, 9)
1449 
1450 struct hns_roce_vf_switch {
1451 	__le32 rocee_sel;
1452 	__le32 fun_id;
1453 	__le32 cfg;
1454 	__le32 resv1;
1455 	__le32 resv2;
1456 	__le32 resv3;
1457 };
1458 
1459 #define VF_SWITCH_DATA_FUN_ID_VF_ID_S 3
1460 #define VF_SWITCH_DATA_FUN_ID_VF_ID_M GENMASK(10, 3)
1461 
1462 #define VF_SWITCH_DATA_CFG_ALW_LPBK_S 1
1463 #define VF_SWITCH_DATA_CFG_ALW_LCL_LPBK_S 2
1464 #define VF_SWITCH_DATA_CFG_ALW_DST_OVRD_S 3
1465 
1466 struct hns_roce_post_mbox {
1467 	__le32	in_param_l;
1468 	__le32	in_param_h;
1469 	__le32	out_param_l;
1470 	__le32	out_param_h;
1471 	__le32	cmd_tag;
1472 	__le32	token_event_en;
1473 };
1474 
1475 struct hns_roce_mbox_status {
1476 	__le32	mb_status_hw_run;
1477 	__le32	rsv[5];
1478 };
1479 
1480 struct hns_roce_cfg_bt_attr {
1481 	__le32 vf_qpc_cfg;
1482 	__le32 vf_srqc_cfg;
1483 	__le32 vf_cqc_cfg;
1484 	__le32 vf_mpt_cfg;
1485 	__le32 vf_sccc_cfg;
1486 	__le32 rsv;
1487 };
1488 
1489 #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S 0
1490 #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M GENMASK(3, 0)
1491 
1492 #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S 4
1493 #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M GENMASK(7, 4)
1494 
1495 #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S 8
1496 #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M GENMASK(9, 8)
1497 
1498 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S 0
1499 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M GENMASK(3, 0)
1500 
1501 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S 4
1502 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M GENMASK(7, 4)
1503 
1504 #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S 8
1505 #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M GENMASK(9, 8)
1506 
1507 #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S 0
1508 #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M GENMASK(3, 0)
1509 
1510 #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S 4
1511 #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M GENMASK(7, 4)
1512 
1513 #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S 8
1514 #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M GENMASK(9, 8)
1515 
1516 #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S 0
1517 #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M GENMASK(3, 0)
1518 
1519 #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S 4
1520 #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M GENMASK(7, 4)
1521 
1522 #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S 8
1523 #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M GENMASK(9, 8)
1524 
1525 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_S 0
1526 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BA_PGSZ_M GENMASK(3, 0)
1527 
1528 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_S 4
1529 #define CFG_BT_ATTR_DATA_4_VF_SCCC_BUF_PGSZ_M GENMASK(7, 4)
1530 
1531 #define CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_S 8
1532 #define CFG_BT_ATTR_DATA_4_VF_SCCC_HOPNUM_M GENMASK(9, 8)
1533 
1534 struct hns_roce_cfg_sgid_tb {
1535 	__le32	table_idx_rsv;
1536 	__le32	vf_sgid_l;
1537 	__le32	vf_sgid_ml;
1538 	__le32	vf_sgid_mh;
1539 	__le32	vf_sgid_h;
1540 	__le32	vf_sgid_type_rsv;
1541 };
1542 #define CFG_SGID_TB_TABLE_IDX_S 0
1543 #define CFG_SGID_TB_TABLE_IDX_M GENMASK(7, 0)
1544 
1545 #define CFG_SGID_TB_VF_SGID_TYPE_S 0
1546 #define CFG_SGID_TB_VF_SGID_TYPE_M GENMASK(1, 0)
1547 
1548 struct hns_roce_cfg_smac_tb {
1549 	__le32	tb_idx_rsv;
1550 	__le32	vf_smac_l;
1551 	__le32	vf_smac_h_rsv;
1552 	__le32	rsv[3];
1553 };
1554 #define CFG_SMAC_TB_IDX_S 0
1555 #define CFG_SMAC_TB_IDX_M GENMASK(7, 0)
1556 
1557 #define CFG_SMAC_TB_VF_SMAC_H_S 0
1558 #define CFG_SMAC_TB_VF_SMAC_H_M GENMASK(15, 0)
1559 
1560 #define HNS_ROCE_QUERY_PF_CAPS_CMD_NUM 5
1561 struct hns_roce_query_pf_caps_a {
1562 	u8 number_ports;
1563 	u8 local_ca_ack_delay;
1564 	__le16 max_sq_sg;
1565 	__le16 max_sq_inline;
1566 	__le16 max_rq_sg;
1567 	__le32 max_extend_sg;
1568 	__le16 num_qpc_timer;
1569 	__le16 num_cqc_timer;
1570 	__le16 max_srq_sges;
1571 	u8 num_aeq_vectors;
1572 	u8 num_other_vectors;
1573 	u8 max_sq_desc_sz;
1574 	u8 max_rq_desc_sz;
1575 	u8 max_srq_desc_sz;
1576 	u8 cq_entry_sz;
1577 };
1578 
1579 struct hns_roce_query_pf_caps_b {
1580 	u8 mtpt_entry_sz;
1581 	u8 irrl_entry_sz;
1582 	u8 trrl_entry_sz;
1583 	u8 cqc_entry_sz;
1584 	u8 srqc_entry_sz;
1585 	u8 idx_entry_sz;
1586 	u8 scc_ctx_entry_sz;
1587 	u8 max_mtu;
1588 	__le16 qpc_entry_sz;
1589 	__le16 qpc_timer_entry_sz;
1590 	__le16 cqc_timer_entry_sz;
1591 	u8 min_cqes;
1592 	u8 min_wqes;
1593 	__le32 page_size_cap;
1594 	u8 pkey_table_len;
1595 	u8 phy_num_uars;
1596 	u8 ctx_hop_num;
1597 	u8 pbl_hop_num;
1598 };
1599 
1600 struct hns_roce_query_pf_caps_c {
1601 	__le32 cap_flags_num_pds;
1602 	__le32 max_gid_num_cqs;
1603 	__le32 cq_depth;
1604 	__le32 num_mrws;
1605 	__le32 ord_num_qps;
1606 	__le16 sq_depth;
1607 	__le16 rq_depth;
1608 };
1609 
1610 #define V2_QUERY_PF_CAPS_C_NUM_PDS_S 0
1611 #define V2_QUERY_PF_CAPS_C_NUM_PDS_M GENMASK(19, 0)
1612 
1613 #define V2_QUERY_PF_CAPS_C_CAP_FLAGS_S 20
1614 #define V2_QUERY_PF_CAPS_C_CAP_FLAGS_M GENMASK(31, 20)
1615 
1616 #define V2_QUERY_PF_CAPS_C_NUM_CQS_S 0
1617 #define V2_QUERY_PF_CAPS_C_NUM_CQS_M GENMASK(19, 0)
1618 
1619 #define V2_QUERY_PF_CAPS_C_MAX_GID_S 20
1620 #define V2_QUERY_PF_CAPS_C_MAX_GID_M GENMASK(28, 20)
1621 
1622 #define V2_QUERY_PF_CAPS_C_CQ_DEPTH_S 0
1623 #define V2_QUERY_PF_CAPS_C_CQ_DEPTH_M GENMASK(22, 0)
1624 
1625 #define V2_QUERY_PF_CAPS_C_NUM_MRWS_S 0
1626 #define V2_QUERY_PF_CAPS_C_NUM_MRWS_M GENMASK(19, 0)
1627 
1628 #define V2_QUERY_PF_CAPS_C_NUM_QPS_S 0
1629 #define V2_QUERY_PF_CAPS_C_NUM_QPS_M GENMASK(19, 0)
1630 
1631 #define V2_QUERY_PF_CAPS_C_MAX_ORD_S 20
1632 #define V2_QUERY_PF_CAPS_C_MAX_ORD_M GENMASK(27, 20)
1633 
1634 struct hns_roce_query_pf_caps_d {
1635 	__le32 wq_hop_num_max_srqs;
1636 	__le16 srq_depth;
1637 	__le16 cap_flags_ex;
1638 	__le32 num_ceqs_ceq_depth;
1639 	__le32 arm_st_aeq_depth;
1640 	__le32 num_uars_rsv_pds;
1641 	__le32 rsv_uars_rsv_qps;
1642 };
1643 #define V2_QUERY_PF_CAPS_D_NUM_SRQS_S 0
1644 #define V2_QUERY_PF_CAPS_D_NUM_SRQS_M GENMASK(20, 0)
1645 
1646 #define V2_QUERY_PF_CAPS_D_RQWQE_HOP_NUM_S 20
1647 #define V2_QUERY_PF_CAPS_D_RQWQE_HOP_NUM_M GENMASK(21, 20)
1648 
1649 #define V2_QUERY_PF_CAPS_D_EX_SGE_HOP_NUM_S 22
1650 #define V2_QUERY_PF_CAPS_D_EX_SGE_HOP_NUM_M GENMASK(23, 22)
1651 
1652 #define V2_QUERY_PF_CAPS_D_SQWQE_HOP_NUM_S 24
1653 #define V2_QUERY_PF_CAPS_D_SQWQE_HOP_NUM_M GENMASK(25, 24)
1654 
1655 
1656 #define V2_QUERY_PF_CAPS_D_CEQ_DEPTH_S 0
1657 #define V2_QUERY_PF_CAPS_D_CEQ_DEPTH_M GENMASK(21, 0)
1658 
1659 #define V2_QUERY_PF_CAPS_D_NUM_CEQS_S 22
1660 #define V2_QUERY_PF_CAPS_D_NUM_CEQS_M GENMASK(31, 22)
1661 
1662 #define V2_QUERY_PF_CAPS_D_AEQ_DEPTH_S 0
1663 #define V2_QUERY_PF_CAPS_D_AEQ_DEPTH_M GENMASK(21, 0)
1664 
1665 #define V2_QUERY_PF_CAPS_D_AEQ_ARM_ST_S 22
1666 #define V2_QUERY_PF_CAPS_D_AEQ_ARM_ST_M GENMASK(23, 22)
1667 
1668 #define V2_QUERY_PF_CAPS_D_CEQ_ARM_ST_S 24
1669 #define V2_QUERY_PF_CAPS_D_CEQ_ARM_ST_M GENMASK(25, 24)
1670 
1671 #define V2_QUERY_PF_CAPS_D_RSV_PDS_S 0
1672 #define V2_QUERY_PF_CAPS_D_RSV_PDS_M GENMASK(19, 0)
1673 
1674 #define V2_QUERY_PF_CAPS_D_NUM_UARS_S 20
1675 #define V2_QUERY_PF_CAPS_D_NUM_UARS_M GENMASK(27, 20)
1676 
1677 #define V2_QUERY_PF_CAPS_D_RSV_QPS_S 0
1678 #define V2_QUERY_PF_CAPS_D_RSV_QPS_M GENMASK(19, 0)
1679 
1680 #define V2_QUERY_PF_CAPS_D_RSV_UARS_S 20
1681 #define V2_QUERY_PF_CAPS_D_RSV_UARS_M GENMASK(27, 20)
1682 
1683 struct hns_roce_query_pf_caps_e {
1684 	__le32 chunk_size_shift_rsv_mrws;
1685 	__le32 rsv_cqs;
1686 	__le32 rsv_srqs;
1687 	__le32 rsv_lkey;
1688 	__le16 ceq_max_cnt;
1689 	__le16 ceq_period;
1690 	__le16 aeq_max_cnt;
1691 	__le16 aeq_period;
1692 };
1693 
1694 #define V2_QUERY_PF_CAPS_E_RSV_MRWS_S 0
1695 #define V2_QUERY_PF_CAPS_E_RSV_MRWS_M GENMASK(19, 0)
1696 
1697 #define V2_QUERY_PF_CAPS_E_CHUNK_SIZE_SHIFT_S 20
1698 #define V2_QUERY_PF_CAPS_E_CHUNK_SIZE_SHIFT_M GENMASK(31, 20)
1699 
1700 #define V2_QUERY_PF_CAPS_E_RSV_CQS_S 0
1701 #define V2_QUERY_PF_CAPS_E_RSV_CQS_M GENMASK(19, 0)
1702 
1703 #define V2_QUERY_PF_CAPS_E_RSV_SRQS_S 0
1704 #define V2_QUERY_PF_CAPS_E_RSV_SRQS_M GENMASK(19, 0)
1705 
1706 #define V2_QUERY_PF_CAPS_E_RSV_LKEYS_S 0
1707 #define V2_QUERY_PF_CAPS_E_RSV_LKEYS_M GENMASK(19, 0)
1708 
1709 struct hns_roce_cmq_desc {
1710 	__le16 opcode;
1711 	__le16 flag;
1712 	__le16 retval;
1713 	__le16 rsv;
1714 	__le32 data[6];
1715 };
1716 
1717 #define HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS	10000
1718 
1719 #define HNS_ROCE_HW_RUN_BIT_SHIFT	31
1720 #define HNS_ROCE_HW_MB_STATUS_MASK	0xFF
1721 
1722 struct hns_roce_v2_cmq_ring {
1723 	dma_addr_t desc_dma_addr;
1724 	struct hns_roce_cmq_desc *desc;
1725 	u32 head;
1726 	u32 tail;
1727 
1728 	u16 buf_size;
1729 	u16 desc_num;
1730 	int next_to_use;
1731 	int next_to_clean;
1732 	u8 flag;
1733 	spinlock_t lock; /* command queue lock */
1734 };
1735 
1736 struct hns_roce_v2_cmq {
1737 	struct hns_roce_v2_cmq_ring csq;
1738 	struct hns_roce_v2_cmq_ring crq;
1739 	u16 tx_timeout;
1740 	u16 last_status;
1741 };
1742 
1743 enum hns_roce_link_table_type {
1744 	TSQ_LINK_TABLE,
1745 	TPQ_LINK_TABLE,
1746 };
1747 
1748 struct hns_roce_link_table {
1749 	struct hns_roce_buf_list table;
1750 	struct hns_roce_buf_list *pg_list;
1751 	u32 npages;
1752 	u32 pg_sz;
1753 };
1754 
1755 struct hns_roce_link_table_entry {
1756 	u32 blk_ba0;
1757 	u32 blk_ba1_nxt_ptr;
1758 };
1759 #define HNS_ROCE_LINK_TABLE_BA1_S 0
1760 #define HNS_ROCE_LINK_TABLE_BA1_M GENMASK(19, 0)
1761 
1762 #define HNS_ROCE_LINK_TABLE_NXT_PTR_S 20
1763 #define HNS_ROCE_LINK_TABLE_NXT_PTR_M GENMASK(31, 20)
1764 
1765 struct hns_roce_v2_priv {
1766 	struct hnae3_handle *handle;
1767 	struct hns_roce_v2_cmq cmq;
1768 	struct hns_roce_link_table tsq;
1769 	struct hns_roce_link_table tpq;
1770 };
1771 
1772 struct hns_roce_eq_context {
1773 	__le32	byte_4;
1774 	__le32	byte_8;
1775 	__le32	byte_12;
1776 	__le32	eqe_report_timer;
1777 	__le32	eqe_ba0;
1778 	__le32	eqe_ba1;
1779 	__le32	byte_28;
1780 	__le32	byte_32;
1781 	__le32	byte_36;
1782 	__le32	nxt_eqe_ba0;
1783 	__le32	nxt_eqe_ba1;
1784 	__le32	rsv[5];
1785 };
1786 
1787 #define HNS_ROCE_AEQ_DEFAULT_BURST_NUM	0x0
1788 #define HNS_ROCE_AEQ_DEFAULT_INTERVAL	0x0
1789 #define HNS_ROCE_CEQ_DEFAULT_BURST_NUM	0x0
1790 #define HNS_ROCE_CEQ_DEFAULT_INTERVAL	0x0
1791 
1792 #define HNS_ROCE_V2_EQ_STATE_INVALID		0
1793 #define HNS_ROCE_V2_EQ_STATE_VALID		1
1794 #define HNS_ROCE_V2_EQ_STATE_OVERFLOW		2
1795 #define HNS_ROCE_V2_EQ_STATE_FAILURE		3
1796 
1797 #define HNS_ROCE_V2_EQ_OVER_IGNORE_0		0
1798 #define HNS_ROCE_V2_EQ_OVER_IGNORE_1		1
1799 
1800 #define HNS_ROCE_V2_EQ_COALESCE_0		0
1801 #define HNS_ROCE_V2_EQ_COALESCE_1		1
1802 
1803 #define HNS_ROCE_V2_EQ_FIRED			0
1804 #define HNS_ROCE_V2_EQ_ARMED			1
1805 #define HNS_ROCE_V2_EQ_ALWAYS_ARMED		3
1806 
1807 #define HNS_ROCE_EQ_INIT_EQE_CNT		0
1808 #define HNS_ROCE_EQ_INIT_PROD_IDX		0
1809 #define HNS_ROCE_EQ_INIT_REPORT_TIMER		0
1810 #define HNS_ROCE_EQ_INIT_MSI_IDX		0
1811 #define HNS_ROCE_EQ_INIT_CONS_IDX		0
1812 #define HNS_ROCE_EQ_INIT_NXT_EQE_BA		0
1813 
1814 #define HNS_ROCE_V2_CEQ_CEQE_OWNER_S		31
1815 #define HNS_ROCE_V2_AEQ_AEQE_OWNER_S		31
1816 
1817 #define HNS_ROCE_V2_COMP_EQE_NUM		0x1000
1818 #define HNS_ROCE_V2_ASYNC_EQE_NUM		0x1000
1819 
1820 #define HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S	0
1821 #define HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S		1
1822 #define HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S	2
1823 
1824 #define HNS_ROCE_EQ_DB_CMD_AEQ			0x0
1825 #define HNS_ROCE_EQ_DB_CMD_AEQ_ARMED		0x1
1826 #define HNS_ROCE_EQ_DB_CMD_CEQ			0x2
1827 #define HNS_ROCE_EQ_DB_CMD_CEQ_ARMED		0x3
1828 
1829 #define EQ_ENABLE				1
1830 #define EQ_DISABLE				0
1831 
1832 #define EQ_REG_OFFSET				0x4
1833 
1834 #define HNS_ROCE_INT_NAME_LEN			32
1835 #define HNS_ROCE_V2_EQN_M GENMASK(23, 0)
1836 
1837 #define HNS_ROCE_V2_CONS_IDX_M GENMASK(23, 0)
1838 
1839 #define HNS_ROCE_V2_VF_ABN_INT_EN_S 0
1840 #define HNS_ROCE_V2_VF_ABN_INT_EN_M GENMASK(0, 0)
1841 #define HNS_ROCE_V2_VF_ABN_INT_ST_M GENMASK(2, 0)
1842 #define HNS_ROCE_V2_VF_ABN_INT_CFG_M GENMASK(2, 0)
1843 #define HNS_ROCE_V2_VF_EVENT_INT_EN_M GENMASK(0, 0)
1844 
1845 /* WORD0 */
1846 #define HNS_ROCE_EQC_EQ_ST_S 0
1847 #define HNS_ROCE_EQC_EQ_ST_M GENMASK(1, 0)
1848 
1849 #define HNS_ROCE_EQC_HOP_NUM_S 2
1850 #define HNS_ROCE_EQC_HOP_NUM_M GENMASK(3, 2)
1851 
1852 #define HNS_ROCE_EQC_OVER_IGNORE_S 4
1853 #define HNS_ROCE_EQC_OVER_IGNORE_M GENMASK(4, 4)
1854 
1855 #define HNS_ROCE_EQC_COALESCE_S 5
1856 #define HNS_ROCE_EQC_COALESCE_M GENMASK(5, 5)
1857 
1858 #define HNS_ROCE_EQC_ARM_ST_S 6
1859 #define HNS_ROCE_EQC_ARM_ST_M GENMASK(7, 6)
1860 
1861 #define HNS_ROCE_EQC_EQN_S 8
1862 #define HNS_ROCE_EQC_EQN_M GENMASK(15, 8)
1863 
1864 #define HNS_ROCE_EQC_EQE_CNT_S 16
1865 #define HNS_ROCE_EQC_EQE_CNT_M GENMASK(31, 16)
1866 
1867 /* WORD1 */
1868 #define HNS_ROCE_EQC_BA_PG_SZ_S 0
1869 #define HNS_ROCE_EQC_BA_PG_SZ_M GENMASK(3, 0)
1870 
1871 #define HNS_ROCE_EQC_BUF_PG_SZ_S 4
1872 #define HNS_ROCE_EQC_BUF_PG_SZ_M GENMASK(7, 4)
1873 
1874 #define HNS_ROCE_EQC_PROD_INDX_S 8
1875 #define HNS_ROCE_EQC_PROD_INDX_M GENMASK(31, 8)
1876 
1877 /* WORD2 */
1878 #define HNS_ROCE_EQC_MAX_CNT_S 0
1879 #define HNS_ROCE_EQC_MAX_CNT_M GENMASK(15, 0)
1880 
1881 #define HNS_ROCE_EQC_PERIOD_S 16
1882 #define HNS_ROCE_EQC_PERIOD_M GENMASK(31, 16)
1883 
1884 /* WORD3 */
1885 #define HNS_ROCE_EQC_REPORT_TIMER_S 0
1886 #define HNS_ROCE_EQC_REPORT_TIMER_M GENMASK(31, 0)
1887 
1888 /* WORD4 */
1889 #define HNS_ROCE_EQC_EQE_BA_L_S 0
1890 #define HNS_ROCE_EQC_EQE_BA_L_M GENMASK(31, 0)
1891 
1892 /* WORD5 */
1893 #define HNS_ROCE_EQC_EQE_BA_H_S 0
1894 #define HNS_ROCE_EQC_EQE_BA_H_M GENMASK(28, 0)
1895 
1896 /* WORD6 */
1897 #define HNS_ROCE_EQC_SHIFT_S 0
1898 #define HNS_ROCE_EQC_SHIFT_M GENMASK(7, 0)
1899 
1900 #define HNS_ROCE_EQC_MSI_INDX_S 8
1901 #define HNS_ROCE_EQC_MSI_INDX_M GENMASK(15, 8)
1902 
1903 #define HNS_ROCE_EQC_CUR_EQE_BA_L_S 16
1904 #define HNS_ROCE_EQC_CUR_EQE_BA_L_M GENMASK(31, 16)
1905 
1906 /* WORD7 */
1907 #define HNS_ROCE_EQC_CUR_EQE_BA_M_S 0
1908 #define HNS_ROCE_EQC_CUR_EQE_BA_M_M GENMASK(31, 0)
1909 
1910 /* WORD8 */
1911 #define HNS_ROCE_EQC_CUR_EQE_BA_H_S 0
1912 #define HNS_ROCE_EQC_CUR_EQE_BA_H_M GENMASK(3, 0)
1913 
1914 #define HNS_ROCE_EQC_CONS_INDX_S 8
1915 #define HNS_ROCE_EQC_CONS_INDX_M GENMASK(31, 8)
1916 
1917 /* WORD9 */
1918 #define HNS_ROCE_EQC_NXT_EQE_BA_L_S 0
1919 #define HNS_ROCE_EQC_NXT_EQE_BA_L_M GENMASK(31, 0)
1920 
1921 /* WORD10 */
1922 #define HNS_ROCE_EQC_NXT_EQE_BA_H_S 0
1923 #define HNS_ROCE_EQC_NXT_EQE_BA_H_M GENMASK(19, 0)
1924 
1925 #define HNS_ROCE_V2_CEQE_COMP_CQN_S 0
1926 #define HNS_ROCE_V2_CEQE_COMP_CQN_M GENMASK(23, 0)
1927 
1928 #define HNS_ROCE_V2_AEQE_EVENT_TYPE_S 0
1929 #define HNS_ROCE_V2_AEQE_EVENT_TYPE_M GENMASK(7, 0)
1930 
1931 #define HNS_ROCE_V2_AEQE_SUB_TYPE_S 8
1932 #define HNS_ROCE_V2_AEQE_SUB_TYPE_M GENMASK(15, 8)
1933 
1934 #define HNS_ROCE_V2_EQ_DB_CMD_S	16
1935 #define HNS_ROCE_V2_EQ_DB_CMD_M	GENMASK(17, 16)
1936 
1937 #define HNS_ROCE_V2_EQ_DB_TAG_S	0
1938 #define HNS_ROCE_V2_EQ_DB_TAG_M	GENMASK(7, 0)
1939 
1940 #define HNS_ROCE_V2_EQ_DB_PARA_S 0
1941 #define HNS_ROCE_V2_EQ_DB_PARA_M GENMASK(23, 0)
1942 
1943 #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S 0
1944 #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M GENMASK(23, 0)
1945 
1946 struct hns_roce_wqe_atomic_seg {
1947 	__le64          fetchadd_swap_data;
1948 	__le64          cmp_data;
1949 };
1950 
1951 struct hns_roce_sccc_clr {
1952 	__le32 qpn;
1953 	__le32 rsv[5];
1954 };
1955 
1956 struct hns_roce_sccc_clr_done {
1957 	__le32 clr_done;
1958 	__le32 rsv[5];
1959 };
1960 
1961 int hns_roce_v2_query_cqc_info(struct hns_roce_dev *hr_dev, u32 cqn,
1962 			       int *buffer);
1963 
1964 static inline void hns_roce_write64(struct hns_roce_dev *hr_dev, __le32 val[2],
1965 				    void __iomem *dest)
1966 {
1967 	struct hns_roce_v2_priv *priv = hr_dev->priv;
1968 	struct hnae3_handle *handle = priv->handle;
1969 	const struct hnae3_ae_ops *ops = handle->ae_algo->ops;
1970 
1971 	if (!hr_dev->dis_db && !ops->get_hw_reset_stat(handle))
1972 		hns_roce_write64_k(val, dest);
1973 }
1974 
1975 #endif
1976