xref: /openbmc/linux/drivers/infiniband/hw/hns/hns_roce_hw_v2.h (revision 4b0aaacee51eb6592a03fdefd5ce97558518e291)
1 /*
2  * Copyright (c) 2016-2017 Hisilicon Limited.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #ifndef _HNS_ROCE_HW_V2_H
34 #define _HNS_ROCE_HW_V2_H
35 
36 #include <linux/bitops.h>
37 
38 #define HNS_ROCE_VF_QPC_BT_NUM			256
39 #define HNS_ROCE_VF_SRQC_BT_NUM			64
40 #define HNS_ROCE_VF_CQC_BT_NUM			64
41 #define HNS_ROCE_VF_MPT_BT_NUM			64
42 #define HNS_ROCE_VF_EQC_NUM			64
43 #define HNS_ROCE_VF_SMAC_NUM			32
44 #define HNS_ROCE_VF_SGID_NUM			32
45 #define HNS_ROCE_VF_SL_NUM			8
46 
47 #define HNS_ROCE_V2_MAX_QP_NUM			0x2000
48 #define HNS_ROCE_V2_MAX_WQE_NUM			0x8000
49 #define HNS_ROCE_V2_MAX_CQ_NUM			0x8000
50 #define HNS_ROCE_V2_MAX_CQE_NUM			0x10000
51 #define HNS_ROCE_V2_MAX_RQ_SGE_NUM		0x100
52 #define HNS_ROCE_V2_MAX_SQ_SGE_NUM		0xff
53 #define HNS_ROCE_V2_MAX_SQ_INLINE		0x20
54 #define HNS_ROCE_V2_UAR_NUM			256
55 #define HNS_ROCE_V2_PHY_UAR_NUM			1
56 #define HNS_ROCE_V2_MAX_IRQ_NUM			65
57 #define HNS_ROCE_V2_COMP_VEC_NUM		63
58 #define HNS_ROCE_V2_AEQE_VEC_NUM		1
59 #define HNS_ROCE_V2_ABNORMAL_VEC_NUM		1
60 #define HNS_ROCE_V2_MAX_MTPT_NUM		0x8000
61 #define HNS_ROCE_V2_MAX_MTT_SEGS		0x1000000
62 #define HNS_ROCE_V2_MAX_CQE_SEGS		0x1000000
63 #define HNS_ROCE_V2_MAX_PD_NUM			0x1000000
64 #define HNS_ROCE_V2_MAX_QP_INIT_RDMA		128
65 #define HNS_ROCE_V2_MAX_QP_DEST_RDMA		128
66 #define HNS_ROCE_V2_MAX_SQ_DESC_SZ		64
67 #define HNS_ROCE_V2_MAX_RQ_DESC_SZ		16
68 #define HNS_ROCE_V2_MAX_SRQ_DESC_SZ		64
69 #define HNS_ROCE_V2_QPC_ENTRY_SZ		256
70 #define HNS_ROCE_V2_IRRL_ENTRY_SZ		64
71 #define HNS_ROCE_V2_TRRL_ENTRY_SZ		48
72 #define HNS_ROCE_V2_CQC_ENTRY_SZ		64
73 #define HNS_ROCE_V2_MTPT_ENTRY_SZ		64
74 #define HNS_ROCE_V2_MTT_ENTRY_SZ		64
75 #define HNS_ROCE_V2_CQE_ENTRY_SIZE		32
76 #define HNS_ROCE_V2_PAGE_SIZE_SUPPORTED		0xFFFFF000
77 #define HNS_ROCE_V2_MAX_INNER_MTPT_NUM		2
78 #define HNS_ROCE_INVALID_LKEY			0x100
79 #define HNS_ROCE_CMQ_TX_TIMEOUT			30000
80 #define HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE	2
81 
82 #define HNS_ROCE_CONTEXT_HOP_NUM		1
83 #define HNS_ROCE_MTT_HOP_NUM			1
84 #define HNS_ROCE_CQE_HOP_NUM			1
85 #define HNS_ROCE_PBL_HOP_NUM			2
86 #define HNS_ROCE_EQE_HOP_NUM			2
87 
88 #define HNS_ROCE_V2_GID_INDEX_NUM		256
89 
90 #define HNS_ROCE_V2_TABLE_CHUNK_SIZE		(1 << 18)
91 
92 #define HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT	0
93 #define HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT	1
94 #define HNS_ROCE_CMD_FLAG_NEXT_SHIFT		2
95 #define HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT	3
96 #define HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT		4
97 #define HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT	5
98 
99 #define HNS_ROCE_CMD_FLAG_IN		BIT(HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT)
100 #define HNS_ROCE_CMD_FLAG_OUT		BIT(HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT)
101 #define HNS_ROCE_CMD_FLAG_NEXT		BIT(HNS_ROCE_CMD_FLAG_NEXT_SHIFT)
102 #define HNS_ROCE_CMD_FLAG_WR		BIT(HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT)
103 #define HNS_ROCE_CMD_FLAG_NO_INTR	BIT(HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT)
104 #define HNS_ROCE_CMD_FLAG_ERR_INTR	BIT(HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT)
105 
106 #define HNS_ROCE_CMQ_DESC_NUM_S		3
107 #define HNS_ROCE_CMQ_EN_B		16
108 #define HNS_ROCE_CMQ_ENABLE		BIT(HNS_ROCE_CMQ_EN_B)
109 
110 #define check_whether_last_step(hop_num, step_idx) \
111 	((step_idx == 0 && hop_num == HNS_ROCE_HOP_NUM_0) || \
112 	(step_idx == 1 && hop_num == 1) || \
113 	(step_idx == 2 && hop_num == 2))
114 
115 #define CMD_CSQ_DESC_NUM		1024
116 #define CMD_CRQ_DESC_NUM		1024
117 
118 enum {
119 	NO_ARMED = 0x0,
120 	REG_NXT_CEQE = 0x2,
121 	REG_NXT_SE_CEQE = 0x3
122 };
123 
124 #define V2_CQ_DB_REQ_NOT_SOL			0
125 #define V2_CQ_DB_REQ_NOT			1
126 
127 #define V2_CQ_STATE_VALID			1
128 #define V2_QKEY_VAL				0x80010000
129 
130 #define	GID_LEN_V2				16
131 
132 #define HNS_ROCE_V2_CQE_QPN_MASK		0x3ffff
133 
134 enum {
135 	HNS_ROCE_V2_WQE_OP_SEND				= 0x0,
136 	HNS_ROCE_V2_WQE_OP_SEND_WITH_INV		= 0x1,
137 	HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM		= 0x2,
138 	HNS_ROCE_V2_WQE_OP_RDMA_WRITE			= 0x3,
139 	HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM		= 0x4,
140 	HNS_ROCE_V2_WQE_OP_RDMA_READ			= 0x5,
141 	HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP		= 0x6,
142 	HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD		= 0x7,
143 	HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP	= 0x8,
144 	HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD	= 0x9,
145 	HNS_ROCE_V2_WQE_OP_FAST_REG_PMR			= 0xa,
146 	HNS_ROCE_V2_WQE_OP_LOCAL_INV			= 0xb,
147 	HNS_ROCE_V2_WQE_OP_BIND_MW_TYPE			= 0xc,
148 	HNS_ROCE_V2_WQE_OP_MASK				= 0x1f,
149 };
150 
151 enum {
152 	HNS_ROCE_SQ_OPCODE_SEND = 0x0,
153 	HNS_ROCE_SQ_OPCODE_SEND_WITH_INV = 0x1,
154 	HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM = 0x2,
155 	HNS_ROCE_SQ_OPCODE_RDMA_WRITE = 0x3,
156 	HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM = 0x4,
157 	HNS_ROCE_SQ_OPCODE_RDMA_READ = 0x5,
158 	HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP = 0x6,
159 	HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD = 0x7,
160 	HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP = 0x8,
161 	HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD = 0x9,
162 	HNS_ROCE_SQ_OPCODE_FAST_REG_WR = 0xa,
163 	HNS_ROCE_SQ_OPCODE_LOCAL_INV = 0xb,
164 	HNS_ROCE_SQ_OPCODE_BIND_MW = 0xc,
165 };
166 
167 enum {
168 	/* rq operations */
169 	HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM = 0x0,
170 	HNS_ROCE_V2_OPCODE_SEND = 0x1,
171 	HNS_ROCE_V2_OPCODE_SEND_WITH_IMM = 0x2,
172 	HNS_ROCE_V2_OPCODE_SEND_WITH_INV = 0x3,
173 };
174 
175 enum {
176 	HNS_ROCE_V2_SQ_DB	= 0x0,
177 	HNS_ROCE_V2_RQ_DB	= 0x1,
178 	HNS_ROCE_V2_SRQ_DB	= 0x2,
179 	HNS_ROCE_V2_CQ_DB_PTR	= 0x3,
180 	HNS_ROCE_V2_CQ_DB_NTR	= 0x4,
181 };
182 
183 enum {
184 	HNS_ROCE_CQE_V2_SUCCESS				= 0x00,
185 	HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR		= 0x01,
186 	HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR			= 0x02,
187 	HNS_ROCE_CQE_V2_LOCAL_PROT_ERR			= 0x04,
188 	HNS_ROCE_CQE_V2_WR_FLUSH_ERR			= 0x05,
189 	HNS_ROCE_CQE_V2_MW_BIND_ERR			= 0x06,
190 	HNS_ROCE_CQE_V2_BAD_RESP_ERR			= 0x10,
191 	HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR		= 0x11,
192 	HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR		= 0x12,
193 	HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR		= 0x13,
194 	HNS_ROCE_CQE_V2_REMOTE_OP_ERR			= 0x14,
195 	HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR		= 0x15,
196 	HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR		= 0x16,
197 	HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR		= 0x22,
198 
199 	HNS_ROCE_V2_CQE_STATUS_MASK			= 0xff,
200 };
201 
202 /* CMQ command */
203 enum hns_roce_opcode_type {
204 	HNS_ROCE_OPC_QUERY_HW_VER			= 0x8000,
205 	HNS_ROCE_OPC_CFG_GLOBAL_PARAM			= 0x8001,
206 	HNS_ROCE_OPC_ALLOC_PF_RES			= 0x8004,
207 	HNS_ROCE_OPC_QUERY_PF_RES			= 0x8400,
208 	HNS_ROCE_OPC_ALLOC_VF_RES			= 0x8401,
209 	HNS_ROCE_OPC_CFG_EXT_LLM			= 0x8403,
210 	HNS_ROCE_OPC_CFG_TMOUT_LLM			= 0x8404,
211 	HNS_ROCE_OPC_CFG_SGID_TB			= 0x8500,
212 	HNS_ROCE_OPC_CFG_SMAC_TB			= 0x8501,
213 	HNS_ROCE_OPC_CFG_BT_ATTR			= 0x8506,
214 };
215 
216 enum {
217 	TYPE_CRQ,
218 	TYPE_CSQ,
219 };
220 
221 enum hns_roce_cmd_return_status {
222 	CMD_EXEC_SUCCESS	= 0,
223 	CMD_NO_AUTH		= 1,
224 	CMD_NOT_EXEC		= 2,
225 	CMD_QUEUE_FULL		= 3,
226 };
227 
228 enum hns_roce_sgid_type {
229 	GID_TYPE_FLAG_ROCE_V1 = 0,
230 	GID_TYPE_FLAG_ROCE_V2_IPV4,
231 	GID_TYPE_FLAG_ROCE_V2_IPV6,
232 };
233 
234 struct hns_roce_v2_cq_context {
235 	__le32	byte_4_pg_ceqn;
236 	__le32	byte_8_cqn;
237 	__le32	cqe_cur_blk_addr;
238 	__le32	byte_16_hop_addr;
239 	__le32	cqe_nxt_blk_addr;
240 	__le32	byte_24_pgsz_addr;
241 	__le32	byte_28_cq_pi;
242 	__le32	byte_32_cq_ci;
243 	__le32	cqe_ba;
244 	__le32	byte_40_cqe_ba;
245 	__le32	byte_44_db_record;
246 	__le32	db_record_addr;
247 	__le32	byte_52_cqe_cnt;
248 	__le32	byte_56_cqe_period_maxcnt;
249 	__le32	cqe_report_timer;
250 	__le32	byte_64_se_cqe_idx;
251 };
252 #define HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM 0x0
253 #define HNS_ROCE_V2_CQ_DEFAULT_INTERVAL	0x0
254 
255 #define	V2_CQC_BYTE_4_CQ_ST_S 0
256 #define V2_CQC_BYTE_4_CQ_ST_M GENMASK(1, 0)
257 
258 #define	V2_CQC_BYTE_4_POLL_S 2
259 
260 #define	V2_CQC_BYTE_4_SE_S 3
261 
262 #define	V2_CQC_BYTE_4_OVER_IGNORE_S 4
263 
264 #define	V2_CQC_BYTE_4_COALESCE_S 5
265 
266 #define	V2_CQC_BYTE_4_ARM_ST_S 6
267 #define V2_CQC_BYTE_4_ARM_ST_M GENMASK(7, 6)
268 
269 #define	V2_CQC_BYTE_4_SHIFT_S 8
270 #define V2_CQC_BYTE_4_SHIFT_M GENMASK(12, 8)
271 
272 #define	V2_CQC_BYTE_4_CMD_SN_S 13
273 #define V2_CQC_BYTE_4_CMD_SN_M GENMASK(14, 13)
274 
275 #define	V2_CQC_BYTE_4_CEQN_S 15
276 #define V2_CQC_BYTE_4_CEQN_M GENMASK(23, 15)
277 
278 #define	V2_CQC_BYTE_4_PAGE_OFFSET_S 24
279 #define V2_CQC_BYTE_4_PAGE_OFFSET_M GENMASK(31, 24)
280 
281 #define	V2_CQC_BYTE_8_CQN_S 0
282 #define V2_CQC_BYTE_8_CQN_M GENMASK(23, 0)
283 
284 #define	V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S 0
285 #define V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M GENMASK(19, 0)
286 
287 #define	V2_CQC_BYTE_16_CQE_HOP_NUM_S 30
288 #define V2_CQC_BYTE_16_CQE_HOP_NUM_M GENMASK(31, 30)
289 
290 #define	V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S 0
291 #define V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M GENMASK(19, 0)
292 
293 #define	V2_CQC_BYTE_24_CQE_BA_PG_SZ_S 24
294 #define V2_CQC_BYTE_24_CQE_BA_PG_SZ_M GENMASK(27, 24)
295 
296 #define	V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S 28
297 #define V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M GENMASK(31, 28)
298 
299 #define	V2_CQC_BYTE_28_CQ_PRODUCER_IDX_S 0
300 #define V2_CQC_BYTE_28_CQ_PRODUCER_IDX_M GENMASK(23, 0)
301 
302 #define	V2_CQC_BYTE_32_CQ_CONSUMER_IDX_S 0
303 #define V2_CQC_BYTE_32_CQ_CONSUMER_IDX_M GENMASK(23, 0)
304 
305 #define	V2_CQC_BYTE_40_CQE_BA_S 0
306 #define V2_CQC_BYTE_40_CQE_BA_M GENMASK(28, 0)
307 
308 #define	V2_CQC_BYTE_44_DB_RECORD_EN_S 0
309 
310 #define	V2_CQC_BYTE_44_DB_RECORD_ADDR_S 1
311 #define	V2_CQC_BYTE_44_DB_RECORD_ADDR_M GENMASK(31, 1)
312 
313 #define	V2_CQC_BYTE_52_CQE_CNT_S 0
314 #define	V2_CQC_BYTE_52_CQE_CNT_M GENMASK(23, 0)
315 
316 #define	V2_CQC_BYTE_56_CQ_MAX_CNT_S 0
317 #define V2_CQC_BYTE_56_CQ_MAX_CNT_M GENMASK(15, 0)
318 
319 #define	V2_CQC_BYTE_56_CQ_PERIOD_S 16
320 #define V2_CQC_BYTE_56_CQ_PERIOD_M GENMASK(31, 16)
321 
322 #define	V2_CQC_BYTE_64_SE_CQE_IDX_S 0
323 #define	V2_CQC_BYTE_64_SE_CQE_IDX_M GENMASK(23, 0)
324 
325 enum{
326 	V2_MPT_ST_VALID = 0x1,
327 };
328 
329 enum hns_roce_v2_qp_state {
330 	HNS_ROCE_QP_ST_RST,
331 	HNS_ROCE_QP_ST_INIT,
332 	HNS_ROCE_QP_ST_RTR,
333 	HNS_ROCE_QP_ST_RTS,
334 	HNS_ROCE_QP_ST_SQER,
335 	HNS_ROCE_QP_ST_SQD,
336 	HNS_ROCE_QP_ST_ERR,
337 	HNS_ROCE_QP_ST_SQ_DRAINING,
338 	HNS_ROCE_QP_NUM_ST
339 };
340 
341 struct hns_roce_v2_qp_context {
342 	__le32	byte_4_sqpn_tst;
343 	__le32	wqe_sge_ba;
344 	__le32	byte_12_sq_hop;
345 	__le32	byte_16_buf_ba_pg_sz;
346 	__le32	byte_20_smac_sgid_idx;
347 	__le32	byte_24_mtu_tc;
348 	__le32	byte_28_at_fl;
349 	u8	dgid[GID_LEN_V2];
350 	__le32	dmac;
351 	__le32	byte_52_udpspn_dmac;
352 	__le32	byte_56_dqpn_err;
353 	__le32	byte_60_qpst_mapid;
354 	__le32	qkey_xrcd;
355 	__le32	byte_68_rq_db;
356 	__le32	rq_db_record_addr;
357 	__le32	byte_76_srqn_op_en;
358 	__le32	byte_80_rnr_rx_cqn;
359 	__le32	byte_84_rq_ci_pi;
360 	__le32	rq_cur_blk_addr;
361 	__le32	byte_92_srq_info;
362 	__le32	byte_96_rx_reqmsn;
363 	__le32	rq_nxt_blk_addr;
364 	__le32	byte_104_rq_sge;
365 	__le32	byte_108_rx_reqepsn;
366 	__le32	rq_rnr_timer;
367 	__le32	rx_msg_len;
368 	__le32	rx_rkey_pkt_info;
369 	__le64	rx_va;
370 	__le32	byte_132_trrl;
371 	__le32	trrl_ba;
372 	__le32	byte_140_raq;
373 	__le32	byte_144_raq;
374 	__le32	byte_148_raq;
375 	__le32	byte_152_raq;
376 	__le32	byte_156_raq;
377 	__le32	byte_160_sq_ci_pi;
378 	__le32	sq_cur_blk_addr;
379 	__le32	byte_168_irrl_idx;
380 	__le32	byte_172_sq_psn;
381 	__le32	byte_176_msg_pktn;
382 	__le32	sq_cur_sge_blk_addr;
383 	__le32	byte_184_irrl_idx;
384 	__le32	cur_sge_offset;
385 	__le32	byte_192_ext_sge;
386 	__le32	byte_196_sq_psn;
387 	__le32	byte_200_sq_max;
388 	__le32	irrl_ba;
389 	__le32	byte_208_irrl;
390 	__le32	byte_212_lsn;
391 	__le32	sq_timer;
392 	__le32	byte_220_retry_psn_msn;
393 	__le32	byte_224_retry_msg;
394 	__le32	rx_sq_cur_blk_addr;
395 	__le32	byte_232_irrl_sge;
396 	__le32	irrl_cur_sge_offset;
397 	__le32	byte_240_irrl_tail;
398 	__le32	byte_244_rnr_rxack;
399 	__le32	byte_248_ack_psn;
400 	__le32	byte_252_err_txcqn;
401 	__le32	byte_256_sqflush_rqcqe;
402 };
403 
404 #define	V2_QPC_BYTE_4_TST_S 0
405 #define V2_QPC_BYTE_4_TST_M GENMASK(2, 0)
406 
407 #define	V2_QPC_BYTE_4_SGE_SHIFT_S 3
408 #define V2_QPC_BYTE_4_SGE_SHIFT_M GENMASK(7, 3)
409 
410 #define	V2_QPC_BYTE_4_SQPN_S 8
411 #define V2_QPC_BYTE_4_SQPN_M  GENMASK(31, 8)
412 
413 #define	V2_QPC_BYTE_12_WQE_SGE_BA_S 0
414 #define V2_QPC_BYTE_12_WQE_SGE_BA_M GENMASK(28, 0)
415 
416 #define	V2_QPC_BYTE_12_SQ_HOP_NUM_S 29
417 #define V2_QPC_BYTE_12_SQ_HOP_NUM_M GENMASK(30, 29)
418 
419 #define V2_QPC_BYTE_12_RSVD_LKEY_EN_S 31
420 
421 #define	V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S 0
422 #define V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M GENMASK(3, 0)
423 
424 #define	V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S 4
425 #define V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M GENMASK(7, 4)
426 
427 #define	V2_QPC_BYTE_16_PD_S 8
428 #define V2_QPC_BYTE_16_PD_M GENMASK(31, 8)
429 
430 #define	V2_QPC_BYTE_20_RQ_HOP_NUM_S 0
431 #define V2_QPC_BYTE_20_RQ_HOP_NUM_M GENMASK(1, 0)
432 
433 #define	V2_QPC_BYTE_20_SGE_HOP_NUM_S 2
434 #define V2_QPC_BYTE_20_SGE_HOP_NUM_M GENMASK(3, 2)
435 
436 #define	V2_QPC_BYTE_20_RQWS_S 4
437 #define V2_QPC_BYTE_20_RQWS_M GENMASK(7, 4)
438 
439 #define	V2_QPC_BYTE_20_SQ_SHIFT_S 8
440 #define V2_QPC_BYTE_20_SQ_SHIFT_M GENMASK(11, 8)
441 
442 #define	V2_QPC_BYTE_20_RQ_SHIFT_S 12
443 #define V2_QPC_BYTE_20_RQ_SHIFT_M GENMASK(15, 12)
444 
445 #define	V2_QPC_BYTE_20_SGID_IDX_S 16
446 #define V2_QPC_BYTE_20_SGID_IDX_M GENMASK(23, 16)
447 
448 #define	V2_QPC_BYTE_20_SMAC_IDX_S 24
449 #define V2_QPC_BYTE_20_SMAC_IDX_M GENMASK(31, 24)
450 
451 #define	V2_QPC_BYTE_24_HOP_LIMIT_S 0
452 #define V2_QPC_BYTE_24_HOP_LIMIT_M GENMASK(7, 0)
453 
454 #define	V2_QPC_BYTE_24_TC_S 8
455 #define V2_QPC_BYTE_24_TC_M GENMASK(15, 8)
456 
457 #define	V2_QPC_BYTE_24_VLAN_ID_S 16
458 #define V2_QPC_BYTE_24_VLAN_ID_M GENMASK(27, 16)
459 
460 #define	V2_QPC_BYTE_24_MTU_S 28
461 #define V2_QPC_BYTE_24_MTU_M GENMASK(31, 28)
462 
463 #define	V2_QPC_BYTE_28_FL_S 0
464 #define V2_QPC_BYTE_28_FL_M GENMASK(19, 0)
465 
466 #define	V2_QPC_BYTE_28_SL_S 20
467 #define V2_QPC_BYTE_28_SL_M GENMASK(23, 20)
468 
469 #define V2_QPC_BYTE_28_CNP_TX_FLAG_S 24
470 
471 #define V2_QPC_BYTE_28_CE_FLAG_S 25
472 
473 #define V2_QPC_BYTE_28_LBI_S 26
474 
475 #define	V2_QPC_BYTE_28_AT_S 27
476 #define V2_QPC_BYTE_28_AT_M GENMASK(31, 27)
477 
478 #define	V2_QPC_BYTE_52_DMAC_S 0
479 #define V2_QPC_BYTE_52_DMAC_M GENMASK(15, 0)
480 
481 #define V2_QPC_BYTE_52_UDPSPN_S 16
482 #define V2_QPC_BYTE_52_UDPSPN_M GENMASK(31, 16)
483 
484 #define	V2_QPC_BYTE_56_DQPN_S 0
485 #define V2_QPC_BYTE_56_DQPN_M GENMASK(23, 0)
486 
487 #define	V2_QPC_BYTE_56_SQ_TX_ERR_S 24
488 #define	V2_QPC_BYTE_56_SQ_RX_ERR_S 25
489 #define	V2_QPC_BYTE_56_RQ_TX_ERR_S 26
490 #define	V2_QPC_BYTE_56_RQ_RX_ERR_S 27
491 
492 #define	V2_QPC_BYTE_56_LP_PKTN_INI_S 28
493 #define V2_QPC_BYTE_56_LP_PKTN_INI_M GENMASK(31, 28)
494 
495 #define	V2_QPC_BYTE_60_MAPID_S 0
496 #define V2_QPC_BYTE_60_MAPID_M GENMASK(12, 0)
497 
498 #define	V2_QPC_BYTE_60_INNER_MAP_IND_S 13
499 
500 #define	V2_QPC_BYTE_60_SQ_MAP_IND_S 14
501 
502 #define	V2_QPC_BYTE_60_RQ_MAP_IND_S 15
503 
504 #define	V2_QPC_BYTE_60_TEMPID_S 16
505 #define V2_QPC_BYTE_60_TEMPID_M  GENMASK(22, 16)
506 
507 #define	V2_QPC_BYTE_60_EXT_MAP_IND_S 23
508 
509 #define	V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S 24
510 #define V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M GENMASK(26, 24)
511 
512 #define V2_QPC_BYTE_60_SQ_RLS_IND_S 27
513 
514 #define	V2_QPC_BYTE_60_SQ_EXT_IND_S 28
515 
516 #define	V2_QPC_BYTE_60_QP_ST_S 29
517 #define V2_QPC_BYTE_60_QP_ST_M GENMASK(31, 29)
518 
519 #define	V2_QPC_BYTE_68_RQ_RECORD_EN_S 0
520 
521 #define	V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S 1
522 #define V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M GENMASK(31, 1)
523 
524 #define	V2_QPC_BYTE_76_SRQN_S 0
525 #define V2_QPC_BYTE_76_SRQN_M GENMASK(23, 0)
526 
527 #define	V2_QPC_BYTE_76_SRQ_EN_S 24
528 
529 #define	V2_QPC_BYTE_76_RRE_S 25
530 
531 #define	V2_QPC_BYTE_76_RWE_S 26
532 
533 #define	V2_QPC_BYTE_76_ATE_S 27
534 
535 #define	V2_QPC_BYTE_76_RQIE_S 28
536 
537 #define	V2_QPC_BYTE_80_RX_CQN_S 0
538 #define V2_QPC_BYTE_80_RX_CQN_M GENMASK(23, 0)
539 
540 #define	V2_QPC_BYTE_80_MIN_RNR_TIME_S 27
541 #define V2_QPC_BYTE_80_MIN_RNR_TIME_M GENMASK(31, 27)
542 
543 #define	V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S 0
544 #define V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M GENMASK(15, 0)
545 
546 #define	V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S 16
547 #define V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M GENMASK(31, 16)
548 
549 #define	V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S 0
550 #define V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M GENMASK(19, 0)
551 
552 #define	V2_QPC_BYTE_92_SRQ_INFO_S 20
553 #define V2_QPC_BYTE_92_SRQ_INFO_M GENMASK(31, 20)
554 
555 #define	V2_QPC_BYTE_96_RX_REQ_MSN_S 0
556 #define V2_QPC_BYTE_96_RX_REQ_MSN_M GENMASK(23, 0)
557 
558 #define	V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S 0
559 #define V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M GENMASK(19, 0)
560 
561 #define	V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S 24
562 #define V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M GENMASK(31, 24)
563 
564 #define V2_QPC_BYTE_108_INV_CREDIT_S 0
565 
566 #define V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S 3
567 
568 #define	V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S 4
569 #define V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M GENMASK(6, 4)
570 
571 #define V2_QPC_BYTE_108_RX_REQ_RNR_S 7
572 
573 #define	V2_QPC_BYTE_108_RX_REQ_EPSN_S 8
574 #define V2_QPC_BYTE_108_RX_REQ_EPSN_M GENMASK(31, 8)
575 
576 #define	V2_QPC_BYTE_132_TRRL_HEAD_MAX_S 0
577 #define V2_QPC_BYTE_132_TRRL_HEAD_MAX_M GENMASK(7, 0)
578 
579 #define	V2_QPC_BYTE_132_TRRL_TAIL_MAX_S 8
580 #define V2_QPC_BYTE_132_TRRL_TAIL_MAX_M GENMASK(15, 8)
581 
582 #define	V2_QPC_BYTE_132_TRRL_BA_S 16
583 #define V2_QPC_BYTE_132_TRRL_BA_M GENMASK(31, 16)
584 
585 #define	V2_QPC_BYTE_140_TRRL_BA_S 0
586 #define V2_QPC_BYTE_140_TRRL_BA_M GENMASK(11, 0)
587 
588 #define	V2_QPC_BYTE_140_RR_MAX_S 12
589 #define V2_QPC_BYTE_140_RR_MAX_M GENMASK(14, 12)
590 
591 #define	V2_QPC_BYTE_140_RSVD_RAQ_MAP_S 15
592 
593 #define	V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S 16
594 #define V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M GENMASK(23, 16)
595 
596 #define	V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S 24
597 #define V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M GENMASK(31, 24)
598 
599 #define	V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S 0
600 #define V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M GENMASK(23, 0)
601 
602 #define V2_QPC_BYTE_144_RAQ_RTY_INI_IND_S 24
603 
604 #define V2_QPC_BYTE_144_RAQ_CREDIT_S 25
605 #define V2_QPC_BYTE_144_RAQ_CREDIT_M GENMASK(29, 25)
606 
607 #define V2_QPC_BYTE_144_RESP_RTY_FLG_S 31
608 
609 #define	V2_QPC_BYTE_148_RQ_MSN_S 0
610 #define V2_QPC_BYTE_148_RQ_MSN_M GENMASK(23, 0)
611 
612 #define	V2_QPC_BYTE_148_RAQ_SYNDROME_S 24
613 #define V2_QPC_BYTE_148_RAQ_SYNDROME_M GENMASK(31, 24)
614 
615 #define	V2_QPC_BYTE_152_RAQ_PSN_S 8
616 #define V2_QPC_BYTE_152_RAQ_PSN_M GENMASK(31, 8)
617 
618 #define	V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S 24
619 #define V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M GENMASK(31, 24)
620 
621 #define	V2_QPC_BYTE_156_RAQ_USE_PKTN_S 0
622 #define V2_QPC_BYTE_156_RAQ_USE_PKTN_M GENMASK(23, 0)
623 
624 #define	V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S 0
625 #define V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M GENMASK(15, 0)
626 
627 #define	V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S 16
628 #define V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M GENMASK(31, 16)
629 
630 #define	V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S 0
631 #define V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
632 
633 #define V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S 20
634 
635 #define V2_QPC_BYTE_168_SQ_INVLD_FLG_S 21
636 
637 #define	V2_QPC_BYTE_168_LP_SGEN_INI_S 22
638 #define V2_QPC_BYTE_168_LP_SGEN_INI_M GENMASK(23, 22)
639 
640 #define	V2_QPC_BYTE_168_SQ_SHIFT_BAK_S 24
641 #define V2_QPC_BYTE_168_SQ_SHIFT_BAK_M GENMASK(27, 24)
642 
643 #define	V2_QPC_BYTE_168_IRRL_IDX_LSB_S 28
644 #define V2_QPC_BYTE_168_IRRL_IDX_LSB_M GENMASK(31, 28)
645 
646 #define	V2_QPC_BYTE_172_ACK_REQ_FREQ_S 0
647 #define V2_QPC_BYTE_172_ACK_REQ_FREQ_M GENMASK(5, 0)
648 
649 #define V2_QPC_BYTE_172_MSG_RNR_FLG_S 6
650 
651 #define V2_QPC_BYTE_172_FRE_S 7
652 
653 #define	V2_QPC_BYTE_172_SQ_CUR_PSN_S 8
654 #define V2_QPC_BYTE_172_SQ_CUR_PSN_M GENMASK(31, 8)
655 
656 #define	V2_QPC_BYTE_176_MSG_USE_PKTN_S 0
657 #define V2_QPC_BYTE_176_MSG_USE_PKTN_M GENMASK(23, 0)
658 
659 #define	V2_QPC_BYTE_176_IRRL_HEAD_PRE_S 24
660 #define V2_QPC_BYTE_176_IRRL_HEAD_PRE_M GENMASK(31, 24)
661 
662 #define	V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S 0
663 #define V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M GENMASK(19, 0)
664 
665 #define	V2_QPC_BYTE_184_IRRL_IDX_MSB_S 20
666 #define V2_QPC_BYTE_184_IRRL_IDX_MSB_M GENMASK(31, 20)
667 
668 #define	V2_QPC_BYTE_192_CUR_SGE_IDX_S 0
669 #define V2_QPC_BYTE_192_CUR_SGE_IDX_M GENMASK(23, 0)
670 
671 #define	V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S 24
672 #define V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M GENMASK(31, 24)
673 
674 #define	V2_QPC_BYTE_196_IRRL_HEAD_S 0
675 #define V2_QPC_BYTE_196_IRRL_HEAD_M GENMASK(7, 0)
676 
677 #define	V2_QPC_BYTE_196_SQ_MAX_PSN_S 8
678 #define V2_QPC_BYTE_196_SQ_MAX_PSN_M GENMASK(31, 8)
679 
680 #define	V2_QPC_BYTE_200_SQ_MAX_IDX_S 0
681 #define V2_QPC_BYTE_200_SQ_MAX_IDX_M GENMASK(15, 0)
682 
683 #define	V2_QPC_BYTE_200_LCL_OPERATED_CNT_S 16
684 #define V2_QPC_BYTE_200_LCL_OPERATED_CNT_M GENMASK(31, 16)
685 
686 #define	V2_QPC_BYTE_208_IRRL_BA_S 0
687 #define V2_QPC_BYTE_208_IRRL_BA_M GENMASK(25, 0)
688 
689 #define V2_QPC_BYTE_208_PKT_RNR_FLG_S 26
690 
691 #define V2_QPC_BYTE_208_PKT_RTY_FLG_S 27
692 
693 #define V2_QPC_BYTE_208_RMT_E2E_S 28
694 
695 #define	V2_QPC_BYTE_208_SR_MAX_S 29
696 #define V2_QPC_BYTE_208_SR_MAX_M GENMASK(31, 29)
697 
698 #define	V2_QPC_BYTE_212_LSN_S 0
699 #define V2_QPC_BYTE_212_LSN_M GENMASK(23, 0)
700 
701 #define	V2_QPC_BYTE_212_RETRY_NUM_INIT_S 24
702 #define V2_QPC_BYTE_212_RETRY_NUM_INIT_M GENMASK(26, 24)
703 
704 #define	V2_QPC_BYTE_212_CHECK_FLG_S 27
705 #define V2_QPC_BYTE_212_CHECK_FLG_M GENMASK(28, 27)
706 
707 #define	V2_QPC_BYTE_212_RETRY_CNT_S 29
708 #define V2_QPC_BYTE_212_RETRY_CNT_M GENMASK(31, 29)
709 
710 #define	V2_QPC_BYTE_220_RETRY_MSG_MSN_S 0
711 #define V2_QPC_BYTE_220_RETRY_MSG_MSN_M GENMASK(15, 0)
712 
713 #define	V2_QPC_BYTE_220_RETRY_MSG_PSN_S 16
714 #define V2_QPC_BYTE_220_RETRY_MSG_PSN_M GENMASK(31, 16)
715 
716 #define	V2_QPC_BYTE_224_RETRY_MSG_PSN_S 0
717 #define V2_QPC_BYTE_224_RETRY_MSG_PSN_M GENMASK(7, 0)
718 
719 #define	V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S 8
720 #define V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M GENMASK(31, 8)
721 
722 #define	V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S 0
723 #define V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
724 
725 #define	V2_QPC_BYTE_232_IRRL_SGE_IDX_S 20
726 #define V2_QPC_BYTE_232_IRRL_SGE_IDX_M GENMASK(28, 20)
727 
728 #define	V2_QPC_BYTE_240_IRRL_TAIL_REAL_S 0
729 #define V2_QPC_BYTE_240_IRRL_TAIL_REAL_M GENMASK(7, 0)
730 
731 #define	V2_QPC_BYTE_240_IRRL_TAIL_RD_S 8
732 #define V2_QPC_BYTE_240_IRRL_TAIL_RD_M GENMASK(15, 8)
733 
734 #define	V2_QPC_BYTE_240_RX_ACK_MSN_S 16
735 #define V2_QPC_BYTE_240_RX_ACK_MSN_M GENMASK(31, 16)
736 
737 #define	V2_QPC_BYTE_244_RX_ACK_EPSN_S 0
738 #define V2_QPC_BYTE_244_RX_ACK_EPSN_M GENMASK(23, 0)
739 
740 #define	V2_QPC_BYTE_244_RNR_NUM_INIT_S 24
741 #define V2_QPC_BYTE_244_RNR_NUM_INIT_M GENMASK(26, 24)
742 
743 #define	V2_QPC_BYTE_244_RNR_CNT_S 27
744 #define V2_QPC_BYTE_244_RNR_CNT_M GENMASK(29, 27)
745 
746 #define	V2_QPC_BYTE_248_IRRL_PSN_S 0
747 #define V2_QPC_BYTE_248_IRRL_PSN_M GENMASK(23, 0)
748 
749 #define V2_QPC_BYTE_248_ACK_PSN_ERR_S 24
750 
751 #define	V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S 25
752 #define V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M GENMASK(26, 25)
753 
754 #define V2_QPC_BYTE_248_IRRL_PSN_VLD_S 27
755 
756 #define V2_QPC_BYTE_248_RNR_RETRY_FLAG_S 28
757 
758 #define V2_QPC_BYTE_248_CQ_ERR_IND_S 31
759 
760 #define	V2_QPC_BYTE_252_TX_CQN_S 0
761 #define V2_QPC_BYTE_252_TX_CQN_M GENMASK(23, 0)
762 
763 #define	V2_QPC_BYTE_252_SIG_TYPE_S 24
764 
765 #define	V2_QPC_BYTE_252_ERR_TYPE_S 25
766 #define V2_QPC_BYTE_252_ERR_TYPE_M GENMASK(31, 25)
767 
768 #define	V2_QPC_BYTE_256_RQ_CQE_IDX_S 0
769 #define V2_QPC_BYTE_256_RQ_CQE_IDX_M GENMASK(15, 0)
770 
771 #define	V2_QPC_BYTE_256_SQ_FLUSH_IDX_S 16
772 #define V2_QPC_BYTE_256_SQ_FLUSH_IDX_M GENMASK(31, 16)
773 
774 struct hns_roce_v2_cqe {
775 	__le32	byte_4;
776 	union {
777 		__le32 rkey;
778 		__le32 immtdata;
779 	};
780 	__le32	byte_12;
781 	__le32	byte_16;
782 	__le32	byte_cnt;
783 	u8	smac[4];
784 	__le32	byte_28;
785 	__le32	byte_32;
786 };
787 
788 #define	V2_CQE_BYTE_4_OPCODE_S 0
789 #define V2_CQE_BYTE_4_OPCODE_M GENMASK(4, 0)
790 
791 #define	V2_CQE_BYTE_4_RQ_INLINE_S 5
792 
793 #define	V2_CQE_BYTE_4_S_R_S 6
794 
795 #define	V2_CQE_BYTE_4_OWNER_S 7
796 
797 #define	V2_CQE_BYTE_4_STATUS_S 8
798 #define V2_CQE_BYTE_4_STATUS_M GENMASK(15, 8)
799 
800 #define	V2_CQE_BYTE_4_WQE_INDX_S 16
801 #define V2_CQE_BYTE_4_WQE_INDX_M GENMASK(31, 16)
802 
803 #define	V2_CQE_BYTE_12_XRC_SRQN_S 0
804 #define V2_CQE_BYTE_12_XRC_SRQN_M GENMASK(23, 0)
805 
806 #define	V2_CQE_BYTE_16_LCL_QPN_S 0
807 #define V2_CQE_BYTE_16_LCL_QPN_M GENMASK(23, 0)
808 
809 #define	V2_CQE_BYTE_16_SUB_STATUS_S 24
810 #define V2_CQE_BYTE_16_SUB_STATUS_M GENMASK(31, 24)
811 
812 #define	V2_CQE_BYTE_28_SMAC_4_S 0
813 #define V2_CQE_BYTE_28_SMAC_4_M	GENMASK(7, 0)
814 
815 #define	V2_CQE_BYTE_28_SMAC_5_S 8
816 #define V2_CQE_BYTE_28_SMAC_5_M	GENMASK(15, 8)
817 
818 #define	V2_CQE_BYTE_28_PORT_TYPE_S 16
819 #define V2_CQE_BYTE_28_PORT_TYPE_M GENMASK(17, 16)
820 
821 #define	V2_CQE_BYTE_32_RMT_QPN_S 0
822 #define V2_CQE_BYTE_32_RMT_QPN_M GENMASK(23, 0)
823 
824 #define	V2_CQE_BYTE_32_SL_S 24
825 #define V2_CQE_BYTE_32_SL_M GENMASK(26, 24)
826 
827 #define	V2_CQE_BYTE_32_PORTN_S 27
828 #define V2_CQE_BYTE_32_PORTN_M GENMASK(29, 27)
829 
830 #define	V2_CQE_BYTE_32_GRH_S 30
831 
832 #define	V2_CQE_BYTE_32_LPK_S 31
833 
834 struct hns_roce_v2_mpt_entry {
835 	__le32	byte_4_pd_hop_st;
836 	__le32	byte_8_mw_cnt_en;
837 	__le32	byte_12_mw_pa;
838 	__le32	bound_lkey;
839 	__le32	len_l;
840 	__le32	len_h;
841 	__le32	lkey;
842 	__le32	va_l;
843 	__le32	va_h;
844 	__le32	pbl_size;
845 	__le32	pbl_ba_l;
846 	__le32	byte_48_mode_ba;
847 	__le32	pa0_l;
848 	__le32	byte_56_pa0_h;
849 	__le32	pa1_l;
850 	__le32	byte_64_buf_pa1;
851 };
852 
853 #define V2_MPT_BYTE_4_MPT_ST_S 0
854 #define V2_MPT_BYTE_4_MPT_ST_M GENMASK(1, 0)
855 
856 #define V2_MPT_BYTE_4_PBL_HOP_NUM_S 2
857 #define V2_MPT_BYTE_4_PBL_HOP_NUM_M GENMASK(3, 2)
858 
859 #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_S 4
860 #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_M GENMASK(7, 4)
861 
862 #define V2_MPT_BYTE_4_PD_S 8
863 #define V2_MPT_BYTE_4_PD_M GENMASK(31, 8)
864 
865 #define V2_MPT_BYTE_8_RA_EN_S 0
866 
867 #define V2_MPT_BYTE_8_R_INV_EN_S 1
868 
869 #define V2_MPT_BYTE_8_L_INV_EN_S 2
870 
871 #define V2_MPT_BYTE_8_BIND_EN_S 3
872 
873 #define V2_MPT_BYTE_8_ATOMIC_EN_S 4
874 
875 #define V2_MPT_BYTE_8_RR_EN_S 5
876 
877 #define V2_MPT_BYTE_8_RW_EN_S 6
878 
879 #define V2_MPT_BYTE_8_LW_EN_S 7
880 
881 #define V2_MPT_BYTE_12_PA_S 1
882 
883 #define V2_MPT_BYTE_12_INNER_PA_VLD_S 7
884 
885 #define V2_MPT_BYTE_12_MW_BIND_QPN_S 8
886 #define V2_MPT_BYTE_12_MW_BIND_QPN_M GENMASK(31, 8)
887 
888 #define V2_MPT_BYTE_48_PBL_BA_H_S 0
889 #define V2_MPT_BYTE_48_PBL_BA_H_M GENMASK(28, 0)
890 
891 #define V2_MPT_BYTE_48_BLK_MODE_S 29
892 
893 #define V2_MPT_BYTE_56_PA0_H_S 0
894 #define V2_MPT_BYTE_56_PA0_H_M GENMASK(25, 0)
895 
896 #define V2_MPT_BYTE_64_PA1_H_S 0
897 #define V2_MPT_BYTE_64_PA1_H_M GENMASK(25, 0)
898 
899 #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S 28
900 #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M GENMASK(31, 28)
901 
902 #define	V2_DB_BYTE_4_TAG_S 0
903 #define V2_DB_BYTE_4_TAG_M GENMASK(23, 0)
904 
905 #define	V2_DB_BYTE_4_CMD_S 24
906 #define V2_DB_BYTE_4_CMD_M GENMASK(27, 24)
907 
908 #define V2_DB_PARAMETER_IDX_S 0
909 #define V2_DB_PARAMETER_IDX_M GENMASK(15, 0)
910 
911 #define V2_DB_PARAMETER_SL_S 16
912 #define V2_DB_PARAMETER_SL_M GENMASK(18, 16)
913 
914 struct hns_roce_v2_cq_db {
915 	__le32	byte_4;
916 	__le32	parameter;
917 };
918 
919 #define	V2_CQ_DB_BYTE_4_TAG_S 0
920 #define V2_CQ_DB_BYTE_4_TAG_M GENMASK(23, 0)
921 
922 #define	V2_CQ_DB_BYTE_4_CMD_S 24
923 #define V2_CQ_DB_BYTE_4_CMD_M GENMASK(27, 24)
924 
925 #define V2_CQ_DB_PARAMETER_CONS_IDX_S 0
926 #define V2_CQ_DB_PARAMETER_CONS_IDX_M GENMASK(23, 0)
927 
928 #define V2_CQ_DB_PARAMETER_CMD_SN_S 25
929 #define V2_CQ_DB_PARAMETER_CMD_SN_M GENMASK(26, 25)
930 
931 #define V2_CQ_DB_PARAMETER_NOTIFY_S 24
932 
933 struct hns_roce_v2_ud_send_wqe {
934 	__le32	byte_4;
935 	__le32	msg_len;
936 	__le32	immtdata;
937 	__le32	byte_16;
938 	__le32	byte_20;
939 	__le32	byte_24;
940 	__le32	qkey;
941 	__le32	byte_32;
942 	__le32	byte_36;
943 	__le32	byte_40;
944 	__le32	dmac;
945 	__le32	byte_48;
946 	u8	dgid[GID_LEN_V2];
947 
948 };
949 #define	V2_UD_SEND_WQE_BYTE_4_OPCODE_S 0
950 #define V2_UD_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
951 
952 #define	V2_UD_SEND_WQE_BYTE_4_OWNER_S 7
953 
954 #define	V2_UD_SEND_WQE_BYTE_4_CQE_S 8
955 
956 #define	V2_UD_SEND_WQE_BYTE_4_SE_S 11
957 
958 #define	V2_UD_SEND_WQE_BYTE_16_PD_S 0
959 #define V2_UD_SEND_WQE_BYTE_16_PD_M GENMASK(23, 0)
960 
961 #define	V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S 24
962 #define V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
963 
964 #define	V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
965 #define V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
966 
967 #define	V2_UD_SEND_WQE_BYTE_24_UDPSPN_S 16
968 #define V2_UD_SEND_WQE_BYTE_24_UDPSPN_M GENMASK(31, 16)
969 
970 #define	V2_UD_SEND_WQE_BYTE_32_DQPN_S 0
971 #define V2_UD_SEND_WQE_BYTE_32_DQPN_M GENMASK(23, 0)
972 
973 #define	V2_UD_SEND_WQE_BYTE_36_VLAN_S 0
974 #define V2_UD_SEND_WQE_BYTE_36_VLAN_M GENMASK(15, 0)
975 
976 #define	V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S 16
977 #define V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M GENMASK(23, 16)
978 
979 #define	V2_UD_SEND_WQE_BYTE_36_TCLASS_S 24
980 #define V2_UD_SEND_WQE_BYTE_36_TCLASS_M GENMASK(31, 24)
981 
982 #define	V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S 0
983 #define V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M GENMASK(19, 0)
984 
985 #define	V2_UD_SEND_WQE_BYTE_40_SL_S 20
986 #define V2_UD_SEND_WQE_BYTE_40_SL_M GENMASK(23, 20)
987 
988 #define	V2_UD_SEND_WQE_BYTE_40_PORTN_S 24
989 #define V2_UD_SEND_WQE_BYTE_40_PORTN_M GENMASK(26, 24)
990 
991 #define	V2_UD_SEND_WQE_BYTE_40_LBI_S 31
992 
993 #define	V2_UD_SEND_WQE_DMAC_0_S 0
994 #define V2_UD_SEND_WQE_DMAC_0_M GENMASK(7, 0)
995 
996 #define	V2_UD_SEND_WQE_DMAC_1_S 8
997 #define V2_UD_SEND_WQE_DMAC_1_M GENMASK(15, 8)
998 
999 #define	V2_UD_SEND_WQE_DMAC_2_S 16
1000 #define V2_UD_SEND_WQE_DMAC_2_M GENMASK(23, 16)
1001 
1002 #define	V2_UD_SEND_WQE_DMAC_3_S 24
1003 #define V2_UD_SEND_WQE_DMAC_3_M GENMASK(31, 24)
1004 
1005 #define	V2_UD_SEND_WQE_BYTE_48_DMAC_4_S 0
1006 #define V2_UD_SEND_WQE_BYTE_48_DMAC_4_M GENMASK(7, 0)
1007 
1008 #define	V2_UD_SEND_WQE_BYTE_48_DMAC_5_S 8
1009 #define V2_UD_SEND_WQE_BYTE_48_DMAC_5_M GENMASK(15, 8)
1010 
1011 #define	V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S 16
1012 #define V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M GENMASK(23, 16)
1013 
1014 #define	V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_S 24
1015 #define V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_M GENMASK(31, 24)
1016 
1017 struct hns_roce_v2_rc_send_wqe {
1018 	__le32		byte_4;
1019 	__le32		msg_len;
1020 	union {
1021 		__le32  inv_key;
1022 		__le32  immtdata;
1023 	};
1024 	__le32		byte_16;
1025 	__le32		byte_20;
1026 	__le32		rkey;
1027 	__le64		va;
1028 };
1029 
1030 #define	V2_RC_SEND_WQE_BYTE_4_OPCODE_S 0
1031 #define V2_RC_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
1032 
1033 #define V2_RC_SEND_WQE_BYTE_4_OWNER_S 7
1034 
1035 #define V2_RC_SEND_WQE_BYTE_4_CQE_S 8
1036 
1037 #define V2_RC_SEND_WQE_BYTE_4_FENCE_S 9
1038 
1039 #define V2_RC_SEND_WQE_BYTE_4_SO_S 10
1040 
1041 #define V2_RC_SEND_WQE_BYTE_4_SE_S 11
1042 
1043 #define V2_RC_SEND_WQE_BYTE_4_INLINE_S 12
1044 
1045 #define	V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_S 0
1046 #define V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_M GENMASK(23, 0)
1047 
1048 #define	V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S 24
1049 #define V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
1050 
1051 #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
1052 #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
1053 
1054 struct hns_roce_v2_wqe_data_seg {
1055 	__le32    len;
1056 	__le32    lkey;
1057 	__le64    addr;
1058 };
1059 
1060 struct hns_roce_v2_db {
1061 	__le32	byte_4;
1062 	__le32	parameter;
1063 };
1064 
1065 struct hns_roce_query_version {
1066 	__le16 rocee_vendor_id;
1067 	__le16 rocee_hw_version;
1068 	__le32 rsv[5];
1069 };
1070 
1071 struct hns_roce_cfg_llm_a {
1072 	__le32 base_addr_l;
1073 	__le32 base_addr_h;
1074 	__le32 depth_pgsz_init_en;
1075 	__le32 head_ba_l;
1076 	__le32 head_ba_h_nxtptr;
1077 	__le32 head_ptr;
1078 };
1079 
1080 #define CFG_LLM_QUE_DEPTH_S 0
1081 #define CFG_LLM_QUE_DEPTH_M GENMASK(12, 0)
1082 
1083 #define CFG_LLM_QUE_PGSZ_S 16
1084 #define CFG_LLM_QUE_PGSZ_M GENMASK(19, 16)
1085 
1086 #define CFG_LLM_INIT_EN_S 20
1087 #define CFG_LLM_INIT_EN_M GENMASK(20, 20)
1088 
1089 #define CFG_LLM_HEAD_PTR_S 0
1090 #define CFG_LLM_HEAD_PTR_M GENMASK(11, 0)
1091 
1092 struct hns_roce_cfg_llm_b {
1093 	__le32 tail_ba_l;
1094 	__le32 tail_ba_h;
1095 	__le32 tail_ptr;
1096 	__le32 rsv[3];
1097 };
1098 
1099 #define CFG_LLM_TAIL_BA_H_S 0
1100 #define CFG_LLM_TAIL_BA_H_M GENMASK(19, 0)
1101 
1102 #define CFG_LLM_TAIL_PTR_S 0
1103 #define CFG_LLM_TAIL_PTR_M GENMASK(11, 0)
1104 
1105 struct hns_roce_cfg_global_param {
1106 	__le32 time_cfg_udp_port;
1107 	__le32 rsv[5];
1108 };
1109 
1110 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S 0
1111 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M GENMASK(9, 0)
1112 
1113 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S 16
1114 #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M GENMASK(31, 16)
1115 
1116 struct hns_roce_pf_res_a {
1117 	__le32	rsv;
1118 	__le32	qpc_bt_idx_num;
1119 	__le32	srqc_bt_idx_num;
1120 	__le32	cqc_bt_idx_num;
1121 	__le32	mpt_bt_idx_num;
1122 	__le32	eqc_bt_idx_num;
1123 };
1124 
1125 #define PF_RES_DATA_1_PF_QPC_BT_IDX_S 0
1126 #define PF_RES_DATA_1_PF_QPC_BT_IDX_M GENMASK(10, 0)
1127 
1128 #define PF_RES_DATA_1_PF_QPC_BT_NUM_S 16
1129 #define PF_RES_DATA_1_PF_QPC_BT_NUM_M GENMASK(27, 16)
1130 
1131 #define PF_RES_DATA_2_PF_SRQC_BT_IDX_S 0
1132 #define PF_RES_DATA_2_PF_SRQC_BT_IDX_M GENMASK(8, 0)
1133 
1134 #define PF_RES_DATA_2_PF_SRQC_BT_NUM_S 16
1135 #define PF_RES_DATA_2_PF_SRQC_BT_NUM_M GENMASK(25, 16)
1136 
1137 #define PF_RES_DATA_3_PF_CQC_BT_IDX_S 0
1138 #define PF_RES_DATA_3_PF_CQC_BT_IDX_M GENMASK(8, 0)
1139 
1140 #define PF_RES_DATA_3_PF_CQC_BT_NUM_S 16
1141 #define PF_RES_DATA_3_PF_CQC_BT_NUM_M GENMASK(25, 16)
1142 
1143 #define PF_RES_DATA_4_PF_MPT_BT_IDX_S 0
1144 #define PF_RES_DATA_4_PF_MPT_BT_IDX_M GENMASK(8, 0)
1145 
1146 #define PF_RES_DATA_4_PF_MPT_BT_NUM_S 16
1147 #define PF_RES_DATA_4_PF_MPT_BT_NUM_M GENMASK(25, 16)
1148 
1149 #define PF_RES_DATA_5_PF_EQC_BT_IDX_S 0
1150 #define PF_RES_DATA_5_PF_EQC_BT_IDX_M GENMASK(8, 0)
1151 
1152 #define PF_RES_DATA_5_PF_EQC_BT_NUM_S 16
1153 #define PF_RES_DATA_5_PF_EQC_BT_NUM_M GENMASK(25, 16)
1154 
1155 struct hns_roce_pf_res_b {
1156 	__le32	rsv0;
1157 	__le32	smac_idx_num;
1158 	__le32	sgid_idx_num;
1159 	__le32	qid_idx_sl_num;
1160 	__le32	rsv[2];
1161 };
1162 
1163 #define PF_RES_DATA_1_PF_SMAC_IDX_S 0
1164 #define PF_RES_DATA_1_PF_SMAC_IDX_M GENMASK(7, 0)
1165 
1166 #define PF_RES_DATA_1_PF_SMAC_NUM_S 8
1167 #define PF_RES_DATA_1_PF_SMAC_NUM_M GENMASK(16, 8)
1168 
1169 #define PF_RES_DATA_2_PF_SGID_IDX_S 0
1170 #define PF_RES_DATA_2_PF_SGID_IDX_M GENMASK(7, 0)
1171 
1172 #define PF_RES_DATA_2_PF_SGID_NUM_S 8
1173 #define PF_RES_DATA_2_PF_SGID_NUM_M GENMASK(16, 8)
1174 
1175 #define PF_RES_DATA_3_PF_QID_IDX_S 0
1176 #define PF_RES_DATA_3_PF_QID_IDX_M GENMASK(9, 0)
1177 
1178 #define PF_RES_DATA_3_PF_SL_NUM_S 16
1179 #define PF_RES_DATA_3_PF_SL_NUM_M GENMASK(26, 16)
1180 
1181 struct hns_roce_vf_res_a {
1182 	__le32 vf_id;
1183 	__le32 vf_qpc_bt_idx_num;
1184 	__le32 vf_srqc_bt_idx_num;
1185 	__le32 vf_cqc_bt_idx_num;
1186 	__le32 vf_mpt_bt_idx_num;
1187 	__le32 vf_eqc_bt_idx_num;
1188 };
1189 
1190 #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_S 0
1191 #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_M GENMASK(10, 0)
1192 
1193 #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_S 16
1194 #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_M GENMASK(27, 16)
1195 
1196 #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S 0
1197 #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M GENMASK(8, 0)
1198 
1199 #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S 16
1200 #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M GENMASK(25, 16)
1201 
1202 #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_S 0
1203 #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_M GENMASK(8, 0)
1204 
1205 #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_S 16
1206 #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_M GENMASK(25, 16)
1207 
1208 #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_S 0
1209 #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_M GENMASK(8, 0)
1210 
1211 #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_S 16
1212 #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_M GENMASK(25, 16)
1213 
1214 #define VF_RES_A_DATA_5_VF_EQC_IDX_S 0
1215 #define VF_RES_A_DATA_5_VF_EQC_IDX_M GENMASK(8, 0)
1216 
1217 #define VF_RES_A_DATA_5_VF_EQC_NUM_S 16
1218 #define VF_RES_A_DATA_5_VF_EQC_NUM_M GENMASK(25, 16)
1219 
1220 struct hns_roce_vf_res_b {
1221 	__le32 rsv0;
1222 	__le32 vf_smac_idx_num;
1223 	__le32 vf_sgid_idx_num;
1224 	__le32 vf_qid_idx_sl_num;
1225 	__le32 rsv[2];
1226 };
1227 
1228 #define VF_RES_B_DATA_0_VF_ID_S 0
1229 #define VF_RES_B_DATA_0_VF_ID_M GENMASK(7, 0)
1230 
1231 #define VF_RES_B_DATA_1_VF_SMAC_IDX_S 0
1232 #define VF_RES_B_DATA_1_VF_SMAC_IDX_M GENMASK(7, 0)
1233 
1234 #define VF_RES_B_DATA_1_VF_SMAC_NUM_S 8
1235 #define VF_RES_B_DATA_1_VF_SMAC_NUM_M GENMASK(16, 8)
1236 
1237 #define VF_RES_B_DATA_2_VF_SGID_IDX_S 0
1238 #define VF_RES_B_DATA_2_VF_SGID_IDX_M GENMASK(7, 0)
1239 
1240 #define VF_RES_B_DATA_2_VF_SGID_NUM_S 8
1241 #define VF_RES_B_DATA_2_VF_SGID_NUM_M GENMASK(16, 8)
1242 
1243 #define VF_RES_B_DATA_3_VF_QID_IDX_S 0
1244 #define VF_RES_B_DATA_3_VF_QID_IDX_M GENMASK(9, 0)
1245 
1246 #define VF_RES_B_DATA_3_VF_SL_NUM_S 16
1247 #define VF_RES_B_DATA_3_VF_SL_NUM_M GENMASK(19, 16)
1248 
1249 struct hns_roce_cfg_bt_attr {
1250 	__le32 vf_qpc_cfg;
1251 	__le32 vf_srqc_cfg;
1252 	__le32 vf_cqc_cfg;
1253 	__le32 vf_mpt_cfg;
1254 	__le32 rsv[2];
1255 };
1256 
1257 #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S 0
1258 #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M GENMASK(3, 0)
1259 
1260 #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S 4
1261 #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M GENMASK(7, 4)
1262 
1263 #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S 8
1264 #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M GENMASK(9, 8)
1265 
1266 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S 0
1267 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M GENMASK(3, 0)
1268 
1269 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S 4
1270 #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M GENMASK(7, 4)
1271 
1272 #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S 8
1273 #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M GENMASK(9, 8)
1274 
1275 #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S 0
1276 #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M GENMASK(3, 0)
1277 
1278 #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S 4
1279 #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M GENMASK(7, 4)
1280 
1281 #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S 8
1282 #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M GENMASK(9, 8)
1283 
1284 #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S 0
1285 #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M GENMASK(3, 0)
1286 
1287 #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S 4
1288 #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M GENMASK(7, 4)
1289 
1290 #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S 8
1291 #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M GENMASK(9, 8)
1292 
1293 struct hns_roce_cfg_sgid_tb {
1294 	__le32	table_idx_rsv;
1295 	__le32	vf_sgid_l;
1296 	__le32	vf_sgid_ml;
1297 	__le32	vf_sgid_mh;
1298 	__le32	vf_sgid_h;
1299 	__le32	vf_sgid_type_rsv;
1300 };
1301 #define CFG_SGID_TB_TABLE_IDX_S 0
1302 #define CFG_SGID_TB_TABLE_IDX_M GENMASK(7, 0)
1303 
1304 #define CFG_SGID_TB_VF_SGID_TYPE_S 0
1305 #define CFG_SGID_TB_VF_SGID_TYPE_M GENMASK(1, 0)
1306 
1307 struct hns_roce_cfg_smac_tb {
1308 	__le32	tb_idx_rsv;
1309 	__le32	vf_smac_l;
1310 	__le32	vf_smac_h_rsv;
1311 	__le32	rsv[3];
1312 };
1313 #define CFG_SMAC_TB_IDX_S 0
1314 #define CFG_SMAC_TB_IDX_M GENMASK(7, 0)
1315 
1316 #define CFG_SMAC_TB_VF_SMAC_H_S 0
1317 #define CFG_SMAC_TB_VF_SMAC_H_M GENMASK(15, 0)
1318 
1319 struct hns_roce_cmq_desc {
1320 	__le16 opcode;
1321 	__le16 flag;
1322 	__le16 retval;
1323 	__le16 rsv;
1324 	__le32 data[6];
1325 };
1326 
1327 #define HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS	10000
1328 
1329 #define HNS_ROCE_HW_RUN_BIT_SHIFT	31
1330 #define HNS_ROCE_HW_MB_STATUS_MASK	0xFF
1331 
1332 #define HNS_ROCE_VF_MB4_TAG_MASK	0xFFFFFF00
1333 #define HNS_ROCE_VF_MB4_TAG_SHIFT	8
1334 
1335 #define HNS_ROCE_VF_MB4_CMD_MASK	0xFF
1336 #define HNS_ROCE_VF_MB4_CMD_SHIFT	0
1337 
1338 #define HNS_ROCE_VF_MB5_EVENT_MASK	0x10000
1339 #define HNS_ROCE_VF_MB5_EVENT_SHIFT	16
1340 
1341 #define HNS_ROCE_VF_MB5_TOKEN_MASK	0xFFFF
1342 #define HNS_ROCE_VF_MB5_TOKEN_SHIFT	0
1343 
1344 struct hns_roce_v2_cmq_ring {
1345 	dma_addr_t desc_dma_addr;
1346 	struct hns_roce_cmq_desc *desc;
1347 	u32 head;
1348 	u32 tail;
1349 
1350 	u16 buf_size;
1351 	u16 desc_num;
1352 	int next_to_use;
1353 	int next_to_clean;
1354 	u8 flag;
1355 	spinlock_t lock; /* command queue lock */
1356 };
1357 
1358 struct hns_roce_v2_cmq {
1359 	struct hns_roce_v2_cmq_ring csq;
1360 	struct hns_roce_v2_cmq_ring crq;
1361 	u16 tx_timeout;
1362 	u16 last_status;
1363 };
1364 
1365 enum hns_roce_link_table_type {
1366 	TSQ_LINK_TABLE,
1367 	TPQ_LINK_TABLE,
1368 };
1369 
1370 struct hns_roce_link_table {
1371 	struct hns_roce_buf_list table;
1372 	struct hns_roce_buf_list *pg_list;
1373 	u32 npages;
1374 	u32 pg_sz;
1375 };
1376 
1377 struct hns_roce_link_table_entry {
1378 	u32 blk_ba0;
1379 	u32 blk_ba1_nxt_ptr;
1380 };
1381 #define HNS_ROCE_LINK_TABLE_BA1_S 0
1382 #define HNS_ROCE_LINK_TABLE_BA1_M GENMASK(19, 0)
1383 
1384 #define HNS_ROCE_LINK_TABLE_NXT_PTR_S 20
1385 #define HNS_ROCE_LINK_TABLE_NXT_PTR_M GENMASK(31, 20)
1386 
1387 struct hns_roce_v2_priv {
1388 	struct hns_roce_v2_cmq cmq;
1389 	struct hns_roce_link_table tsq;
1390 	struct hns_roce_link_table tpq;
1391 };
1392 
1393 struct hns_roce_eq_context {
1394 	__le32	byte_4;
1395 	__le32	byte_8;
1396 	__le32	byte_12;
1397 	__le32	eqe_report_timer;
1398 	__le32	eqe_ba0;
1399 	__le32	eqe_ba1;
1400 	__le32	byte_28;
1401 	__le32	byte_32;
1402 	__le32	byte_36;
1403 	__le32	nxt_eqe_ba0;
1404 	__le32	nxt_eqe_ba1;
1405 	__le32	rsv[5];
1406 };
1407 
1408 #define HNS_ROCE_AEQ_DEFAULT_BURST_NUM	0x0
1409 #define HNS_ROCE_AEQ_DEFAULT_INTERVAL	0x0
1410 #define HNS_ROCE_CEQ_DEFAULT_BURST_NUM	0x0
1411 #define HNS_ROCE_CEQ_DEFAULT_INTERVAL	0x0
1412 
1413 #define HNS_ROCE_V2_EQ_STATE_INVALID		0
1414 #define HNS_ROCE_V2_EQ_STATE_VALID		1
1415 #define HNS_ROCE_V2_EQ_STATE_OVERFLOW		2
1416 #define HNS_ROCE_V2_EQ_STATE_FAILURE		3
1417 
1418 #define HNS_ROCE_V2_EQ_OVER_IGNORE_0		0
1419 #define HNS_ROCE_V2_EQ_OVER_IGNORE_1		1
1420 
1421 #define HNS_ROCE_V2_EQ_COALESCE_0		0
1422 #define HNS_ROCE_V2_EQ_COALESCE_1		1
1423 
1424 #define HNS_ROCE_V2_EQ_FIRED			0
1425 #define HNS_ROCE_V2_EQ_ARMED			1
1426 #define HNS_ROCE_V2_EQ_ALWAYS_ARMED		3
1427 
1428 #define HNS_ROCE_EQ_INIT_EQE_CNT		0
1429 #define HNS_ROCE_EQ_INIT_PROD_IDX		0
1430 #define HNS_ROCE_EQ_INIT_REPORT_TIMER		0
1431 #define HNS_ROCE_EQ_INIT_MSI_IDX		0
1432 #define HNS_ROCE_EQ_INIT_CONS_IDX		0
1433 #define HNS_ROCE_EQ_INIT_NXT_EQE_BA		0
1434 
1435 #define HNS_ROCE_V2_CEQ_CEQE_OWNER_S		31
1436 #define HNS_ROCE_V2_AEQ_AEQE_OWNER_S		31
1437 
1438 #define HNS_ROCE_V2_COMP_EQE_NUM		0x1000
1439 #define HNS_ROCE_V2_ASYNC_EQE_NUM		0x1000
1440 
1441 #define HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S	0
1442 #define HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S		1
1443 #define HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S	2
1444 
1445 #define HNS_ROCE_EQ_DB_CMD_AEQ			0x0
1446 #define HNS_ROCE_EQ_DB_CMD_AEQ_ARMED		0x1
1447 #define HNS_ROCE_EQ_DB_CMD_CEQ			0x2
1448 #define HNS_ROCE_EQ_DB_CMD_CEQ_ARMED		0x3
1449 
1450 #define EQ_ENABLE				1
1451 #define EQ_DISABLE				0
1452 
1453 #define EQ_REG_OFFSET				0x4
1454 
1455 #define HNS_ROCE_INT_NAME_LEN			32
1456 #define HNS_ROCE_V2_EQN_M GENMASK(23, 0)
1457 
1458 #define HNS_ROCE_V2_CONS_IDX_M GENMASK(23, 0)
1459 
1460 #define HNS_ROCE_V2_VF_ABN_INT_EN_S 0
1461 #define HNS_ROCE_V2_VF_ABN_INT_EN_M GENMASK(0, 0)
1462 #define HNS_ROCE_V2_VF_ABN_INT_ST_M GENMASK(2, 0)
1463 #define HNS_ROCE_V2_VF_ABN_INT_CFG_M GENMASK(2, 0)
1464 #define HNS_ROCE_V2_VF_EVENT_INT_EN_M GENMASK(0, 0)
1465 
1466 /* WORD0 */
1467 #define HNS_ROCE_EQC_EQ_ST_S 0
1468 #define HNS_ROCE_EQC_EQ_ST_M GENMASK(1, 0)
1469 
1470 #define HNS_ROCE_EQC_HOP_NUM_S 2
1471 #define HNS_ROCE_EQC_HOP_NUM_M GENMASK(3, 2)
1472 
1473 #define HNS_ROCE_EQC_OVER_IGNORE_S 4
1474 #define HNS_ROCE_EQC_OVER_IGNORE_M GENMASK(4, 4)
1475 
1476 #define HNS_ROCE_EQC_COALESCE_S 5
1477 #define HNS_ROCE_EQC_COALESCE_M GENMASK(5, 5)
1478 
1479 #define HNS_ROCE_EQC_ARM_ST_S 6
1480 #define HNS_ROCE_EQC_ARM_ST_M GENMASK(7, 6)
1481 
1482 #define HNS_ROCE_EQC_EQN_S 8
1483 #define HNS_ROCE_EQC_EQN_M GENMASK(15, 8)
1484 
1485 #define HNS_ROCE_EQC_EQE_CNT_S 16
1486 #define HNS_ROCE_EQC_EQE_CNT_M GENMASK(31, 16)
1487 
1488 /* WORD1 */
1489 #define HNS_ROCE_EQC_BA_PG_SZ_S 0
1490 #define HNS_ROCE_EQC_BA_PG_SZ_M GENMASK(3, 0)
1491 
1492 #define HNS_ROCE_EQC_BUF_PG_SZ_S 4
1493 #define HNS_ROCE_EQC_BUF_PG_SZ_M GENMASK(7, 4)
1494 
1495 #define HNS_ROCE_EQC_PROD_INDX_S 8
1496 #define HNS_ROCE_EQC_PROD_INDX_M GENMASK(31, 8)
1497 
1498 /* WORD2 */
1499 #define HNS_ROCE_EQC_MAX_CNT_S 0
1500 #define HNS_ROCE_EQC_MAX_CNT_M GENMASK(15, 0)
1501 
1502 #define HNS_ROCE_EQC_PERIOD_S 16
1503 #define HNS_ROCE_EQC_PERIOD_M GENMASK(31, 16)
1504 
1505 /* WORD3 */
1506 #define HNS_ROCE_EQC_REPORT_TIMER_S 0
1507 #define HNS_ROCE_EQC_REPORT_TIMER_M GENMASK(31, 0)
1508 
1509 /* WORD4 */
1510 #define HNS_ROCE_EQC_EQE_BA_L_S 0
1511 #define HNS_ROCE_EQC_EQE_BA_L_M GENMASK(31, 0)
1512 
1513 /* WORD5 */
1514 #define HNS_ROCE_EQC_EQE_BA_H_S 0
1515 #define HNS_ROCE_EQC_EQE_BA_H_M GENMASK(28, 0)
1516 
1517 /* WORD6 */
1518 #define HNS_ROCE_EQC_SHIFT_S 0
1519 #define HNS_ROCE_EQC_SHIFT_M GENMASK(7, 0)
1520 
1521 #define HNS_ROCE_EQC_MSI_INDX_S 8
1522 #define HNS_ROCE_EQC_MSI_INDX_M GENMASK(15, 8)
1523 
1524 #define HNS_ROCE_EQC_CUR_EQE_BA_L_S 16
1525 #define HNS_ROCE_EQC_CUR_EQE_BA_L_M GENMASK(31, 16)
1526 
1527 /* WORD7 */
1528 #define HNS_ROCE_EQC_CUR_EQE_BA_M_S 0
1529 #define HNS_ROCE_EQC_CUR_EQE_BA_M_M GENMASK(31, 0)
1530 
1531 /* WORD8 */
1532 #define HNS_ROCE_EQC_CUR_EQE_BA_H_S 0
1533 #define HNS_ROCE_EQC_CUR_EQE_BA_H_M GENMASK(3, 0)
1534 
1535 #define HNS_ROCE_EQC_CONS_INDX_S 8
1536 #define HNS_ROCE_EQC_CONS_INDX_M GENMASK(31, 8)
1537 
1538 /* WORD9 */
1539 #define HNS_ROCE_EQC_NXT_EQE_BA_L_S 0
1540 #define HNS_ROCE_EQC_NXT_EQE_BA_L_M GENMASK(31, 0)
1541 
1542 /* WORD10 */
1543 #define HNS_ROCE_EQC_NXT_EQE_BA_H_S 0
1544 #define HNS_ROCE_EQC_NXT_EQE_BA_H_M GENMASK(19, 0)
1545 
1546 #define HNS_ROCE_V2_CEQE_COMP_CQN_S 0
1547 #define HNS_ROCE_V2_CEQE_COMP_CQN_M GENMASK(23, 0)
1548 
1549 #define HNS_ROCE_V2_AEQE_EVENT_TYPE_S 0
1550 #define HNS_ROCE_V2_AEQE_EVENT_TYPE_M GENMASK(7, 0)
1551 
1552 #define HNS_ROCE_V2_AEQE_SUB_TYPE_S 8
1553 #define HNS_ROCE_V2_AEQE_SUB_TYPE_M GENMASK(15, 8)
1554 
1555 #define HNS_ROCE_V2_EQ_DB_CMD_S	16
1556 #define HNS_ROCE_V2_EQ_DB_CMD_M	GENMASK(17, 16)
1557 
1558 #define HNS_ROCE_V2_EQ_DB_TAG_S	0
1559 #define HNS_ROCE_V2_EQ_DB_TAG_M	GENMASK(7, 0)
1560 
1561 #define HNS_ROCE_V2_EQ_DB_PARA_S 0
1562 #define HNS_ROCE_V2_EQ_DB_PARA_M GENMASK(23, 0)
1563 
1564 #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S 0
1565 #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M GENMASK(23, 0)
1566 
1567 #endif
1568