xref: /openbmc/linux/drivers/infiniband/hw/hfi1/qsfp.h (revision 293d5b43)
1 /*
2  * Copyright(c) 2015, 2016 Intel Corporation.
3  *
4  * This file is provided under a dual BSD/GPLv2 license.  When using or
5  * redistributing this file, you may do so under either license.
6  *
7  * GPL LICENSE SUMMARY
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of version 2 of the GNU General Public License as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16  * General Public License for more details.
17  *
18  * BSD LICENSE
19  *
20  * Redistribution and use in source and binary forms, with or without
21  * modification, are permitted provided that the following conditions
22  * are met:
23  *
24  *  - Redistributions of source code must retain the above copyright
25  *    notice, this list of conditions and the following disclaimer.
26  *  - Redistributions in binary form must reproduce the above copyright
27  *    notice, this list of conditions and the following disclaimer in
28  *    the documentation and/or other materials provided with the
29  *    distribution.
30  *  - Neither the name of Intel Corporation nor the names of its
31  *    contributors may be used to endorse or promote products derived
32  *    from this software without specific prior written permission.
33  *
34  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45  *
46  */
47 /* QSFP support common definitions, for hfi driver */
48 
49 #define QSFP_DEV 0xA0
50 #define QSFP_PWR_LAG_MSEC 2000
51 #define QSFP_MODPRS_LAG_MSEC 20
52 /* 128 byte pages, per SFF 8636 rev 2.4 */
53 #define QSFP_MAX_NUM_PAGES	5
54 
55 /*
56  * Below are masks for QSFP pins.  Pins are the same for HFI0 and HFI1.
57  * _N means asserted low
58  */
59 #define QSFP_HFI0_I2CCLK    BIT(0)
60 #define QSFP_HFI0_I2CDAT    BIT(1)
61 #define QSFP_HFI0_RESET_N   BIT(2)
62 #define QSFP_HFI0_INT_N	    BIT(3)
63 #define QSFP_HFI0_MODPRST_N BIT(4)
64 
65 /* QSFP is paged at 256 bytes */
66 #define QSFP_PAGESIZE 256
67 /* Reads/writes cannot cross 128 byte boundaries */
68 #define QSFP_RW_BOUNDARY 128
69 
70 /* number of bytes in i2c offset for QSFP devices */
71 #define __QSFP_OFFSET_SIZE 1                           /* num address bytes */
72 #define QSFP_OFFSET_SIZE (__QSFP_OFFSET_SIZE << 8)     /* shifted value */
73 
74 /* Defined fields that Intel requires of qualified cables */
75 /* Byte 0 is Identifier, not checked */
76 /* Byte 1 is reserved "status MSB" */
77 #define QSFP_TX_CTRL_BYTE_OFFS 86
78 #define QSFP_PWR_CTRL_BYTE_OFFS 93
79 #define QSFP_CDR_CTRL_BYTE_OFFS 98
80 
81 #define QSFP_PAGE_SELECT_BYTE_OFFS 127
82 /* Byte 128 is Identifier: must be 0x0c for QSFP, or 0x0d for QSFP+ */
83 #define QSFP_MOD_ID_OFFS 128
84 /*
85  * Byte 129 is "Extended Identifier".
86  * For bits [7:6]: 0:1.5W, 1:2.0W, 2:2.5W, 3:3.5W
87  * For bits [1:0]: 0:Unused, 1:4W, 2:4.5W, 3:5W
88  */
89 #define QSFP_MOD_PWR_OFFS 129
90 /* Byte 130 is Connector type. Not Intel req'd */
91 /* Bytes 131..138 are Transceiver types, bit maps for various tech, none IB */
92 /* Byte 139 is encoding. code 0x01 is 8b10b. Not Intel req'd */
93 /* byte 140 is nominal bit-rate, in units of 100Mbits/sec */
94 #define QSFP_NOM_BIT_RATE_100_OFFS 140
95 /* Byte 141 is Extended Rate Select. Not Intel req'd */
96 /* Bytes 142..145 are lengths for various fiber types. Not Intel req'd */
97 /* Byte 146 is length for Copper. Units of 1 meter */
98 #define QSFP_MOD_LEN_OFFS 146
99 /*
100  * Byte 147 is Device technology. D0..3 not Intel req'd
101  * D4..7 select from 15 choices, translated by table:
102  */
103 #define QSFP_MOD_TECH_OFFS 147
104 extern const char *const hfi1_qsfp_devtech[16];
105 /* Active Equalization includes fiber, copper full EQ, and copper near Eq */
106 #define QSFP_IS_ACTIVE(tech) ((0xA2FF >> ((tech) >> 4)) & 1)
107 /* Active Equalization includes fiber, copper full EQ, and copper far Eq */
108 #define QSFP_IS_ACTIVE_FAR(tech) ((0x32FF >> ((tech) >> 4)) & 1)
109 /* Attenuation should be valid for copper other than full/near Eq */
110 #define QSFP_HAS_ATTEN(tech) ((0x4D00 >> ((tech) >> 4)) & 1)
111 /* Length is only valid if technology is "copper" */
112 #define QSFP_IS_CU(tech) ((0xED00 >> ((tech) >> 4)) & 1)
113 #define QSFP_TECH_1490 9
114 
115 #define QSFP_OUI(oui) (((unsigned)oui[0] << 16) | ((unsigned)oui[1] << 8) | \
116 			oui[2])
117 #define QSFP_OUI_AMPHENOL 0x415048
118 #define QSFP_OUI_FINISAR  0x009065
119 #define QSFP_OUI_GORE     0x002177
120 
121 /* Bytes 148..163 are Vendor Name, Left-justified Blank-filled */
122 #define QSFP_VEND_OFFS 148
123 #define QSFP_VEND_LEN 16
124 /* Byte 164 is IB Extended transceiver codes Bits D0..3 are SDR,DDR,QDR,EDR */
125 #define QSFP_IBXCV_OFFS 164
126 /* Bytes 165..167 are Vendor OUI number */
127 #define QSFP_VOUI_OFFS 165
128 #define QSFP_VOUI_LEN 3
129 /* Bytes 168..183 are Vendor Part Number, string */
130 #define QSFP_PN_OFFS 168
131 #define QSFP_PN_LEN 16
132 /* Bytes 184,185 are Vendor Rev. Left Justified, Blank-filled */
133 #define QSFP_REV_OFFS 184
134 #define QSFP_REV_LEN 2
135 /*
136  * Bytes 186,187 are Wavelength, if Optical. Not Intel req'd
137  *  If copper, they are attenuation in dB:
138  * Byte 186 is at 2.5Gb/sec (SDR), Byte 187 at 5.0Gb/sec (DDR)
139  */
140 #define QSFP_ATTEN_OFFS 186
141 #define QSFP_ATTEN_LEN 2
142 /*
143  * Bytes 188,189 are Wavelength tolerance, if optical
144  * If copper, they are attenuation in dB:
145  * Byte 188 is at 12.5 Gb/s, Byte 189 at 25 Gb/s
146  */
147 #define QSFP_CU_ATTEN_7G_OFFS 188
148 #define QSFP_CU_ATTEN_12G_OFFS 189
149 /* Byte 190 is Max Case Temp. Not Intel req'd */
150 /* Byte 191 is LSB of sum of bytes 128..190. Not Intel req'd */
151 #define QSFP_CC_OFFS 191
152 #define QSFP_EQ_INFO_OFFS 193
153 #define QSFP_CDR_INFO_OFFS 194
154 /* Bytes 196..211 are Serial Number, String */
155 #define QSFP_SN_OFFS 196
156 #define QSFP_SN_LEN 16
157 /* Bytes 212..219 are date-code YYMMDD (MM==1 for Jan) */
158 #define QSFP_DATE_OFFS 212
159 #define QSFP_DATE_LEN 6
160 /* Bytes 218,219 are optional lot-code, string */
161 #define QSFP_LOT_OFFS 218
162 #define QSFP_LOT_LEN 2
163 /* Bytes 220, 221 indicate monitoring options, Not Intel req'd */
164 /* Byte 222 indicates nominal bitrate in units of 250Mbits/sec */
165 #define QSFP_NOM_BIT_RATE_250_OFFS 222
166 /* Byte 223 is LSB of sum of bytes 192..222 */
167 #define QSFP_CC_EXT_OFFS 223
168 
169 /*
170  * Interrupt flag masks
171  */
172 #define QSFP_DATA_NOT_READY		0x01
173 
174 #define QSFP_HIGH_TEMP_ALARM		0x80
175 #define QSFP_LOW_TEMP_ALARM		0x40
176 #define QSFP_HIGH_TEMP_WARNING		0x20
177 #define QSFP_LOW_TEMP_WARNING		0x10
178 
179 #define QSFP_HIGH_VCC_ALARM		0x80
180 #define QSFP_LOW_VCC_ALARM		0x40
181 #define QSFP_HIGH_VCC_WARNING		0x20
182 #define QSFP_LOW_VCC_WARNING		0x10
183 
184 #define QSFP_HIGH_POWER_ALARM		0x88
185 #define QSFP_LOW_POWER_ALARM		0x44
186 #define QSFP_HIGH_POWER_WARNING		0x22
187 #define QSFP_LOW_POWER_WARNING		0x11
188 
189 #define QSFP_HIGH_BIAS_ALARM		0x88
190 #define QSFP_LOW_BIAS_ALARM		0x44
191 #define QSFP_HIGH_BIAS_WARNING		0x22
192 #define QSFP_LOW_BIAS_WARNING		0x11
193 
194 #define QSFP_ATTEN_SDR(attenarray) (attenarray[0])
195 #define QSFP_ATTEN_DDR(attenarray) (attenarray[1])
196 
197 /*
198  * struct qsfp_data encapsulates state of QSFP device for one port.
199  * it will be part of port-specific data if a board supports QSFP.
200  *
201  * Since multiple board-types use QSFP, and their pport_data structs
202  * differ (in the chip-specific section), we need a pointer to its head.
203  *
204  * Avoiding premature optimization, we will have one work_struct per port,
205  * and let the qsfp_lock arbitrate access to common resources.
206  *
207  */
208 struct qsfp_data {
209 	/* Helps to find our way */
210 	struct hfi1_pportdata *ppd;
211 	struct work_struct qsfp_work;
212 	u8 cache[QSFP_MAX_NUM_PAGES * 128];
213 	/* protect qsfp data */
214 	spinlock_t qsfp_lock;
215 	u8 check_interrupt_flags;
216 	u8 reset_needed;
217 	u8 limiting_active;
218 	u8 cache_valid;
219 	u8 cache_refresh_required;
220 };
221 
222 int refresh_qsfp_cache(struct hfi1_pportdata *ppd,
223 		       struct qsfp_data *cp);
224 int get_qsfp_power_class(u8 power_byte);
225 int qsfp_mod_present(struct hfi1_pportdata *ppd);
226 int get_cable_info(struct hfi1_devdata *dd, u32 port_num, u32 addr,
227 		   u32 len, u8 *data);
228 
229 int i2c_write(struct hfi1_pportdata *ppd, u32 target, int i2c_addr,
230 	      int offset, void *bp, int len);
231 int i2c_read(struct hfi1_pportdata *ppd, u32 target, int i2c_addr,
232 	     int offset, void *bp, int len);
233 int qsfp_write(struct hfi1_pportdata *ppd, u32 target, int addr, void *bp,
234 	       int len);
235 int qsfp_read(struct hfi1_pportdata *ppd, u32 target, int addr, void *bp,
236 	      int len);
237 int one_qsfp_write(struct hfi1_pportdata *ppd, u32 target, int addr, void *bp,
238 		   int len);
239 int one_qsfp_read(struct hfi1_pportdata *ppd, u32 target, int addr, void *bp,
240 		  int len);
241 struct hfi1_asic_data;
242 int set_up_i2c(struct hfi1_devdata *dd, struct hfi1_asic_data *ad);
243 void clean_up_i2c(struct hfi1_devdata *dd, struct hfi1_asic_data *ad);
244