xref: /openbmc/linux/drivers/infiniband/hw/hfi1/hfi.h (revision 0c3df9ed)
1 #ifndef _HFI1_KERNEL_H
2 #define _HFI1_KERNEL_H
3 /*
4  * Copyright(c) 2015-2018 Intel Corporation.
5  *
6  * This file is provided under a dual BSD/GPLv2 license.  When using or
7  * redistributing this file, you may do so under either license.
8  *
9  * GPL LICENSE SUMMARY
10  *
11  * This program is free software; you can redistribute it and/or modify
12  * it under the terms of version 2 of the GNU General Public License as
13  * published by the Free Software Foundation.
14  *
15  * This program is distributed in the hope that it will be useful, but
16  * WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
18  * General Public License for more details.
19  *
20  * BSD LICENSE
21  *
22  * Redistribution and use in source and binary forms, with or without
23  * modification, are permitted provided that the following conditions
24  * are met:
25  *
26  *  - Redistributions of source code must retain the above copyright
27  *    notice, this list of conditions and the following disclaimer.
28  *  - Redistributions in binary form must reproduce the above copyright
29  *    notice, this list of conditions and the following disclaimer in
30  *    the documentation and/or other materials provided with the
31  *    distribution.
32  *  - Neither the name of Intel Corporation nor the names of its
33  *    contributors may be used to endorse or promote products derived
34  *    from this software without specific prior written permission.
35  *
36  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47  *
48  */
49 
50 #include <linux/interrupt.h>
51 #include <linux/pci.h>
52 #include <linux/dma-mapping.h>
53 #include <linux/mutex.h>
54 #include <linux/list.h>
55 #include <linux/scatterlist.h>
56 #include <linux/slab.h>
57 #include <linux/idr.h>
58 #include <linux/io.h>
59 #include <linux/fs.h>
60 #include <linux/completion.h>
61 #include <linux/kref.h>
62 #include <linux/sched.h>
63 #include <linux/cdev.h>
64 #include <linux/delay.h>
65 #include <linux/kthread.h>
66 #include <linux/i2c.h>
67 #include <linux/i2c-algo-bit.h>
68 #include <rdma/ib_hdrs.h>
69 #include <rdma/opa_addr.h>
70 #include <linux/rhashtable.h>
71 #include <linux/netdevice.h>
72 #include <rdma/rdma_vt.h>
73 
74 #include "chip_registers.h"
75 #include "common.h"
76 #include "verbs.h"
77 #include "pio.h"
78 #include "chip.h"
79 #include "mad.h"
80 #include "qsfp.h"
81 #include "platform.h"
82 #include "affinity.h"
83 #include "msix.h"
84 
85 /* bumped 1 from s/w major version of TrueScale */
86 #define HFI1_CHIP_VERS_MAJ 3U
87 
88 /* don't care about this except printing */
89 #define HFI1_CHIP_VERS_MIN 0U
90 
91 /* The Organization Unique Identifier (Mfg code), and its position in GUID */
92 #define HFI1_OUI 0x001175
93 #define HFI1_OUI_LSB 40
94 
95 #define DROP_PACKET_OFF		0
96 #define DROP_PACKET_ON		1
97 
98 #define NEIGHBOR_TYPE_HFI		0
99 #define NEIGHBOR_TYPE_SWITCH	1
100 
101 extern unsigned long hfi1_cap_mask;
102 #define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
103 #define HFI1_CAP_UGET_MASK(mask, cap) \
104 	(((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
105 #define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
106 #define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
107 #define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
108 #define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
109 #define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
110 			HFI1_CAP_MISC_MASK)
111 /* Offline Disabled Reason is 4-bits */
112 #define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
113 
114 /*
115  * Control context is always 0 and handles the error packets.
116  * It also handles the VL15 and multicast packets.
117  */
118 #define HFI1_CTRL_CTXT    0
119 
120 /*
121  * Driver context will store software counters for each of the events
122  * associated with these status registers
123  */
124 #define NUM_CCE_ERR_STATUS_COUNTERS 41
125 #define NUM_RCV_ERR_STATUS_COUNTERS 64
126 #define NUM_MISC_ERR_STATUS_COUNTERS 13
127 #define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
128 #define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
129 #define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
130 #define NUM_SEND_ERR_STATUS_COUNTERS 3
131 #define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
132 #define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
133 
134 /*
135  * per driver stats, either not device nor port-specific, or
136  * summed over all of the devices and ports.
137  * They are described by name via ipathfs filesystem, so layout
138  * and number of elements can change without breaking compatibility.
139  * If members are added or deleted hfi1_statnames[] in debugfs.c must
140  * change to match.
141  */
142 struct hfi1_ib_stats {
143 	__u64 sps_ints; /* number of interrupts handled */
144 	__u64 sps_errints; /* number of error interrupts */
145 	__u64 sps_txerrs; /* tx-related packet errors */
146 	__u64 sps_rcverrs; /* non-crc rcv packet errors */
147 	__u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
148 	__u64 sps_nopiobufs; /* no pio bufs avail from kernel */
149 	__u64 sps_ctxts; /* number of contexts currently open */
150 	__u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
151 	__u64 sps_buffull;
152 	__u64 sps_hdrfull;
153 };
154 
155 extern struct hfi1_ib_stats hfi1_stats;
156 extern const struct pci_error_handlers hfi1_pci_err_handler;
157 
158 extern int num_driver_cntrs;
159 
160 /*
161  * First-cut criterion for "device is active" is
162  * two thousand dwords combined Tx, Rx traffic per
163  * 5-second interval. SMA packets are 64 dwords,
164  * and occur "a few per second", presumably each way.
165  */
166 #define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
167 
168 /*
169  * Below contains all data related to a single context (formerly called port).
170  */
171 
172 struct hfi1_opcode_stats_perctx;
173 
174 struct ctxt_eager_bufs {
175 	struct eager_buffer {
176 		void *addr;
177 		dma_addr_t dma;
178 		ssize_t len;
179 	} *buffers;
180 	struct {
181 		void *addr;
182 		dma_addr_t dma;
183 	} *rcvtids;
184 	u32 size;                /* total size of eager buffers */
185 	u32 rcvtid_size;         /* size of each eager rcv tid */
186 	u16 count;               /* size of buffers array */
187 	u16 numbufs;             /* number of buffers allocated */
188 	u16 alloced;             /* number of rcvarray entries used */
189 	u16 threshold;           /* head update threshold */
190 };
191 
192 struct exp_tid_set {
193 	struct list_head list;
194 	u32 count;
195 };
196 
197 typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
198 struct hfi1_ctxtdata {
199 	/* rcvhdrq base, needs mmap before useful */
200 	void *rcvhdrq;
201 	/* kernel virtual address where hdrqtail is updated */
202 	volatile __le64 *rcvhdrtail_kvaddr;
203 	/* so functions that need physical port can get it easily */
204 	struct hfi1_pportdata *ppd;
205 	/* so file ops can get at unit */
206 	struct hfi1_devdata *dd;
207 	/* this receive context's assigned PIO ACK send context */
208 	struct send_context *sc;
209 	/* per context recv functions */
210 	const rhf_rcv_function_ptr *rhf_rcv_function_map;
211 	/*
212 	 * The interrupt handler for a particular receive context can vary
213 	 * throughout it's lifetime. This is not a lock protected data member so
214 	 * it must be updated atomically and the prev and new value must always
215 	 * be valid. Worst case is we process an extra interrupt and up to 64
216 	 * packets with the wrong interrupt handler.
217 	 */
218 	int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
219 	/* verbs rx_stats per rcd */
220 	struct hfi1_opcode_stats_perctx *opstats;
221 	/* clear interrupt mask */
222 	u64 imask;
223 	/* ctxt rcvhdrq head offset */
224 	u32 head;
225 	/* number of rcvhdrq entries */
226 	u16 rcvhdrq_cnt;
227 	u8 ireg;	/* clear interrupt register */
228 	/* receive packet sequence counter */
229 	u8 seq_cnt;
230 	/* size of each of the rcvhdrq entries */
231 	u8 rcvhdrqentsize;
232 	/* offset of RHF within receive header entry */
233 	u8 rhf_offset;
234 	/* dynamic receive available interrupt timeout */
235 	u8 rcvavail_timeout;
236 	/* Indicates that this is vnic context */
237 	bool is_vnic;
238 	/* vnic queue index this context is mapped to */
239 	u8 vnic_q_idx;
240 	/* Is ASPM interrupt supported for this context */
241 	bool aspm_intr_supported;
242 	/* ASPM state (enabled/disabled) for this context */
243 	bool aspm_enabled;
244 	/* Is ASPM processing enabled for this context (in intr context) */
245 	bool aspm_intr_enable;
246 	struct ctxt_eager_bufs egrbufs;
247 	/* QPs waiting for context processing */
248 	struct list_head qp_wait_list;
249 	/* tid allocation lists */
250 	struct exp_tid_set tid_group_list;
251 	struct exp_tid_set tid_used_list;
252 	struct exp_tid_set tid_full_list;
253 
254 	/* Timer for re-enabling ASPM if interrupt activity quiets down */
255 	struct timer_list aspm_timer;
256 	/* per-context configuration flags */
257 	unsigned long flags;
258 	/* array of tid_groups */
259 	struct tid_group  *groups;
260 	/* mmap of hdrq, must fit in 44 bits */
261 	dma_addr_t rcvhdrq_dma;
262 	dma_addr_t rcvhdrqtailaddr_dma;
263 	/* Last interrupt timestamp */
264 	ktime_t aspm_ts_last_intr;
265 	/* Last timestamp at which we scheduled a timer for this context */
266 	ktime_t aspm_ts_timer_sched;
267 	/* Lock to serialize between intr, timer intr and user threads */
268 	spinlock_t aspm_lock;
269 	/* Reference count the base context usage */
270 	struct kref kref;
271 	/* numa node of this context */
272 	int numa_id;
273 	/* associated msix interrupt. */
274 	s16 msix_intr;
275 	/* job key */
276 	u16 jkey;
277 	/* number of RcvArray groups for this context. */
278 	u16 rcv_array_groups;
279 	/* index of first eager TID entry. */
280 	u16 eager_base;
281 	/* number of expected TID entries */
282 	u16 expected_count;
283 	/* index of first expected TID entry. */
284 	u16 expected_base;
285 	/* Device context index */
286 	u8 ctxt;
287 
288 	/* PSM Specific fields */
289 	/* lock protecting all Expected TID data */
290 	struct mutex exp_mutex;
291 	/* when waiting for rcv or pioavail */
292 	wait_queue_head_t wait;
293 	/* uuid from PSM */
294 	u8 uuid[16];
295 	/* same size as task_struct .comm[], command that opened context */
296 	char comm[TASK_COMM_LEN];
297 	/* Bitmask of in use context(s) */
298 	DECLARE_BITMAP(in_use_ctxts, HFI1_MAX_SHARED_CTXTS);
299 	/* per-context event flags for fileops/intr communication */
300 	unsigned long event_flags;
301 	/* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
302 	void *subctxt_uregbase;
303 	/* An array of pages for the eager receive buffers * N */
304 	void *subctxt_rcvegrbuf;
305 	/* An array of pages for the eager header queue entries * N */
306 	void *subctxt_rcvhdr_base;
307 	/* total number of polled urgent packets */
308 	u32 urgent;
309 	/* saved total number of polled urgent packets for poll edge trigger */
310 	u32 urgent_poll;
311 	/* Type of packets or conditions we want to poll for */
312 	u16 poll_type;
313 	/* non-zero if ctxt is being shared. */
314 	u16 subctxt_id;
315 	/* The version of the library which opened this ctxt */
316 	u32 userversion;
317 	/*
318 	 * non-zero if ctxt can be shared, and defines the maximum number of
319 	 * sub-contexts for this device context.
320 	 */
321 	u8 subctxt_cnt;
322 
323 };
324 
325 /**
326  * rcvhdrq_size - return total size in bytes for header queue
327  * @rcd: the receive context
328  *
329  * rcvhdrqentsize is in DWs, so we have to convert to bytes
330  *
331  */
332 static inline u32 rcvhdrq_size(struct hfi1_ctxtdata *rcd)
333 {
334 	return PAGE_ALIGN(rcd->rcvhdrq_cnt *
335 			  rcd->rcvhdrqentsize * sizeof(u32));
336 }
337 
338 /*
339  * Represents a single packet at a high level. Put commonly computed things in
340  * here so we do not have to keep doing them over and over. The rule of thumb is
341  * if something is used one time to derive some value, store that something in
342  * here. If it is used multiple times, then store the result of that derivation
343  * in here.
344  */
345 struct hfi1_packet {
346 	void *ebuf;
347 	void *hdr;
348 	void *payload;
349 	struct hfi1_ctxtdata *rcd;
350 	__le32 *rhf_addr;
351 	struct rvt_qp *qp;
352 	struct ib_other_headers *ohdr;
353 	struct ib_grh *grh;
354 	struct opa_16b_mgmt *mgmt;
355 	u64 rhf;
356 	u32 maxcnt;
357 	u32 rhqoff;
358 	u32 dlid;
359 	u32 slid;
360 	u16 tlen;
361 	s16 etail;
362 	u16 pkey;
363 	u8 hlen;
364 	u8 numpkt;
365 	u8 rsize;
366 	u8 updegr;
367 	u8 etype;
368 	u8 extra_byte;
369 	u8 pad;
370 	u8 sc;
371 	u8 sl;
372 	u8 opcode;
373 	bool migrated;
374 };
375 
376 /* Packet types */
377 #define HFI1_PKT_TYPE_9B  0
378 #define HFI1_PKT_TYPE_16B 1
379 
380 /*
381  * OPA 16B Header
382  */
383 #define OPA_16B_L4_MASK		0xFFull
384 #define OPA_16B_SC_MASK		0x1F00000ull
385 #define OPA_16B_SC_SHIFT	20
386 #define OPA_16B_LID_MASK	0xFFFFFull
387 #define OPA_16B_DLID_MASK	0xF000ull
388 #define OPA_16B_DLID_SHIFT	20
389 #define OPA_16B_DLID_HIGH_SHIFT	12
390 #define OPA_16B_SLID_MASK	0xF00ull
391 #define OPA_16B_SLID_SHIFT	20
392 #define OPA_16B_SLID_HIGH_SHIFT	8
393 #define OPA_16B_BECN_MASK       0x80000000ull
394 #define OPA_16B_BECN_SHIFT      31
395 #define OPA_16B_FECN_MASK       0x10000000ull
396 #define OPA_16B_FECN_SHIFT      28
397 #define OPA_16B_L2_MASK		0x60000000ull
398 #define OPA_16B_L2_SHIFT	29
399 #define OPA_16B_PKEY_MASK	0xFFFF0000ull
400 #define OPA_16B_PKEY_SHIFT	16
401 #define OPA_16B_LEN_MASK	0x7FF00000ull
402 #define OPA_16B_LEN_SHIFT	20
403 #define OPA_16B_RC_MASK		0xE000000ull
404 #define OPA_16B_RC_SHIFT	25
405 #define OPA_16B_AGE_MASK	0xFF0000ull
406 #define OPA_16B_AGE_SHIFT	16
407 #define OPA_16B_ENTROPY_MASK	0xFFFFull
408 
409 /*
410  * OPA 16B L2/L4 Encodings
411  */
412 #define OPA_16B_L4_9B		0x00
413 #define OPA_16B_L2_TYPE		0x02
414 #define OPA_16B_L4_FM		0x08
415 #define OPA_16B_L4_IB_LOCAL	0x09
416 #define OPA_16B_L4_IB_GLOBAL	0x0A
417 #define OPA_16B_L4_ETHR		OPA_VNIC_L4_ETHR
418 
419 /*
420  * OPA 16B Management
421  */
422 #define OPA_16B_L4_FM_PAD	3  /* fixed 3B pad */
423 #define OPA_16B_L4_FM_HLEN	24 /* 16B(16) + L4_FM(8) */
424 
425 static inline u8 hfi1_16B_get_l4(struct hfi1_16b_header *hdr)
426 {
427 	return (u8)(hdr->lrh[2] & OPA_16B_L4_MASK);
428 }
429 
430 static inline u8 hfi1_16B_get_sc(struct hfi1_16b_header *hdr)
431 {
432 	return (u8)((hdr->lrh[1] & OPA_16B_SC_MASK) >> OPA_16B_SC_SHIFT);
433 }
434 
435 static inline u32 hfi1_16B_get_dlid(struct hfi1_16b_header *hdr)
436 {
437 	return (u32)((hdr->lrh[1] & OPA_16B_LID_MASK) |
438 		     (((hdr->lrh[2] & OPA_16B_DLID_MASK) >>
439 		     OPA_16B_DLID_HIGH_SHIFT) << OPA_16B_DLID_SHIFT));
440 }
441 
442 static inline u32 hfi1_16B_get_slid(struct hfi1_16b_header *hdr)
443 {
444 	return (u32)((hdr->lrh[0] & OPA_16B_LID_MASK) |
445 		     (((hdr->lrh[2] & OPA_16B_SLID_MASK) >>
446 		     OPA_16B_SLID_HIGH_SHIFT) << OPA_16B_SLID_SHIFT));
447 }
448 
449 static inline u8 hfi1_16B_get_becn(struct hfi1_16b_header *hdr)
450 {
451 	return (u8)((hdr->lrh[0] & OPA_16B_BECN_MASK) >> OPA_16B_BECN_SHIFT);
452 }
453 
454 static inline u8 hfi1_16B_get_fecn(struct hfi1_16b_header *hdr)
455 {
456 	return (u8)((hdr->lrh[1] & OPA_16B_FECN_MASK) >> OPA_16B_FECN_SHIFT);
457 }
458 
459 static inline u8 hfi1_16B_get_l2(struct hfi1_16b_header *hdr)
460 {
461 	return (u8)((hdr->lrh[1] & OPA_16B_L2_MASK) >> OPA_16B_L2_SHIFT);
462 }
463 
464 static inline u16 hfi1_16B_get_pkey(struct hfi1_16b_header *hdr)
465 {
466 	return (u16)((hdr->lrh[2] & OPA_16B_PKEY_MASK) >> OPA_16B_PKEY_SHIFT);
467 }
468 
469 static inline u8 hfi1_16B_get_rc(struct hfi1_16b_header *hdr)
470 {
471 	return (u8)((hdr->lrh[1] & OPA_16B_RC_MASK) >> OPA_16B_RC_SHIFT);
472 }
473 
474 static inline u8 hfi1_16B_get_age(struct hfi1_16b_header *hdr)
475 {
476 	return (u8)((hdr->lrh[3] & OPA_16B_AGE_MASK) >> OPA_16B_AGE_SHIFT);
477 }
478 
479 static inline u16 hfi1_16B_get_len(struct hfi1_16b_header *hdr)
480 {
481 	return (u16)((hdr->lrh[0] & OPA_16B_LEN_MASK) >> OPA_16B_LEN_SHIFT);
482 }
483 
484 static inline u16 hfi1_16B_get_entropy(struct hfi1_16b_header *hdr)
485 {
486 	return (u16)(hdr->lrh[3] & OPA_16B_ENTROPY_MASK);
487 }
488 
489 #define OPA_16B_MAKE_QW(low_dw, high_dw) (((u64)(high_dw) << 32) | (low_dw))
490 
491 /*
492  * BTH
493  */
494 #define OPA_16B_BTH_PAD_MASK	7
495 static inline u8 hfi1_16B_bth_get_pad(struct ib_other_headers *ohdr)
496 {
497 	return (u8)((be32_to_cpu(ohdr->bth[0]) >> IB_BTH_PAD_SHIFT) &
498 		   OPA_16B_BTH_PAD_MASK);
499 }
500 
501 /*
502  * 16B Management
503  */
504 #define OPA_16B_MGMT_QPN_MASK	0xFFFFFF
505 static inline u32 hfi1_16B_get_dest_qpn(struct opa_16b_mgmt *mgmt)
506 {
507 	return be32_to_cpu(mgmt->dest_qpn) & OPA_16B_MGMT_QPN_MASK;
508 }
509 
510 static inline u32 hfi1_16B_get_src_qpn(struct opa_16b_mgmt *mgmt)
511 {
512 	return be32_to_cpu(mgmt->src_qpn) & OPA_16B_MGMT_QPN_MASK;
513 }
514 
515 static inline void hfi1_16B_set_qpn(struct opa_16b_mgmt *mgmt,
516 				    u32 dest_qp, u32 src_qp)
517 {
518 	mgmt->dest_qpn = cpu_to_be32(dest_qp & OPA_16B_MGMT_QPN_MASK);
519 	mgmt->src_qpn = cpu_to_be32(src_qp & OPA_16B_MGMT_QPN_MASK);
520 }
521 
522 struct rvt_sge_state;
523 
524 /*
525  * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
526  * Mostly for MADs that set or query link parameters, also ipath
527  * config interfaces
528  */
529 #define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
530 #define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
531 #define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
532 #define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
533 #define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
534 #define HFI1_IB_CFG_SPD 5 /* current Link spd */
535 #define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
536 #define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
537 #define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
538 #define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
539 #define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
540 #define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
541 #define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
542 #define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
543 #define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
544 #define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
545 #define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
546 #define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
547 #define HFI1_IB_CFG_VL_HIGH_LIMIT 19
548 #define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
549 #define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
550 
551 /*
552  * HFI or Host Link States
553  *
554  * These describe the states the driver thinks the logical and physical
555  * states are in.  Used as an argument to set_link_state().  Implemented
556  * as bits for easy multi-state checking.  The actual state can only be
557  * one.
558  */
559 #define __HLS_UP_INIT_BP	0
560 #define __HLS_UP_ARMED_BP	1
561 #define __HLS_UP_ACTIVE_BP	2
562 #define __HLS_DN_DOWNDEF_BP	3	/* link down default */
563 #define __HLS_DN_POLL_BP	4
564 #define __HLS_DN_DISABLE_BP	5
565 #define __HLS_DN_OFFLINE_BP	6
566 #define __HLS_VERIFY_CAP_BP	7
567 #define __HLS_GOING_UP_BP	8
568 #define __HLS_GOING_OFFLINE_BP  9
569 #define __HLS_LINK_COOLDOWN_BP 10
570 
571 #define HLS_UP_INIT	  BIT(__HLS_UP_INIT_BP)
572 #define HLS_UP_ARMED	  BIT(__HLS_UP_ARMED_BP)
573 #define HLS_UP_ACTIVE	  BIT(__HLS_UP_ACTIVE_BP)
574 #define HLS_DN_DOWNDEF	  BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
575 #define HLS_DN_POLL	  BIT(__HLS_DN_POLL_BP)
576 #define HLS_DN_DISABLE	  BIT(__HLS_DN_DISABLE_BP)
577 #define HLS_DN_OFFLINE	  BIT(__HLS_DN_OFFLINE_BP)
578 #define HLS_VERIFY_CAP	  BIT(__HLS_VERIFY_CAP_BP)
579 #define HLS_GOING_UP	  BIT(__HLS_GOING_UP_BP)
580 #define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
581 #define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
582 
583 #define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
584 #define HLS_DOWN ~(HLS_UP)
585 
586 #define HLS_DEFAULT HLS_DN_POLL
587 
588 /* use this MTU size if none other is given */
589 #define HFI1_DEFAULT_ACTIVE_MTU 10240
590 /* use this MTU size as the default maximum */
591 #define HFI1_DEFAULT_MAX_MTU 10240
592 /* default partition key */
593 #define DEFAULT_PKEY 0xffff
594 
595 /*
596  * Possible fabric manager config parameters for fm_{get,set}_table()
597  */
598 #define FM_TBL_VL_HIGH_ARB		1 /* Get/set VL high prio weights */
599 #define FM_TBL_VL_LOW_ARB		2 /* Get/set VL low prio weights */
600 #define FM_TBL_BUFFER_CONTROL		3 /* Get/set Buffer Control */
601 #define FM_TBL_SC2VLNT			4 /* Get/set SC->VLnt */
602 #define FM_TBL_VL_PREEMPT_ELEMS		5 /* Get (no set) VL preempt elems */
603 #define FM_TBL_VL_PREEMPT_MATRIX	6 /* Get (no set) VL preempt matrix */
604 
605 /*
606  * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
607  * these are bits so they can be combined, e.g.
608  * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
609  */
610 #define HFI1_RCVCTRL_TAILUPD_ENB 0x01
611 #define HFI1_RCVCTRL_TAILUPD_DIS 0x02
612 #define HFI1_RCVCTRL_CTXT_ENB 0x04
613 #define HFI1_RCVCTRL_CTXT_DIS 0x08
614 #define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
615 #define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
616 #define HFI1_RCVCTRL_PKEY_ENB 0x40  /* Note, default is enabled */
617 #define HFI1_RCVCTRL_PKEY_DIS 0x80
618 #define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
619 #define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
620 #define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
621 #define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
622 #define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
623 #define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
624 #define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
625 #define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
626 #define HFI1_RCVCTRL_URGENT_ENB 0x40000
627 #define HFI1_RCVCTRL_URGENT_DIS 0x80000
628 
629 /* partition enforcement flags */
630 #define HFI1_PART_ENFORCE_IN	0x1
631 #define HFI1_PART_ENFORCE_OUT	0x2
632 
633 /* how often we check for synthetic counter wrap around */
634 #define SYNTH_CNT_TIME 3
635 
636 /* Counter flags */
637 #define CNTR_NORMAL		0x0 /* Normal counters, just read register */
638 #define CNTR_SYNTH		0x1 /* Synthetic counters, saturate at all 1s */
639 #define CNTR_DISABLED		0x2 /* Disable this counter */
640 #define CNTR_32BIT		0x4 /* Simulate 64 bits for this counter */
641 #define CNTR_VL			0x8 /* Per VL counter */
642 #define CNTR_SDMA              0x10
643 #define CNTR_INVALID_VL		-1  /* Specifies invalid VL */
644 #define CNTR_MODE_W		0x0
645 #define CNTR_MODE_R		0x1
646 
647 /* VLs Supported/Operational */
648 #define HFI1_MIN_VLS_SUPPORTED 1
649 #define HFI1_MAX_VLS_SUPPORTED 8
650 
651 #define HFI1_GUIDS_PER_PORT  5
652 #define HFI1_PORT_GUID_INDEX 0
653 
654 static inline void incr_cntr64(u64 *cntr)
655 {
656 	if (*cntr < (u64)-1LL)
657 		(*cntr)++;
658 }
659 
660 static inline void incr_cntr32(u32 *cntr)
661 {
662 	if (*cntr < (u32)-1LL)
663 		(*cntr)++;
664 }
665 
666 #define MAX_NAME_SIZE 64
667 struct hfi1_msix_entry {
668 	enum irq_type type;
669 	int irq;
670 	void *arg;
671 	cpumask_t mask;
672 	struct irq_affinity_notify notify;
673 };
674 
675 struct hfi1_msix_info {
676 	/* lock to synchronize in_use_msix access */
677 	spinlock_t msix_lock;
678 	DECLARE_BITMAP(in_use_msix, CCE_NUM_MSIX_VECTORS);
679 	struct hfi1_msix_entry *msix_entries;
680 	u16 max_requested;
681 };
682 
683 /* per-SL CCA information */
684 struct cca_timer {
685 	struct hrtimer hrtimer;
686 	struct hfi1_pportdata *ppd; /* read-only */
687 	int sl; /* read-only */
688 	u16 ccti; /* read/write - current value of CCTI */
689 };
690 
691 struct link_down_reason {
692 	/*
693 	 * SMA-facing value.  Should be set from .latest when
694 	 * HLS_UP_* -> HLS_DN_* transition actually occurs.
695 	 */
696 	u8 sma;
697 	u8 latest;
698 };
699 
700 enum {
701 	LO_PRIO_TABLE,
702 	HI_PRIO_TABLE,
703 	MAX_PRIO_TABLE
704 };
705 
706 struct vl_arb_cache {
707 	/* protect vl arb cache */
708 	spinlock_t lock;
709 	struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
710 };
711 
712 /*
713  * The structure below encapsulates data relevant to a physical IB Port.
714  * Current chips support only one such port, but the separation
715  * clarifies things a bit. Note that to conform to IB conventions,
716  * port-numbers are one-based. The first or only port is port1.
717  */
718 struct hfi1_pportdata {
719 	struct hfi1_ibport ibport_data;
720 
721 	struct hfi1_devdata *dd;
722 	struct kobject pport_cc_kobj;
723 	struct kobject sc2vl_kobj;
724 	struct kobject sl2sc_kobj;
725 	struct kobject vl2mtu_kobj;
726 
727 	/* PHY support */
728 	struct qsfp_data qsfp_info;
729 	/* Values for SI tuning of SerDes */
730 	u32 port_type;
731 	u32 tx_preset_eq;
732 	u32 tx_preset_noeq;
733 	u32 rx_preset;
734 	u8  local_atten;
735 	u8  remote_atten;
736 	u8  default_atten;
737 	u8  max_power_class;
738 
739 	/* did we read platform config from scratch registers? */
740 	bool config_from_scratch;
741 
742 	/* GUIDs for this interface, in host order, guids[0] is a port guid */
743 	u64 guids[HFI1_GUIDS_PER_PORT];
744 
745 	/* GUID for peer interface, in host order */
746 	u64 neighbor_guid;
747 
748 	/* up or down physical link state */
749 	u32 linkup;
750 
751 	/*
752 	 * this address is mapped read-only into user processes so they can
753 	 * get status cheaply, whenever they want.  One qword of status per port
754 	 */
755 	u64 *statusp;
756 
757 	/* SendDMA related entries */
758 
759 	struct workqueue_struct *hfi1_wq;
760 	struct workqueue_struct *link_wq;
761 
762 	/* move out of interrupt context */
763 	struct work_struct link_vc_work;
764 	struct work_struct link_up_work;
765 	struct work_struct link_down_work;
766 	struct work_struct sma_message_work;
767 	struct work_struct freeze_work;
768 	struct work_struct link_downgrade_work;
769 	struct work_struct link_bounce_work;
770 	struct delayed_work start_link_work;
771 	/* host link state variables */
772 	struct mutex hls_lock;
773 	u32 host_link_state;
774 
775 	/* these are the "32 bit" regs */
776 
777 	u32 ibmtu; /* The MTU programmed for this unit */
778 	/*
779 	 * Current max size IB packet (in bytes) including IB headers, that
780 	 * we can send. Changes when ibmtu changes.
781 	 */
782 	u32 ibmaxlen;
783 	u32 current_egress_rate; /* units [10^6 bits/sec] */
784 	/* LID programmed for this instance */
785 	u32 lid;
786 	/* list of pkeys programmed; 0 if not set */
787 	u16 pkeys[MAX_PKEY_VALUES];
788 	u16 link_width_supported;
789 	u16 link_width_downgrade_supported;
790 	u16 link_speed_supported;
791 	u16 link_width_enabled;
792 	u16 link_width_downgrade_enabled;
793 	u16 link_speed_enabled;
794 	u16 link_width_active;
795 	u16 link_width_downgrade_tx_active;
796 	u16 link_width_downgrade_rx_active;
797 	u16 link_speed_active;
798 	u8 vls_supported;
799 	u8 vls_operational;
800 	u8 actual_vls_operational;
801 	/* LID mask control */
802 	u8 lmc;
803 	/* Rx Polarity inversion (compensate for ~tx on partner) */
804 	u8 rx_pol_inv;
805 
806 	u8 hw_pidx;     /* physical port index */
807 	u8 port;        /* IB port number and index into dd->pports - 1 */
808 	/* type of neighbor node */
809 	u8 neighbor_type;
810 	u8 neighbor_normal;
811 	u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
812 	u8 neighbor_port_number;
813 	u8 is_sm_config_started;
814 	u8 offline_disabled_reason;
815 	u8 is_active_optimize_enabled;
816 	u8 driver_link_ready;	/* driver ready for active link */
817 	u8 link_enabled;	/* link enabled? */
818 	u8 linkinit_reason;
819 	u8 local_tx_rate;	/* rate given to 8051 firmware */
820 	u8 qsfp_retry_count;
821 
822 	/* placeholders for IB MAD packet settings */
823 	u8 overrun_threshold;
824 	u8 phy_error_threshold;
825 	unsigned int is_link_down_queued;
826 
827 	/* Used to override LED behavior for things like maintenance beaconing*/
828 	/*
829 	 * Alternates per phase of blink
830 	 * [0] holds LED off duration, [1] holds LED on duration
831 	 */
832 	unsigned long led_override_vals[2];
833 	u8 led_override_phase; /* LSB picks from vals[] */
834 	atomic_t led_override_timer_active;
835 	/* Used to flash LEDs in override mode */
836 	struct timer_list led_override_timer;
837 
838 	u32 sm_trap_qp;
839 	u32 sa_qp;
840 
841 	/*
842 	 * cca_timer_lock protects access to the per-SL cca_timer
843 	 * structures (specifically the ccti member).
844 	 */
845 	spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
846 	struct cca_timer cca_timer[OPA_MAX_SLS];
847 
848 	/* List of congestion control table entries */
849 	struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
850 
851 	/* congestion entries, each entry corresponding to a SL */
852 	struct opa_congestion_setting_entry_shadow
853 		congestion_entries[OPA_MAX_SLS];
854 
855 	/*
856 	 * cc_state_lock protects (write) access to the per-port
857 	 * struct cc_state.
858 	 */
859 	spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
860 
861 	struct cc_state __rcu *cc_state;
862 
863 	/* Total number of congestion control table entries */
864 	u16 total_cct_entry;
865 
866 	/* Bit map identifying service level */
867 	u32 cc_sl_control_map;
868 
869 	/* CA's max number of 64 entry units in the congestion control table */
870 	u8 cc_max_table_entries;
871 
872 	/*
873 	 * begin congestion log related entries
874 	 * cc_log_lock protects all congestion log related data
875 	 */
876 	spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
877 	u8 threshold_cong_event_map[OPA_MAX_SLS / 8];
878 	u16 threshold_event_counter;
879 	struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
880 	int cc_log_idx; /* index for logging events */
881 	int cc_mad_idx; /* index for reporting events */
882 	/* end congestion log related entries */
883 
884 	struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
885 
886 	/* port relative counter buffer */
887 	u64 *cntrs;
888 	/* port relative synthetic counter buffer */
889 	u64 *scntrs;
890 	/* port_xmit_discards are synthesized from different egress errors */
891 	u64 port_xmit_discards;
892 	u64 port_xmit_discards_vl[C_VL_COUNT];
893 	u64 port_xmit_constraint_errors;
894 	u64 port_rcv_constraint_errors;
895 	/* count of 'link_err' interrupts from DC */
896 	u64 link_downed;
897 	/* number of times link retrained successfully */
898 	u64 link_up;
899 	/* number of times a link unknown frame was reported */
900 	u64 unknown_frame_count;
901 	/* port_ltp_crc_mode is returned in 'portinfo' MADs */
902 	u16 port_ltp_crc_mode;
903 	/* port_crc_mode_enabled is the crc we support */
904 	u8 port_crc_mode_enabled;
905 	/* mgmt_allowed is also returned in 'portinfo' MADs */
906 	u8 mgmt_allowed;
907 	u8 part_enforce; /* partition enforcement flags */
908 	struct link_down_reason local_link_down_reason;
909 	struct link_down_reason neigh_link_down_reason;
910 	/* Value to be sent to link peer on LinkDown .*/
911 	u8 remote_link_down_reason;
912 	/* Error events that will cause a port bounce. */
913 	u32 port_error_action;
914 	struct work_struct linkstate_active_work;
915 	/* Does this port need to prescan for FECNs */
916 	bool cc_prescan;
917 	/*
918 	 * Sample sendWaitCnt & sendWaitVlCnt during link transition
919 	 * and counter request.
920 	 */
921 	u64 port_vl_xmit_wait_last[C_VL_COUNT + 1];
922 	u16 prev_link_width;
923 	u64 vl_xmit_flit_cnt[C_VL_COUNT + 1];
924 };
925 
926 typedef void (*opcode_handler)(struct hfi1_packet *packet);
927 typedef void (*hfi1_make_req)(struct rvt_qp *qp,
928 			      struct hfi1_pkt_state *ps,
929 			      struct rvt_swqe *wqe);
930 extern const rhf_rcv_function_ptr normal_rhf_rcv_functions[];
931 
932 
933 /* return values for the RHF receive functions */
934 #define RHF_RCV_CONTINUE  0	/* keep going */
935 #define RHF_RCV_DONE	  1	/* stop, this packet processed */
936 #define RHF_RCV_REPROCESS 2	/* stop. retain this packet */
937 
938 struct rcv_array_data {
939 	u16 ngroups;
940 	u16 nctxt_extra;
941 	u8 group_size;
942 };
943 
944 struct per_vl_data {
945 	u16 mtu;
946 	struct send_context *sc;
947 };
948 
949 /* 16 to directly index */
950 #define PER_VL_SEND_CONTEXTS 16
951 
952 struct err_info_rcvport {
953 	u8 status_and_code;
954 	u64 packet_flit1;
955 	u64 packet_flit2;
956 };
957 
958 struct err_info_constraint {
959 	u8 status;
960 	u16 pkey;
961 	u32 slid;
962 };
963 
964 struct hfi1_temp {
965 	unsigned int curr;       /* current temperature */
966 	unsigned int lo_lim;     /* low temperature limit */
967 	unsigned int hi_lim;     /* high temperature limit */
968 	unsigned int crit_lim;   /* critical temperature limit */
969 	u8 triggers;      /* temperature triggers */
970 };
971 
972 struct hfi1_i2c_bus {
973 	struct hfi1_devdata *controlling_dd; /* current controlling device */
974 	struct i2c_adapter adapter;	/* bus details */
975 	struct i2c_algo_bit_data algo;	/* bus algorithm details */
976 	int num;			/* bus number, 0 or 1 */
977 };
978 
979 /* common data between shared ASIC HFIs */
980 struct hfi1_asic_data {
981 	struct hfi1_devdata *dds[2];	/* back pointers */
982 	struct mutex asic_resource_mutex;
983 	struct hfi1_i2c_bus *i2c_bus0;
984 	struct hfi1_i2c_bus *i2c_bus1;
985 };
986 
987 /* sizes for both the QP and RSM map tables */
988 #define NUM_MAP_ENTRIES	 256
989 #define NUM_MAP_REGS      32
990 
991 /*
992  * Number of VNIC contexts used. Ensure it is less than or equal to
993  * max queues supported by VNIC (HFI1_VNIC_MAX_QUEUE).
994  */
995 #define HFI1_NUM_VNIC_CTXT   8
996 
997 /* Number of VNIC RSM entries */
998 #define NUM_VNIC_MAP_ENTRIES 8
999 
1000 /* Virtual NIC information */
1001 struct hfi1_vnic_data {
1002 	struct hfi1_ctxtdata *ctxt[HFI1_NUM_VNIC_CTXT];
1003 	struct kmem_cache *txreq_cache;
1004 	u8 num_vports;
1005 	struct idr vesw_idr;
1006 	u8 rmt_start;
1007 	u8 num_ctxt;
1008 };
1009 
1010 struct hfi1_vnic_vport_info;
1011 
1012 /* device data struct now contains only "general per-device" info.
1013  * fields related to a physical IB port are in a hfi1_pportdata struct.
1014  */
1015 struct sdma_engine;
1016 struct sdma_vl_map;
1017 
1018 #define BOARD_VERS_MAX 96 /* how long the version string can be */
1019 #define SERIAL_MAX 16 /* length of the serial number */
1020 
1021 typedef int (*send_routine)(struct rvt_qp *, struct hfi1_pkt_state *, u64);
1022 struct hfi1_devdata {
1023 	struct hfi1_ibdev verbs_dev;     /* must be first */
1024 	struct list_head list;
1025 	/* pointers to related structs for this device */
1026 	/* pci access data structure */
1027 	struct pci_dev *pcidev;
1028 	struct cdev user_cdev;
1029 	struct cdev diag_cdev;
1030 	struct cdev ui_cdev;
1031 	struct device *user_device;
1032 	struct device *diag_device;
1033 	struct device *ui_device;
1034 
1035 	/* first mapping up to RcvArray */
1036 	u8 __iomem *kregbase1;
1037 	resource_size_t physaddr;
1038 
1039 	/* second uncached mapping from RcvArray to pio send buffers */
1040 	u8 __iomem *kregbase2;
1041 	/* for detecting offset above kregbase2 address */
1042 	u32 base2_start;
1043 
1044 	/* Per VL data. Enough for all VLs but not all elements are set/used. */
1045 	struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
1046 	/* send context data */
1047 	struct send_context_info *send_contexts;
1048 	/* map hardware send contexts to software index */
1049 	u8 *hw_to_sw;
1050 	/* spinlock for allocating and releasing send context resources */
1051 	spinlock_t sc_lock;
1052 	/* lock for pio_map */
1053 	spinlock_t pio_map_lock;
1054 	/* Send Context initialization lock. */
1055 	spinlock_t sc_init_lock;
1056 	/* lock for sdma_map */
1057 	spinlock_t                          sde_map_lock;
1058 	/* array of kernel send contexts */
1059 	struct send_context **kernel_send_context;
1060 	/* array of vl maps */
1061 	struct pio_vl_map __rcu *pio_map;
1062 	/* default flags to last descriptor */
1063 	u64 default_desc1;
1064 
1065 	/* fields common to all SDMA engines */
1066 
1067 	volatile __le64                    *sdma_heads_dma; /* DMA'ed by chip */
1068 	dma_addr_t                          sdma_heads_phys;
1069 	void                               *sdma_pad_dma; /* DMA'ed by chip */
1070 	dma_addr_t                          sdma_pad_phys;
1071 	/* for deallocation */
1072 	size_t                              sdma_heads_size;
1073 	/* num used */
1074 	u32                                 num_sdma;
1075 	/* array of engines sized by num_sdma */
1076 	struct sdma_engine                 *per_sdma;
1077 	/* array of vl maps */
1078 	struct sdma_vl_map __rcu           *sdma_map;
1079 	/* SPC freeze waitqueue and variable */
1080 	wait_queue_head_t		  sdma_unfreeze_wq;
1081 	atomic_t			  sdma_unfreeze_count;
1082 
1083 	u32 lcb_access_count;		/* count of LCB users */
1084 
1085 	/* common data between shared ASIC HFIs in this OS */
1086 	struct hfi1_asic_data *asic_data;
1087 
1088 	/* mem-mapped pointer to base of PIO buffers */
1089 	void __iomem *piobase;
1090 	/*
1091 	 * write-combining mem-mapped pointer to base of RcvArray
1092 	 * memory.
1093 	 */
1094 	void __iomem *rcvarray_wc;
1095 	/*
1096 	 * credit return base - a per-NUMA range of DMA address that
1097 	 * the chip will use to update the per-context free counter
1098 	 */
1099 	struct credit_return_base *cr_base;
1100 
1101 	/* send context numbers and sizes for each type */
1102 	struct sc_config_sizes sc_sizes[SC_MAX];
1103 
1104 	char *boardname; /* human readable board info */
1105 
1106 	/* reset value */
1107 	u64 z_int_counter;
1108 	u64 z_rcv_limit;
1109 	u64 z_send_schedule;
1110 
1111 	u64 __percpu *send_schedule;
1112 	/* number of reserved contexts for VNIC usage */
1113 	u16 num_vnic_contexts;
1114 	/* number of receive contexts in use by the driver */
1115 	u32 num_rcv_contexts;
1116 	/* number of pio send contexts in use by the driver */
1117 	u32 num_send_contexts;
1118 	/*
1119 	 * number of ctxts available for PSM open
1120 	 */
1121 	u32 freectxts;
1122 	/* total number of available user/PSM contexts */
1123 	u32 num_user_contexts;
1124 	/* base receive interrupt timeout, in CSR units */
1125 	u32 rcv_intr_timeout_csr;
1126 
1127 	spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
1128 	spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
1129 	spinlock_t uctxt_lock; /* protect rcd changes */
1130 	struct mutex dc8051_lock; /* exclusive access to 8051 */
1131 	struct workqueue_struct *update_cntr_wq;
1132 	struct work_struct update_cntr_work;
1133 	/* exclusive access to 8051 memory */
1134 	spinlock_t dc8051_memlock;
1135 	int dc8051_timed_out;	/* remember if the 8051 timed out */
1136 	/*
1137 	 * A page that will hold event notification bitmaps for all
1138 	 * contexts. This page will be mapped into all processes.
1139 	 */
1140 	unsigned long *events;
1141 	/*
1142 	 * per unit status, see also portdata statusp
1143 	 * mapped read-only into user processes so they can get unit and
1144 	 * IB link status cheaply
1145 	 */
1146 	struct hfi1_status *status;
1147 
1148 	/* revision register shadow */
1149 	u64 revision;
1150 	/* Base GUID for device (network order) */
1151 	u64 base_guid;
1152 
1153 	/* both sides of the PCIe link are gen3 capable */
1154 	u8 link_gen3_capable;
1155 	u8 dc_shutdown;
1156 	/* localbus width (1, 2,4,8,16,32) from config space  */
1157 	u32 lbus_width;
1158 	/* localbus speed in MHz */
1159 	u32 lbus_speed;
1160 	int unit; /* unit # of this chip */
1161 	int node; /* home node of this chip */
1162 
1163 	/* save these PCI fields to restore after a reset */
1164 	u32 pcibar0;
1165 	u32 pcibar1;
1166 	u32 pci_rom;
1167 	u16 pci_command;
1168 	u16 pcie_devctl;
1169 	u16 pcie_lnkctl;
1170 	u16 pcie_devctl2;
1171 	u32 pci_msix0;
1172 	u32 pci_tph2;
1173 
1174 	/*
1175 	 * ASCII serial number, from flash, large enough for original
1176 	 * all digit strings, and longer serial number format
1177 	 */
1178 	u8 serial[SERIAL_MAX];
1179 	/* human readable board version */
1180 	u8 boardversion[BOARD_VERS_MAX];
1181 	u8 lbus_info[32]; /* human readable localbus info */
1182 	/* chip major rev, from CceRevision */
1183 	u8 majrev;
1184 	/* chip minor rev, from CceRevision */
1185 	u8 minrev;
1186 	/* hardware ID */
1187 	u8 hfi1_id;
1188 	/* implementation code */
1189 	u8 icode;
1190 	/* vAU of this device */
1191 	u8 vau;
1192 	/* vCU of this device */
1193 	u8 vcu;
1194 	/* link credits of this device */
1195 	u16 link_credits;
1196 	/* initial vl15 credits to use */
1197 	u16 vl15_init;
1198 
1199 	/*
1200 	 * Cached value for vl15buf, read during verify cap interrupt. VL15
1201 	 * credits are to be kept at 0 and set when handling the link-up
1202 	 * interrupt. This removes the possibility of receiving VL15 MAD
1203 	 * packets before this HFI is ready.
1204 	 */
1205 	u16 vl15buf_cached;
1206 
1207 	/* Misc small ints */
1208 	u8 n_krcv_queues;
1209 	u8 qos_shift;
1210 
1211 	u16 irev;	/* implementation revision */
1212 	u32 dc8051_ver; /* 8051 firmware version */
1213 
1214 	spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
1215 	struct platform_config platform_config;
1216 	struct platform_config_cache pcfg_cache;
1217 
1218 	struct diag_client *diag_client;
1219 
1220 	/* general interrupt: mask of handled interrupts */
1221 	u64 gi_mask[CCE_NUM_INT_CSRS];
1222 
1223 	struct rcv_array_data rcv_entries;
1224 
1225 	/* cycle length of PS* counters in HW (in picoseconds) */
1226 	u16 psxmitwait_check_rate;
1227 
1228 	/*
1229 	 * 64 bit synthetic counters
1230 	 */
1231 	struct timer_list synth_stats_timer;
1232 
1233 	/* MSI-X information */
1234 	struct hfi1_msix_info msix_info;
1235 
1236 	/*
1237 	 * device counters
1238 	 */
1239 	char *cntrnames;
1240 	size_t cntrnameslen;
1241 	size_t ndevcntrs;
1242 	u64 *cntrs;
1243 	u64 *scntrs;
1244 
1245 	/*
1246 	 * remembered values for synthetic counters
1247 	 */
1248 	u64 last_tx;
1249 	u64 last_rx;
1250 
1251 	/*
1252 	 * per-port counters
1253 	 */
1254 	size_t nportcntrs;
1255 	char *portcntrnames;
1256 	size_t portcntrnameslen;
1257 
1258 	struct err_info_rcvport err_info_rcvport;
1259 	struct err_info_constraint err_info_rcv_constraint;
1260 	struct err_info_constraint err_info_xmit_constraint;
1261 
1262 	atomic_t drop_packet;
1263 	u8 do_drop;
1264 	u8 err_info_uncorrectable;
1265 	u8 err_info_fmconfig;
1266 
1267 	/*
1268 	 * Software counters for the status bits defined by the
1269 	 * associated error status registers
1270 	 */
1271 	u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1272 	u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1273 	u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1274 	u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1275 	u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1276 	u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1277 	u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1278 
1279 	/* Software counter that spans all contexts */
1280 	u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1281 	/* Software counter that spans all DMA engines */
1282 	u64 sw_send_dma_eng_err_status_cnt[
1283 		NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1284 	/* Software counter that aggregates all cce_err_status errors */
1285 	u64 sw_cce_err_status_aggregate;
1286 	/* Software counter that aggregates all bypass packet rcv errors */
1287 	u64 sw_rcv_bypass_packet_errors;
1288 
1289 	/* Save the enabled LCB error bits */
1290 	u64 lcb_err_en;
1291 	struct cpu_mask_set *comp_vect;
1292 	int *comp_vect_mappings;
1293 	u32 comp_vect_possible_cpus;
1294 
1295 	/*
1296 	 * Capability to have different send engines simply by changing a
1297 	 * pointer value.
1298 	 */
1299 	send_routine process_pio_send ____cacheline_aligned_in_smp;
1300 	send_routine process_dma_send;
1301 	void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1302 				u64 pbc, const void *from, size_t count);
1303 	int (*process_vnic_dma_send)(struct hfi1_devdata *dd, u8 q_idx,
1304 				     struct hfi1_vnic_vport_info *vinfo,
1305 				     struct sk_buff *skb, u64 pbc, u8 plen);
1306 	/* hfi1_pportdata, points to array of (physical) port-specific
1307 	 * data structs, indexed by pidx (0..n-1)
1308 	 */
1309 	struct hfi1_pportdata *pport;
1310 	/* receive context data */
1311 	struct hfi1_ctxtdata **rcd;
1312 	u64 __percpu *int_counter;
1313 	/* verbs tx opcode stats */
1314 	struct hfi1_opcode_stats_perctx __percpu *tx_opstats;
1315 	/* device (not port) flags, basically device capabilities */
1316 	u16 flags;
1317 	/* Number of physical ports available */
1318 	u8 num_pports;
1319 	/* Lowest context number which can be used by user processes or VNIC */
1320 	u8 first_dyn_alloc_ctxt;
1321 	/* adding a new field here would make it part of this cacheline */
1322 
1323 	/* seqlock for sc2vl */
1324 	seqlock_t sc2vl_lock ____cacheline_aligned_in_smp;
1325 	u64 sc2vl[4];
1326 	u64 __percpu *rcv_limit;
1327 	/* adding a new field here would make it part of this cacheline */
1328 
1329 	/* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1330 	u8 oui1;
1331 	u8 oui2;
1332 	u8 oui3;
1333 
1334 	/* Timer and counter used to detect RcvBufOvflCnt changes */
1335 	struct timer_list rcverr_timer;
1336 
1337 	wait_queue_head_t event_queue;
1338 
1339 	/* receive context tail dummy address */
1340 	__le64 *rcvhdrtail_dummy_kvaddr;
1341 	dma_addr_t rcvhdrtail_dummy_dma;
1342 
1343 	u32 rcv_ovfl_cnt;
1344 	/* Serialize ASPM enable/disable between multiple verbs contexts */
1345 	spinlock_t aspm_lock;
1346 	/* Number of verbs contexts which have disabled ASPM */
1347 	atomic_t aspm_disabled_cnt;
1348 	/* Keeps track of user space clients */
1349 	atomic_t user_refcount;
1350 	/* Used to wait for outstanding user space clients before dev removal */
1351 	struct completion user_comp;
1352 
1353 	bool eprom_available;	/* true if EPROM is available for this device */
1354 	bool aspm_supported;	/* Does HW support ASPM */
1355 	bool aspm_enabled;	/* ASPM state: enabled/disabled */
1356 	struct rhashtable *sdma_rht;
1357 
1358 	struct kobject kobj;
1359 
1360 	/* vnic data */
1361 	struct hfi1_vnic_data vnic;
1362 	/* Lock to protect IRQ SRC register access */
1363 	spinlock_t irq_src_lock;
1364 };
1365 
1366 static inline bool hfi1_vnic_is_rsm_full(struct hfi1_devdata *dd, int spare)
1367 {
1368 	return (dd->vnic.rmt_start + spare) > NUM_MAP_ENTRIES;
1369 }
1370 
1371 /* 8051 firmware version helper */
1372 #define dc8051_ver(a, b, c) ((a) << 16 | (b) << 8 | (c))
1373 #define dc8051_ver_maj(a) (((a) & 0xff0000) >> 16)
1374 #define dc8051_ver_min(a) (((a) & 0x00ff00) >> 8)
1375 #define dc8051_ver_patch(a) ((a) & 0x0000ff)
1376 
1377 /* f_put_tid types */
1378 #define PT_EXPECTED       0
1379 #define PT_EAGER          1
1380 #define PT_INVALID_FLUSH  2
1381 #define PT_INVALID        3
1382 
1383 struct tid_rb_node;
1384 struct mmu_rb_node;
1385 struct mmu_rb_handler;
1386 
1387 /* Private data for file operations */
1388 struct hfi1_filedata {
1389 	struct hfi1_devdata *dd;
1390 	struct hfi1_ctxtdata *uctxt;
1391 	struct hfi1_user_sdma_comp_q *cq;
1392 	struct hfi1_user_sdma_pkt_q *pq;
1393 	u16 subctxt;
1394 	/* for cpu affinity; -1 if none */
1395 	int rec_cpu_num;
1396 	u32 tid_n_pinned;
1397 	struct mmu_rb_handler *handler;
1398 	struct tid_rb_node **entry_to_rb;
1399 	spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1400 	u32 tid_limit;
1401 	u32 tid_used;
1402 	u32 *invalid_tids;
1403 	u32 invalid_tid_idx;
1404 	/* protect invalid_tids array and invalid_tid_idx */
1405 	spinlock_t invalid_lock;
1406 	struct mm_struct *mm;
1407 };
1408 
1409 extern struct list_head hfi1_dev_list;
1410 extern spinlock_t hfi1_devs_lock;
1411 struct hfi1_devdata *hfi1_lookup(int unit);
1412 
1413 static inline unsigned long uctxt_offset(struct hfi1_ctxtdata *uctxt)
1414 {
1415 	return (uctxt->ctxt - uctxt->dd->first_dyn_alloc_ctxt) *
1416 		HFI1_MAX_SHARED_CTXTS;
1417 }
1418 
1419 int hfi1_init(struct hfi1_devdata *dd, int reinit);
1420 int hfi1_count_active_units(void);
1421 
1422 int hfi1_diag_add(struct hfi1_devdata *dd);
1423 void hfi1_diag_remove(struct hfi1_devdata *dd);
1424 void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1425 
1426 void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1427 
1428 int hfi1_create_rcvhdrq(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1429 int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *rcd);
1430 int hfi1_create_kctxts(struct hfi1_devdata *dd);
1431 int hfi1_create_ctxtdata(struct hfi1_pportdata *ppd, int numa,
1432 			 struct hfi1_ctxtdata **rcd);
1433 void hfi1_free_ctxt(struct hfi1_ctxtdata *rcd);
1434 void hfi1_init_pportdata(struct pci_dev *pdev, struct hfi1_pportdata *ppd,
1435 			 struct hfi1_devdata *dd, u8 hw_pidx, u8 port);
1436 void hfi1_free_ctxtdata(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd);
1437 int hfi1_rcd_put(struct hfi1_ctxtdata *rcd);
1438 void hfi1_rcd_get(struct hfi1_ctxtdata *rcd);
1439 struct hfi1_ctxtdata *hfi1_rcd_get_by_index_safe(struct hfi1_devdata *dd,
1440 						 u16 ctxt);
1441 struct hfi1_ctxtdata *hfi1_rcd_get_by_index(struct hfi1_devdata *dd, u16 ctxt);
1442 int handle_receive_interrupt(struct hfi1_ctxtdata *rcd, int thread);
1443 int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1444 int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *rcd, int thread);
1445 void set_all_slowpath(struct hfi1_devdata *dd);
1446 
1447 extern const struct pci_device_id hfi1_pci_tbl[];
1448 void hfi1_make_ud_req_9B(struct rvt_qp *qp,
1449 			 struct hfi1_pkt_state *ps,
1450 			 struct rvt_swqe *wqe);
1451 
1452 void hfi1_make_ud_req_16B(struct rvt_qp *qp,
1453 			  struct hfi1_pkt_state *ps,
1454 			  struct rvt_swqe *wqe);
1455 
1456 /* receive packet handler dispositions */
1457 #define RCV_PKT_OK      0x0 /* keep going */
1458 #define RCV_PKT_LIMIT   0x1 /* stop, hit limit, start thread */
1459 #define RCV_PKT_DONE    0x2 /* stop, no more packets detected */
1460 
1461 /* calculate the current RHF address */
1462 static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1463 {
1464 	return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->rhf_offset;
1465 }
1466 
1467 int hfi1_reset_device(int);
1468 
1469 void receive_interrupt_work(struct work_struct *work);
1470 
1471 /* extract service channel from header and rhf */
1472 static inline int hfi1_9B_get_sc5(struct ib_header *hdr, u64 rhf)
1473 {
1474 	return ib_get_sc(hdr) | ((!!(rhf_dc_info(rhf))) << 4);
1475 }
1476 
1477 #define HFI1_JKEY_WIDTH       16
1478 #define HFI1_JKEY_MASK        (BIT(16) - 1)
1479 #define HFI1_ADMIN_JKEY_RANGE 32
1480 
1481 /*
1482  * J_KEYs are split and allocated in the following groups:
1483  *   0 - 31    - users with administrator privileges
1484  *  32 - 63    - kernel protocols using KDETH packets
1485  *  64 - 65535 - all other users using KDETH packets
1486  */
1487 static inline u16 generate_jkey(kuid_t uid)
1488 {
1489 	u16 jkey = from_kuid(current_user_ns(), uid) & HFI1_JKEY_MASK;
1490 
1491 	if (capable(CAP_SYS_ADMIN))
1492 		jkey &= HFI1_ADMIN_JKEY_RANGE - 1;
1493 	else if (jkey < 64)
1494 		jkey |= BIT(HFI1_JKEY_WIDTH - 1);
1495 
1496 	return jkey;
1497 }
1498 
1499 /*
1500  * active_egress_rate
1501  *
1502  * returns the active egress rate in units of [10^6 bits/sec]
1503  */
1504 static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1505 {
1506 	u16 link_speed = ppd->link_speed_active;
1507 	u16 link_width = ppd->link_width_active;
1508 	u32 egress_rate;
1509 
1510 	if (link_speed == OPA_LINK_SPEED_25G)
1511 		egress_rate = 25000;
1512 	else /* assume OPA_LINK_SPEED_12_5G */
1513 		egress_rate = 12500;
1514 
1515 	switch (link_width) {
1516 	case OPA_LINK_WIDTH_4X:
1517 		egress_rate *= 4;
1518 		break;
1519 	case OPA_LINK_WIDTH_3X:
1520 		egress_rate *= 3;
1521 		break;
1522 	case OPA_LINK_WIDTH_2X:
1523 		egress_rate *= 2;
1524 		break;
1525 	default:
1526 		/* assume IB_WIDTH_1X */
1527 		break;
1528 	}
1529 
1530 	return egress_rate;
1531 }
1532 
1533 /*
1534  * egress_cycles
1535  *
1536  * Returns the number of 'fabric clock cycles' to egress a packet
1537  * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1538  * rate is (approximately) 805 MHz, the units of the returned value
1539  * are (1/805 MHz).
1540  */
1541 static inline u32 egress_cycles(u32 len, u32 rate)
1542 {
1543 	u32 cycles;
1544 
1545 	/*
1546 	 * cycles is:
1547 	 *
1548 	 *          (length) [bits] / (rate) [bits/sec]
1549 	 *  ---------------------------------------------------
1550 	 *  fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1551 	 */
1552 
1553 	cycles = len * 8; /* bits */
1554 	cycles *= 805;
1555 	cycles /= rate;
1556 
1557 	return cycles;
1558 }
1559 
1560 void set_link_ipg(struct hfi1_pportdata *ppd);
1561 void process_becn(struct hfi1_pportdata *ppd, u8 sl, u32 rlid, u32 lqpn,
1562 		  u32 rqpn, u8 svc_type);
1563 void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
1564 		u16 pkey, u32 slid, u32 dlid, u8 sc5,
1565 		const struct ib_grh *old_grh);
1566 void return_cnp_16B(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1567 		    u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
1568 		    u8 sc5, const struct ib_grh *old_grh);
1569 typedef void (*hfi1_handle_cnp)(struct hfi1_ibport *ibp, struct rvt_qp *qp,
1570 				u32 remote_qpn, u16 pkey, u32 slid, u32 dlid,
1571 				u8 sc5, const struct ib_grh *old_grh);
1572 
1573 #define PKEY_CHECK_INVALID -1
1574 int egress_pkey_check(struct hfi1_pportdata *ppd, u32 slid, u16 pkey,
1575 		      u8 sc5, int8_t s_pkey_index);
1576 
1577 #define PACKET_EGRESS_TIMEOUT 350
1578 static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1579 {
1580 	/* Pause at least 1us, to ensure chip returns all credits */
1581 	u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1582 
1583 	udelay(usec ? usec : 1);
1584 }
1585 
1586 /**
1587  * sc_to_vlt() reverse lookup sc to vl
1588  * @dd - devdata
1589  * @sc5 - 5 bit sc
1590  */
1591 static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1592 {
1593 	unsigned seq;
1594 	u8 rval;
1595 
1596 	if (sc5 >= OPA_MAX_SCS)
1597 		return (u8)(0xff);
1598 
1599 	do {
1600 		seq = read_seqbegin(&dd->sc2vl_lock);
1601 		rval = *(((u8 *)dd->sc2vl) + sc5);
1602 	} while (read_seqretry(&dd->sc2vl_lock, seq));
1603 
1604 	return rval;
1605 }
1606 
1607 #define PKEY_MEMBER_MASK 0x8000
1608 #define PKEY_LOW_15_MASK 0x7fff
1609 
1610 /*
1611  * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1612  * being an entry from the ingress partition key table), return 0
1613  * otherwise. Use the matching criteria for ingress partition keys
1614  * specified in the OPAv1 spec., section 9.10.14.
1615  */
1616 static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1617 {
1618 	u16 mkey = pkey & PKEY_LOW_15_MASK;
1619 	u16 ment = ent & PKEY_LOW_15_MASK;
1620 
1621 	if (mkey == ment) {
1622 		/*
1623 		 * If pkey[15] is clear (limited partition member),
1624 		 * is bit 15 in the corresponding table element
1625 		 * clear (limited member)?
1626 		 */
1627 		if (!(pkey & PKEY_MEMBER_MASK))
1628 			return !!(ent & PKEY_MEMBER_MASK);
1629 		return 1;
1630 	}
1631 	return 0;
1632 }
1633 
1634 /*
1635  * ingress_pkey_table_search - search the entire pkey table for
1636  * an entry which matches 'pkey'. return 0 if a match is found,
1637  * and 1 otherwise.
1638  */
1639 static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1640 {
1641 	int i;
1642 
1643 	for (i = 0; i < MAX_PKEY_VALUES; i++) {
1644 		if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1645 			return 0;
1646 	}
1647 	return 1;
1648 }
1649 
1650 /*
1651  * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1652  * i.e., increment port_rcv_constraint_errors for the port, and record
1653  * the 'error info' for this failure.
1654  */
1655 static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1656 				    u32 slid)
1657 {
1658 	struct hfi1_devdata *dd = ppd->dd;
1659 
1660 	incr_cntr64(&ppd->port_rcv_constraint_errors);
1661 	if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1662 		dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1663 		dd->err_info_rcv_constraint.slid = slid;
1664 		dd->err_info_rcv_constraint.pkey = pkey;
1665 	}
1666 }
1667 
1668 /*
1669  * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1670  * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1671  * is a hint as to the best place in the partition key table to begin
1672  * searching. This function should not be called on the data path because
1673  * of performance reasons. On datapath pkey check is expected to be done
1674  * by HW and rcv_pkey_check function should be called instead.
1675  */
1676 static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1677 				     u8 sc5, u8 idx, u32 slid, bool force)
1678 {
1679 	if (!(force) && !(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1680 		return 0;
1681 
1682 	/* If SC15, pkey[0:14] must be 0x7fff */
1683 	if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1684 		goto bad;
1685 
1686 	/* Is the pkey = 0x0, or 0x8000? */
1687 	if ((pkey & PKEY_LOW_15_MASK) == 0)
1688 		goto bad;
1689 
1690 	/* The most likely matching pkey has index 'idx' */
1691 	if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1692 		return 0;
1693 
1694 	/* no match - try the whole table */
1695 	if (!ingress_pkey_table_search(ppd, pkey))
1696 		return 0;
1697 
1698 bad:
1699 	ingress_pkey_table_fail(ppd, pkey, slid);
1700 	return 1;
1701 }
1702 
1703 /*
1704  * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1705  * otherwise. It only ensures pkey is vlid for QP0. This function
1706  * should be called on the data path instead of ingress_pkey_check
1707  * as on data path, pkey check is done by HW (except for QP0).
1708  */
1709 static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1710 				 u8 sc5, u16 slid)
1711 {
1712 	if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1713 		return 0;
1714 
1715 	/* If SC15, pkey[0:14] must be 0x7fff */
1716 	if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1717 		goto bad;
1718 
1719 	return 0;
1720 bad:
1721 	ingress_pkey_table_fail(ppd, pkey, slid);
1722 	return 1;
1723 }
1724 
1725 /* MTU handling */
1726 
1727 /* MTU enumeration, 256-4k match IB */
1728 #define OPA_MTU_0     0
1729 #define OPA_MTU_256   1
1730 #define OPA_MTU_512   2
1731 #define OPA_MTU_1024  3
1732 #define OPA_MTU_2048  4
1733 #define OPA_MTU_4096  5
1734 
1735 u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1736 int mtu_to_enum(u32 mtu, int default_if_bad);
1737 u16 enum_to_mtu(int mtu);
1738 static inline int valid_ib_mtu(unsigned int mtu)
1739 {
1740 	return mtu == 256 || mtu == 512 ||
1741 		mtu == 1024 || mtu == 2048 ||
1742 		mtu == 4096;
1743 }
1744 
1745 static inline int valid_opa_max_mtu(unsigned int mtu)
1746 {
1747 	return mtu >= 2048 &&
1748 		(valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1749 }
1750 
1751 int set_mtu(struct hfi1_pportdata *ppd);
1752 
1753 int hfi1_set_lid(struct hfi1_pportdata *ppd, u32 lid, u8 lmc);
1754 void hfi1_disable_after_error(struct hfi1_devdata *dd);
1755 int hfi1_set_uevent_bits(struct hfi1_pportdata *ppd, const int evtbit);
1756 int hfi1_rcvbuf_validate(u32 size, u8 type, u16 *encode);
1757 
1758 int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t);
1759 int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t);
1760 
1761 void set_up_vau(struct hfi1_devdata *dd, u8 vau);
1762 void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf);
1763 void reset_link_credits(struct hfi1_devdata *dd);
1764 void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1765 
1766 int set_buffer_control(struct hfi1_pportdata *ppd, struct buffer_control *bc);
1767 
1768 static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1769 {
1770 	return ppd->dd;
1771 }
1772 
1773 static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1774 {
1775 	return container_of(dev, struct hfi1_devdata, verbs_dev);
1776 }
1777 
1778 static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1779 {
1780 	return dd_from_dev(to_idev(ibdev));
1781 }
1782 
1783 static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1784 {
1785 	return container_of(ibp, struct hfi1_pportdata, ibport_data);
1786 }
1787 
1788 static inline struct hfi1_ibdev *dev_from_rdi(struct rvt_dev_info *rdi)
1789 {
1790 	return container_of(rdi, struct hfi1_ibdev, rdi);
1791 }
1792 
1793 static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1794 {
1795 	struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1796 	unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1797 
1798 	WARN_ON(pidx >= dd->num_pports);
1799 	return &dd->pport[pidx].ibport_data;
1800 }
1801 
1802 static inline struct hfi1_ibport *rcd_to_iport(struct hfi1_ctxtdata *rcd)
1803 {
1804 	return &rcd->ppd->ibport_data;
1805 }
1806 
1807 /**
1808  * hfi1_may_ecn - Check whether FECN or BECN processing should be done
1809  * @pkt: the packet to be evaluated
1810  *
1811  * Check whether the FECN or BECN bits in the packet's header are
1812  * enabled, depending on packet type.
1813  *
1814  * This function only checks for FECN and BECN bits. Additional checks
1815  * are done in the slowpath (hfi1_process_ecn_slowpath()) in order to
1816  * ensure correct handling.
1817  */
1818 static inline bool hfi1_may_ecn(struct hfi1_packet *pkt)
1819 {
1820 	bool fecn, becn;
1821 
1822 	if (pkt->etype == RHF_RCV_TYPE_BYPASS) {
1823 		fecn = hfi1_16B_get_fecn(pkt->hdr);
1824 		becn = hfi1_16B_get_becn(pkt->hdr);
1825 	} else {
1826 		fecn = ib_bth_get_fecn(pkt->ohdr);
1827 		becn = ib_bth_get_becn(pkt->ohdr);
1828 	}
1829 	return fecn || becn;
1830 }
1831 
1832 bool hfi1_process_ecn_slowpath(struct rvt_qp *qp, struct hfi1_packet *pkt,
1833 			       bool prescan);
1834 static inline bool process_ecn(struct rvt_qp *qp, struct hfi1_packet *pkt)
1835 {
1836 	bool do_work;
1837 
1838 	do_work = hfi1_may_ecn(pkt);
1839 	if (unlikely(do_work))
1840 		return hfi1_process_ecn_slowpath(qp, pkt, false);
1841 	return false;
1842 }
1843 
1844 /*
1845  * Return the indexed PKEY from the port PKEY table.
1846  */
1847 static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1848 {
1849 	struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1850 	u16 ret;
1851 
1852 	if (index >= ARRAY_SIZE(ppd->pkeys))
1853 		ret = 0;
1854 	else
1855 		ret = ppd->pkeys[index];
1856 
1857 	return ret;
1858 }
1859 
1860 /*
1861  * Return the indexed GUID from the port GUIDs table.
1862  */
1863 static inline __be64 get_sguid(struct hfi1_ibport *ibp, unsigned int index)
1864 {
1865 	struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1866 
1867 	WARN_ON(index >= HFI1_GUIDS_PER_PORT);
1868 	return cpu_to_be64(ppd->guids[index]);
1869 }
1870 
1871 /*
1872  * Called by readers of cc_state only, must call under rcu_read_lock().
1873  */
1874 static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1875 {
1876 	return rcu_dereference(ppd->cc_state);
1877 }
1878 
1879 /*
1880  * Called by writers of cc_state only,  must call under cc_state_lock.
1881  */
1882 static inline
1883 struct cc_state *get_cc_state_protected(struct hfi1_pportdata *ppd)
1884 {
1885 	return rcu_dereference_protected(ppd->cc_state,
1886 					 lockdep_is_held(&ppd->cc_state_lock));
1887 }
1888 
1889 /*
1890  * values for dd->flags (_device_ related flags)
1891  */
1892 #define HFI1_INITTED           0x1    /* chip and driver up and initted */
1893 #define HFI1_PRESENT           0x2    /* chip accesses can be done */
1894 #define HFI1_FROZEN            0x4    /* chip in SPC freeze */
1895 #define HFI1_HAS_SDMA_TIMEOUT  0x8
1896 #define HFI1_HAS_SEND_DMA      0x10   /* Supports Send DMA */
1897 #define HFI1_FORCED_FREEZE     0x80   /* driver forced freeze mode */
1898 #define HFI1_SHUTDOWN          0x100  /* device is shutting down */
1899 
1900 /* IB dword length mask in PBC (lower 11 bits); same for all chips */
1901 #define HFI1_PBC_LENGTH_MASK                     ((1 << 11) - 1)
1902 
1903 /* ctxt_flag bit offsets */
1904 		/* base context has not finished initializing */
1905 #define HFI1_CTXT_BASE_UNINIT 1
1906 		/* base context initaliation failed */
1907 #define HFI1_CTXT_BASE_FAILED 2
1908 		/* waiting for a packet to arrive */
1909 #define HFI1_CTXT_WAITING_RCV 3
1910 		/* waiting for an urgent packet to arrive */
1911 #define HFI1_CTXT_WAITING_URG 4
1912 
1913 /* free up any allocated data at closes */
1914 int hfi1_init_dd(struct hfi1_devdata *dd);
1915 void hfi1_free_devdata(struct hfi1_devdata *dd);
1916 
1917 /* LED beaconing functions */
1918 void hfi1_start_led_override(struct hfi1_pportdata *ppd, unsigned int timeon,
1919 			     unsigned int timeoff);
1920 void shutdown_led_override(struct hfi1_pportdata *ppd);
1921 
1922 #define HFI1_CREDIT_RETURN_RATE (100)
1923 
1924 /*
1925  * The number of words for the KDETH protocol field.  If this is
1926  * larger then the actual field used, then part of the payload
1927  * will be in the header.
1928  *
1929  * Optimally, we want this sized so that a typical case will
1930  * use full cache lines.  The typical local KDETH header would
1931  * be:
1932  *
1933  *	Bytes	Field
1934  *	  8	LRH
1935  *	 12	BHT
1936  *	 ??	KDETH
1937  *	  8	RHF
1938  *	---
1939  *	 28 + KDETH
1940  *
1941  * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1942  */
1943 #define DEFAULT_RCVHDRSIZE 9
1944 
1945 /*
1946  * Maximal header byte count:
1947  *
1948  *	Bytes	Field
1949  *	  8	LRH
1950  *	 40	GRH (optional)
1951  *	 12	BTH
1952  *	 ??	KDETH
1953  *	  8	RHF
1954  *	---
1955  *	 68 + KDETH
1956  *
1957  * We also want to maintain a cache line alignment to assist DMA'ing
1958  * of the header bytes.  Round up to a good size.
1959  */
1960 #define DEFAULT_RCVHDR_ENTSIZE 32
1961 
1962 bool hfi1_can_pin_pages(struct hfi1_devdata *dd, struct mm_struct *mm,
1963 			u32 nlocked, u32 npages);
1964 int hfi1_acquire_user_pages(struct mm_struct *mm, unsigned long vaddr,
1965 			    size_t npages, bool writable, struct page **pages);
1966 void hfi1_release_user_pages(struct mm_struct *mm, struct page **p,
1967 			     size_t npages, bool dirty);
1968 
1969 static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1970 {
1971 	*((u64 *)rcd->rcvhdrtail_kvaddr) = 0ULL;
1972 }
1973 
1974 static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1975 {
1976 	/*
1977 	 * volatile because it's a DMA target from the chip, routine is
1978 	 * inlined, and don't want register caching or reordering.
1979 	 */
1980 	return (u32)le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
1981 }
1982 
1983 /*
1984  * sysfs interface.
1985  */
1986 
1987 extern const char ib_hfi1_version[];
1988 extern const struct attribute_group ib_hfi1_attr_group;
1989 
1990 int hfi1_device_create(struct hfi1_devdata *dd);
1991 void hfi1_device_remove(struct hfi1_devdata *dd);
1992 
1993 int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1994 			   struct kobject *kobj);
1995 int hfi1_verbs_register_sysfs(struct hfi1_devdata *dd);
1996 void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *dd);
1997 /* Hook for sysfs read of QSFP */
1998 int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1999 
2000 int hfi1_pcie_init(struct hfi1_devdata *dd);
2001 void hfi1_pcie_cleanup(struct pci_dev *pdev);
2002 int hfi1_pcie_ddinit(struct hfi1_devdata *dd, struct pci_dev *pdev);
2003 void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
2004 int pcie_speeds(struct hfi1_devdata *dd);
2005 int restore_pci_variables(struct hfi1_devdata *dd);
2006 int save_pci_variables(struct hfi1_devdata *dd);
2007 int do_pcie_gen3_transition(struct hfi1_devdata *dd);
2008 void tune_pcie_caps(struct hfi1_devdata *dd);
2009 int parse_platform_config(struct hfi1_devdata *dd);
2010 int get_platform_config_field(struct hfi1_devdata *dd,
2011 			      enum platform_config_table_type_encoding
2012 			      table_type, int table_index, int field_index,
2013 			      u32 *data, u32 len);
2014 
2015 struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
2016 
2017 /*
2018  * Flush write combining store buffers (if present) and perform a write
2019  * barrier.
2020  */
2021 static inline void flush_wc(void)
2022 {
2023 	asm volatile("sfence" : : : "memory");
2024 }
2025 
2026 void handle_eflags(struct hfi1_packet *packet);
2027 void seqfile_dump_rcd(struct seq_file *s, struct hfi1_ctxtdata *rcd);
2028 
2029 /* global module parameter variables */
2030 extern unsigned int hfi1_max_mtu;
2031 extern unsigned int hfi1_cu;
2032 extern unsigned int user_credit_return_threshold;
2033 extern int num_user_contexts;
2034 extern unsigned long n_krcvqs;
2035 extern uint krcvqs[];
2036 extern int krcvqsset;
2037 extern uint kdeth_qp;
2038 extern uint loopback;
2039 extern uint quick_linkup;
2040 extern uint rcv_intr_timeout;
2041 extern uint rcv_intr_count;
2042 extern uint rcv_intr_dynamic;
2043 extern ushort link_crc_mask;
2044 
2045 extern struct mutex hfi1_mutex;
2046 
2047 /* Number of seconds before our card status check...  */
2048 #define STATUS_TIMEOUT 60
2049 
2050 #define DRIVER_NAME		"hfi1"
2051 #define HFI1_USER_MINOR_BASE     0
2052 #define HFI1_TRACE_MINOR         127
2053 #define HFI1_NMINORS             255
2054 
2055 #define PCI_VENDOR_ID_INTEL 0x8086
2056 #define PCI_DEVICE_ID_INTEL0 0x24f0
2057 #define PCI_DEVICE_ID_INTEL1 0x24f1
2058 
2059 #define HFI1_PKT_USER_SC_INTEGRITY					    \
2060 	(SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK	    \
2061 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK		\
2062 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK		    \
2063 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
2064 
2065 #define HFI1_PKT_KERNEL_SC_INTEGRITY					    \
2066 	(SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
2067 
2068 static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
2069 						  u16 ctxt_type)
2070 {
2071 	u64 base_sc_integrity;
2072 
2073 	/* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2074 	if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2075 		return 0;
2076 
2077 	base_sc_integrity =
2078 	SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2079 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
2080 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2081 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2082 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2083 #ifndef CONFIG_FAULT_INJECTION
2084 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
2085 #endif
2086 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2087 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2088 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2089 	| SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
2090 	| SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2091 	| SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2092 	| SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
2093 	| SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
2094 	| SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
2095 	| SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2096 
2097 	if (ctxt_type == SC_USER)
2098 		base_sc_integrity |=
2099 #ifndef CONFIG_FAULT_INJECTION
2100 			SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK |
2101 #endif
2102 			HFI1_PKT_USER_SC_INTEGRITY;
2103 	else
2104 		base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
2105 
2106 	/* turn on send-side job key checks if !A0 */
2107 	if (!is_ax(dd))
2108 		base_sc_integrity |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2109 
2110 	return base_sc_integrity;
2111 }
2112 
2113 static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
2114 {
2115 	u64 base_sdma_integrity;
2116 
2117 	/* No integrity checks if HFI1_CAP_NO_INTEGRITY is set */
2118 	if (HFI1_CAP_IS_KSET(NO_INTEGRITY))
2119 		return 0;
2120 
2121 	base_sdma_integrity =
2122 	SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
2123 	| SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
2124 	| SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
2125 	| SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
2126 	| SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
2127 	| SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
2128 	| SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
2129 	| SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
2130 	| SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
2131 	| SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
2132 	| SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
2133 	| SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
2134 	| SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
2135 	| SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
2136 
2137 	if (!HFI1_CAP_IS_KSET(STATIC_RATE_CTRL))
2138 		base_sdma_integrity |=
2139 		SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK;
2140 
2141 	/* turn on send-side job key checks if !A0 */
2142 	if (!is_ax(dd))
2143 		base_sdma_integrity |=
2144 			SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
2145 
2146 	return base_sdma_integrity;
2147 }
2148 
2149 #define dd_dev_emerg(dd, fmt, ...) \
2150 	dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
2151 		  rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
2152 
2153 #define dd_dev_err(dd, fmt, ...) \
2154 	dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
2155 		rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
2156 
2157 #define dd_dev_err_ratelimited(dd, fmt, ...) \
2158 	dev_err_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2159 			    rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2160 			    ##__VA_ARGS__)
2161 
2162 #define dd_dev_warn(dd, fmt, ...) \
2163 	dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
2164 		 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
2165 
2166 #define dd_dev_warn_ratelimited(dd, fmt, ...) \
2167 	dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2168 			     rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2169 			     ##__VA_ARGS__)
2170 
2171 #define dd_dev_info(dd, fmt, ...) \
2172 	dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
2173 		 rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
2174 
2175 #define dd_dev_info_ratelimited(dd, fmt, ...) \
2176 	dev_info_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
2177 			     rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), \
2178 			     ##__VA_ARGS__)
2179 
2180 #define dd_dev_dbg(dd, fmt, ...) \
2181 	dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
2182 		rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), ##__VA_ARGS__)
2183 
2184 #define hfi1_dev_porterr(dd, port, fmt, ...) \
2185 	dev_err(&(dd)->pcidev->dev, "%s: port %u: " fmt, \
2186 		rvt_get_ibdev_name(&(dd)->verbs_dev.rdi), (port), ##__VA_ARGS__)
2187 
2188 /*
2189  * this is used for formatting hw error messages...
2190  */
2191 struct hfi1_hwerror_msgs {
2192 	u64 mask;
2193 	const char *msg;
2194 	size_t sz;
2195 };
2196 
2197 /* in intr.c... */
2198 void hfi1_format_hwerrors(u64 hwerrs,
2199 			  const struct hfi1_hwerror_msgs *hwerrmsgs,
2200 			  size_t nhwerrmsgs, char *msg, size_t lmsg);
2201 
2202 #define USER_OPCODE_CHECK_VAL 0xC0
2203 #define USER_OPCODE_CHECK_MASK 0xC0
2204 #define OPCODE_CHECK_VAL_DISABLED 0x0
2205 #define OPCODE_CHECK_MASK_DISABLED 0x0
2206 
2207 static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
2208 {
2209 	struct hfi1_pportdata *ppd;
2210 	int i;
2211 
2212 	dd->z_int_counter = get_all_cpu_total(dd->int_counter);
2213 	dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
2214 	dd->z_send_schedule = get_all_cpu_total(dd->send_schedule);
2215 
2216 	ppd = (struct hfi1_pportdata *)(dd + 1);
2217 	for (i = 0; i < dd->num_pports; i++, ppd++) {
2218 		ppd->ibport_data.rvp.z_rc_acks =
2219 			get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
2220 		ppd->ibport_data.rvp.z_rc_qacks =
2221 			get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
2222 	}
2223 }
2224 
2225 /* Control LED state */
2226 static inline void setextled(struct hfi1_devdata *dd, u32 on)
2227 {
2228 	if (on)
2229 		write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
2230 	else
2231 		write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
2232 }
2233 
2234 /* return the i2c resource given the target */
2235 static inline u32 i2c_target(u32 target)
2236 {
2237 	return target ? CR_I2C2 : CR_I2C1;
2238 }
2239 
2240 /* return the i2c chain chip resource that this HFI uses for QSFP */
2241 static inline u32 qsfp_resource(struct hfi1_devdata *dd)
2242 {
2243 	return i2c_target(dd->hfi1_id);
2244 }
2245 
2246 /* Is this device integrated or discrete? */
2247 static inline bool is_integrated(struct hfi1_devdata *dd)
2248 {
2249 	return dd->pcidev->device == PCI_DEVICE_ID_INTEL1;
2250 }
2251 
2252 int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
2253 
2254 #define DD_DEV_ENTRY(dd)       __string(dev, dev_name(&(dd)->pcidev->dev))
2255 #define DD_DEV_ASSIGN(dd)      __assign_str(dev, dev_name(&(dd)->pcidev->dev))
2256 
2257 static inline void hfi1_update_ah_attr(struct ib_device *ibdev,
2258 				       struct rdma_ah_attr *attr)
2259 {
2260 	struct hfi1_pportdata *ppd;
2261 	struct hfi1_ibport *ibp;
2262 	u32 dlid = rdma_ah_get_dlid(attr);
2263 
2264 	/*
2265 	 * Kernel clients may not have setup GRH information
2266 	 * Set that here.
2267 	 */
2268 	ibp = to_iport(ibdev, rdma_ah_get_port_num(attr));
2269 	ppd = ppd_from_ibp(ibp);
2270 	if ((((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ||
2271 	      (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE))) &&
2272 	    (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)) &&
2273 	    (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2274 	    (!(rdma_ah_get_ah_flags(attr) & IB_AH_GRH))) ||
2275 	    (rdma_ah_get_make_grd(attr))) {
2276 		rdma_ah_set_ah_flags(attr, IB_AH_GRH);
2277 		rdma_ah_set_interface_id(attr, OPA_MAKE_ID(dlid));
2278 		rdma_ah_set_subnet_prefix(attr, ibp->rvp.gid_prefix);
2279 	}
2280 }
2281 
2282 /*
2283  * hfi1_check_mcast- Check if the given lid is
2284  * in the OPA multicast range.
2285  *
2286  * The LID might either reside in ah.dlid or might be
2287  * in the GRH of the address handle as DGID if extended
2288  * addresses are in use.
2289  */
2290 static inline bool hfi1_check_mcast(u32 lid)
2291 {
2292 	return ((lid >= opa_get_mcast_base(OPA_MCAST_NR)) &&
2293 		(lid != be32_to_cpu(OPA_LID_PERMISSIVE)));
2294 }
2295 
2296 #define opa_get_lid(lid, format)	\
2297 	__opa_get_lid(lid, OPA_PORT_PACKET_FORMAT_##format)
2298 
2299 /* Convert a lid to a specific lid space */
2300 static inline u32 __opa_get_lid(u32 lid, u8 format)
2301 {
2302 	bool is_mcast = hfi1_check_mcast(lid);
2303 
2304 	switch (format) {
2305 	case OPA_PORT_PACKET_FORMAT_8B:
2306 	case OPA_PORT_PACKET_FORMAT_10B:
2307 		if (is_mcast)
2308 			return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2309 				0xF0000);
2310 		return lid & 0xFFFFF;
2311 	case OPA_PORT_PACKET_FORMAT_16B:
2312 		if (is_mcast)
2313 			return (lid - opa_get_mcast_base(OPA_MCAST_NR) +
2314 				0xF00000);
2315 		return lid & 0xFFFFFF;
2316 	case OPA_PORT_PACKET_FORMAT_9B:
2317 		if (is_mcast)
2318 			return (lid -
2319 				opa_get_mcast_base(OPA_MCAST_NR) +
2320 				be16_to_cpu(IB_MULTICAST_LID_BASE));
2321 		else
2322 			return lid & 0xFFFF;
2323 	default:
2324 		return lid;
2325 	}
2326 }
2327 
2328 /* Return true if the given lid is the OPA 16B multicast range */
2329 static inline bool hfi1_is_16B_mcast(u32 lid)
2330 {
2331 	return ((lid >=
2332 		opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 16B)) &&
2333 		(lid != opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B)));
2334 }
2335 
2336 static inline void hfi1_make_opa_lid(struct rdma_ah_attr *attr)
2337 {
2338 	const struct ib_global_route *grh = rdma_ah_read_grh(attr);
2339 	u32 dlid = rdma_ah_get_dlid(attr);
2340 
2341 	/* Modify ah_attr.dlid to be in the 32 bit LID space.
2342 	 * This is how the address will be laid out:
2343 	 * Assuming MCAST_NR to be 4,
2344 	 * 32 bit permissive LID = 0xFFFFFFFF
2345 	 * Multicast LID range = 0xFFFFFFFE to 0xF0000000
2346 	 * Unicast LID range = 0xEFFFFFFF to 1
2347 	 * Invalid LID = 0
2348 	 */
2349 	if (ib_is_opa_gid(&grh->dgid))
2350 		dlid = opa_get_lid_from_gid(&grh->dgid);
2351 	else if ((dlid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) &&
2352 		 (dlid != be16_to_cpu(IB_LID_PERMISSIVE)) &&
2353 		 (dlid != be32_to_cpu(OPA_LID_PERMISSIVE)))
2354 		dlid = dlid - be16_to_cpu(IB_MULTICAST_LID_BASE) +
2355 			opa_get_mcast_base(OPA_MCAST_NR);
2356 	else if (dlid == be16_to_cpu(IB_LID_PERMISSIVE))
2357 		dlid = be32_to_cpu(OPA_LID_PERMISSIVE);
2358 
2359 	rdma_ah_set_dlid(attr, dlid);
2360 }
2361 
2362 static inline u8 hfi1_get_packet_type(u32 lid)
2363 {
2364 	/* 9B if lid > 0xF0000000 */
2365 	if (lid >= opa_get_mcast_base(OPA_MCAST_NR))
2366 		return HFI1_PKT_TYPE_9B;
2367 
2368 	/* 16B if lid > 0xC000 */
2369 	if (lid >= opa_get_lid(opa_get_mcast_base(OPA_MCAST_NR), 9B))
2370 		return HFI1_PKT_TYPE_16B;
2371 
2372 	return HFI1_PKT_TYPE_9B;
2373 }
2374 
2375 static inline bool hfi1_get_hdr_type(u32 lid, struct rdma_ah_attr *attr)
2376 {
2377 	/*
2378 	 * If there was an incoming 16B packet with permissive
2379 	 * LIDs, OPA GIDs would have been programmed when those
2380 	 * packets were received. A 16B packet will have to
2381 	 * be sent in response to that packet. Return a 16B
2382 	 * header type if that's the case.
2383 	 */
2384 	if (rdma_ah_get_dlid(attr) == be32_to_cpu(OPA_LID_PERMISSIVE))
2385 		return (ib_is_opa_gid(&rdma_ah_read_grh(attr)->dgid)) ?
2386 			HFI1_PKT_TYPE_16B : HFI1_PKT_TYPE_9B;
2387 
2388 	/*
2389 	 * Return a 16B header type if either the the destination
2390 	 * or source lid is extended.
2391 	 */
2392 	if (hfi1_get_packet_type(rdma_ah_get_dlid(attr)) == HFI1_PKT_TYPE_16B)
2393 		return HFI1_PKT_TYPE_16B;
2394 
2395 	return hfi1_get_packet_type(lid);
2396 }
2397 
2398 static inline void hfi1_make_ext_grh(struct hfi1_packet *packet,
2399 				     struct ib_grh *grh, u32 slid,
2400 				     u32 dlid)
2401 {
2402 	struct hfi1_ibport *ibp = &packet->rcd->ppd->ibport_data;
2403 	struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
2404 
2405 	if (!ibp)
2406 		return;
2407 
2408 	grh->hop_limit = 1;
2409 	grh->sgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2410 	if (slid == opa_get_lid(be32_to_cpu(OPA_LID_PERMISSIVE), 16B))
2411 		grh->sgid.global.interface_id =
2412 			OPA_MAKE_ID(be32_to_cpu(OPA_LID_PERMISSIVE));
2413 	else
2414 		grh->sgid.global.interface_id = OPA_MAKE_ID(slid);
2415 
2416 	/*
2417 	 * Upper layers (like mad) may compare the dgid in the
2418 	 * wc that is obtained here with the sgid_index in
2419 	 * the wr. Since sgid_index in wr is always 0 for
2420 	 * extended lids, set the dgid here to the default
2421 	 * IB gid.
2422 	 */
2423 	grh->dgid.global.subnet_prefix = ibp->rvp.gid_prefix;
2424 	grh->dgid.global.interface_id =
2425 		cpu_to_be64(ppd->guids[HFI1_PORT_GUID_INDEX]);
2426 }
2427 
2428 static inline int hfi1_get_16b_padding(u32 hdr_size, u32 payload)
2429 {
2430 	return -(hdr_size + payload + (SIZE_OF_CRC << 2) +
2431 		     SIZE_OF_LT) & 0x7;
2432 }
2433 
2434 static inline void hfi1_make_ib_hdr(struct ib_header *hdr,
2435 				    u16 lrh0, u16 len,
2436 				    u16 dlid, u16 slid)
2437 {
2438 	hdr->lrh[0] = cpu_to_be16(lrh0);
2439 	hdr->lrh[1] = cpu_to_be16(dlid);
2440 	hdr->lrh[2] = cpu_to_be16(len);
2441 	hdr->lrh[3] = cpu_to_be16(slid);
2442 }
2443 
2444 static inline void hfi1_make_16b_hdr(struct hfi1_16b_header *hdr,
2445 				     u32 slid, u32 dlid,
2446 				     u16 len, u16 pkey,
2447 				     bool becn, bool fecn, u8 l4,
2448 				     u8 sc)
2449 {
2450 	u32 lrh0 = 0;
2451 	u32 lrh1 = 0x40000000;
2452 	u32 lrh2 = 0;
2453 	u32 lrh3 = 0;
2454 
2455 	lrh0 = (lrh0 & ~OPA_16B_BECN_MASK) | (becn << OPA_16B_BECN_SHIFT);
2456 	lrh0 = (lrh0 & ~OPA_16B_LEN_MASK) | (len << OPA_16B_LEN_SHIFT);
2457 	lrh0 = (lrh0 & ~OPA_16B_LID_MASK)  | (slid & OPA_16B_LID_MASK);
2458 	lrh1 = (lrh1 & ~OPA_16B_FECN_MASK) | (fecn << OPA_16B_FECN_SHIFT);
2459 	lrh1 = (lrh1 & ~OPA_16B_SC_MASK) | (sc << OPA_16B_SC_SHIFT);
2460 	lrh1 = (lrh1 & ~OPA_16B_LID_MASK) | (dlid & OPA_16B_LID_MASK);
2461 	lrh2 = (lrh2 & ~OPA_16B_SLID_MASK) |
2462 		((slid >> OPA_16B_SLID_SHIFT) << OPA_16B_SLID_HIGH_SHIFT);
2463 	lrh2 = (lrh2 & ~OPA_16B_DLID_MASK) |
2464 		((dlid >> OPA_16B_DLID_SHIFT) << OPA_16B_DLID_HIGH_SHIFT);
2465 	lrh2 = (lrh2 & ~OPA_16B_PKEY_MASK) | ((u32)pkey << OPA_16B_PKEY_SHIFT);
2466 	lrh2 = (lrh2 & ~OPA_16B_L4_MASK) | l4;
2467 
2468 	hdr->lrh[0] = lrh0;
2469 	hdr->lrh[1] = lrh1;
2470 	hdr->lrh[2] = lrh2;
2471 	hdr->lrh[3] = lrh3;
2472 }
2473 #endif                          /* _HFI1_KERNEL_H */
2474