xref: /openbmc/linux/drivers/iio/adc/qcom-spmi-adc5.c (revision 703e7713)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Copyright (c) 2018, 2020, The Linux Foundation. All rights reserved.
4  */
5 
6 #include <linux/bitops.h>
7 #include <linux/completion.h>
8 #include <linux/delay.h>
9 #include <linux/err.h>
10 #include <linux/iio/adc/qcom-vadc-common.h>
11 #include <linux/iio/iio.h>
12 #include <linux/interrupt.h>
13 #include <linux/kernel.h>
14 #include <linux/log2.h>
15 #include <linux/math64.h>
16 #include <linux/module.h>
17 #include <linux/mod_devicetable.h>
18 #include <linux/platform_device.h>
19 #include <linux/property.h>
20 #include <linux/regmap.h>
21 #include <linux/slab.h>
22 
23 #include <dt-bindings/iio/qcom,spmi-vadc.h>
24 
25 #define ADC5_USR_REVISION1			0x0
26 #define ADC5_USR_STATUS1			0x8
27 #define ADC5_USR_STATUS1_CONV_FAULT		BIT(7)
28 #define ADC5_USR_STATUS1_REQ_STS		BIT(1)
29 #define ADC5_USR_STATUS1_EOC			BIT(0)
30 #define ADC5_USR_STATUS1_REQ_STS_EOC_MASK	0x3
31 
32 #define ADC5_USR_STATUS2			0x9
33 #define ADC5_USR_STATUS2_CONV_SEQ_MASK		0x70
34 #define ADC5_USR_STATUS2_CONV_SEQ_MASK_SHIFT	0x5
35 
36 #define ADC5_USR_IBAT_MEAS			0xf
37 #define ADC5_USR_IBAT_MEAS_SUPPORTED		BIT(0)
38 
39 #define ADC5_USR_DIG_PARAM			0x42
40 #define ADC5_USR_DIG_PARAM_CAL_VAL		BIT(6)
41 #define ADC5_USR_DIG_PARAM_CAL_VAL_SHIFT	6
42 #define ADC5_USR_DIG_PARAM_CAL_SEL		0x30
43 #define ADC5_USR_DIG_PARAM_CAL_SEL_SHIFT	4
44 #define ADC5_USR_DIG_PARAM_DEC_RATIO_SEL	0xc
45 #define ADC5_USR_DIG_PARAM_DEC_RATIO_SEL_SHIFT	2
46 
47 #define ADC5_USR_FAST_AVG_CTL			0x43
48 #define ADC5_USR_FAST_AVG_CTL_EN		BIT(7)
49 #define ADC5_USR_FAST_AVG_CTL_SAMPLES_MASK	0x7
50 
51 #define ADC5_USR_CH_SEL_CTL			0x44
52 
53 #define ADC5_USR_DELAY_CTL			0x45
54 #define ADC5_USR_HW_SETTLE_DELAY_MASK		0xf
55 
56 #define ADC5_USR_EN_CTL1			0x46
57 #define ADC5_USR_EN_CTL1_ADC_EN			BIT(7)
58 
59 #define ADC5_USR_CONV_REQ			0x47
60 #define ADC5_USR_CONV_REQ_REQ			BIT(7)
61 
62 #define ADC5_USR_DATA0				0x50
63 
64 #define ADC5_USR_DATA1				0x51
65 
66 #define ADC5_USR_IBAT_DATA0			0x52
67 
68 #define ADC5_USR_IBAT_DATA1			0x53
69 
70 #define ADC_CHANNEL_OFFSET			0x8
71 #define ADC_CHANNEL_MASK			GENMASK(7, 0)
72 
73 /*
74  * Conversion time varies based on the decimation, clock rate, fast average
75  * samples and measurements queued across different VADC peripherals.
76  * Set the timeout to a max of 100ms.
77  */
78 #define ADC5_CONV_TIME_MIN_US			263
79 #define ADC5_CONV_TIME_MAX_US			264
80 #define ADC5_CONV_TIME_RETRY			400
81 #define ADC5_CONV_TIMEOUT			msecs_to_jiffies(100)
82 
83 /* Digital version >= 5.3 supports hw_settle_2 */
84 #define ADC5_HW_SETTLE_DIFF_MINOR		3
85 #define ADC5_HW_SETTLE_DIFF_MAJOR		5
86 
87 /* For PMIC7 */
88 #define ADC_APP_SID				0x40
89 #define ADC_APP_SID_MASK			GENMASK(3, 0)
90 #define ADC7_CONV_TIMEOUT			msecs_to_jiffies(10)
91 
92 enum adc5_cal_method {
93 	ADC5_NO_CAL = 0,
94 	ADC5_RATIOMETRIC_CAL,
95 	ADC5_ABSOLUTE_CAL
96 };
97 
98 enum adc5_cal_val {
99 	ADC5_TIMER_CAL = 0,
100 	ADC5_NEW_CAL
101 };
102 
103 /**
104  * struct adc5_channel_prop - ADC channel property.
105  * @channel: channel number, refer to the channel list.
106  * @cal_method: calibration method.
107  * @cal_val: calibration value
108  * @decimation: sampling rate supported for the channel.
109  * @sid: slave id of PMIC owning the channel, for PMIC7.
110  * @prescale: channel scaling performed on the input signal.
111  * @hw_settle_time: the time between AMUX being configured and the
112  *	start of conversion.
113  * @avg_samples: ability to provide single result from the ADC
114  *	that is an average of multiple measurements.
115  * @scale_fn_type: Represents the scaling function to convert voltage
116  *	physical units desired by the client for the channel.
117  * @channel_name: Channel name used in device tree.
118  */
119 struct adc5_channel_prop {
120 	unsigned int		channel;
121 	enum adc5_cal_method	cal_method;
122 	enum adc5_cal_val	cal_val;
123 	unsigned int		decimation;
124 	unsigned int		sid;
125 	unsigned int		prescale;
126 	unsigned int		hw_settle_time;
127 	unsigned int		avg_samples;
128 	enum vadc_scale_fn_type	scale_fn_type;
129 	const char		*channel_name;
130 };
131 
132 /**
133  * struct adc5_chip - ADC private structure.
134  * @regmap: SPMI ADC5 peripheral register map field.
135  * @dev: SPMI ADC5 device.
136  * @base: base address for the ADC peripheral.
137  * @nchannels: number of ADC channels.
138  * @chan_props: array of ADC channel properties.
139  * @iio_chans: array of IIO channels specification.
140  * @poll_eoc: use polling instead of interrupt.
141  * @complete: ADC result notification after interrupt is received.
142  * @lock: ADC lock for access to the peripheral.
143  * @data: software configuration data.
144  */
145 struct adc5_chip {
146 	struct regmap		*regmap;
147 	struct device		*dev;
148 	u16			base;
149 	unsigned int		nchannels;
150 	struct adc5_channel_prop	*chan_props;
151 	struct iio_chan_spec	*iio_chans;
152 	bool			poll_eoc;
153 	struct completion	complete;
154 	struct mutex		lock;
155 	const struct adc5_data	*data;
156 };
157 
158 static int adc5_read(struct adc5_chip *adc, u16 offset, u8 *data, int len)
159 {
160 	return regmap_bulk_read(adc->regmap, adc->base + offset, data, len);
161 }
162 
163 static int adc5_write(struct adc5_chip *adc, u16 offset, u8 *data, int len)
164 {
165 	return regmap_bulk_write(adc->regmap, adc->base + offset, data, len);
166 }
167 
168 static int adc5_masked_write(struct adc5_chip *adc, u16 offset, u8 mask, u8 val)
169 {
170 	return regmap_update_bits(adc->regmap, adc->base + offset, mask, val);
171 }
172 
173 static int adc5_read_voltage_data(struct adc5_chip *adc, u16 *data)
174 {
175 	int ret;
176 	u8 rslt_lsb, rslt_msb;
177 
178 	ret = adc5_read(adc, ADC5_USR_DATA0, &rslt_lsb, sizeof(rslt_lsb));
179 	if (ret)
180 		return ret;
181 
182 	ret = adc5_read(adc, ADC5_USR_DATA1, &rslt_msb, sizeof(rslt_lsb));
183 	if (ret)
184 		return ret;
185 
186 	*data = (rslt_msb << 8) | rslt_lsb;
187 
188 	if (*data == ADC5_USR_DATA_CHECK) {
189 		dev_err(adc->dev, "Invalid data:0x%x\n", *data);
190 		return -EINVAL;
191 	}
192 
193 	dev_dbg(adc->dev, "voltage raw code:0x%x\n", *data);
194 
195 	return 0;
196 }
197 
198 static int adc5_poll_wait_eoc(struct adc5_chip *adc)
199 {
200 	unsigned int count, retry = ADC5_CONV_TIME_RETRY;
201 	u8 status1;
202 	int ret;
203 
204 	for (count = 0; count < retry; count++) {
205 		ret = adc5_read(adc, ADC5_USR_STATUS1, &status1,
206 							sizeof(status1));
207 		if (ret)
208 			return ret;
209 
210 		status1 &= ADC5_USR_STATUS1_REQ_STS_EOC_MASK;
211 		if (status1 == ADC5_USR_STATUS1_EOC)
212 			return 0;
213 
214 		usleep_range(ADC5_CONV_TIME_MIN_US, ADC5_CONV_TIME_MAX_US);
215 	}
216 
217 	return -ETIMEDOUT;
218 }
219 
220 static void adc5_update_dig_param(struct adc5_chip *adc,
221 			struct adc5_channel_prop *prop, u8 *data)
222 {
223 	/* Update calibration value */
224 	*data &= ~ADC5_USR_DIG_PARAM_CAL_VAL;
225 	*data |= (prop->cal_val << ADC5_USR_DIG_PARAM_CAL_VAL_SHIFT);
226 
227 	/* Update calibration select */
228 	*data &= ~ADC5_USR_DIG_PARAM_CAL_SEL;
229 	*data |= (prop->cal_method << ADC5_USR_DIG_PARAM_CAL_SEL_SHIFT);
230 
231 	/* Update decimation ratio select */
232 	*data &= ~ADC5_USR_DIG_PARAM_DEC_RATIO_SEL;
233 	*data |= (prop->decimation << ADC5_USR_DIG_PARAM_DEC_RATIO_SEL_SHIFT);
234 }
235 
236 static int adc5_configure(struct adc5_chip *adc,
237 			struct adc5_channel_prop *prop)
238 {
239 	int ret;
240 	u8 buf[6];
241 
242 	/* Read registers 0x42 through 0x46 */
243 	ret = adc5_read(adc, ADC5_USR_DIG_PARAM, buf, sizeof(buf));
244 	if (ret)
245 		return ret;
246 
247 	/* Digital param selection */
248 	adc5_update_dig_param(adc, prop, &buf[0]);
249 
250 	/* Update fast average sample value */
251 	buf[1] &= (u8) ~ADC5_USR_FAST_AVG_CTL_SAMPLES_MASK;
252 	buf[1] |= prop->avg_samples;
253 
254 	/* Select ADC channel */
255 	buf[2] = prop->channel;
256 
257 	/* Select HW settle delay for channel */
258 	buf[3] &= (u8) ~ADC5_USR_HW_SETTLE_DELAY_MASK;
259 	buf[3] |= prop->hw_settle_time;
260 
261 	/* Select ADC enable */
262 	buf[4] |= ADC5_USR_EN_CTL1_ADC_EN;
263 
264 	/* Select CONV request */
265 	buf[5] |= ADC5_USR_CONV_REQ_REQ;
266 
267 	if (!adc->poll_eoc)
268 		reinit_completion(&adc->complete);
269 
270 	return adc5_write(adc, ADC5_USR_DIG_PARAM, buf, sizeof(buf));
271 }
272 
273 static int adc7_configure(struct adc5_chip *adc,
274 			struct adc5_channel_prop *prop)
275 {
276 	int ret;
277 	u8 conv_req = 0, buf[4];
278 
279 	ret = adc5_masked_write(adc, ADC_APP_SID, ADC_APP_SID_MASK, prop->sid);
280 	if (ret)
281 		return ret;
282 
283 	ret = adc5_read(adc, ADC5_USR_DIG_PARAM, buf, sizeof(buf));
284 	if (ret)
285 		return ret;
286 
287 	/* Digital param selection */
288 	adc5_update_dig_param(adc, prop, &buf[0]);
289 
290 	/* Update fast average sample value */
291 	buf[1] &= ~ADC5_USR_FAST_AVG_CTL_SAMPLES_MASK;
292 	buf[1] |= prop->avg_samples;
293 
294 	/* Select ADC channel */
295 	buf[2] = prop->channel;
296 
297 	/* Select HW settle delay for channel */
298 	buf[3] &= ~ADC5_USR_HW_SETTLE_DELAY_MASK;
299 	buf[3] |= prop->hw_settle_time;
300 
301 	/* Select CONV request */
302 	conv_req = ADC5_USR_CONV_REQ_REQ;
303 
304 	if (!adc->poll_eoc)
305 		reinit_completion(&adc->complete);
306 
307 	ret = adc5_write(adc, ADC5_USR_DIG_PARAM, buf, sizeof(buf));
308 	if (ret)
309 		return ret;
310 
311 	return adc5_write(adc, ADC5_USR_CONV_REQ, &conv_req, 1);
312 }
313 
314 static int adc5_do_conversion(struct adc5_chip *adc,
315 			struct adc5_channel_prop *prop,
316 			struct iio_chan_spec const *chan,
317 			u16 *data_volt, u16 *data_cur)
318 {
319 	int ret;
320 
321 	mutex_lock(&adc->lock);
322 
323 	ret = adc5_configure(adc, prop);
324 	if (ret) {
325 		dev_err(adc->dev, "ADC configure failed with %d\n", ret);
326 		goto unlock;
327 	}
328 
329 	if (adc->poll_eoc) {
330 		ret = adc5_poll_wait_eoc(adc);
331 		if (ret) {
332 			dev_err(adc->dev, "EOC bit not set\n");
333 			goto unlock;
334 		}
335 	} else {
336 		ret = wait_for_completion_timeout(&adc->complete,
337 							ADC5_CONV_TIMEOUT);
338 		if (!ret) {
339 			dev_dbg(adc->dev, "Did not get completion timeout.\n");
340 			ret = adc5_poll_wait_eoc(adc);
341 			if (ret) {
342 				dev_err(adc->dev, "EOC bit not set\n");
343 				goto unlock;
344 			}
345 		}
346 	}
347 
348 	ret = adc5_read_voltage_data(adc, data_volt);
349 unlock:
350 	mutex_unlock(&adc->lock);
351 
352 	return ret;
353 }
354 
355 static int adc7_do_conversion(struct adc5_chip *adc,
356 			struct adc5_channel_prop *prop,
357 			struct iio_chan_spec const *chan,
358 			u16 *data_volt, u16 *data_cur)
359 {
360 	int ret;
361 	u8 status;
362 
363 	mutex_lock(&adc->lock);
364 
365 	ret = adc7_configure(adc, prop);
366 	if (ret) {
367 		dev_err(adc->dev, "ADC configure failed with %d\n", ret);
368 		goto unlock;
369 	}
370 
371 	/* No support for polling mode at present */
372 	wait_for_completion_timeout(&adc->complete, ADC7_CONV_TIMEOUT);
373 
374 	ret = adc5_read(adc, ADC5_USR_STATUS1, &status, 1);
375 	if (ret)
376 		goto unlock;
377 
378 	if (status & ADC5_USR_STATUS1_CONV_FAULT) {
379 		dev_err(adc->dev, "Unexpected conversion fault\n");
380 		ret = -EIO;
381 		goto unlock;
382 	}
383 
384 	ret = adc5_read_voltage_data(adc, data_volt);
385 
386 unlock:
387 	mutex_unlock(&adc->lock);
388 
389 	return ret;
390 }
391 
392 typedef int (*adc_do_conversion)(struct adc5_chip *adc,
393 			struct adc5_channel_prop *prop,
394 			struct iio_chan_spec const *chan,
395 			u16 *data_volt, u16 *data_cur);
396 
397 static irqreturn_t adc5_isr(int irq, void *dev_id)
398 {
399 	struct adc5_chip *adc = dev_id;
400 
401 	complete(&adc->complete);
402 
403 	return IRQ_HANDLED;
404 }
405 
406 static int adc5_fwnode_xlate(struct iio_dev *indio_dev,
407 			     const struct fwnode_reference_args *iiospec)
408 {
409 	struct adc5_chip *adc = iio_priv(indio_dev);
410 	int i;
411 
412 	for (i = 0; i < adc->nchannels; i++)
413 		if (adc->chan_props[i].channel == iiospec->args[0])
414 			return i;
415 
416 	return -EINVAL;
417 }
418 
419 static int adc7_fwnode_xlate(struct iio_dev *indio_dev,
420 			     const struct fwnode_reference_args *iiospec)
421 {
422 	struct adc5_chip *adc = iio_priv(indio_dev);
423 	int i, v_channel;
424 
425 	for (i = 0; i < adc->nchannels; i++) {
426 		v_channel = (adc->chan_props[i].sid << ADC_CHANNEL_OFFSET) |
427 			adc->chan_props[i].channel;
428 		if (v_channel == iiospec->args[0])
429 			return i;
430 	}
431 
432 	return -EINVAL;
433 }
434 
435 static int adc_read_raw_common(struct iio_dev *indio_dev,
436 			 struct iio_chan_spec const *chan, int *val, int *val2,
437 			 long mask, adc_do_conversion do_conv)
438 {
439 	struct adc5_chip *adc = iio_priv(indio_dev);
440 	struct adc5_channel_prop *prop;
441 	u16 adc_code_volt, adc_code_cur;
442 	int ret;
443 
444 	prop = &adc->chan_props[chan->address];
445 
446 	switch (mask) {
447 	case IIO_CHAN_INFO_PROCESSED:
448 		ret = do_conv(adc, prop, chan,
449 					&adc_code_volt, &adc_code_cur);
450 		if (ret)
451 			return ret;
452 
453 		ret = qcom_adc5_hw_scale(prop->scale_fn_type,
454 			prop->prescale,
455 			adc->data,
456 			adc_code_volt, val);
457 		if (ret)
458 			return ret;
459 
460 		return IIO_VAL_INT;
461 	default:
462 		return -EINVAL;
463 	}
464 }
465 
466 static int adc5_read_raw(struct iio_dev *indio_dev,
467 			 struct iio_chan_spec const *chan, int *val, int *val2,
468 			 long mask)
469 {
470 	return adc_read_raw_common(indio_dev, chan, val, val2,
471 				mask, adc5_do_conversion);
472 }
473 
474 static int adc7_read_raw(struct iio_dev *indio_dev,
475 			 struct iio_chan_spec const *chan, int *val, int *val2,
476 			 long mask)
477 {
478 	return adc_read_raw_common(indio_dev, chan, val, val2,
479 				mask, adc7_do_conversion);
480 }
481 
482 static const struct iio_info adc5_info = {
483 	.read_raw = adc5_read_raw,
484 	.fwnode_xlate = adc5_fwnode_xlate,
485 };
486 
487 static const struct iio_info adc7_info = {
488 	.read_raw = adc7_read_raw,
489 	.fwnode_xlate = adc7_fwnode_xlate,
490 };
491 
492 struct adc5_channels {
493 	const char *datasheet_name;
494 	unsigned int prescale_index;
495 	enum iio_chan_type type;
496 	long info_mask;
497 	enum vadc_scale_fn_type scale_fn_type;
498 };
499 
500 /* In these definitions, _pre refers to an index into adc5_prescale_ratios. */
501 #define ADC5_CHAN(_dname, _type, _mask, _pre, _scale)			\
502 	{								\
503 		.datasheet_name = _dname,				\
504 		.prescale_index = _pre,					\
505 		.type = _type,						\
506 		.info_mask = _mask,					\
507 		.scale_fn_type = _scale,				\
508 	},								\
509 
510 #define ADC5_CHAN_TEMP(_dname, _pre, _scale)				\
511 	ADC5_CHAN(_dname, IIO_TEMP,					\
512 		BIT(IIO_CHAN_INFO_PROCESSED),				\
513 		_pre, _scale)						\
514 
515 #define ADC5_CHAN_VOLT(_dname, _pre, _scale)				\
516 	ADC5_CHAN(_dname, IIO_VOLTAGE,					\
517 		  BIT(IIO_CHAN_INFO_PROCESSED),				\
518 		  _pre, _scale)						\
519 
520 static const struct adc5_channels adc5_chans_pmic[ADC5_MAX_CHANNEL] = {
521 	[ADC5_REF_GND]		= ADC5_CHAN_VOLT("ref_gnd", 0,
522 					SCALE_HW_CALIB_DEFAULT)
523 	[ADC5_1P25VREF]		= ADC5_CHAN_VOLT("vref_1p25", 0,
524 					SCALE_HW_CALIB_DEFAULT)
525 	[ADC5_VPH_PWR]		= ADC5_CHAN_VOLT("vph_pwr", 1,
526 					SCALE_HW_CALIB_DEFAULT)
527 	[ADC5_VBAT_SNS]		= ADC5_CHAN_VOLT("vbat_sns", 1,
528 					SCALE_HW_CALIB_DEFAULT)
529 	[ADC5_VCOIN]		= ADC5_CHAN_VOLT("vcoin", 1,
530 					SCALE_HW_CALIB_DEFAULT)
531 	[ADC5_DIE_TEMP]		= ADC5_CHAN_TEMP("die_temp", 0,
532 					SCALE_HW_CALIB_PMIC_THERM)
533 	[ADC5_USB_IN_I]		= ADC5_CHAN_VOLT("usb_in_i_uv", 0,
534 					SCALE_HW_CALIB_DEFAULT)
535 	[ADC5_USB_IN_V_16]	= ADC5_CHAN_VOLT("usb_in_v_div_16", 8,
536 					SCALE_HW_CALIB_DEFAULT)
537 	[ADC5_CHG_TEMP]		= ADC5_CHAN_TEMP("chg_temp", 0,
538 					SCALE_HW_CALIB_PM5_CHG_TEMP)
539 	/* Charger prescales SBUx and MID_CHG to fit within 1.8V upper unit */
540 	[ADC5_SBUx]		= ADC5_CHAN_VOLT("chg_sbux", 1,
541 					SCALE_HW_CALIB_DEFAULT)
542 	[ADC5_MID_CHG_DIV6]	= ADC5_CHAN_VOLT("chg_mid_chg", 3,
543 					SCALE_HW_CALIB_DEFAULT)
544 	[ADC5_XO_THERM_100K_PU]	= ADC5_CHAN_TEMP("xo_therm", 0,
545 					SCALE_HW_CALIB_XOTHERM)
546 	[ADC5_BAT_ID_100K_PU]	= ADC5_CHAN_TEMP("bat_id", 0,
547 					SCALE_HW_CALIB_DEFAULT)
548 	[ADC5_AMUX_THM1_100K_PU] = ADC5_CHAN_TEMP("amux_thm1_100k_pu", 0,
549 					SCALE_HW_CALIB_THERM_100K_PULLUP)
550 	[ADC5_AMUX_THM2_100K_PU] = ADC5_CHAN_TEMP("amux_thm2_100k_pu", 0,
551 					SCALE_HW_CALIB_THERM_100K_PULLUP)
552 	[ADC5_AMUX_THM3_100K_PU] = ADC5_CHAN_TEMP("amux_thm3_100k_pu", 0,
553 					SCALE_HW_CALIB_THERM_100K_PULLUP)
554 	[ADC5_AMUX_THM2]	= ADC5_CHAN_TEMP("amux_thm2", 0,
555 					SCALE_HW_CALIB_PM5_SMB_TEMP)
556 	[ADC5_GPIO1_100K_PU]	= ADC5_CHAN_TEMP("gpio1_100k_pu", 0,
557 					SCALE_HW_CALIB_THERM_100K_PULLUP)
558 	[ADC5_GPIO3_100K_PU]	= ADC5_CHAN_TEMP("gpio3_100k_pu", 0,
559 					SCALE_HW_CALIB_THERM_100K_PULLUP)
560 	[ADC5_GPIO4_100K_PU]	= ADC5_CHAN_TEMP("gpio4_100k_pu", 0,
561 					SCALE_HW_CALIB_THERM_100K_PULLUP)
562 };
563 
564 static const struct adc5_channels adc7_chans_pmic[ADC5_MAX_CHANNEL] = {
565 	[ADC7_REF_GND]		= ADC5_CHAN_VOLT("ref_gnd", 0,
566 					SCALE_HW_CALIB_DEFAULT)
567 	[ADC7_1P25VREF]		= ADC5_CHAN_VOLT("vref_1p25", 0,
568 					SCALE_HW_CALIB_DEFAULT)
569 	[ADC7_VPH_PWR]		= ADC5_CHAN_VOLT("vph_pwr", 1,
570 					SCALE_HW_CALIB_DEFAULT)
571 	[ADC7_VBAT_SNS]		= ADC5_CHAN_VOLT("vbat_sns", 3,
572 					SCALE_HW_CALIB_DEFAULT)
573 	[ADC7_DIE_TEMP]		= ADC5_CHAN_TEMP("die_temp", 0,
574 					SCALE_HW_CALIB_PMIC_THERM_PM7)
575 	[ADC7_AMUX_THM1_100K_PU] = ADC5_CHAN_TEMP("amux_thm1_pu2", 0,
576 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
577 	[ADC7_AMUX_THM2_100K_PU] = ADC5_CHAN_TEMP("amux_thm2_pu2", 0,
578 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
579 	[ADC7_AMUX_THM3_100K_PU] = ADC5_CHAN_TEMP("amux_thm3_pu2", 0,
580 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
581 	[ADC7_AMUX_THM4_100K_PU] = ADC5_CHAN_TEMP("amux_thm4_pu2", 0,
582 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
583 	[ADC7_AMUX_THM5_100K_PU] = ADC5_CHAN_TEMP("amux_thm5_pu2", 0,
584 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
585 	[ADC7_AMUX_THM6_100K_PU] = ADC5_CHAN_TEMP("amux_thm6_pu2", 0,
586 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
587 	[ADC7_GPIO1_100K_PU]	= ADC5_CHAN_TEMP("gpio1_pu2", 0,
588 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
589 	[ADC7_GPIO2_100K_PU]	= ADC5_CHAN_TEMP("gpio2_pu2", 0,
590 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
591 	[ADC7_GPIO3_100K_PU]	= ADC5_CHAN_TEMP("gpio3_pu2", 0,
592 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
593 	[ADC7_GPIO4_100K_PU]	= ADC5_CHAN_TEMP("gpio4_pu2", 0,
594 					SCALE_HW_CALIB_THERM_100K_PU_PM7)
595 };
596 
597 static const struct adc5_channels adc5_chans_rev2[ADC5_MAX_CHANNEL] = {
598 	[ADC5_REF_GND]		= ADC5_CHAN_VOLT("ref_gnd", 0,
599 					SCALE_HW_CALIB_DEFAULT)
600 	[ADC5_1P25VREF]		= ADC5_CHAN_VOLT("vref_1p25", 0,
601 					SCALE_HW_CALIB_DEFAULT)
602 	[ADC5_VREF_VADC]	= ADC5_CHAN_VOLT("vref_vadc", 0,
603 					SCALE_HW_CALIB_DEFAULT)
604 	[ADC5_VPH_PWR]		= ADC5_CHAN_VOLT("vph_pwr", 1,
605 					SCALE_HW_CALIB_DEFAULT)
606 	[ADC5_VBAT_SNS]		= ADC5_CHAN_VOLT("vbat_sns", 1,
607 					SCALE_HW_CALIB_DEFAULT)
608 	[ADC5_VCOIN]		= ADC5_CHAN_VOLT("vcoin", 1,
609 					SCALE_HW_CALIB_DEFAULT)
610 	[ADC5_DIE_TEMP]		= ADC5_CHAN_TEMP("die_temp", 0,
611 					SCALE_HW_CALIB_PMIC_THERM)
612 	[ADC5_AMUX_THM1_100K_PU] = ADC5_CHAN_TEMP("amux_thm1_100k_pu", 0,
613 					SCALE_HW_CALIB_THERM_100K_PULLUP)
614 	[ADC5_AMUX_THM2_100K_PU] = ADC5_CHAN_TEMP("amux_thm2_100k_pu", 0,
615 					SCALE_HW_CALIB_THERM_100K_PULLUP)
616 	[ADC5_AMUX_THM3_100K_PU] = ADC5_CHAN_TEMP("amux_thm3_100k_pu", 0,
617 					SCALE_HW_CALIB_THERM_100K_PULLUP)
618 	[ADC5_AMUX_THM4_100K_PU] = ADC5_CHAN_TEMP("amux_thm4_100k_pu", 0,
619 					SCALE_HW_CALIB_THERM_100K_PULLUP)
620 	[ADC5_AMUX_THM5_100K_PU] = ADC5_CHAN_TEMP("amux_thm5_100k_pu", 0,
621 					SCALE_HW_CALIB_THERM_100K_PULLUP)
622 	[ADC5_XO_THERM_100K_PU]	= ADC5_CHAN_TEMP("xo_therm_100k_pu", 0,
623 					SCALE_HW_CALIB_THERM_100K_PULLUP)
624 };
625 
626 static int adc5_get_fw_channel_data(struct adc5_chip *adc,
627 				    struct adc5_channel_prop *prop,
628 				    struct fwnode_handle *fwnode,
629 				    const struct adc5_data *data)
630 {
631 	const char *channel_name;
632 	char *name;
633 	u32 chan, value, varr[2];
634 	u32 sid = 0;
635 	int ret;
636 	struct device *dev = adc->dev;
637 
638 	name = devm_kasprintf(dev, GFP_KERNEL, "%pfwP", fwnode);
639 	if (!name)
640 		return -ENOMEM;
641 
642 	/* Cut the address part */
643 	name[strchrnul(name, '@') - name] = '\0';
644 
645 	ret = fwnode_property_read_u32(fwnode, "reg", &chan);
646 	if (ret) {
647 		dev_err(dev, "invalid channel number %s\n", name);
648 		return ret;
649 	}
650 
651 	/* Value read from "reg" is virtual channel number */
652 
653 	/* virtual channel number = sid << 8 | channel number */
654 
655 	if (adc->data->info == &adc7_info) {
656 		sid = chan >> ADC_CHANNEL_OFFSET;
657 		chan = chan & ADC_CHANNEL_MASK;
658 	}
659 
660 	if (chan > ADC5_PARALLEL_ISENSE_VBAT_IDATA) {
661 		dev_err(dev, "%s invalid channel number %d\n", name, chan);
662 		return -EINVAL;
663 	}
664 
665 	/* the channel has DT description */
666 	prop->channel = chan;
667 	prop->sid = sid;
668 
669 	ret = fwnode_property_read_string(fwnode, "label", &channel_name);
670 	if (ret)
671 		channel_name = data->adc_chans[chan].datasheet_name;
672 
673 	prop->channel_name = channel_name;
674 
675 	ret = fwnode_property_read_u32(fwnode, "qcom,decimation", &value);
676 	if (!ret) {
677 		ret = qcom_adc5_decimation_from_dt(value, data->decimation);
678 		if (ret < 0) {
679 			dev_err(dev, "%02x invalid decimation %d\n",
680 				chan, value);
681 			return ret;
682 		}
683 		prop->decimation = ret;
684 	} else {
685 		prop->decimation = ADC5_DECIMATION_DEFAULT;
686 	}
687 
688 	ret = fwnode_property_read_u32_array(fwnode, "qcom,pre-scaling", varr, 2);
689 	if (!ret) {
690 		ret = qcom_adc5_prescaling_from_dt(varr[0], varr[1]);
691 		if (ret < 0) {
692 			dev_err(dev, "%02x invalid pre-scaling <%d %d>\n",
693 				chan, varr[0], varr[1]);
694 			return ret;
695 		}
696 		prop->prescale = ret;
697 	} else {
698 		prop->prescale =
699 			adc->data->adc_chans[prop->channel].prescale_index;
700 	}
701 
702 	ret = fwnode_property_read_u32(fwnode, "qcom,hw-settle-time", &value);
703 	if (!ret) {
704 		u8 dig_version[2];
705 
706 		ret = adc5_read(adc, ADC5_USR_REVISION1, dig_version,
707 							sizeof(dig_version));
708 		if (ret) {
709 			dev_err(dev, "Invalid dig version read %d\n", ret);
710 			return ret;
711 		}
712 
713 		dev_dbg(dev, "dig_ver:minor:%d, major:%d\n", dig_version[0],
714 						dig_version[1]);
715 		/* Digital controller >= 5.3 have hw_settle_2 option */
716 		if ((dig_version[0] >= ADC5_HW_SETTLE_DIFF_MINOR &&
717 			dig_version[1] >= ADC5_HW_SETTLE_DIFF_MAJOR) ||
718 			adc->data->info == &adc7_info)
719 			ret = qcom_adc5_hw_settle_time_from_dt(value, data->hw_settle_2);
720 		else
721 			ret = qcom_adc5_hw_settle_time_from_dt(value, data->hw_settle_1);
722 
723 		if (ret < 0) {
724 			dev_err(dev, "%02x invalid hw-settle-time %d us\n",
725 				chan, value);
726 			return ret;
727 		}
728 		prop->hw_settle_time = ret;
729 	} else {
730 		prop->hw_settle_time = VADC_DEF_HW_SETTLE_TIME;
731 	}
732 
733 	ret = fwnode_property_read_u32(fwnode, "qcom,avg-samples", &value);
734 	if (!ret) {
735 		ret = qcom_adc5_avg_samples_from_dt(value);
736 		if (ret < 0) {
737 			dev_err(dev, "%02x invalid avg-samples %d\n",
738 				chan, value);
739 			return ret;
740 		}
741 		prop->avg_samples = ret;
742 	} else {
743 		prop->avg_samples = VADC_DEF_AVG_SAMPLES;
744 	}
745 
746 	if (fwnode_property_read_bool(fwnode, "qcom,ratiometric"))
747 		prop->cal_method = ADC5_RATIOMETRIC_CAL;
748 	else
749 		prop->cal_method = ADC5_ABSOLUTE_CAL;
750 
751 	/*
752 	 * Default to using timer calibration. Using a fresh calibration value
753 	 * for every conversion will increase the overall time for a request.
754 	 */
755 	prop->cal_val = ADC5_TIMER_CAL;
756 
757 	dev_dbg(dev, "%02x name %s\n", chan, name);
758 
759 	return 0;
760 }
761 
762 static const struct adc5_data adc5_data_pmic = {
763 	.full_scale_code_volt = 0x70e4,
764 	.full_scale_code_cur = 0x2710,
765 	.adc_chans = adc5_chans_pmic,
766 	.info = &adc5_info,
767 	.decimation = (unsigned int [ADC5_DECIMATION_SAMPLES_MAX])
768 				{250, 420, 840},
769 	.hw_settle_1 = (unsigned int [VADC_HW_SETTLE_SAMPLES_MAX])
770 				{15, 100, 200, 300, 400, 500, 600, 700,
771 				800, 900, 1, 2, 4, 6, 8, 10},
772 	.hw_settle_2 = (unsigned int [VADC_HW_SETTLE_SAMPLES_MAX])
773 				{15, 100, 200, 300, 400, 500, 600, 700,
774 				1, 2, 4, 8, 16, 32, 64, 128},
775 };
776 
777 static const struct adc5_data adc7_data_pmic = {
778 	.full_scale_code_volt = 0x70e4,
779 	.adc_chans = adc7_chans_pmic,
780 	.info = &adc7_info,
781 	.decimation = (unsigned int [ADC5_DECIMATION_SAMPLES_MAX])
782 				{85, 340, 1360},
783 	.hw_settle_2 = (unsigned int [VADC_HW_SETTLE_SAMPLES_MAX])
784 				{15, 100, 200, 300, 400, 500, 600, 700,
785 				1000, 2000, 4000, 8000, 16000, 32000,
786 				64000, 128000},
787 };
788 
789 static const struct adc5_data adc5_data_pmic_rev2 = {
790 	.full_scale_code_volt = 0x4000,
791 	.full_scale_code_cur = 0x1800,
792 	.adc_chans = adc5_chans_rev2,
793 	.info = &adc5_info,
794 	.decimation = (unsigned int [ADC5_DECIMATION_SAMPLES_MAX])
795 				{256, 512, 1024},
796 	.hw_settle_1 = (unsigned int [VADC_HW_SETTLE_SAMPLES_MAX])
797 				{0, 100, 200, 300, 400, 500, 600, 700,
798 				800, 900, 1, 2, 4, 6, 8, 10},
799 	.hw_settle_2 = (unsigned int [VADC_HW_SETTLE_SAMPLES_MAX])
800 				{15, 100, 200, 300, 400, 500, 600, 700,
801 				1, 2, 4, 8, 16, 32, 64, 128},
802 };
803 
804 static const struct of_device_id adc5_match_table[] = {
805 	{
806 		.compatible = "qcom,spmi-adc5",
807 		.data = &adc5_data_pmic,
808 	},
809 	{
810 		.compatible = "qcom,spmi-adc7",
811 		.data = &adc7_data_pmic,
812 	},
813 	{
814 		.compatible = "qcom,spmi-adc-rev2",
815 		.data = &adc5_data_pmic_rev2,
816 	},
817 	{ }
818 };
819 MODULE_DEVICE_TABLE(of, adc5_match_table);
820 
821 static int adc5_get_fw_data(struct adc5_chip *adc)
822 {
823 	const struct adc5_channels *adc_chan;
824 	struct iio_chan_spec *iio_chan;
825 	struct adc5_channel_prop prop, *chan_props;
826 	struct fwnode_handle *child;
827 	unsigned int index = 0;
828 	int ret;
829 
830 	adc->nchannels = device_get_child_node_count(adc->dev);
831 	if (!adc->nchannels)
832 		return -EINVAL;
833 
834 	adc->iio_chans = devm_kcalloc(adc->dev, adc->nchannels,
835 				       sizeof(*adc->iio_chans), GFP_KERNEL);
836 	if (!adc->iio_chans)
837 		return -ENOMEM;
838 
839 	adc->chan_props = devm_kcalloc(adc->dev, adc->nchannels,
840 					sizeof(*adc->chan_props), GFP_KERNEL);
841 	if (!adc->chan_props)
842 		return -ENOMEM;
843 
844 	chan_props = adc->chan_props;
845 	iio_chan = adc->iio_chans;
846 	adc->data = device_get_match_data(adc->dev);
847 	if (!adc->data)
848 		adc->data = &adc5_data_pmic;
849 
850 	device_for_each_child_node(adc->dev, child) {
851 		ret = adc5_get_fw_channel_data(adc, &prop, child, adc->data);
852 		if (ret) {
853 			fwnode_handle_put(child);
854 			return ret;
855 		}
856 
857 		prop.scale_fn_type =
858 			adc->data->adc_chans[prop.channel].scale_fn_type;
859 		*chan_props = prop;
860 		adc_chan = &adc->data->adc_chans[prop.channel];
861 
862 		iio_chan->channel = prop.channel;
863 		iio_chan->datasheet_name = adc_chan->datasheet_name;
864 		iio_chan->extend_name = prop.channel_name;
865 		iio_chan->info_mask_separate = adc_chan->info_mask;
866 		iio_chan->type = adc_chan->type;
867 		iio_chan->address = index;
868 		iio_chan++;
869 		chan_props++;
870 		index++;
871 	}
872 
873 	return 0;
874 }
875 
876 static int adc5_probe(struct platform_device *pdev)
877 {
878 	struct device *dev = &pdev->dev;
879 	struct iio_dev *indio_dev;
880 	struct adc5_chip *adc;
881 	struct regmap *regmap;
882 	int ret, irq_eoc;
883 	u32 reg;
884 
885 	regmap = dev_get_regmap(dev->parent, NULL);
886 	if (!regmap)
887 		return -ENODEV;
888 
889 	ret = device_property_read_u32(dev, "reg", &reg);
890 	if (ret < 0)
891 		return ret;
892 
893 	indio_dev = devm_iio_device_alloc(dev, sizeof(*adc));
894 	if (!indio_dev)
895 		return -ENOMEM;
896 
897 	adc = iio_priv(indio_dev);
898 	adc->regmap = regmap;
899 	adc->dev = dev;
900 	adc->base = reg;
901 
902 	init_completion(&adc->complete);
903 	mutex_init(&adc->lock);
904 
905 	ret = adc5_get_fw_data(adc);
906 	if (ret)
907 		return dev_err_probe(dev, ret, "adc get dt data failed\n");
908 
909 	irq_eoc = platform_get_irq(pdev, 0);
910 	if (irq_eoc < 0) {
911 		if (irq_eoc == -EPROBE_DEFER || irq_eoc == -EINVAL)
912 			return irq_eoc;
913 		adc->poll_eoc = true;
914 	} else {
915 		ret = devm_request_irq(dev, irq_eoc, adc5_isr, 0,
916 				       "pm-adc5", adc);
917 		if (ret)
918 			return ret;
919 	}
920 
921 	indio_dev->name = pdev->name;
922 	indio_dev->modes = INDIO_DIRECT_MODE;
923 	indio_dev->info = adc->data->info;
924 	indio_dev->channels = adc->iio_chans;
925 	indio_dev->num_channels = adc->nchannels;
926 
927 	return devm_iio_device_register(dev, indio_dev);
928 }
929 
930 static struct platform_driver adc5_driver = {
931 	.driver = {
932 		.name = "qcom-spmi-adc5",
933 		.of_match_table = adc5_match_table,
934 	},
935 	.probe = adc5_probe,
936 };
937 module_platform_driver(adc5_driver);
938 
939 MODULE_ALIAS("platform:qcom-spmi-adc5");
940 MODULE_DESCRIPTION("Qualcomm Technologies Inc. PMIC5 ADC driver");
941 MODULE_LICENSE("GPL v2");
942