xref: /openbmc/linux/drivers/iio/adc/meson_saradc.c (revision bdd4b07f)
13adbf342SMartin Blumenstingl /*
23adbf342SMartin Blumenstingl  * Amlogic Meson Successive Approximation Register (SAR) A/D Converter
33adbf342SMartin Blumenstingl  *
43adbf342SMartin Blumenstingl  * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
53adbf342SMartin Blumenstingl  *
63adbf342SMartin Blumenstingl  * This program is free software; you can redistribute it and/or modify
73adbf342SMartin Blumenstingl  * it under the terms of the GNU General Public License version 2 as
83adbf342SMartin Blumenstingl  * published by the Free Software Foundation.
93adbf342SMartin Blumenstingl  *
103adbf342SMartin Blumenstingl  * You should have received a copy of the GNU General Public License
113adbf342SMartin Blumenstingl  * along with this program. If not, see <http://www.gnu.org/licenses/>.
123adbf342SMartin Blumenstingl  */
133adbf342SMartin Blumenstingl 
143adbf342SMartin Blumenstingl #include <linux/bitfield.h>
153adbf342SMartin Blumenstingl #include <linux/clk.h>
163adbf342SMartin Blumenstingl #include <linux/clk-provider.h>
173adbf342SMartin Blumenstingl #include <linux/delay.h>
183adbf342SMartin Blumenstingl #include <linux/io.h>
193adbf342SMartin Blumenstingl #include <linux/iio/iio.h>
203adbf342SMartin Blumenstingl #include <linux/module.h>
213af10913SHeiner Kallweit #include <linux/interrupt.h>
223adbf342SMartin Blumenstingl #include <linux/of.h>
233af10913SHeiner Kallweit #include <linux/of_irq.h>
243adbf342SMartin Blumenstingl #include <linux/of_device.h>
253adbf342SMartin Blumenstingl #include <linux/platform_device.h>
263adbf342SMartin Blumenstingl #include <linux/regmap.h>
273adbf342SMartin Blumenstingl #include <linux/regulator/consumer.h>
283adbf342SMartin Blumenstingl 
293adbf342SMartin Blumenstingl #define MESON_SAR_ADC_REG0					0x00
303adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_PANEL_DETECT			BIT(31)
313adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_BUSY_MASK			GENMASK(30, 28)
323adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_DELTA_BUSY			BIT(30)
333adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_AVG_BUSY			BIT(29)
343adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_SAMPLE_BUSY			BIT(28)
353adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_FIFO_FULL			BIT(27)
363adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_FIFO_EMPTY			BIT(26)
373adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_FIFO_COUNT_MASK		GENMASK(25, 21)
383adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_ADC_BIAS_CTRL_MASK		GENMASK(20, 19)
393adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_CURR_CHAN_ID_MASK		GENMASK(18, 16)
403adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL		BIT(15)
413adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_SAMPLING_STOP		BIT(14)
423adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_CHAN_DELTA_EN_MASK		GENMASK(13, 12)
433adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_DETECT_IRQ_POL		BIT(10)
443adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_DETECT_IRQ_EN		BIT(9)
453adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK		GENMASK(8, 4)
463adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_FIFO_IRQ_EN			BIT(3)
473adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_SAMPLING_START		BIT(2)
483adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_CONTINUOUS_EN		BIT(1)
493adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE		BIT(0)
503adbf342SMartin Blumenstingl 
513adbf342SMartin Blumenstingl #define MESON_SAR_ADC_CHAN_LIST					0x04
523adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK		GENMASK(26, 24)
533adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(_chan)	\
543adbf342SMartin Blumenstingl 					(GENMASK(2, 0) << ((_chan) * 3))
553adbf342SMartin Blumenstingl 
563adbf342SMartin Blumenstingl #define MESON_SAR_ADC_AVG_CNTL					0x08
573adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(_chan)	\
583adbf342SMartin Blumenstingl 					(16 + ((_chan) * 2))
593adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(_chan)	\
603adbf342SMartin Blumenstingl 					(GENMASK(17, 16) << ((_chan) * 2))
613adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(_chan)	\
623adbf342SMartin Blumenstingl 					(0 + ((_chan) * 2))
633adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(_chan)	\
643adbf342SMartin Blumenstingl 					(GENMASK(1, 0) << ((_chan) * 2))
653adbf342SMartin Blumenstingl 
663adbf342SMartin Blumenstingl #define MESON_SAR_ADC_REG3					0x0c
673adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY		BIT(31)
683adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_CLK_EN			BIT(30)
693adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_BL30_INITIALIZED		BIT(28)
703adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_CTRL_CONT_RING_COUNTER_EN	BIT(27)
713adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE	BIT(26)
723adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK	GENMASK(25, 23)
733adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_DETECT_EN			BIT(22)
743adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_ADC_EN			BIT(21)
753adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_PANEL_DETECT_COUNT_MASK	GENMASK(20, 18)
763adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_PANEL_DETECT_FILTER_TB_MASK	GENMASK(17, 16)
773adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT		10
783adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH		5
793adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_BLOCK_DLY_SEL_MASK		GENMASK(9, 8)
803adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG3_BLOCK_DLY_MASK		GENMASK(7, 0)
813adbf342SMartin Blumenstingl 
823adbf342SMartin Blumenstingl #define MESON_SAR_ADC_DELAY					0x10
833adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK		GENMASK(25, 24)
843adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELAY_BL30_BUSY			BIT(15)
853adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELAY_KERNEL_BUSY			BIT(14)
863adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK		GENMASK(23, 16)
873adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK		GENMASK(9, 8)
883adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK		GENMASK(7, 0)
893adbf342SMartin Blumenstingl 
903adbf342SMartin Blumenstingl #define MESON_SAR_ADC_LAST_RD					0x14
913adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL1_MASK	GENMASK(23, 16)
923adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_LAST_RD_LAST_CHANNEL0_MASK	GENMASK(9, 0)
933adbf342SMartin Blumenstingl 
943adbf342SMartin Blumenstingl #define MESON_SAR_ADC_FIFO_RD					0x18
953adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK		GENMASK(14, 12)
963adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK		GENMASK(11, 0)
973adbf342SMartin Blumenstingl 
983adbf342SMartin Blumenstingl #define MESON_SAR_ADC_AUX_SW					0x1c
99ab569a4cSMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(_chan)	\
100ab569a4cSMartin Blumenstingl 					(8 + (((_chan) - 2) * 3))
1013adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_VREF_P_MUX			BIT(6)
1023adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_VREF_N_MUX			BIT(5)
1033adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_MODE_SEL			BIT(4)
1043adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW		BIT(3)
1053adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW		BIT(2)
1063adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_YM_DRIVE_SW		BIT(1)
1073adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_AUX_SW_XM_DRIVE_SW		BIT(0)
1083adbf342SMartin Blumenstingl 
1093adbf342SMartin Blumenstingl #define MESON_SAR_ADC_CHAN_10_SW				0x20
1103adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK	GENMASK(25, 23)
1113adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_P_MUX	BIT(22)
1123adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_VREF_N_MUX	BIT(21)
1133adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_MODE_SEL		BIT(20)
1143adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YP_DRIVE_SW	BIT(19)
1153adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XP_DRIVE_SW	BIT(18)
1163adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_YM_DRIVE_SW	BIT(17)
1173adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN1_XM_DRIVE_SW	BIT(16)
1183adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK	GENMASK(9, 7)
1193adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_P_MUX	BIT(6)
1203adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_VREF_N_MUX	BIT(5)
1213adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_MODE_SEL		BIT(4)
1223adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YP_DRIVE_SW	BIT(3)
1233adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XP_DRIVE_SW	BIT(2)
1243adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_YM_DRIVE_SW	BIT(1)
1253adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_CHAN_10_SW_CHAN0_XM_DRIVE_SW	BIT(0)
1263adbf342SMartin Blumenstingl 
1273adbf342SMartin Blumenstingl #define MESON_SAR_ADC_DETECT_IDLE_SW				0x24
1283adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_SW_EN	BIT(26)
1293adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK	GENMASK(25, 23)
1303adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_P_MUX	BIT(22)
1313adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_VREF_N_MUX	BIT(21)
1323adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MODE_SEL	BIT(20)
1333adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YP_DRIVE_SW	BIT(19)
1343adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XP_DRIVE_SW	BIT(18)
1353adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_YM_DRIVE_SW	BIT(17)
1363adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_XM_DRIVE_SW	BIT(16)
1373adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK	GENMASK(9, 7)
1383adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_P_MUX	BIT(6)
1393adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_VREF_N_MUX	BIT(5)
1403adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MODE_SEL	BIT(4)
1413adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YP_DRIVE_SW	BIT(3)
1423adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XP_DRIVE_SW	BIT(2)
1433adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_YM_DRIVE_SW	BIT(1)
1443adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_XM_DRIVE_SW	BIT(0)
1453adbf342SMartin Blumenstingl 
1463adbf342SMartin Blumenstingl #define MESON_SAR_ADC_DELTA_10					0x28
1473adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELTA_10_TEMP_SEL			BIT(27)
1483adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELTA_10_TS_REVE1			BIT(26)
1493adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELTA_10_CHAN1_DELTA_VALUE_MASK	GENMASK(25, 16)
1503adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELTA_10_TS_REVE0			BIT(15)
1513adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELTA_10_TS_C_MASK		GENMASK(14, 11)
1523adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELTA_10_TS_VBG_EN		BIT(10)
1533adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_DELTA_10_CHAN0_DELTA_VALUE_MASK	GENMASK(9, 0)
1543adbf342SMartin Blumenstingl 
1553adbf342SMartin Blumenstingl /*
1563adbf342SMartin Blumenstingl  * NOTE: registers from here are undocumented (the vendor Linux kernel driver
1573adbf342SMartin Blumenstingl  * and u-boot source served as reference). These only seem to be relevant on
1583adbf342SMartin Blumenstingl  * GXBB and newer.
1593adbf342SMartin Blumenstingl  */
1603adbf342SMartin Blumenstingl #define MESON_SAR_ADC_REG11					0x2c
1613adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG11_BANDGAP_EN			BIT(13)
1623adbf342SMartin Blumenstingl 
1633adbf342SMartin Blumenstingl #define MESON_SAR_ADC_REG13					0x34
1643adbf342SMartin Blumenstingl 	#define MESON_SAR_ADC_REG13_12BIT_CALIBRATION_MASK	GENMASK(13, 8)
1653adbf342SMartin Blumenstingl 
1663adbf342SMartin Blumenstingl #define MESON_SAR_ADC_MAX_FIFO_SIZE				32
1673af10913SHeiner Kallweit #define MESON_SAR_ADC_TIMEOUT					100 /* ms */
16848ba7c3cSHeiner Kallweit /* for use with IIO_VAL_INT_PLUS_MICRO */
16948ba7c3cSHeiner Kallweit #define MILLION							1000000
1703adbf342SMartin Blumenstingl 
1713adbf342SMartin Blumenstingl #define MESON_SAR_ADC_CHAN(_chan) {					\
1723adbf342SMartin Blumenstingl 	.type = IIO_VOLTAGE,						\
1733adbf342SMartin Blumenstingl 	.indexed = 1,							\
1743adbf342SMartin Blumenstingl 	.channel = _chan,						\
1753adbf342SMartin Blumenstingl 	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |			\
1763adbf342SMartin Blumenstingl 				BIT(IIO_CHAN_INFO_AVERAGE_RAW),		\
17748ba7c3cSHeiner Kallweit 	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) |		\
17848ba7c3cSHeiner Kallweit 				BIT(IIO_CHAN_INFO_CALIBBIAS) |		\
17948ba7c3cSHeiner Kallweit 				BIT(IIO_CHAN_INFO_CALIBSCALE),		\
1803adbf342SMartin Blumenstingl 	.datasheet_name = "SAR_ADC_CH"#_chan,				\
1813adbf342SMartin Blumenstingl }
1823adbf342SMartin Blumenstingl 
1833adbf342SMartin Blumenstingl /*
1843adbf342SMartin Blumenstingl  * TODO: the hardware supports IIO_TEMP for channel 6 as well which is
1853adbf342SMartin Blumenstingl  * currently not supported by this driver.
1863adbf342SMartin Blumenstingl  */
1873adbf342SMartin Blumenstingl static const struct iio_chan_spec meson_sar_adc_iio_channels[] = {
1883adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(0),
1893adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(1),
1903adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(2),
1913adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(3),
1923adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(4),
1933adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(5),
1943adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(6),
1953adbf342SMartin Blumenstingl 	MESON_SAR_ADC_CHAN(7),
1963adbf342SMartin Blumenstingl 	IIO_CHAN_SOFT_TIMESTAMP(8),
1973adbf342SMartin Blumenstingl };
1983adbf342SMartin Blumenstingl 
1993adbf342SMartin Blumenstingl enum meson_sar_adc_avg_mode {
2003adbf342SMartin Blumenstingl 	NO_AVERAGING = 0x0,
2013adbf342SMartin Blumenstingl 	MEAN_AVERAGING = 0x1,
2023adbf342SMartin Blumenstingl 	MEDIAN_AVERAGING = 0x2,
2033adbf342SMartin Blumenstingl };
2043adbf342SMartin Blumenstingl 
2053adbf342SMartin Blumenstingl enum meson_sar_adc_num_samples {
2063adbf342SMartin Blumenstingl 	ONE_SAMPLE = 0x0,
2073adbf342SMartin Blumenstingl 	TWO_SAMPLES = 0x1,
2083adbf342SMartin Blumenstingl 	FOUR_SAMPLES = 0x2,
2093adbf342SMartin Blumenstingl 	EIGHT_SAMPLES = 0x3,
2103adbf342SMartin Blumenstingl };
2113adbf342SMartin Blumenstingl 
2123adbf342SMartin Blumenstingl enum meson_sar_adc_chan7_mux_sel {
2133adbf342SMartin Blumenstingl 	CHAN7_MUX_VSS = 0x0,
2143adbf342SMartin Blumenstingl 	CHAN7_MUX_VDD_DIV4 = 0x1,
2153adbf342SMartin Blumenstingl 	CHAN7_MUX_VDD_DIV2 = 0x2,
2163adbf342SMartin Blumenstingl 	CHAN7_MUX_VDD_MUL3_DIV4 = 0x3,
2173adbf342SMartin Blumenstingl 	CHAN7_MUX_VDD = 0x4,
2183adbf342SMartin Blumenstingl 	CHAN7_MUX_CH7_INPUT = 0x7,
2193adbf342SMartin Blumenstingl };
2203adbf342SMartin Blumenstingl 
221053ffe3cSYixun Lan struct meson_sar_adc_param {
2226c76ed31SMartin Blumenstingl 	bool					has_bl30_integration;
223fda29dbaSMartin Blumenstingl 	unsigned long				clock_rate;
224d85eed9fSMartin Blumenstingl 	u32					bandgap_reg;
2253adbf342SMartin Blumenstingl 	unsigned int				resolution;
22696748823SMartin Blumenstingl 	const struct regmap_config		*regmap_config;
2273adbf342SMartin Blumenstingl };
2283adbf342SMartin Blumenstingl 
229053ffe3cSYixun Lan struct meson_sar_adc_data {
230053ffe3cSYixun Lan 	const struct meson_sar_adc_param	*param;
231053ffe3cSYixun Lan 	const char				*name;
232053ffe3cSYixun Lan };
233053ffe3cSYixun Lan 
2343adbf342SMartin Blumenstingl struct meson_sar_adc_priv {
2353adbf342SMartin Blumenstingl 	struct regmap				*regmap;
2363adbf342SMartin Blumenstingl 	struct regulator			*vref;
237057e5a11SMartin Blumenstingl 	const struct meson_sar_adc_param	*param;
2383adbf342SMartin Blumenstingl 	struct clk				*clkin;
2393adbf342SMartin Blumenstingl 	struct clk				*core_clk;
2403adbf342SMartin Blumenstingl 	struct clk				*adc_sel_clk;
2413adbf342SMartin Blumenstingl 	struct clk				*adc_clk;
2423adbf342SMartin Blumenstingl 	struct clk_gate				clk_gate;
2433adbf342SMartin Blumenstingl 	struct clk				*adc_div_clk;
2443adbf342SMartin Blumenstingl 	struct clk_divider			clk_div;
2453af10913SHeiner Kallweit 	struct completion			done;
24648ba7c3cSHeiner Kallweit 	int					calibbias;
24748ba7c3cSHeiner Kallweit 	int					calibscale;
2483adbf342SMartin Blumenstingl };
2493adbf342SMartin Blumenstingl 
25096748823SMartin Blumenstingl static const struct regmap_config meson_sar_adc_regmap_config_gxbb = {
2513adbf342SMartin Blumenstingl 	.reg_bits = 8,
2523adbf342SMartin Blumenstingl 	.val_bits = 32,
2533adbf342SMartin Blumenstingl 	.reg_stride = 4,
2543adbf342SMartin Blumenstingl 	.max_register = MESON_SAR_ADC_REG13,
2553adbf342SMartin Blumenstingl };
2563adbf342SMartin Blumenstingl 
25796748823SMartin Blumenstingl static const struct regmap_config meson_sar_adc_regmap_config_meson8 = {
25896748823SMartin Blumenstingl 	.reg_bits = 8,
25996748823SMartin Blumenstingl 	.val_bits = 32,
26096748823SMartin Blumenstingl 	.reg_stride = 4,
26196748823SMartin Blumenstingl 	.max_register = MESON_SAR_ADC_DELTA_10,
26296748823SMartin Blumenstingl };
26396748823SMartin Blumenstingl 
2643adbf342SMartin Blumenstingl static unsigned int meson_sar_adc_get_fifo_count(struct iio_dev *indio_dev)
2653adbf342SMartin Blumenstingl {
2663adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
2673adbf342SMartin Blumenstingl 	u32 regval;
2683adbf342SMartin Blumenstingl 
2693adbf342SMartin Blumenstingl 	regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
2703adbf342SMartin Blumenstingl 
2713adbf342SMartin Blumenstingl 	return FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
2723adbf342SMartin Blumenstingl }
2733adbf342SMartin Blumenstingl 
27448ba7c3cSHeiner Kallweit static int meson_sar_adc_calib_val(struct iio_dev *indio_dev, int val)
27548ba7c3cSHeiner Kallweit {
27648ba7c3cSHeiner Kallweit 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
27748ba7c3cSHeiner Kallweit 	int tmp;
27848ba7c3cSHeiner Kallweit 
27948ba7c3cSHeiner Kallweit 	/* use val_calib = scale * val_raw + offset calibration function */
28048ba7c3cSHeiner Kallweit 	tmp = div_s64((s64)val * priv->calibscale, MILLION) + priv->calibbias;
28148ba7c3cSHeiner Kallweit 
282057e5a11SMartin Blumenstingl 	return clamp(tmp, 0, (1 << priv->param->resolution) - 1);
28348ba7c3cSHeiner Kallweit }
28448ba7c3cSHeiner Kallweit 
2853adbf342SMartin Blumenstingl static int meson_sar_adc_wait_busy_clear(struct iio_dev *indio_dev)
2863adbf342SMartin Blumenstingl {
2873adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
2883adbf342SMartin Blumenstingl 	int regval, timeout = 10000;
2893adbf342SMartin Blumenstingl 
2903adbf342SMartin Blumenstingl 	/*
2913adbf342SMartin Blumenstingl 	 * NOTE: we need a small delay before reading the status, otherwise
2923adbf342SMartin Blumenstingl 	 * the sample engine may not have started internally (which would
2933adbf342SMartin Blumenstingl 	 * seem to us that sampling is already finished).
2943adbf342SMartin Blumenstingl 	 */
2953adbf342SMartin Blumenstingl 	do {
2963adbf342SMartin Blumenstingl 		udelay(1);
2973adbf342SMartin Blumenstingl 		regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
2983adbf342SMartin Blumenstingl 	} while (FIELD_GET(MESON_SAR_ADC_REG0_BUSY_MASK, regval) && timeout--);
2993adbf342SMartin Blumenstingl 
3003adbf342SMartin Blumenstingl 	if (timeout < 0)
3013adbf342SMartin Blumenstingl 		return -ETIMEDOUT;
3023adbf342SMartin Blumenstingl 
3033adbf342SMartin Blumenstingl 	return 0;
3043adbf342SMartin Blumenstingl }
3053adbf342SMartin Blumenstingl 
3063adbf342SMartin Blumenstingl static int meson_sar_adc_read_raw_sample(struct iio_dev *indio_dev,
3073adbf342SMartin Blumenstingl 					 const struct iio_chan_spec *chan,
3083adbf342SMartin Blumenstingl 					 int *val)
3093adbf342SMartin Blumenstingl {
3103adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
3116a882a2cSHeiner Kallweit 	int regval, fifo_chan, fifo_val, count;
3123adbf342SMartin Blumenstingl 
3133af10913SHeiner Kallweit 	if(!wait_for_completion_timeout(&priv->done,
3143af10913SHeiner Kallweit 				msecs_to_jiffies(MESON_SAR_ADC_TIMEOUT)))
3153af10913SHeiner Kallweit 		return -ETIMEDOUT;
3163adbf342SMartin Blumenstingl 
3176a882a2cSHeiner Kallweit 	count = meson_sar_adc_get_fifo_count(indio_dev);
3186a882a2cSHeiner Kallweit 	if (count != 1) {
3196a882a2cSHeiner Kallweit 		dev_err(&indio_dev->dev,
3206a882a2cSHeiner Kallweit 			"ADC FIFO has %d element(s) instead of one\n", count);
3216a882a2cSHeiner Kallweit 		return -EINVAL;
3223adbf342SMartin Blumenstingl 	}
3233adbf342SMartin Blumenstingl 
3246a882a2cSHeiner Kallweit 	regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &regval);
3256a882a2cSHeiner Kallweit 	fifo_chan = FIELD_GET(MESON_SAR_ADC_FIFO_RD_CHAN_ID_MASK, regval);
3266a882a2cSHeiner Kallweit 	if (fifo_chan != chan->channel) {
3276a882a2cSHeiner Kallweit 		dev_err(&indio_dev->dev,
3286a882a2cSHeiner Kallweit 			"ADC FIFO entry belongs to channel %d instead of %d\n",
3296a882a2cSHeiner Kallweit 			fifo_chan, chan->channel);
3306a882a2cSHeiner Kallweit 		return -EINVAL;
3316a882a2cSHeiner Kallweit 	}
3323adbf342SMartin Blumenstingl 
3336a882a2cSHeiner Kallweit 	fifo_val = FIELD_GET(MESON_SAR_ADC_FIFO_RD_SAMPLE_VALUE_MASK, regval);
334057e5a11SMartin Blumenstingl 	fifo_val &= GENMASK(priv->param->resolution - 1, 0);
33548ba7c3cSHeiner Kallweit 	*val = meson_sar_adc_calib_val(indio_dev, fifo_val);
3363adbf342SMartin Blumenstingl 
3373adbf342SMartin Blumenstingl 	return 0;
3383adbf342SMartin Blumenstingl }
3393adbf342SMartin Blumenstingl 
3403adbf342SMartin Blumenstingl static void meson_sar_adc_set_averaging(struct iio_dev *indio_dev,
3413adbf342SMartin Blumenstingl 					const struct iio_chan_spec *chan,
3423adbf342SMartin Blumenstingl 					enum meson_sar_adc_avg_mode mode,
3433adbf342SMartin Blumenstingl 					enum meson_sar_adc_num_samples samples)
3443adbf342SMartin Blumenstingl {
3453adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
3463adbf342SMartin Blumenstingl 	int val, channel = chan->channel;
3473adbf342SMartin Blumenstingl 
3483adbf342SMartin Blumenstingl 	val = samples << MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_SHIFT(channel);
3493adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
3503adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_AVG_CNTL_NUM_SAMPLES_MASK(channel),
3513adbf342SMartin Blumenstingl 			   val);
3523adbf342SMartin Blumenstingl 
3533adbf342SMartin Blumenstingl 	val = mode << MESON_SAR_ADC_AVG_CNTL_AVG_MODE_SHIFT(channel);
3543adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_AVG_CNTL,
3553adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_AVG_CNTL_AVG_MODE_MASK(channel), val);
3563adbf342SMartin Blumenstingl }
3573adbf342SMartin Blumenstingl 
3583adbf342SMartin Blumenstingl static void meson_sar_adc_enable_channel(struct iio_dev *indio_dev,
3593adbf342SMartin Blumenstingl 					const struct iio_chan_spec *chan)
3603adbf342SMartin Blumenstingl {
3613adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
3623adbf342SMartin Blumenstingl 	u32 regval;
3633adbf342SMartin Blumenstingl 
3643adbf342SMartin Blumenstingl 	/*
3653adbf342SMartin Blumenstingl 	 * the SAR ADC engine allows sampling multiple channels at the same
3663adbf342SMartin Blumenstingl 	 * time. to keep it simple we're only working with one *internal*
3673adbf342SMartin Blumenstingl 	 * channel, which starts counting at index 0 (which means: count = 1).
3683adbf342SMartin Blumenstingl 	 */
3693adbf342SMartin Blumenstingl 	regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, 0);
3703adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
3713adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_CHAN_LIST_MAX_INDEX_MASK, regval);
3723adbf342SMartin Blumenstingl 
3733adbf342SMartin Blumenstingl 	/* map channel index 0 to the channel which we want to read */
3743adbf342SMartin Blumenstingl 	regval = FIELD_PREP(MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0),
3753adbf342SMartin Blumenstingl 			    chan->channel);
3763adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_LIST,
3773adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_CHAN_LIST_ENTRY_MASK(0), regval);
3783adbf342SMartin Blumenstingl 
3793adbf342SMartin Blumenstingl 	regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
3803adbf342SMartin Blumenstingl 			    chan->channel);
3813adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
3823adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_DETECT_IDLE_SW_DETECT_MUX_MASK,
3833adbf342SMartin Blumenstingl 			   regval);
3843adbf342SMartin Blumenstingl 
3853adbf342SMartin Blumenstingl 	regval = FIELD_PREP(MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
3863adbf342SMartin Blumenstingl 			    chan->channel);
3873adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_DETECT_IDLE_SW,
3883adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_DETECT_IDLE_SW_IDLE_MUX_SEL_MASK,
3893adbf342SMartin Blumenstingl 			   regval);
3903adbf342SMartin Blumenstingl 
3913adbf342SMartin Blumenstingl 	if (chan->channel == 6)
3923adbf342SMartin Blumenstingl 		regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELTA_10,
3933adbf342SMartin Blumenstingl 				   MESON_SAR_ADC_DELTA_10_TEMP_SEL, 0);
3943adbf342SMartin Blumenstingl }
3953adbf342SMartin Blumenstingl 
3963adbf342SMartin Blumenstingl static void meson_sar_adc_set_chan7_mux(struct iio_dev *indio_dev,
3973adbf342SMartin Blumenstingl 					enum meson_sar_adc_chan7_mux_sel sel)
3983adbf342SMartin Blumenstingl {
3993adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
4003adbf342SMartin Blumenstingl 	u32 regval;
4013adbf342SMartin Blumenstingl 
4023adbf342SMartin Blumenstingl 	regval = FIELD_PREP(MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, sel);
4033adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
4043adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_CTRL_CHAN7_MUX_SEL_MASK, regval);
4053adbf342SMartin Blumenstingl 
4063adbf342SMartin Blumenstingl 	usleep_range(10, 20);
4073adbf342SMartin Blumenstingl }
4083adbf342SMartin Blumenstingl 
4093adbf342SMartin Blumenstingl static void meson_sar_adc_start_sample_engine(struct iio_dev *indio_dev)
4103adbf342SMartin Blumenstingl {
4113adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
4123adbf342SMartin Blumenstingl 
4133af10913SHeiner Kallweit 	reinit_completion(&priv->done);
4143af10913SHeiner Kallweit 
4153af10913SHeiner Kallweit 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
4163af10913SHeiner Kallweit 			   MESON_SAR_ADC_REG0_FIFO_IRQ_EN,
4173af10913SHeiner Kallweit 			   MESON_SAR_ADC_REG0_FIFO_IRQ_EN);
4183af10913SHeiner Kallweit 
4193adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
4203adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE,
4213adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE);
4223adbf342SMartin Blumenstingl 
4233adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
4243adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG0_SAMPLING_START,
4253adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG0_SAMPLING_START);
4263adbf342SMartin Blumenstingl }
4273adbf342SMartin Blumenstingl 
4283adbf342SMartin Blumenstingl static void meson_sar_adc_stop_sample_engine(struct iio_dev *indio_dev)
4293adbf342SMartin Blumenstingl {
4303adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
4313adbf342SMartin Blumenstingl 
4323adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
4333af10913SHeiner Kallweit 			   MESON_SAR_ADC_REG0_FIFO_IRQ_EN, 0);
4343af10913SHeiner Kallweit 
4353af10913SHeiner Kallweit 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
4363adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG0_SAMPLING_STOP,
4373adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG0_SAMPLING_STOP);
4383adbf342SMartin Blumenstingl 
4393adbf342SMartin Blumenstingl 	/* wait until all modules are stopped */
4403adbf342SMartin Blumenstingl 	meson_sar_adc_wait_busy_clear(indio_dev);
4413adbf342SMartin Blumenstingl 
4423adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
4433adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG0_SAMPLE_ENGINE_ENABLE, 0);
4443adbf342SMartin Blumenstingl }
4453adbf342SMartin Blumenstingl 
4463adbf342SMartin Blumenstingl static int meson_sar_adc_lock(struct iio_dev *indio_dev)
4473adbf342SMartin Blumenstingl {
4483adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
4493adbf342SMartin Blumenstingl 	int val, timeout = 10000;
4503adbf342SMartin Blumenstingl 
4513adbf342SMartin Blumenstingl 	mutex_lock(&indio_dev->mlock);
4523adbf342SMartin Blumenstingl 
453057e5a11SMartin Blumenstingl 	if (priv->param->has_bl30_integration) {
4543adbf342SMartin Blumenstingl 		/* prevent BL30 from using the SAR ADC while we are using it */
4553adbf342SMartin Blumenstingl 		regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
4563adbf342SMartin Blumenstingl 				MESON_SAR_ADC_DELAY_KERNEL_BUSY,
4573adbf342SMartin Blumenstingl 				MESON_SAR_ADC_DELAY_KERNEL_BUSY);
4583adbf342SMartin Blumenstingl 
4596c76ed31SMartin Blumenstingl 		/*
4606c76ed31SMartin Blumenstingl 		 * wait until BL30 releases it's lock (so we can use the SAR
4616c76ed31SMartin Blumenstingl 		 * ADC)
4626c76ed31SMartin Blumenstingl 		 */
4633adbf342SMartin Blumenstingl 		do {
4643adbf342SMartin Blumenstingl 			udelay(1);
4653adbf342SMartin Blumenstingl 			regmap_read(priv->regmap, MESON_SAR_ADC_DELAY, &val);
4663adbf342SMartin Blumenstingl 		} while (val & MESON_SAR_ADC_DELAY_BL30_BUSY && timeout--);
4673adbf342SMartin Blumenstingl 
4683c3e4b3aSDan Carpenter 		if (timeout < 0) {
4693c3e4b3aSDan Carpenter 			mutex_unlock(&indio_dev->mlock);
4703adbf342SMartin Blumenstingl 			return -ETIMEDOUT;
4716c76ed31SMartin Blumenstingl 		}
4723c3e4b3aSDan Carpenter 	}
4733adbf342SMartin Blumenstingl 
4743adbf342SMartin Blumenstingl 	return 0;
4753adbf342SMartin Blumenstingl }
4763adbf342SMartin Blumenstingl 
4773adbf342SMartin Blumenstingl static void meson_sar_adc_unlock(struct iio_dev *indio_dev)
4783adbf342SMartin Blumenstingl {
4793adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
4803adbf342SMartin Blumenstingl 
481057e5a11SMartin Blumenstingl 	if (priv->param->has_bl30_integration)
4823adbf342SMartin Blumenstingl 		/* allow BL30 to use the SAR ADC again */
4833adbf342SMartin Blumenstingl 		regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
4843adbf342SMartin Blumenstingl 				MESON_SAR_ADC_DELAY_KERNEL_BUSY, 0);
4853adbf342SMartin Blumenstingl 
4863adbf342SMartin Blumenstingl 	mutex_unlock(&indio_dev->mlock);
4873adbf342SMartin Blumenstingl }
4883adbf342SMartin Blumenstingl 
4893adbf342SMartin Blumenstingl static void meson_sar_adc_clear_fifo(struct iio_dev *indio_dev)
4903adbf342SMartin Blumenstingl {
4913adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
492103a07d4SMartin Blumenstingl 	unsigned int count, tmp;
4933adbf342SMartin Blumenstingl 
4943adbf342SMartin Blumenstingl 	for (count = 0; count < MESON_SAR_ADC_MAX_FIFO_SIZE; count++) {
4953adbf342SMartin Blumenstingl 		if (!meson_sar_adc_get_fifo_count(indio_dev))
4963adbf342SMartin Blumenstingl 			break;
4973adbf342SMartin Blumenstingl 
498103a07d4SMartin Blumenstingl 		regmap_read(priv->regmap, MESON_SAR_ADC_FIFO_RD, &tmp);
4993adbf342SMartin Blumenstingl 	}
5003adbf342SMartin Blumenstingl }
5013adbf342SMartin Blumenstingl 
5023adbf342SMartin Blumenstingl static int meson_sar_adc_get_sample(struct iio_dev *indio_dev,
5033adbf342SMartin Blumenstingl 				    const struct iio_chan_spec *chan,
5043adbf342SMartin Blumenstingl 				    enum meson_sar_adc_avg_mode avg_mode,
5053adbf342SMartin Blumenstingl 				    enum meson_sar_adc_num_samples avg_samples,
5063adbf342SMartin Blumenstingl 				    int *val)
5073adbf342SMartin Blumenstingl {
5083adbf342SMartin Blumenstingl 	int ret;
5093adbf342SMartin Blumenstingl 
5103adbf342SMartin Blumenstingl 	ret = meson_sar_adc_lock(indio_dev);
5113adbf342SMartin Blumenstingl 	if (ret)
5123adbf342SMartin Blumenstingl 		return ret;
5133adbf342SMartin Blumenstingl 
5143adbf342SMartin Blumenstingl 	/* clear the FIFO to make sure we're not reading old values */
5153adbf342SMartin Blumenstingl 	meson_sar_adc_clear_fifo(indio_dev);
5163adbf342SMartin Blumenstingl 
5173adbf342SMartin Blumenstingl 	meson_sar_adc_set_averaging(indio_dev, chan, avg_mode, avg_samples);
5183adbf342SMartin Blumenstingl 
5193adbf342SMartin Blumenstingl 	meson_sar_adc_enable_channel(indio_dev, chan);
5203adbf342SMartin Blumenstingl 
5213adbf342SMartin Blumenstingl 	meson_sar_adc_start_sample_engine(indio_dev);
5223adbf342SMartin Blumenstingl 	ret = meson_sar_adc_read_raw_sample(indio_dev, chan, val);
5233adbf342SMartin Blumenstingl 	meson_sar_adc_stop_sample_engine(indio_dev);
5243adbf342SMartin Blumenstingl 
5253adbf342SMartin Blumenstingl 	meson_sar_adc_unlock(indio_dev);
5263adbf342SMartin Blumenstingl 
5273adbf342SMartin Blumenstingl 	if (ret) {
5283adbf342SMartin Blumenstingl 		dev_warn(indio_dev->dev.parent,
5293adbf342SMartin Blumenstingl 			 "failed to read sample for channel %d: %d\n",
5303adbf342SMartin Blumenstingl 			 chan->channel, ret);
5313adbf342SMartin Blumenstingl 		return ret;
5323adbf342SMartin Blumenstingl 	}
5333adbf342SMartin Blumenstingl 
5343adbf342SMartin Blumenstingl 	return IIO_VAL_INT;
5353adbf342SMartin Blumenstingl }
5363adbf342SMartin Blumenstingl 
5373adbf342SMartin Blumenstingl static int meson_sar_adc_iio_info_read_raw(struct iio_dev *indio_dev,
5383adbf342SMartin Blumenstingl 					   const struct iio_chan_spec *chan,
5393adbf342SMartin Blumenstingl 					   int *val, int *val2, long mask)
5403adbf342SMartin Blumenstingl {
5413adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
5423adbf342SMartin Blumenstingl 	int ret;
5433adbf342SMartin Blumenstingl 
5443adbf342SMartin Blumenstingl 	switch (mask) {
5453adbf342SMartin Blumenstingl 	case IIO_CHAN_INFO_RAW:
5463adbf342SMartin Blumenstingl 		return meson_sar_adc_get_sample(indio_dev, chan, NO_AVERAGING,
5473adbf342SMartin Blumenstingl 						ONE_SAMPLE, val);
5483adbf342SMartin Blumenstingl 		break;
5493adbf342SMartin Blumenstingl 
5503adbf342SMartin Blumenstingl 	case IIO_CHAN_INFO_AVERAGE_RAW:
5513adbf342SMartin Blumenstingl 		return meson_sar_adc_get_sample(indio_dev, chan,
5523adbf342SMartin Blumenstingl 						MEAN_AVERAGING, EIGHT_SAMPLES,
5533adbf342SMartin Blumenstingl 						val);
5543adbf342SMartin Blumenstingl 		break;
5553adbf342SMartin Blumenstingl 
5563adbf342SMartin Blumenstingl 	case IIO_CHAN_INFO_SCALE:
5573adbf342SMartin Blumenstingl 		ret = regulator_get_voltage(priv->vref);
5583adbf342SMartin Blumenstingl 		if (ret < 0) {
5593adbf342SMartin Blumenstingl 			dev_err(indio_dev->dev.parent,
5603adbf342SMartin Blumenstingl 				"failed to get vref voltage: %d\n", ret);
5613adbf342SMartin Blumenstingl 			return ret;
5623adbf342SMartin Blumenstingl 		}
5633adbf342SMartin Blumenstingl 
5643adbf342SMartin Blumenstingl 		*val = ret / 1000;
565057e5a11SMartin Blumenstingl 		*val2 = priv->param->resolution;
5663adbf342SMartin Blumenstingl 		return IIO_VAL_FRACTIONAL_LOG2;
5673adbf342SMartin Blumenstingl 
56848ba7c3cSHeiner Kallweit 	case IIO_CHAN_INFO_CALIBBIAS:
56948ba7c3cSHeiner Kallweit 		*val = priv->calibbias;
57048ba7c3cSHeiner Kallweit 		return IIO_VAL_INT;
57148ba7c3cSHeiner Kallweit 
57248ba7c3cSHeiner Kallweit 	case IIO_CHAN_INFO_CALIBSCALE:
57348ba7c3cSHeiner Kallweit 		*val = priv->calibscale / MILLION;
57448ba7c3cSHeiner Kallweit 		*val2 = priv->calibscale % MILLION;
57548ba7c3cSHeiner Kallweit 		return IIO_VAL_INT_PLUS_MICRO;
57648ba7c3cSHeiner Kallweit 
5773adbf342SMartin Blumenstingl 	default:
5783adbf342SMartin Blumenstingl 		return -EINVAL;
5793adbf342SMartin Blumenstingl 	}
5803adbf342SMartin Blumenstingl }
5813adbf342SMartin Blumenstingl 
5823adbf342SMartin Blumenstingl static int meson_sar_adc_clk_init(struct iio_dev *indio_dev,
5833adbf342SMartin Blumenstingl 				  void __iomem *base)
5843adbf342SMartin Blumenstingl {
5853adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
5863adbf342SMartin Blumenstingl 	struct clk_init_data init;
5873adbf342SMartin Blumenstingl 	const char *clk_parents[1];
5883adbf342SMartin Blumenstingl 
5893921db46SRob Herring 	init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%pOF#adc_div",
5903921db46SRob Herring 				   indio_dev->dev.of_node);
5913adbf342SMartin Blumenstingl 	init.flags = 0;
5923adbf342SMartin Blumenstingl 	init.ops = &clk_divider_ops;
5933adbf342SMartin Blumenstingl 	clk_parents[0] = __clk_get_name(priv->clkin);
5943adbf342SMartin Blumenstingl 	init.parent_names = clk_parents;
5953adbf342SMartin Blumenstingl 	init.num_parents = 1;
5963adbf342SMartin Blumenstingl 
5973adbf342SMartin Blumenstingl 	priv->clk_div.reg = base + MESON_SAR_ADC_REG3;
5983adbf342SMartin Blumenstingl 	priv->clk_div.shift = MESON_SAR_ADC_REG3_ADC_CLK_DIV_SHIFT;
5993adbf342SMartin Blumenstingl 	priv->clk_div.width = MESON_SAR_ADC_REG3_ADC_CLK_DIV_WIDTH;
6003adbf342SMartin Blumenstingl 	priv->clk_div.hw.init = &init;
6013adbf342SMartin Blumenstingl 	priv->clk_div.flags = 0;
6023adbf342SMartin Blumenstingl 
6033adbf342SMartin Blumenstingl 	priv->adc_div_clk = devm_clk_register(&indio_dev->dev,
6043adbf342SMartin Blumenstingl 					      &priv->clk_div.hw);
6053adbf342SMartin Blumenstingl 	if (WARN_ON(IS_ERR(priv->adc_div_clk)))
6063adbf342SMartin Blumenstingl 		return PTR_ERR(priv->adc_div_clk);
6073adbf342SMartin Blumenstingl 
6083921db46SRob Herring 	init.name = devm_kasprintf(&indio_dev->dev, GFP_KERNEL, "%pOF#adc_en",
6093921db46SRob Herring 				   indio_dev->dev.of_node);
6103adbf342SMartin Blumenstingl 	init.flags = CLK_SET_RATE_PARENT;
6113adbf342SMartin Blumenstingl 	init.ops = &clk_gate_ops;
6123adbf342SMartin Blumenstingl 	clk_parents[0] = __clk_get_name(priv->adc_div_clk);
6133adbf342SMartin Blumenstingl 	init.parent_names = clk_parents;
6143adbf342SMartin Blumenstingl 	init.num_parents = 1;
6153adbf342SMartin Blumenstingl 
6163adbf342SMartin Blumenstingl 	priv->clk_gate.reg = base + MESON_SAR_ADC_REG3;
6177a6b0420SMartin Blumenstingl 	priv->clk_gate.bit_idx = __ffs(MESON_SAR_ADC_REG3_CLK_EN);
6183adbf342SMartin Blumenstingl 	priv->clk_gate.hw.init = &init;
6193adbf342SMartin Blumenstingl 
6203adbf342SMartin Blumenstingl 	priv->adc_clk = devm_clk_register(&indio_dev->dev, &priv->clk_gate.hw);
6213adbf342SMartin Blumenstingl 	if (WARN_ON(IS_ERR(priv->adc_clk)))
6223adbf342SMartin Blumenstingl 		return PTR_ERR(priv->adc_clk);
6233adbf342SMartin Blumenstingl 
6243adbf342SMartin Blumenstingl 	return 0;
6253adbf342SMartin Blumenstingl }
6263adbf342SMartin Blumenstingl 
6273adbf342SMartin Blumenstingl static int meson_sar_adc_init(struct iio_dev *indio_dev)
6283adbf342SMartin Blumenstingl {
6293adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
630ab569a4cSMartin Blumenstingl 	int regval, i, ret;
6313adbf342SMartin Blumenstingl 
6323adbf342SMartin Blumenstingl 	/*
6333adbf342SMartin Blumenstingl 	 * make sure we start at CH7 input since the other muxes are only used
6343adbf342SMartin Blumenstingl 	 * for internal calibration.
6353adbf342SMartin Blumenstingl 	 */
6363adbf342SMartin Blumenstingl 	meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
6373adbf342SMartin Blumenstingl 
638057e5a11SMartin Blumenstingl 	if (priv->param->has_bl30_integration) {
6393adbf342SMartin Blumenstingl 		/*
6406c76ed31SMartin Blumenstingl 		 * leave sampling delay and the input clocks as configured by
6416c76ed31SMartin Blumenstingl 		 * BL30 to make sure BL30 gets the values it expects when
6426c76ed31SMartin Blumenstingl 		 * reading the temperature sensor.
6433adbf342SMartin Blumenstingl 		 */
6443adbf342SMartin Blumenstingl 		regmap_read(priv->regmap, MESON_SAR_ADC_REG3, &regval);
6453adbf342SMartin Blumenstingl 		if (regval & MESON_SAR_ADC_REG3_BL30_INITIALIZED)
6463adbf342SMartin Blumenstingl 			return 0;
6476c76ed31SMartin Blumenstingl 	}
6483adbf342SMartin Blumenstingl 
6493adbf342SMartin Blumenstingl 	meson_sar_adc_stop_sample_engine(indio_dev);
6503adbf342SMartin Blumenstingl 
6513adbf342SMartin Blumenstingl 	/* update the channel 6 MUX to select the temperature sensor */
6523adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
6533adbf342SMartin Blumenstingl 			MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL,
6543adbf342SMartin Blumenstingl 			MESON_SAR_ADC_REG0_ADC_TEMP_SEN_SEL);
6553adbf342SMartin Blumenstingl 
6563adbf342SMartin Blumenstingl 	/* disable all channels by default */
6573adbf342SMartin Blumenstingl 	regmap_write(priv->regmap, MESON_SAR_ADC_CHAN_LIST, 0x0);
6583adbf342SMartin Blumenstingl 
6593adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
6603adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_CTRL_SAMPLING_CLOCK_PHASE, 0);
6613adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
6623adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY,
6633adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_CNTL_USE_SC_DLY);
6643adbf342SMartin Blumenstingl 
6653adbf342SMartin Blumenstingl 	/* delay between two samples = (10+1) * 1uS */
6663adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
6673adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
6683adbf342SMartin Blumenstingl 			   FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_CNT_MASK,
6693adbf342SMartin Blumenstingl 				      10));
6703adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
6713adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
6723adbf342SMartin Blumenstingl 			   FIELD_PREP(MESON_SAR_ADC_DELAY_SAMPLE_DLY_SEL_MASK,
6733adbf342SMartin Blumenstingl 				      0));
6743adbf342SMartin Blumenstingl 
6753adbf342SMartin Blumenstingl 	/* delay between two samples = (10+1) * 1uS */
6763adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
6773adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
6783adbf342SMartin Blumenstingl 			   FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_CNT_MASK,
6793adbf342SMartin Blumenstingl 				      10));
6803adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_DELAY,
6813adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
6823adbf342SMartin Blumenstingl 			   FIELD_PREP(MESON_SAR_ADC_DELAY_INPUT_DLY_SEL_MASK,
6833adbf342SMartin Blumenstingl 				      1));
6843adbf342SMartin Blumenstingl 
685ab569a4cSMartin Blumenstingl 	/*
686ab569a4cSMartin Blumenstingl 	 * set up the input channel muxes in MESON_SAR_ADC_CHAN_10_SW
687ab569a4cSMartin Blumenstingl 	 * (0 = SAR_ADC_CH0, 1 = SAR_ADC_CH1)
688ab569a4cSMartin Blumenstingl 	 */
689ab569a4cSMartin Blumenstingl 	regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK, 0);
690ab569a4cSMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
691ab569a4cSMartin Blumenstingl 			   MESON_SAR_ADC_CHAN_10_SW_CHAN0_MUX_SEL_MASK,
692ab569a4cSMartin Blumenstingl 			   regval);
693ab569a4cSMartin Blumenstingl 	regval = FIELD_PREP(MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK, 1);
694ab569a4cSMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_CHAN_10_SW,
695ab569a4cSMartin Blumenstingl 			   MESON_SAR_ADC_CHAN_10_SW_CHAN1_MUX_SEL_MASK,
696ab569a4cSMartin Blumenstingl 			   regval);
697ab569a4cSMartin Blumenstingl 
698ab569a4cSMartin Blumenstingl 	/*
699ab569a4cSMartin Blumenstingl 	 * set up the input channel muxes in MESON_SAR_ADC_AUX_SW
700ab569a4cSMartin Blumenstingl 	 * (2 = SAR_ADC_CH2, 3 = SAR_ADC_CH3, ...) and enable
701ab569a4cSMartin Blumenstingl 	 * MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW and
702ab569a4cSMartin Blumenstingl 	 * MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW like the vendor driver.
703ab569a4cSMartin Blumenstingl 	 */
704ab569a4cSMartin Blumenstingl 	regval = 0;
705ab569a4cSMartin Blumenstingl 	for (i = 2; i <= 7; i++)
706ab569a4cSMartin Blumenstingl 		regval |= i << MESON_SAR_ADC_AUX_SW_MUX_SEL_CHAN_SHIFT(i);
707ab569a4cSMartin Blumenstingl 	regval |= MESON_SAR_ADC_AUX_SW_YP_DRIVE_SW;
708ab569a4cSMartin Blumenstingl 	regval |= MESON_SAR_ADC_AUX_SW_XP_DRIVE_SW;
709ab569a4cSMartin Blumenstingl 	regmap_write(priv->regmap, MESON_SAR_ADC_AUX_SW, regval);
710ab569a4cSMartin Blumenstingl 
7113adbf342SMartin Blumenstingl 	ret = clk_set_parent(priv->adc_sel_clk, priv->clkin);
7123adbf342SMartin Blumenstingl 	if (ret) {
7133adbf342SMartin Blumenstingl 		dev_err(indio_dev->dev.parent,
7143adbf342SMartin Blumenstingl 			"failed to set adc parent to clkin\n");
7153adbf342SMartin Blumenstingl 		return ret;
7163adbf342SMartin Blumenstingl 	}
7173adbf342SMartin Blumenstingl 
718057e5a11SMartin Blumenstingl 	ret = clk_set_rate(priv->adc_clk, priv->param->clock_rate);
7193adbf342SMartin Blumenstingl 	if (ret) {
7203adbf342SMartin Blumenstingl 		dev_err(indio_dev->dev.parent,
7213adbf342SMartin Blumenstingl 			"failed to set adc clock rate\n");
7223adbf342SMartin Blumenstingl 		return ret;
7233adbf342SMartin Blumenstingl 	}
7243adbf342SMartin Blumenstingl 
7253adbf342SMartin Blumenstingl 	return 0;
7263adbf342SMartin Blumenstingl }
7273adbf342SMartin Blumenstingl 
728d85eed9fSMartin Blumenstingl static void meson_sar_adc_set_bandgap(struct iio_dev *indio_dev, bool on_off)
729d85eed9fSMartin Blumenstingl {
730d85eed9fSMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
731057e5a11SMartin Blumenstingl 	const struct meson_sar_adc_param *param = priv->param;
732d85eed9fSMartin Blumenstingl 	u32 enable_mask;
733d85eed9fSMartin Blumenstingl 
734053ffe3cSYixun Lan 	if (param->bandgap_reg == MESON_SAR_ADC_REG11)
735d85eed9fSMartin Blumenstingl 		enable_mask = MESON_SAR_ADC_REG11_BANDGAP_EN;
736d85eed9fSMartin Blumenstingl 	else
737d85eed9fSMartin Blumenstingl 		enable_mask = MESON_SAR_ADC_DELTA_10_TS_VBG_EN;
738d85eed9fSMartin Blumenstingl 
739053ffe3cSYixun Lan 	regmap_update_bits(priv->regmap, param->bandgap_reg, enable_mask,
740d85eed9fSMartin Blumenstingl 			   on_off ? enable_mask : 0);
741d85eed9fSMartin Blumenstingl }
742d85eed9fSMartin Blumenstingl 
7433adbf342SMartin Blumenstingl static int meson_sar_adc_hw_enable(struct iio_dev *indio_dev)
7443adbf342SMartin Blumenstingl {
7453adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
7463adbf342SMartin Blumenstingl 	int ret;
7473af10913SHeiner Kallweit 	u32 regval;
7483adbf342SMartin Blumenstingl 
7493adbf342SMartin Blumenstingl 	ret = meson_sar_adc_lock(indio_dev);
7503adbf342SMartin Blumenstingl 	if (ret)
7513adbf342SMartin Blumenstingl 		goto err_lock;
7523adbf342SMartin Blumenstingl 
7533adbf342SMartin Blumenstingl 	ret = regulator_enable(priv->vref);
7543adbf342SMartin Blumenstingl 	if (ret < 0) {
7553adbf342SMartin Blumenstingl 		dev_err(indio_dev->dev.parent,
7563adbf342SMartin Blumenstingl 			"failed to enable vref regulator\n");
7573adbf342SMartin Blumenstingl 		goto err_vref;
7583adbf342SMartin Blumenstingl 	}
7593adbf342SMartin Blumenstingl 
7603adbf342SMartin Blumenstingl 	ret = clk_prepare_enable(priv->core_clk);
7613adbf342SMartin Blumenstingl 	if (ret) {
7623adbf342SMartin Blumenstingl 		dev_err(indio_dev->dev.parent, "failed to enable core clk\n");
7633adbf342SMartin Blumenstingl 		goto err_core_clk;
7643adbf342SMartin Blumenstingl 	}
7653adbf342SMartin Blumenstingl 
7663af10913SHeiner Kallweit 	regval = FIELD_PREP(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, 1);
7673af10913SHeiner Kallweit 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG0,
7683af10913SHeiner Kallweit 			   MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
769d85eed9fSMartin Blumenstingl 
770d85eed9fSMartin Blumenstingl 	meson_sar_adc_set_bandgap(indio_dev, true);
771d85eed9fSMartin Blumenstingl 
7723adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
7733adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_ADC_EN,
7743adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_ADC_EN);
7753adbf342SMartin Blumenstingl 
7763adbf342SMartin Blumenstingl 	udelay(5);
7773adbf342SMartin Blumenstingl 
7783adbf342SMartin Blumenstingl 	ret = clk_prepare_enable(priv->adc_clk);
7793adbf342SMartin Blumenstingl 	if (ret) {
7803adbf342SMartin Blumenstingl 		dev_err(indio_dev->dev.parent, "failed to enable adc clk\n");
7813adbf342SMartin Blumenstingl 		goto err_adc_clk;
7823adbf342SMartin Blumenstingl 	}
7833adbf342SMartin Blumenstingl 
7843adbf342SMartin Blumenstingl 	meson_sar_adc_unlock(indio_dev);
7853adbf342SMartin Blumenstingl 
7863adbf342SMartin Blumenstingl 	return 0;
7873adbf342SMartin Blumenstingl 
7883adbf342SMartin Blumenstingl err_adc_clk:
7893adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
7903adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_ADC_EN, 0);
791d85eed9fSMartin Blumenstingl 	meson_sar_adc_set_bandgap(indio_dev, false);
7923adbf342SMartin Blumenstingl 	clk_disable_unprepare(priv->core_clk);
7933adbf342SMartin Blumenstingl err_core_clk:
7943adbf342SMartin Blumenstingl 	regulator_disable(priv->vref);
7953adbf342SMartin Blumenstingl err_vref:
7963adbf342SMartin Blumenstingl 	meson_sar_adc_unlock(indio_dev);
7973adbf342SMartin Blumenstingl err_lock:
7983adbf342SMartin Blumenstingl 	return ret;
7993adbf342SMartin Blumenstingl }
8003adbf342SMartin Blumenstingl 
8013adbf342SMartin Blumenstingl static int meson_sar_adc_hw_disable(struct iio_dev *indio_dev)
8023adbf342SMartin Blumenstingl {
8033adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
8043adbf342SMartin Blumenstingl 	int ret;
8053adbf342SMartin Blumenstingl 
8063adbf342SMartin Blumenstingl 	ret = meson_sar_adc_lock(indio_dev);
8073adbf342SMartin Blumenstingl 	if (ret)
8083adbf342SMartin Blumenstingl 		return ret;
8093adbf342SMartin Blumenstingl 
8103adbf342SMartin Blumenstingl 	clk_disable_unprepare(priv->adc_clk);
8113adbf342SMartin Blumenstingl 
8123adbf342SMartin Blumenstingl 	regmap_update_bits(priv->regmap, MESON_SAR_ADC_REG3,
8133adbf342SMartin Blumenstingl 			   MESON_SAR_ADC_REG3_ADC_EN, 0);
814d85eed9fSMartin Blumenstingl 
815d85eed9fSMartin Blumenstingl 	meson_sar_adc_set_bandgap(indio_dev, false);
8163adbf342SMartin Blumenstingl 
8173adbf342SMartin Blumenstingl 	clk_disable_unprepare(priv->core_clk);
8183adbf342SMartin Blumenstingl 
8193adbf342SMartin Blumenstingl 	regulator_disable(priv->vref);
8203adbf342SMartin Blumenstingl 
8213adbf342SMartin Blumenstingl 	meson_sar_adc_unlock(indio_dev);
8223adbf342SMartin Blumenstingl 
8233adbf342SMartin Blumenstingl 	return 0;
8243adbf342SMartin Blumenstingl }
8253adbf342SMartin Blumenstingl 
8263af10913SHeiner Kallweit static irqreturn_t meson_sar_adc_irq(int irq, void *data)
8273af10913SHeiner Kallweit {
8283af10913SHeiner Kallweit 	struct iio_dev *indio_dev = data;
8293af10913SHeiner Kallweit 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
8303af10913SHeiner Kallweit 	unsigned int cnt, threshold;
8313af10913SHeiner Kallweit 	u32 regval;
8323af10913SHeiner Kallweit 
8333af10913SHeiner Kallweit 	regmap_read(priv->regmap, MESON_SAR_ADC_REG0, &regval);
8343af10913SHeiner Kallweit 	cnt = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_COUNT_MASK, regval);
8353af10913SHeiner Kallweit 	threshold = FIELD_GET(MESON_SAR_ADC_REG0_FIFO_CNT_IRQ_MASK, regval);
8363af10913SHeiner Kallweit 
8373af10913SHeiner Kallweit 	if (cnt < threshold)
8383af10913SHeiner Kallweit 		return IRQ_NONE;
8393af10913SHeiner Kallweit 
8403af10913SHeiner Kallweit 	complete(&priv->done);
8413af10913SHeiner Kallweit 
8423af10913SHeiner Kallweit 	return IRQ_HANDLED;
8433af10913SHeiner Kallweit }
8443af10913SHeiner Kallweit 
84548ba7c3cSHeiner Kallweit static int meson_sar_adc_calib(struct iio_dev *indio_dev)
84648ba7c3cSHeiner Kallweit {
84748ba7c3cSHeiner Kallweit 	struct meson_sar_adc_priv *priv = iio_priv(indio_dev);
84848ba7c3cSHeiner Kallweit 	int ret, nominal0, nominal1, value0, value1;
84948ba7c3cSHeiner Kallweit 
85048ba7c3cSHeiner Kallweit 	/* use points 25% and 75% for calibration */
851057e5a11SMartin Blumenstingl 	nominal0 = (1 << priv->param->resolution) / 4;
852057e5a11SMartin Blumenstingl 	nominal1 = (1 << priv->param->resolution) * 3 / 4;
85348ba7c3cSHeiner Kallweit 
85448ba7c3cSHeiner Kallweit 	meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_DIV4);
85548ba7c3cSHeiner Kallweit 	usleep_range(10, 20);
85648ba7c3cSHeiner Kallweit 	ret = meson_sar_adc_get_sample(indio_dev,
857bdd4b07fSMartin Blumenstingl 				       &indio_dev->channels[7],
85848ba7c3cSHeiner Kallweit 				       MEAN_AVERAGING, EIGHT_SAMPLES, &value0);
85948ba7c3cSHeiner Kallweit 	if (ret < 0)
86048ba7c3cSHeiner Kallweit 		goto out;
86148ba7c3cSHeiner Kallweit 
86248ba7c3cSHeiner Kallweit 	meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_VDD_MUL3_DIV4);
86348ba7c3cSHeiner Kallweit 	usleep_range(10, 20);
86448ba7c3cSHeiner Kallweit 	ret = meson_sar_adc_get_sample(indio_dev,
865bdd4b07fSMartin Blumenstingl 				       &indio_dev->channels[7],
86648ba7c3cSHeiner Kallweit 				       MEAN_AVERAGING, EIGHT_SAMPLES, &value1);
86748ba7c3cSHeiner Kallweit 	if (ret < 0)
86848ba7c3cSHeiner Kallweit 		goto out;
86948ba7c3cSHeiner Kallweit 
87048ba7c3cSHeiner Kallweit 	if (value1 <= value0) {
87148ba7c3cSHeiner Kallweit 		ret = -EINVAL;
87248ba7c3cSHeiner Kallweit 		goto out;
87348ba7c3cSHeiner Kallweit 	}
87448ba7c3cSHeiner Kallweit 
87548ba7c3cSHeiner Kallweit 	priv->calibscale = div_s64((nominal1 - nominal0) * (s64)MILLION,
87648ba7c3cSHeiner Kallweit 				   value1 - value0);
87748ba7c3cSHeiner Kallweit 	priv->calibbias = nominal0 - div_s64((s64)value0 * priv->calibscale,
87848ba7c3cSHeiner Kallweit 					     MILLION);
87948ba7c3cSHeiner Kallweit 	ret = 0;
88048ba7c3cSHeiner Kallweit out:
88148ba7c3cSHeiner Kallweit 	meson_sar_adc_set_chan7_mux(indio_dev, CHAN7_MUX_CH7_INPUT);
88248ba7c3cSHeiner Kallweit 
88348ba7c3cSHeiner Kallweit 	return ret;
88448ba7c3cSHeiner Kallweit }
88548ba7c3cSHeiner Kallweit 
8863adbf342SMartin Blumenstingl static const struct iio_info meson_sar_adc_iio_info = {
8873adbf342SMartin Blumenstingl 	.read_raw = meson_sar_adc_iio_info_read_raw,
8883adbf342SMartin Blumenstingl };
8893adbf342SMartin Blumenstingl 
890053ffe3cSYixun Lan static const struct meson_sar_adc_param meson_sar_adc_meson8_param = {
8916c76ed31SMartin Blumenstingl 	.has_bl30_integration = false,
892fda29dbaSMartin Blumenstingl 	.clock_rate = 1150000,
893d85eed9fSMartin Blumenstingl 	.bandgap_reg = MESON_SAR_ADC_DELTA_10,
89496748823SMartin Blumenstingl 	.regmap_config = &meson_sar_adc_regmap_config_meson8,
8956c76ed31SMartin Blumenstingl 	.resolution = 10,
896053ffe3cSYixun Lan };
897053ffe3cSYixun Lan 
898053ffe3cSYixun Lan static const struct meson_sar_adc_param meson_sar_adc_gxbb_param = {
899053ffe3cSYixun Lan 	.has_bl30_integration = true,
900053ffe3cSYixun Lan 	.clock_rate = 1200000,
901053ffe3cSYixun Lan 	.bandgap_reg = MESON_SAR_ADC_REG11,
902053ffe3cSYixun Lan 	.regmap_config = &meson_sar_adc_regmap_config_gxbb,
903053ffe3cSYixun Lan 	.resolution = 10,
904053ffe3cSYixun Lan };
905053ffe3cSYixun Lan 
906053ffe3cSYixun Lan static const struct meson_sar_adc_param meson_sar_adc_gxl_param = {
907053ffe3cSYixun Lan 	.has_bl30_integration = true,
908053ffe3cSYixun Lan 	.clock_rate = 1200000,
909053ffe3cSYixun Lan 	.bandgap_reg = MESON_SAR_ADC_REG11,
910053ffe3cSYixun Lan 	.regmap_config = &meson_sar_adc_regmap_config_gxbb,
911053ffe3cSYixun Lan 	.resolution = 12,
912053ffe3cSYixun Lan };
913053ffe3cSYixun Lan 
914053ffe3cSYixun Lan static const struct meson_sar_adc_data meson_sar_adc_meson8_data = {
915053ffe3cSYixun Lan 	.param = &meson_sar_adc_meson8_param,
9166c76ed31SMartin Blumenstingl 	.name = "meson-meson8-saradc",
9176c76ed31SMartin Blumenstingl };
9186c76ed31SMartin Blumenstingl 
9196c76ed31SMartin Blumenstingl static const struct meson_sar_adc_data meson_sar_adc_meson8b_data = {
920053ffe3cSYixun Lan 	.param = &meson_sar_adc_meson8_param,
9216c76ed31SMartin Blumenstingl 	.name = "meson-meson8b-saradc",
9226c76ed31SMartin Blumenstingl };
9236c76ed31SMartin Blumenstingl 
924ffc0d638SMartin Blumenstingl static const struct meson_sar_adc_data meson_sar_adc_meson8m2_data = {
925ffc0d638SMartin Blumenstingl 	.param = &meson_sar_adc_meson8_param,
926ffc0d638SMartin Blumenstingl 	.name = "meson-meson8m2-saradc",
927ffc0d638SMartin Blumenstingl };
928ffc0d638SMartin Blumenstingl 
929c1c2de37SMartin Blumenstingl static const struct meson_sar_adc_data meson_sar_adc_gxbb_data = {
930053ffe3cSYixun Lan 	.param = &meson_sar_adc_gxbb_param,
9313adbf342SMartin Blumenstingl 	.name = "meson-gxbb-saradc",
9323adbf342SMartin Blumenstingl };
9333adbf342SMartin Blumenstingl 
934c1c2de37SMartin Blumenstingl static const struct meson_sar_adc_data meson_sar_adc_gxl_data = {
935053ffe3cSYixun Lan 	.param = &meson_sar_adc_gxl_param,
9363adbf342SMartin Blumenstingl 	.name = "meson-gxl-saradc",
9373adbf342SMartin Blumenstingl };
9383adbf342SMartin Blumenstingl 
939c1c2de37SMartin Blumenstingl static const struct meson_sar_adc_data meson_sar_adc_gxm_data = {
940053ffe3cSYixun Lan 	.param = &meson_sar_adc_gxl_param,
9413adbf342SMartin Blumenstingl 	.name = "meson-gxm-saradc",
9423adbf342SMartin Blumenstingl };
9433adbf342SMartin Blumenstingl 
944ff632ddaSXingyu Chen static const struct meson_sar_adc_data meson_sar_adc_axg_data = {
945ff632ddaSXingyu Chen 	.param = &meson_sar_adc_gxl_param,
946ff632ddaSXingyu Chen 	.name = "meson-axg-saradc",
947ff632ddaSXingyu Chen };
948ff632ddaSXingyu Chen 
9493adbf342SMartin Blumenstingl static const struct of_device_id meson_sar_adc_of_match[] = {
9503adbf342SMartin Blumenstingl 	{
9516c76ed31SMartin Blumenstingl 		.compatible = "amlogic,meson8-saradc",
9526c76ed31SMartin Blumenstingl 		.data = &meson_sar_adc_meson8_data,
9536c76ed31SMartin Blumenstingl 	},
9546c76ed31SMartin Blumenstingl 	{
9556c76ed31SMartin Blumenstingl 		.compatible = "amlogic,meson8b-saradc",
9566c76ed31SMartin Blumenstingl 		.data = &meson_sar_adc_meson8b_data,
9576c76ed31SMartin Blumenstingl 	},
9586c76ed31SMartin Blumenstingl 	{
959ffc0d638SMartin Blumenstingl 		.compatible = "amlogic,meson8m2-saradc",
960ffc0d638SMartin Blumenstingl 		.data = &meson_sar_adc_meson8m2_data,
961ffc0d638SMartin Blumenstingl 	},
962ffc0d638SMartin Blumenstingl 	{
9633adbf342SMartin Blumenstingl 		.compatible = "amlogic,meson-gxbb-saradc",
9643adbf342SMartin Blumenstingl 		.data = &meson_sar_adc_gxbb_data,
9653adbf342SMartin Blumenstingl 	}, {
9663adbf342SMartin Blumenstingl 		.compatible = "amlogic,meson-gxl-saradc",
9673adbf342SMartin Blumenstingl 		.data = &meson_sar_adc_gxl_data,
9683adbf342SMartin Blumenstingl 	}, {
9693adbf342SMartin Blumenstingl 		.compatible = "amlogic,meson-gxm-saradc",
9703adbf342SMartin Blumenstingl 		.data = &meson_sar_adc_gxm_data,
971ff632ddaSXingyu Chen 	}, {
972ff632ddaSXingyu Chen 		.compatible = "amlogic,meson-axg-saradc",
973ff632ddaSXingyu Chen 		.data = &meson_sar_adc_axg_data,
9743adbf342SMartin Blumenstingl 	},
9753adbf342SMartin Blumenstingl 	{},
9763adbf342SMartin Blumenstingl };
9773adbf342SMartin Blumenstingl MODULE_DEVICE_TABLE(of, meson_sar_adc_of_match);
9783adbf342SMartin Blumenstingl 
9793adbf342SMartin Blumenstingl static int meson_sar_adc_probe(struct platform_device *pdev)
9803adbf342SMartin Blumenstingl {
981234c64a2SMartin Blumenstingl 	const struct meson_sar_adc_data *match_data;
9823adbf342SMartin Blumenstingl 	struct meson_sar_adc_priv *priv;
9833adbf342SMartin Blumenstingl 	struct iio_dev *indio_dev;
9843adbf342SMartin Blumenstingl 	struct resource *res;
9853adbf342SMartin Blumenstingl 	void __iomem *base;
9863af10913SHeiner Kallweit 	int irq, ret;
9873adbf342SMartin Blumenstingl 
9883adbf342SMartin Blumenstingl 	indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*priv));
9893adbf342SMartin Blumenstingl 	if (!indio_dev) {
9903adbf342SMartin Blumenstingl 		dev_err(&pdev->dev, "failed allocating iio device\n");
9913adbf342SMartin Blumenstingl 		return -ENOMEM;
9923adbf342SMartin Blumenstingl 	}
9933adbf342SMartin Blumenstingl 
9943adbf342SMartin Blumenstingl 	priv = iio_priv(indio_dev);
9953af10913SHeiner Kallweit 	init_completion(&priv->done);
9963adbf342SMartin Blumenstingl 
997234c64a2SMartin Blumenstingl 	match_data = of_device_get_match_data(&pdev->dev);
998234c64a2SMartin Blumenstingl 	if (!match_data) {
999234c64a2SMartin Blumenstingl 		dev_err(&pdev->dev, "failed to get match data\n");
10002f9aeeedSGustavo A. R. Silva 		return -ENODEV;
10012f9aeeedSGustavo A. R. Silva 	}
10022f9aeeedSGustavo A. R. Silva 
1003057e5a11SMartin Blumenstingl 	priv->param = match_data->param;
10043adbf342SMartin Blumenstingl 
1005057e5a11SMartin Blumenstingl 	indio_dev->name = match_data->name;
10063adbf342SMartin Blumenstingl 	indio_dev->dev.parent = &pdev->dev;
10073adbf342SMartin Blumenstingl 	indio_dev->dev.of_node = pdev->dev.of_node;
10083adbf342SMartin Blumenstingl 	indio_dev->modes = INDIO_DIRECT_MODE;
10093adbf342SMartin Blumenstingl 	indio_dev->info = &meson_sar_adc_iio_info;
10103adbf342SMartin Blumenstingl 
10113adbf342SMartin Blumenstingl 	indio_dev->channels = meson_sar_adc_iio_channels;
10123adbf342SMartin Blumenstingl 	indio_dev->num_channels = ARRAY_SIZE(meson_sar_adc_iio_channels);
10133adbf342SMartin Blumenstingl 
10143adbf342SMartin Blumenstingl 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
10153adbf342SMartin Blumenstingl 	base = devm_ioremap_resource(&pdev->dev, res);
10163adbf342SMartin Blumenstingl 	if (IS_ERR(base))
10173adbf342SMartin Blumenstingl 		return PTR_ERR(base);
10183adbf342SMartin Blumenstingl 
10193af10913SHeiner Kallweit 	irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
10203af10913SHeiner Kallweit 	if (!irq)
10213af10913SHeiner Kallweit 		return -EINVAL;
10223af10913SHeiner Kallweit 
10233af10913SHeiner Kallweit 	ret = devm_request_irq(&pdev->dev, irq, meson_sar_adc_irq, IRQF_SHARED,
10243af10913SHeiner Kallweit 			       dev_name(&pdev->dev), indio_dev);
10253af10913SHeiner Kallweit 	if (ret)
10263af10913SHeiner Kallweit 		return ret;
10273af10913SHeiner Kallweit 
10283adbf342SMartin Blumenstingl 	priv->regmap = devm_regmap_init_mmio(&pdev->dev, base,
1029057e5a11SMartin Blumenstingl 					     priv->param->regmap_config);
10303adbf342SMartin Blumenstingl 	if (IS_ERR(priv->regmap))
10313adbf342SMartin Blumenstingl 		return PTR_ERR(priv->regmap);
10323adbf342SMartin Blumenstingl 
10333adbf342SMartin Blumenstingl 	priv->clkin = devm_clk_get(&pdev->dev, "clkin");
10343adbf342SMartin Blumenstingl 	if (IS_ERR(priv->clkin)) {
10353adbf342SMartin Blumenstingl 		dev_err(&pdev->dev, "failed to get clkin\n");
10363adbf342SMartin Blumenstingl 		return PTR_ERR(priv->clkin);
10373adbf342SMartin Blumenstingl 	}
10383adbf342SMartin Blumenstingl 
10393adbf342SMartin Blumenstingl 	priv->core_clk = devm_clk_get(&pdev->dev, "core");
10403adbf342SMartin Blumenstingl 	if (IS_ERR(priv->core_clk)) {
10413adbf342SMartin Blumenstingl 		dev_err(&pdev->dev, "failed to get core clk\n");
10423adbf342SMartin Blumenstingl 		return PTR_ERR(priv->core_clk);
10433adbf342SMartin Blumenstingl 	}
10443adbf342SMartin Blumenstingl 
10453adbf342SMartin Blumenstingl 	priv->adc_clk = devm_clk_get(&pdev->dev, "adc_clk");
10463adbf342SMartin Blumenstingl 	if (IS_ERR(priv->adc_clk)) {
10473adbf342SMartin Blumenstingl 		if (PTR_ERR(priv->adc_clk) == -ENOENT) {
10483adbf342SMartin Blumenstingl 			priv->adc_clk = NULL;
10493adbf342SMartin Blumenstingl 		} else {
10503adbf342SMartin Blumenstingl 			dev_err(&pdev->dev, "failed to get adc clk\n");
10513adbf342SMartin Blumenstingl 			return PTR_ERR(priv->adc_clk);
10523adbf342SMartin Blumenstingl 		}
10533adbf342SMartin Blumenstingl 	}
10543adbf342SMartin Blumenstingl 
10553adbf342SMartin Blumenstingl 	priv->adc_sel_clk = devm_clk_get(&pdev->dev, "adc_sel");
10563adbf342SMartin Blumenstingl 	if (IS_ERR(priv->adc_sel_clk)) {
10573adbf342SMartin Blumenstingl 		if (PTR_ERR(priv->adc_sel_clk) == -ENOENT) {
10583adbf342SMartin Blumenstingl 			priv->adc_sel_clk = NULL;
10593adbf342SMartin Blumenstingl 		} else {
10603adbf342SMartin Blumenstingl 			dev_err(&pdev->dev, "failed to get adc_sel clk\n");
10613adbf342SMartin Blumenstingl 			return PTR_ERR(priv->adc_sel_clk);
10623adbf342SMartin Blumenstingl 		}
10633adbf342SMartin Blumenstingl 	}
10643adbf342SMartin Blumenstingl 
10653adbf342SMartin Blumenstingl 	/* on pre-GXBB SoCs the SAR ADC itself provides the ADC clock: */
10663adbf342SMartin Blumenstingl 	if (!priv->adc_clk) {
10673adbf342SMartin Blumenstingl 		ret = meson_sar_adc_clk_init(indio_dev, base);
10683adbf342SMartin Blumenstingl 		if (ret)
10693adbf342SMartin Blumenstingl 			return ret;
10703adbf342SMartin Blumenstingl 	}
10713adbf342SMartin Blumenstingl 
10723adbf342SMartin Blumenstingl 	priv->vref = devm_regulator_get(&pdev->dev, "vref");
10733adbf342SMartin Blumenstingl 	if (IS_ERR(priv->vref)) {
10743adbf342SMartin Blumenstingl 		dev_err(&pdev->dev, "failed to get vref regulator\n");
10753adbf342SMartin Blumenstingl 		return PTR_ERR(priv->vref);
10763adbf342SMartin Blumenstingl 	}
10773adbf342SMartin Blumenstingl 
107848ba7c3cSHeiner Kallweit 	priv->calibscale = MILLION;
107948ba7c3cSHeiner Kallweit 
10803adbf342SMartin Blumenstingl 	ret = meson_sar_adc_init(indio_dev);
10813adbf342SMartin Blumenstingl 	if (ret)
10823adbf342SMartin Blumenstingl 		goto err;
10833adbf342SMartin Blumenstingl 
10843adbf342SMartin Blumenstingl 	ret = meson_sar_adc_hw_enable(indio_dev);
10853adbf342SMartin Blumenstingl 	if (ret)
10863adbf342SMartin Blumenstingl 		goto err;
10873adbf342SMartin Blumenstingl 
108848ba7c3cSHeiner Kallweit 	ret = meson_sar_adc_calib(indio_dev);
108948ba7c3cSHeiner Kallweit 	if (ret)
109048ba7c3cSHeiner Kallweit 		dev_warn(&pdev->dev, "calibration failed\n");
109148ba7c3cSHeiner Kallweit 
10923adbf342SMartin Blumenstingl 	platform_set_drvdata(pdev, indio_dev);
10933adbf342SMartin Blumenstingl 
10943adbf342SMartin Blumenstingl 	ret = iio_device_register(indio_dev);
10953adbf342SMartin Blumenstingl 	if (ret)
10963adbf342SMartin Blumenstingl 		goto err_hw;
10973adbf342SMartin Blumenstingl 
10983adbf342SMartin Blumenstingl 	return 0;
10993adbf342SMartin Blumenstingl 
11003adbf342SMartin Blumenstingl err_hw:
11013adbf342SMartin Blumenstingl 	meson_sar_adc_hw_disable(indio_dev);
11023adbf342SMartin Blumenstingl err:
11033adbf342SMartin Blumenstingl 	return ret;
11043adbf342SMartin Blumenstingl }
11053adbf342SMartin Blumenstingl 
11063adbf342SMartin Blumenstingl static int meson_sar_adc_remove(struct platform_device *pdev)
11073adbf342SMartin Blumenstingl {
11083adbf342SMartin Blumenstingl 	struct iio_dev *indio_dev = platform_get_drvdata(pdev);
11093adbf342SMartin Blumenstingl 
11103adbf342SMartin Blumenstingl 	iio_device_unregister(indio_dev);
11113adbf342SMartin Blumenstingl 
11123adbf342SMartin Blumenstingl 	return meson_sar_adc_hw_disable(indio_dev);
11133adbf342SMartin Blumenstingl }
11143adbf342SMartin Blumenstingl 
11153adbf342SMartin Blumenstingl static int __maybe_unused meson_sar_adc_suspend(struct device *dev)
11163adbf342SMartin Blumenstingl {
11173adbf342SMartin Blumenstingl 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
11183adbf342SMartin Blumenstingl 
11193adbf342SMartin Blumenstingl 	return meson_sar_adc_hw_disable(indio_dev);
11203adbf342SMartin Blumenstingl }
11213adbf342SMartin Blumenstingl 
11223adbf342SMartin Blumenstingl static int __maybe_unused meson_sar_adc_resume(struct device *dev)
11233adbf342SMartin Blumenstingl {
11243adbf342SMartin Blumenstingl 	struct iio_dev *indio_dev = dev_get_drvdata(dev);
11253adbf342SMartin Blumenstingl 
11263adbf342SMartin Blumenstingl 	return meson_sar_adc_hw_enable(indio_dev);
11273adbf342SMartin Blumenstingl }
11283adbf342SMartin Blumenstingl 
11293adbf342SMartin Blumenstingl static SIMPLE_DEV_PM_OPS(meson_sar_adc_pm_ops,
11303adbf342SMartin Blumenstingl 			 meson_sar_adc_suspend, meson_sar_adc_resume);
11313adbf342SMartin Blumenstingl 
11323adbf342SMartin Blumenstingl static struct platform_driver meson_sar_adc_driver = {
11333adbf342SMartin Blumenstingl 	.probe		= meson_sar_adc_probe,
11343adbf342SMartin Blumenstingl 	.remove		= meson_sar_adc_remove,
11353adbf342SMartin Blumenstingl 	.driver		= {
11363adbf342SMartin Blumenstingl 		.name	= "meson-saradc",
11373adbf342SMartin Blumenstingl 		.of_match_table = meson_sar_adc_of_match,
11383adbf342SMartin Blumenstingl 		.pm = &meson_sar_adc_pm_ops,
11393adbf342SMartin Blumenstingl 	},
11403adbf342SMartin Blumenstingl };
11413adbf342SMartin Blumenstingl 
11423adbf342SMartin Blumenstingl module_platform_driver(meson_sar_adc_driver);
11433adbf342SMartin Blumenstingl 
11443adbf342SMartin Blumenstingl MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
11453adbf342SMartin Blumenstingl MODULE_DESCRIPTION("Amlogic Meson SAR ADC driver");
11463adbf342SMartin Blumenstingl MODULE_LICENSE("GPL v2");
1147