xref: /openbmc/linux/drivers/iio/adc/cc10001_adc.c (revision 1240c94c)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21664f6a5SPhani Movva /*
31664f6a5SPhani Movva  * Copyright (c) 2014-2015 Imagination Technologies Ltd.
41664f6a5SPhani Movva  */
51664f6a5SPhani Movva 
61664f6a5SPhani Movva #include <linux/clk.h>
71664f6a5SPhani Movva #include <linux/delay.h>
81664f6a5SPhani Movva #include <linux/err.h>
91664f6a5SPhani Movva #include <linux/kernel.h>
101664f6a5SPhani Movva #include <linux/module.h>
111664f6a5SPhani Movva #include <linux/of.h>
121664f6a5SPhani Movva #include <linux/platform_device.h>
131664f6a5SPhani Movva #include <linux/regulator/consumer.h>
141664f6a5SPhani Movva #include <linux/slab.h>
151664f6a5SPhani Movva 
161664f6a5SPhani Movva #include <linux/iio/buffer.h>
171664f6a5SPhani Movva #include <linux/iio/iio.h>
181664f6a5SPhani Movva #include <linux/iio/sysfs.h>
191664f6a5SPhani Movva #include <linux/iio/trigger.h>
201664f6a5SPhani Movva #include <linux/iio/trigger_consumer.h>
211664f6a5SPhani Movva #include <linux/iio/triggered_buffer.h>
221664f6a5SPhani Movva 
231664f6a5SPhani Movva /* Registers */
241664f6a5SPhani Movva #define CC10001_ADC_CONFIG		0x00
251664f6a5SPhani Movva #define CC10001_ADC_START_CONV		BIT(4)
261664f6a5SPhani Movva #define CC10001_ADC_MODE_SINGLE_CONV	BIT(5)
271664f6a5SPhani Movva 
281664f6a5SPhani Movva #define CC10001_ADC_DDATA_OUT		0x04
291664f6a5SPhani Movva #define CC10001_ADC_EOC			0x08
301664f6a5SPhani Movva #define CC10001_ADC_EOC_SET		BIT(0)
311664f6a5SPhani Movva 
321664f6a5SPhani Movva #define CC10001_ADC_CHSEL_SAMPLED	0x0c
33713276eaSNaidu Tellapati #define CC10001_ADC_POWER_DOWN		0x10
34713276eaSNaidu Tellapati #define CC10001_ADC_POWER_DOWN_SET	BIT(0)
35713276eaSNaidu Tellapati 
361664f6a5SPhani Movva #define CC10001_ADC_DEBUG		0x14
371664f6a5SPhani Movva #define CC10001_ADC_DATA_COUNT		0x20
381664f6a5SPhani Movva 
391664f6a5SPhani Movva #define CC10001_ADC_DATA_MASK		GENMASK(9, 0)
401664f6a5SPhani Movva #define CC10001_ADC_NUM_CHANNELS	8
411664f6a5SPhani Movva #define CC10001_ADC_CH_MASK		GENMASK(2, 0)
421664f6a5SPhani Movva 
431664f6a5SPhani Movva #define CC10001_INVALID_SAMPLED		0xffff
441664f6a5SPhani Movva #define CC10001_MAX_POLL_COUNT		20
451664f6a5SPhani Movva 
461664f6a5SPhani Movva /*
471664f6a5SPhani Movva  * As per device specification, wait six clock cycles after power-up to
481664f6a5SPhani Movva  * activate START. Since adding two more clock cycles delay does not
491664f6a5SPhani Movva  * impact the performance too much, we are adding two additional cycles delay
501664f6a5SPhani Movva  * intentionally here.
511664f6a5SPhani Movva  */
521664f6a5SPhani Movva #define	CC10001_WAIT_CYCLES		8
531664f6a5SPhani Movva 
541664f6a5SPhani Movva struct cc10001_adc_device {
551664f6a5SPhani Movva 	void __iomem *reg_base;
561664f6a5SPhani Movva 	struct clk *adc_clk;
571664f6a5SPhani Movva 	struct regulator *reg;
581664f6a5SPhani Movva 	u16 *buf;
591664f6a5SPhani Movva 
60ae354962SNaidu Tellapati 	bool shared;
611664f6a5SPhani Movva 	struct mutex lock;
621664f6a5SPhani Movva 	unsigned int start_delay_ns;
631664f6a5SPhani Movva 	unsigned int eoc_delay_ns;
641664f6a5SPhani Movva };
651664f6a5SPhani Movva 
cc10001_adc_write_reg(struct cc10001_adc_device * adc_dev,u32 reg,u32 val)661664f6a5SPhani Movva static inline void cc10001_adc_write_reg(struct cc10001_adc_device *adc_dev,
671664f6a5SPhani Movva 					 u32 reg, u32 val)
681664f6a5SPhani Movva {
691664f6a5SPhani Movva 	writel(val, adc_dev->reg_base + reg);
701664f6a5SPhani Movva }
711664f6a5SPhani Movva 
cc10001_adc_read_reg(struct cc10001_adc_device * adc_dev,u32 reg)721664f6a5SPhani Movva static inline u32 cc10001_adc_read_reg(struct cc10001_adc_device *adc_dev,
731664f6a5SPhani Movva 				       u32 reg)
741664f6a5SPhani Movva {
751664f6a5SPhani Movva 	return readl(adc_dev->reg_base + reg);
761664f6a5SPhani Movva }
771664f6a5SPhani Movva 
cc10001_adc_power_up(struct cc10001_adc_device * adc_dev)78713276eaSNaidu Tellapati static void cc10001_adc_power_up(struct cc10001_adc_device *adc_dev)
79713276eaSNaidu Tellapati {
80713276eaSNaidu Tellapati 	cc10001_adc_write_reg(adc_dev, CC10001_ADC_POWER_DOWN, 0);
81713276eaSNaidu Tellapati 	ndelay(adc_dev->start_delay_ns);
82713276eaSNaidu Tellapati }
83713276eaSNaidu Tellapati 
cc10001_adc_power_down(struct cc10001_adc_device * adc_dev)84713276eaSNaidu Tellapati static void cc10001_adc_power_down(struct cc10001_adc_device *adc_dev)
85713276eaSNaidu Tellapati {
86713276eaSNaidu Tellapati 	cc10001_adc_write_reg(adc_dev, CC10001_ADC_POWER_DOWN,
87713276eaSNaidu Tellapati 			      CC10001_ADC_POWER_DOWN_SET);
88713276eaSNaidu Tellapati }
89713276eaSNaidu Tellapati 
cc10001_adc_start(struct cc10001_adc_device * adc_dev,unsigned int channel)901664f6a5SPhani Movva static void cc10001_adc_start(struct cc10001_adc_device *adc_dev,
911664f6a5SPhani Movva 			      unsigned int channel)
921664f6a5SPhani Movva {
931664f6a5SPhani Movva 	u32 val;
941664f6a5SPhani Movva 
951664f6a5SPhani Movva 	/* Channel selection and mode of operation */
961664f6a5SPhani Movva 	val = (channel & CC10001_ADC_CH_MASK) | CC10001_ADC_MODE_SINGLE_CONV;
971664f6a5SPhani Movva 	cc10001_adc_write_reg(adc_dev, CC10001_ADC_CONFIG, val);
981664f6a5SPhani Movva 
99f29b212eSNaidu Tellapati 	udelay(1);
1001664f6a5SPhani Movva 	val = cc10001_adc_read_reg(adc_dev, CC10001_ADC_CONFIG);
1011664f6a5SPhani Movva 	val = val | CC10001_ADC_START_CONV;
1021664f6a5SPhani Movva 	cc10001_adc_write_reg(adc_dev, CC10001_ADC_CONFIG, val);
1031664f6a5SPhani Movva }
1041664f6a5SPhani Movva 
cc10001_adc_poll_done(struct iio_dev * indio_dev,unsigned int channel,unsigned int delay)1051664f6a5SPhani Movva static u16 cc10001_adc_poll_done(struct iio_dev *indio_dev,
1061664f6a5SPhani Movva 				 unsigned int channel,
1071664f6a5SPhani Movva 				 unsigned int delay)
1081664f6a5SPhani Movva {
1091664f6a5SPhani Movva 	struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
1101664f6a5SPhani Movva 	unsigned int poll_count = 0;
1111664f6a5SPhani Movva 
1121664f6a5SPhani Movva 	while (!(cc10001_adc_read_reg(adc_dev, CC10001_ADC_EOC) &
1131664f6a5SPhani Movva 			CC10001_ADC_EOC_SET)) {
1141664f6a5SPhani Movva 
1151664f6a5SPhani Movva 		ndelay(delay);
1161664f6a5SPhani Movva 		if (poll_count++ == CC10001_MAX_POLL_COUNT)
1171664f6a5SPhani Movva 			return CC10001_INVALID_SAMPLED;
1181664f6a5SPhani Movva 	}
1191664f6a5SPhani Movva 
1201664f6a5SPhani Movva 	poll_count = 0;
1211664f6a5SPhani Movva 	while ((cc10001_adc_read_reg(adc_dev, CC10001_ADC_CHSEL_SAMPLED) &
1221664f6a5SPhani Movva 			CC10001_ADC_CH_MASK) != channel) {
1231664f6a5SPhani Movva 
1241664f6a5SPhani Movva 		ndelay(delay);
1251664f6a5SPhani Movva 		if (poll_count++ == CC10001_MAX_POLL_COUNT)
1261664f6a5SPhani Movva 			return CC10001_INVALID_SAMPLED;
1271664f6a5SPhani Movva 	}
1281664f6a5SPhani Movva 
1291664f6a5SPhani Movva 	/* Read the 10 bit output register */
1301664f6a5SPhani Movva 	return cc10001_adc_read_reg(adc_dev, CC10001_ADC_DDATA_OUT) &
1311664f6a5SPhani Movva 			       CC10001_ADC_DATA_MASK;
1321664f6a5SPhani Movva }
1331664f6a5SPhani Movva 
cc10001_adc_trigger_h(int irq,void * p)1341664f6a5SPhani Movva static irqreturn_t cc10001_adc_trigger_h(int irq, void *p)
1351664f6a5SPhani Movva {
1361664f6a5SPhani Movva 	struct cc10001_adc_device *adc_dev;
1371664f6a5SPhani Movva 	struct iio_poll_func *pf = p;
1381664f6a5SPhani Movva 	struct iio_dev *indio_dev;
1391664f6a5SPhani Movva 	unsigned int delay_ns;
1401664f6a5SPhani Movva 	unsigned int channel;
14113415a99SNaidu Tellapati 	unsigned int scan_idx;
1421664f6a5SPhani Movva 	bool sample_invalid;
1431664f6a5SPhani Movva 	u16 *data;
1441664f6a5SPhani Movva 	int i;
1451664f6a5SPhani Movva 
1461664f6a5SPhani Movva 	indio_dev = pf->indio_dev;
1471664f6a5SPhani Movva 	adc_dev = iio_priv(indio_dev);
1481664f6a5SPhani Movva 	data = adc_dev->buf;
1491664f6a5SPhani Movva 
1501664f6a5SPhani Movva 	mutex_lock(&adc_dev->lock);
1511664f6a5SPhani Movva 
152ae354962SNaidu Tellapati 	if (!adc_dev->shared)
153713276eaSNaidu Tellapati 		cc10001_adc_power_up(adc_dev);
1541664f6a5SPhani Movva 
1551664f6a5SPhani Movva 	/* Calculate delay step for eoc and sampled data */
1561664f6a5SPhani Movva 	delay_ns = adc_dev->eoc_delay_ns / CC10001_MAX_POLL_COUNT;
1571664f6a5SPhani Movva 
1581664f6a5SPhani Movva 	i = 0;
1591664f6a5SPhani Movva 	sample_invalid = false;
16013415a99SNaidu Tellapati 	for_each_set_bit(scan_idx, indio_dev->active_scan_mask,
1611664f6a5SPhani Movva 				  indio_dev->masklength) {
1621664f6a5SPhani Movva 
16313415a99SNaidu Tellapati 		channel = indio_dev->channels[scan_idx].channel;
1641664f6a5SPhani Movva 		cc10001_adc_start(adc_dev, channel);
1651664f6a5SPhani Movva 
1661664f6a5SPhani Movva 		data[i] = cc10001_adc_poll_done(indio_dev, channel, delay_ns);
1671664f6a5SPhani Movva 		if (data[i] == CC10001_INVALID_SAMPLED) {
1681664f6a5SPhani Movva 			dev_warn(&indio_dev->dev,
1691664f6a5SPhani Movva 				 "invalid sample on channel %d\n", channel);
1701664f6a5SPhani Movva 			sample_invalid = true;
1711664f6a5SPhani Movva 			goto done;
1721664f6a5SPhani Movva 		}
1731664f6a5SPhani Movva 		i++;
1741664f6a5SPhani Movva 	}
1751664f6a5SPhani Movva 
1761664f6a5SPhani Movva done:
177ae354962SNaidu Tellapati 	if (!adc_dev->shared)
178713276eaSNaidu Tellapati 		cc10001_adc_power_down(adc_dev);
1791664f6a5SPhani Movva 
1801664f6a5SPhani Movva 	mutex_unlock(&adc_dev->lock);
1811664f6a5SPhani Movva 
1821664f6a5SPhani Movva 	if (!sample_invalid)
1831664f6a5SPhani Movva 		iio_push_to_buffers_with_timestamp(indio_dev, data,
184bc2b7dabSGregor Boirie 						   iio_get_time_ns(indio_dev));
1851664f6a5SPhani Movva 	iio_trigger_notify_done(indio_dev->trig);
1861664f6a5SPhani Movva 
1871664f6a5SPhani Movva 	return IRQ_HANDLED;
1881664f6a5SPhani Movva }
1891664f6a5SPhani Movva 
cc10001_adc_read_raw_voltage(struct iio_dev * indio_dev,struct iio_chan_spec const * chan)1901664f6a5SPhani Movva static u16 cc10001_adc_read_raw_voltage(struct iio_dev *indio_dev,
1911664f6a5SPhani Movva 					struct iio_chan_spec const *chan)
1921664f6a5SPhani Movva {
1931664f6a5SPhani Movva 	struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
1941664f6a5SPhani Movva 	unsigned int delay_ns;
1951664f6a5SPhani Movva 	u16 val;
1961664f6a5SPhani Movva 
197ae354962SNaidu Tellapati 	if (!adc_dev->shared)
198713276eaSNaidu Tellapati 		cc10001_adc_power_up(adc_dev);
1991664f6a5SPhani Movva 
2001664f6a5SPhani Movva 	/* Calculate delay step for eoc and sampled data */
2011664f6a5SPhani Movva 	delay_ns = adc_dev->eoc_delay_ns / CC10001_MAX_POLL_COUNT;
2021664f6a5SPhani Movva 
2031664f6a5SPhani Movva 	cc10001_adc_start(adc_dev, chan->channel);
2041664f6a5SPhani Movva 
2051664f6a5SPhani Movva 	val = cc10001_adc_poll_done(indio_dev, chan->channel, delay_ns);
2061664f6a5SPhani Movva 
207ae354962SNaidu Tellapati 	if (!adc_dev->shared)
208713276eaSNaidu Tellapati 		cc10001_adc_power_down(adc_dev);
2091664f6a5SPhani Movva 
2101664f6a5SPhani Movva 	return val;
2111664f6a5SPhani Movva }
2121664f6a5SPhani Movva 
cc10001_adc_read_raw(struct iio_dev * indio_dev,struct iio_chan_spec const * chan,int * val,int * val2,long mask)2131664f6a5SPhani Movva static int cc10001_adc_read_raw(struct iio_dev *indio_dev,
2141664f6a5SPhani Movva 				 struct iio_chan_spec const *chan,
2151664f6a5SPhani Movva 				 int *val, int *val2, long mask)
2161664f6a5SPhani Movva {
2171664f6a5SPhani Movva 	struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
2181664f6a5SPhani Movva 	int ret;
2191664f6a5SPhani Movva 
2201664f6a5SPhani Movva 	switch (mask) {
2211664f6a5SPhani Movva 	case IIO_CHAN_INFO_RAW:
2221664f6a5SPhani Movva 		if (iio_buffer_enabled(indio_dev))
2231664f6a5SPhani Movva 			return -EBUSY;
2241664f6a5SPhani Movva 		mutex_lock(&adc_dev->lock);
2251664f6a5SPhani Movva 		*val = cc10001_adc_read_raw_voltage(indio_dev, chan);
2261664f6a5SPhani Movva 		mutex_unlock(&adc_dev->lock);
2271664f6a5SPhani Movva 
2281664f6a5SPhani Movva 		if (*val == CC10001_INVALID_SAMPLED)
2291664f6a5SPhani Movva 			return -EIO;
2301664f6a5SPhani Movva 		return IIO_VAL_INT;
2311664f6a5SPhani Movva 
2321664f6a5SPhani Movva 	case IIO_CHAN_INFO_SCALE:
2331664f6a5SPhani Movva 		ret = regulator_get_voltage(adc_dev->reg);
23465a761bfSNaidu Tellapati 		if (ret < 0)
2351664f6a5SPhani Movva 			return ret;
2361664f6a5SPhani Movva 
2371664f6a5SPhani Movva 		*val = ret / 1000;
2381664f6a5SPhani Movva 		*val2 = chan->scan_type.realbits;
2391664f6a5SPhani Movva 		return IIO_VAL_FRACTIONAL_LOG2;
2401664f6a5SPhani Movva 
2411664f6a5SPhani Movva 	default:
2421664f6a5SPhani Movva 		return -EINVAL;
2431664f6a5SPhani Movva 	}
2441664f6a5SPhani Movva }
2451664f6a5SPhani Movva 
cc10001_update_scan_mode(struct iio_dev * indio_dev,const unsigned long * scan_mask)2461664f6a5SPhani Movva static int cc10001_update_scan_mode(struct iio_dev *indio_dev,
2471664f6a5SPhani Movva 				    const unsigned long *scan_mask)
2481664f6a5SPhani Movva {
2491664f6a5SPhani Movva 	struct cc10001_adc_device *adc_dev = iio_priv(indio_dev);
2501664f6a5SPhani Movva 
2511664f6a5SPhani Movva 	kfree(adc_dev->buf);
2521664f6a5SPhani Movva 	adc_dev->buf = kmalloc(indio_dev->scan_bytes, GFP_KERNEL);
2531664f6a5SPhani Movva 	if (!adc_dev->buf)
2541664f6a5SPhani Movva 		return -ENOMEM;
2551664f6a5SPhani Movva 
2561664f6a5SPhani Movva 	return 0;
2571664f6a5SPhani Movva }
2581664f6a5SPhani Movva 
2591664f6a5SPhani Movva static const struct iio_info cc10001_adc_info = {
2601664f6a5SPhani Movva 	.read_raw = &cc10001_adc_read_raw,
2611664f6a5SPhani Movva 	.update_scan_mode = &cc10001_update_scan_mode,
2621664f6a5SPhani Movva };
2631664f6a5SPhani Movva 
cc10001_adc_channel_init(struct iio_dev * indio_dev,unsigned long channel_map)26413415a99SNaidu Tellapati static int cc10001_adc_channel_init(struct iio_dev *indio_dev,
26513415a99SNaidu Tellapati 				    unsigned long channel_map)
2661664f6a5SPhani Movva {
2671664f6a5SPhani Movva 	struct iio_chan_spec *chan_array, *timestamp;
2681664f6a5SPhani Movva 	unsigned int bit, idx = 0;
2691664f6a5SPhani Movva 
27013415a99SNaidu Tellapati 	indio_dev->num_channels = bitmap_weight(&channel_map,
27113415a99SNaidu Tellapati 						CC10001_ADC_NUM_CHANNELS) + 1;
2721664f6a5SPhani Movva 
27313415a99SNaidu Tellapati 	chan_array = devm_kcalloc(&indio_dev->dev, indio_dev->num_channels,
2741664f6a5SPhani Movva 				  sizeof(struct iio_chan_spec),
2751664f6a5SPhani Movva 				  GFP_KERNEL);
2761664f6a5SPhani Movva 	if (!chan_array)
2771664f6a5SPhani Movva 		return -ENOMEM;
2781664f6a5SPhani Movva 
27913415a99SNaidu Tellapati 	for_each_set_bit(bit, &channel_map, CC10001_ADC_NUM_CHANNELS) {
2801664f6a5SPhani Movva 		struct iio_chan_spec *chan = &chan_array[idx];
2811664f6a5SPhani Movva 
2821664f6a5SPhani Movva 		chan->type = IIO_VOLTAGE;
2831664f6a5SPhani Movva 		chan->indexed = 1;
2841664f6a5SPhani Movva 		chan->channel = bit;
2851664f6a5SPhani Movva 		chan->scan_index = idx;
2861664f6a5SPhani Movva 		chan->scan_type.sign = 'u';
2871664f6a5SPhani Movva 		chan->scan_type.realbits = 10;
2881664f6a5SPhani Movva 		chan->scan_type.storagebits = 16;
2891664f6a5SPhani Movva 		chan->info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE);
2901664f6a5SPhani Movva 		chan->info_mask_separate = BIT(IIO_CHAN_INFO_RAW);
2911664f6a5SPhani Movva 		idx++;
2921664f6a5SPhani Movva 	}
2931664f6a5SPhani Movva 
2941664f6a5SPhani Movva 	timestamp = &chan_array[idx];
2951664f6a5SPhani Movva 	timestamp->type = IIO_TIMESTAMP;
2961664f6a5SPhani Movva 	timestamp->channel = -1;
2971664f6a5SPhani Movva 	timestamp->scan_index = idx;
2981664f6a5SPhani Movva 	timestamp->scan_type.sign = 's';
2991664f6a5SPhani Movva 	timestamp->scan_type.realbits = 64;
3001664f6a5SPhani Movva 	timestamp->scan_type.storagebits = 64;
3011664f6a5SPhani Movva 
3021664f6a5SPhani Movva 	indio_dev->channels = chan_array;
3031664f6a5SPhani Movva 
3041664f6a5SPhani Movva 	return 0;
3051664f6a5SPhani Movva }
3061664f6a5SPhani Movva 
cc10001_reg_disable(void * priv)307dc0ba516SJonathan Cameron static void cc10001_reg_disable(void *priv)
308dc0ba516SJonathan Cameron {
309dc0ba516SJonathan Cameron 	regulator_disable(priv);
310dc0ba516SJonathan Cameron }
311dc0ba516SJonathan Cameron 
cc10001_pd_cb(void * priv)312a43d5155SJonathan Cameron static void cc10001_pd_cb(void *priv)
313a43d5155SJonathan Cameron {
314a43d5155SJonathan Cameron 	cc10001_adc_power_down(priv);
315a43d5155SJonathan Cameron }
316a43d5155SJonathan Cameron 
cc10001_adc_probe(struct platform_device * pdev)3171664f6a5SPhani Movva static int cc10001_adc_probe(struct platform_device *pdev)
3181664f6a5SPhani Movva {
31926bfb581SJonathan Cameron 	struct device *dev = &pdev->dev;
32026bfb581SJonathan Cameron 	struct device_node *node = dev->of_node;
3211664f6a5SPhani Movva 	struct cc10001_adc_device *adc_dev;
3221664f6a5SPhani Movva 	unsigned long adc_clk_rate;
3231664f6a5SPhani Movva 	struct iio_dev *indio_dev;
32413415a99SNaidu Tellapati 	unsigned long channel_map;
3251664f6a5SPhani Movva 	int ret;
3261664f6a5SPhani Movva 
32726bfb581SJonathan Cameron 	indio_dev = devm_iio_device_alloc(dev, sizeof(*adc_dev));
3281664f6a5SPhani Movva 	if (indio_dev == NULL)
3291664f6a5SPhani Movva 		return -ENOMEM;
3301664f6a5SPhani Movva 
3311664f6a5SPhani Movva 	adc_dev = iio_priv(indio_dev);
3321664f6a5SPhani Movva 
33313415a99SNaidu Tellapati 	channel_map = GENMASK(CC10001_ADC_NUM_CHANNELS - 1, 0);
334ae354962SNaidu Tellapati 	if (!of_property_read_u32(node, "adc-reserved-channels", &ret)) {
335ae354962SNaidu Tellapati 		adc_dev->shared = true;
33613415a99SNaidu Tellapati 		channel_map &= ~ret;
337ae354962SNaidu Tellapati 	}
3381664f6a5SPhani Movva 
33926bfb581SJonathan Cameron 	adc_dev->reg = devm_regulator_get(dev, "vref");
3401664f6a5SPhani Movva 	if (IS_ERR(adc_dev->reg))
3411664f6a5SPhani Movva 		return PTR_ERR(adc_dev->reg);
3421664f6a5SPhani Movva 
3431664f6a5SPhani Movva 	ret = regulator_enable(adc_dev->reg);
3441664f6a5SPhani Movva 	if (ret)
3451664f6a5SPhani Movva 		return ret;
3461664f6a5SPhani Movva 
347dc0ba516SJonathan Cameron 	ret = devm_add_action_or_reset(dev, cc10001_reg_disable, adc_dev->reg);
348dc0ba516SJonathan Cameron 	if (ret)
349dc0ba516SJonathan Cameron 		return ret;
350dc0ba516SJonathan Cameron 
35126bfb581SJonathan Cameron 	indio_dev->name = dev_name(dev);
3521664f6a5SPhani Movva 	indio_dev->info = &cc10001_adc_info;
3531664f6a5SPhani Movva 	indio_dev->modes = INDIO_DIRECT_MODE;
3541664f6a5SPhani Movva 
35546e55d06SJonathan Cameron 	adc_dev->reg_base = devm_platform_ioremap_resource(pdev, 0);
356dc0ba516SJonathan Cameron 	if (IS_ERR(adc_dev->reg_base))
357dc0ba516SJonathan Cameron 		return PTR_ERR(adc_dev->reg_base);
3581664f6a5SPhani Movva 
359c247e0d8SJonathan Cameron 	adc_dev->adc_clk = devm_clk_get_enabled(dev, "adc");
3601664f6a5SPhani Movva 	if (IS_ERR(adc_dev->adc_clk)) {
361c247e0d8SJonathan Cameron 		dev_err(dev, "failed to get/enable the clock\n");
362dc0ba516SJonathan Cameron 		return PTR_ERR(adc_dev->adc_clk);
3631664f6a5SPhani Movva 	}
3641664f6a5SPhani Movva 
3651664f6a5SPhani Movva 	adc_clk_rate = clk_get_rate(adc_dev->adc_clk);
3661664f6a5SPhani Movva 	if (!adc_clk_rate) {
36726bfb581SJonathan Cameron 		dev_err(dev, "null clock rate!\n");
368c247e0d8SJonathan Cameron 		return -EINVAL;
3691664f6a5SPhani Movva 	}
3701664f6a5SPhani Movva 
3711664f6a5SPhani Movva 	adc_dev->eoc_delay_ns = NSEC_PER_SEC / adc_clk_rate;
3721664f6a5SPhani Movva 	adc_dev->start_delay_ns = adc_dev->eoc_delay_ns * CC10001_WAIT_CYCLES;
3731664f6a5SPhani Movva 
374ae354962SNaidu Tellapati 	/*
375ae354962SNaidu Tellapati 	 * There is only one register to power-up/power-down the AUX ADC.
376ae354962SNaidu Tellapati 	 * If the ADC is shared among multiple CPUs, always power it up here.
377ae354962SNaidu Tellapati 	 * If the ADC is used only by the MIPS, power-up/power-down at runtime.
378ae354962SNaidu Tellapati 	 */
379ae354962SNaidu Tellapati 	if (adc_dev->shared)
380ae354962SNaidu Tellapati 		cc10001_adc_power_up(adc_dev);
381ae354962SNaidu Tellapati 
382a43d5155SJonathan Cameron 	ret = devm_add_action_or_reset(dev, cc10001_pd_cb, adc_dev);
383a43d5155SJonathan Cameron 	if (ret)
384a43d5155SJonathan Cameron 		return ret;
3851664f6a5SPhani Movva 	/* Setup the ADC channels available on the device */
38613415a99SNaidu Tellapati 	ret = cc10001_adc_channel_init(indio_dev, channel_map);
3871664f6a5SPhani Movva 	if (ret < 0)
388c247e0d8SJonathan Cameron 		return ret;
3891664f6a5SPhani Movva 
3901664f6a5SPhani Movva 	mutex_init(&adc_dev->lock);
3911664f6a5SPhani Movva 
392*c5269fe9SJonathan Cameron 	ret = devm_iio_triggered_buffer_setup(dev, indio_dev, NULL,
3931664f6a5SPhani Movva 					      &cc10001_adc_trigger_h, NULL);
3941664f6a5SPhani Movva 	if (ret < 0)
395c247e0d8SJonathan Cameron 		return ret;
3961664f6a5SPhani Movva 
397*c5269fe9SJonathan Cameron 	return devm_iio_device_register(dev, indio_dev);
3981664f6a5SPhani Movva }
3991664f6a5SPhani Movva 
4001664f6a5SPhani Movva static const struct of_device_id cc10001_adc_dt_ids[] = {
4011664f6a5SPhani Movva 	{ .compatible = "cosmic,10001-adc", },
4021664f6a5SPhani Movva 	{ }
4031664f6a5SPhani Movva };
4041664f6a5SPhani Movva MODULE_DEVICE_TABLE(of, cc10001_adc_dt_ids);
4051664f6a5SPhani Movva 
4061664f6a5SPhani Movva static struct platform_driver cc10001_adc_driver = {
4071664f6a5SPhani Movva 	.driver = {
4081664f6a5SPhani Movva 		.name   = "cc10001-adc",
4091664f6a5SPhani Movva 		.of_match_table = cc10001_adc_dt_ids,
4101664f6a5SPhani Movva 	},
4111664f6a5SPhani Movva 	.probe	= cc10001_adc_probe,
4121664f6a5SPhani Movva };
4131664f6a5SPhani Movva module_platform_driver(cc10001_adc_driver);
4141664f6a5SPhani Movva 
4151664f6a5SPhani Movva MODULE_AUTHOR("Phani Movva <Phani.Movva@imgtec.com>");
4161664f6a5SPhani Movva MODULE_DESCRIPTION("Cosmic Circuits ADC driver");
4171664f6a5SPhani Movva MODULE_LICENSE("GPL v2");
418