xref: /openbmc/linux/drivers/idle/intel_idle.c (revision 4202735e)
126717172SLen Brown /*
226717172SLen Brown  * intel_idle.c - native hardware idle loop for modern Intel processors
326717172SLen Brown  *
426717172SLen Brown  * Copyright (c) 2010, Intel Corporation.
526717172SLen Brown  * Len Brown <len.brown@intel.com>
626717172SLen Brown  *
726717172SLen Brown  * This program is free software; you can redistribute it and/or modify it
826717172SLen Brown  * under the terms and conditions of the GNU General Public License,
926717172SLen Brown  * version 2, as published by the Free Software Foundation.
1026717172SLen Brown  *
1126717172SLen Brown  * This program is distributed in the hope it will be useful, but WITHOUT
1226717172SLen Brown  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1326717172SLen Brown  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1426717172SLen Brown  * more details.
1526717172SLen Brown  *
1626717172SLen Brown  * You should have received a copy of the GNU General Public License along with
1726717172SLen Brown  * this program; if not, write to the Free Software Foundation, Inc.,
1826717172SLen Brown  * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
1926717172SLen Brown  */
2026717172SLen Brown 
2126717172SLen Brown /*
2226717172SLen Brown  * intel_idle is a cpuidle driver that loads on specific Intel processors
2326717172SLen Brown  * in lieu of the legacy ACPI processor_idle driver.  The intent is to
2426717172SLen Brown  * make Linux more efficient on these processors, as intel_idle knows
2526717172SLen Brown  * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
2626717172SLen Brown  */
2726717172SLen Brown 
2826717172SLen Brown /*
2926717172SLen Brown  * Design Assumptions
3026717172SLen Brown  *
3126717172SLen Brown  * All CPUs have same idle states as boot CPU
3226717172SLen Brown  *
3326717172SLen Brown  * Chipset BM_STS (bus master status) bit is a NOP
3426717172SLen Brown  *	for preventing entry into deep C-stats
3526717172SLen Brown  */
3626717172SLen Brown 
3726717172SLen Brown /*
3826717172SLen Brown  * Known limitations
3926717172SLen Brown  *
4026717172SLen Brown  * The driver currently initializes for_each_online_cpu() upon modprobe.
4126717172SLen Brown  * It it unaware of subsequent processors hot-added to the system.
4226717172SLen Brown  * This means that if you boot with maxcpus=n and later online
4326717172SLen Brown  * processors above n, those processors will use C1 only.
4426717172SLen Brown  *
4526717172SLen Brown  * ACPI has a .suspend hack to turn off deep c-statees during suspend
4626717172SLen Brown  * to avoid complications with the lapic timer workaround.
4726717172SLen Brown  * Have not seen issues with suspend, but may need same workaround here.
4826717172SLen Brown  *
4926717172SLen Brown  * There is currently no kernel-based automatic probing/loading mechanism
5026717172SLen Brown  * if the driver is built as a module.
5126717172SLen Brown  */
5226717172SLen Brown 
5326717172SLen Brown /* un-comment DEBUG to enable pr_debug() statements */
5426717172SLen Brown #define DEBUG
5526717172SLen Brown 
5626717172SLen Brown #include <linux/kernel.h>
5726717172SLen Brown #include <linux/cpuidle.h>
5826717172SLen Brown #include <linux/clockchips.h>
5926717172SLen Brown #include <linux/hrtimer.h>	/* ktime_get_real() */
6026717172SLen Brown #include <trace/events/power.h>
6126717172SLen Brown #include <linux/sched.h>
622a2d31c8SShaohua Li #include <linux/notifier.h>
632a2d31c8SShaohua Li #include <linux/cpu.h>
64bc83ccccSH. Peter Anvin #include <asm/mwait.h>
6514796fcaSLen Brown #include <asm/msr.h>
6626717172SLen Brown 
6726717172SLen Brown #define INTEL_IDLE_VERSION "0.4"
6826717172SLen Brown #define PREFIX "intel_idle: "
6926717172SLen Brown 
7026717172SLen Brown static struct cpuidle_driver intel_idle_driver = {
7126717172SLen Brown 	.name = "intel_idle",
7226717172SLen Brown 	.owner = THIS_MODULE,
7326717172SLen Brown };
7426717172SLen Brown /* intel_idle.max_cstate=0 disables driver */
7526717172SLen Brown static int max_cstate = MWAIT_MAX_NUM_CSTATES - 1;
7626717172SLen Brown 
77c4236282SLen Brown static unsigned int mwait_substates;
7826717172SLen Brown 
792a2d31c8SShaohua Li #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
8026717172SLen Brown /* Reliable LAPIC Timer States, bit 1 for C1 etc.  */
81d13780d4SLen Brown static unsigned int lapic_timer_reliable_states = (1 << 1);	 /* Default to only C1 */
8226717172SLen Brown 
833265eba0SNamhyung Kim static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
84e978aa7dSDeepthi Dharwar static int intel_idle(struct cpuidle_device *dev, int index);
8526717172SLen Brown 
8626717172SLen Brown static struct cpuidle_state *cpuidle_state_table;
8726717172SLen Brown 
8826717172SLen Brown /*
8914796fcaSLen Brown  * Hardware C-state auto-demotion may not always be optimal.
9014796fcaSLen Brown  * Indicate which enable bits to clear here.
9114796fcaSLen Brown  */
9214796fcaSLen Brown static unsigned long long auto_demotion_disable_flags;
9314796fcaSLen Brown 
9414796fcaSLen Brown /*
95956d033fSLen Brown  * Set this flag for states where the HW flushes the TLB for us
96956d033fSLen Brown  * and so we don't need cross-calls to keep it consistent.
97956d033fSLen Brown  * If this flag is set, SW flushes the TLB, so even if the
98956d033fSLen Brown  * HW doesn't do the flushing, this flag is safe to use.
99956d033fSLen Brown  */
100956d033fSLen Brown #define CPUIDLE_FLAG_TLB_FLUSHED	0x10000
101956d033fSLen Brown 
102956d033fSLen Brown /*
10326717172SLen Brown  * States are indexed by the cstate number,
10426717172SLen Brown  * which is also the index into the MWAIT hint array.
10526717172SLen Brown  * Thus C0 is a dummy.
10626717172SLen Brown  */
10726717172SLen Brown static struct cpuidle_state nehalem_cstates[MWAIT_MAX_NUM_CSTATES] = {
10826717172SLen Brown 	{ /* MWAIT C0 */ },
10926717172SLen Brown 	{ /* MWAIT C1 */
11015e123e5SThomas Renninger 		.name = "C1-NHM",
11126717172SLen Brown 		.desc = "MWAIT 0x00",
11226717172SLen Brown 		.flags = CPUIDLE_FLAG_TIME_VALID,
11326717172SLen Brown 		.exit_latency = 3,
11426717172SLen Brown 		.target_residency = 6,
11526717172SLen Brown 		.enter = &intel_idle },
11626717172SLen Brown 	{ /* MWAIT C2 */
11715e123e5SThomas Renninger 		.name = "C3-NHM",
11826717172SLen Brown 		.desc = "MWAIT 0x10",
1196110a1f4SSuresh Siddha 		.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
12026717172SLen Brown 		.exit_latency = 20,
12126717172SLen Brown 		.target_residency = 80,
12226717172SLen Brown 		.enter = &intel_idle },
12326717172SLen Brown 	{ /* MWAIT C3 */
12415e123e5SThomas Renninger 		.name = "C6-NHM",
12526717172SLen Brown 		.desc = "MWAIT 0x20",
1266110a1f4SSuresh Siddha 		.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
12726717172SLen Brown 		.exit_latency = 200,
12826717172SLen Brown 		.target_residency = 800,
12926717172SLen Brown 		.enter = &intel_idle },
13026717172SLen Brown };
13126717172SLen Brown 
132d13780d4SLen Brown static struct cpuidle_state snb_cstates[MWAIT_MAX_NUM_CSTATES] = {
133d13780d4SLen Brown 	{ /* MWAIT C0 */ },
134d13780d4SLen Brown 	{ /* MWAIT C1 */
13515e123e5SThomas Renninger 		.name = "C1-SNB",
136d13780d4SLen Brown 		.desc = "MWAIT 0x00",
137d13780d4SLen Brown 		.flags = CPUIDLE_FLAG_TIME_VALID,
138d13780d4SLen Brown 		.exit_latency = 1,
139ddbd550dSLen Brown 		.target_residency = 1,
140d13780d4SLen Brown 		.enter = &intel_idle },
141d13780d4SLen Brown 	{ /* MWAIT C2 */
14215e123e5SThomas Renninger 		.name = "C3-SNB",
143d13780d4SLen Brown 		.desc = "MWAIT 0x10",
14400527cc6SLen Brown 		.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
145d13780d4SLen Brown 		.exit_latency = 80,
146ddbd550dSLen Brown 		.target_residency = 211,
147d13780d4SLen Brown 		.enter = &intel_idle },
148d13780d4SLen Brown 	{ /* MWAIT C3 */
14915e123e5SThomas Renninger 		.name = "C6-SNB",
150d13780d4SLen Brown 		.desc = "MWAIT 0x20",
15100527cc6SLen Brown 		.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
152d13780d4SLen Brown 		.exit_latency = 104,
153ddbd550dSLen Brown 		.target_residency = 345,
154d13780d4SLen Brown 		.enter = &intel_idle },
155d13780d4SLen Brown 	{ /* MWAIT C4 */
15615e123e5SThomas Renninger 		.name = "C7-SNB",
157d13780d4SLen Brown 		.desc = "MWAIT 0x30",
15800527cc6SLen Brown 		.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
159d13780d4SLen Brown 		.exit_latency = 109,
160ddbd550dSLen Brown 		.target_residency = 345,
161d13780d4SLen Brown 		.enter = &intel_idle },
162d13780d4SLen Brown };
163d13780d4SLen Brown 
16426717172SLen Brown static struct cpuidle_state atom_cstates[MWAIT_MAX_NUM_CSTATES] = {
16526717172SLen Brown 	{ /* MWAIT C0 */ },
16626717172SLen Brown 	{ /* MWAIT C1 */
16715e123e5SThomas Renninger 		.name = "C1-ATM",
16826717172SLen Brown 		.desc = "MWAIT 0x00",
16926717172SLen Brown 		.flags = CPUIDLE_FLAG_TIME_VALID,
17026717172SLen Brown 		.exit_latency = 1,
17126717172SLen Brown 		.target_residency = 4,
17226717172SLen Brown 		.enter = &intel_idle },
17326717172SLen Brown 	{ /* MWAIT C2 */
17415e123e5SThomas Renninger 		.name = "C2-ATM",
17526717172SLen Brown 		.desc = "MWAIT 0x10",
17626717172SLen Brown 		.flags = CPUIDLE_FLAG_TIME_VALID,
17726717172SLen Brown 		.exit_latency = 20,
17826717172SLen Brown 		.target_residency = 80,
17926717172SLen Brown 		.enter = &intel_idle },
18026717172SLen Brown 	{ /* MWAIT C3 */ },
18126717172SLen Brown 	{ /* MWAIT C4 */
18215e123e5SThomas Renninger 		.name = "C4-ATM",
18326717172SLen Brown 		.desc = "MWAIT 0x30",
1846110a1f4SSuresh Siddha 		.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
18526717172SLen Brown 		.exit_latency = 100,
18626717172SLen Brown 		.target_residency = 400,
18726717172SLen Brown 		.enter = &intel_idle },
18826717172SLen Brown 	{ /* MWAIT C5 */ },
18926717172SLen Brown 	{ /* MWAIT C6 */
19015e123e5SThomas Renninger 		.name = "C6-ATM",
1917fcca7d9SLen Brown 		.desc = "MWAIT 0x52",
1926110a1f4SSuresh Siddha 		.flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
1937fcca7d9SLen Brown 		.exit_latency = 140,
1947fcca7d9SLen Brown 		.target_residency = 560,
1957fcca7d9SLen Brown 		.enter = &intel_idle },
19626717172SLen Brown };
19726717172SLen Brown 
1984202735eSDeepthi Dharwar static int get_driver_data(int cstate)
1994202735eSDeepthi Dharwar {
2004202735eSDeepthi Dharwar 	int driver_data;
2014202735eSDeepthi Dharwar 	switch (cstate) {
2024202735eSDeepthi Dharwar 
2034202735eSDeepthi Dharwar 	case 1:	/* MWAIT C1 */
2044202735eSDeepthi Dharwar 		driver_data = 0x00;
2054202735eSDeepthi Dharwar 		break;
2064202735eSDeepthi Dharwar 	case 2:	/* MWAIT C2 */
2074202735eSDeepthi Dharwar 		driver_data = 0x10;
2084202735eSDeepthi Dharwar 		break;
2094202735eSDeepthi Dharwar 	case 3:	/* MWAIT C3 */
2104202735eSDeepthi Dharwar 		driver_data = 0x20;
2114202735eSDeepthi Dharwar 		break;
2124202735eSDeepthi Dharwar 	case 4:	/* MWAIT C4 */
2134202735eSDeepthi Dharwar 		driver_data = 0x30;
2144202735eSDeepthi Dharwar 		break;
2154202735eSDeepthi Dharwar 	case 5:	/* MWAIT C5 */
2164202735eSDeepthi Dharwar 		driver_data = 0x40;
2174202735eSDeepthi Dharwar 		break;
2184202735eSDeepthi Dharwar 	case 6:	/* MWAIT C6 */
2194202735eSDeepthi Dharwar 		driver_data = 0x52;
2204202735eSDeepthi Dharwar 		break;
2214202735eSDeepthi Dharwar 	default:
2224202735eSDeepthi Dharwar 		driver_data = 0x00;
2234202735eSDeepthi Dharwar 	}
2244202735eSDeepthi Dharwar 	return driver_data;
2254202735eSDeepthi Dharwar }
2264202735eSDeepthi Dharwar 
22726717172SLen Brown /**
22826717172SLen Brown  * intel_idle
22926717172SLen Brown  * @dev: cpuidle_device
230e978aa7dSDeepthi Dharwar  * @index: index of cpuidle state
23126717172SLen Brown  *
23226717172SLen Brown  */
233e978aa7dSDeepthi Dharwar static int intel_idle(struct cpuidle_device *dev, int index)
23426717172SLen Brown {
23526717172SLen Brown 	unsigned long ecx = 1; /* break on interrupt flag */
236e978aa7dSDeepthi Dharwar 	struct cpuidle_state *state = &dev->states[index];
2374202735eSDeepthi Dharwar 	struct cpuidle_state_usage *state_usage = &dev->states_usage[index];
2384202735eSDeepthi Dharwar 	unsigned long eax = (unsigned long)cpuidle_get_statedata(state_usage);
23926717172SLen Brown 	unsigned int cstate;
24026717172SLen Brown 	ktime_t kt_before, kt_after;
24126717172SLen Brown 	s64 usec_delta;
24226717172SLen Brown 	int cpu = smp_processor_id();
24326717172SLen Brown 
24426717172SLen Brown 	cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
24526717172SLen Brown 
24626717172SLen Brown 	local_irq_disable();
24726717172SLen Brown 
2486110a1f4SSuresh Siddha 	/*
249c8381cc3SLen Brown 	 * leave_mm() to avoid costly and often unnecessary wakeups
250c8381cc3SLen Brown 	 * for flushing the user TLB's associated with the active mm.
2516110a1f4SSuresh Siddha 	 */
252c8381cc3SLen Brown 	if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
2536110a1f4SSuresh Siddha 		leave_mm(cpu);
2546110a1f4SSuresh Siddha 
25526717172SLen Brown 	if (!(lapic_timer_reliable_states & (1 << (cstate))))
25626717172SLen Brown 		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
25726717172SLen Brown 
25826717172SLen Brown 	kt_before = ktime_get_real();
25926717172SLen Brown 
26026717172SLen Brown 	stop_critical_timings();
26126717172SLen Brown 	if (!need_resched()) {
26226717172SLen Brown 
26326717172SLen Brown 		__monitor((void *)&current_thread_info()->flags, 0, 0);
26426717172SLen Brown 		smp_mb();
26526717172SLen Brown 		if (!need_resched())
26626717172SLen Brown 			__mwait(eax, ecx);
26726717172SLen Brown 	}
26826717172SLen Brown 
26926717172SLen Brown 	start_critical_timings();
27026717172SLen Brown 
27126717172SLen Brown 	kt_after = ktime_get_real();
27226717172SLen Brown 	usec_delta = ktime_to_us(ktime_sub(kt_after, kt_before));
27326717172SLen Brown 
27426717172SLen Brown 	local_irq_enable();
27526717172SLen Brown 
27626717172SLen Brown 	if (!(lapic_timer_reliable_states & (1 << (cstate))))
27726717172SLen Brown 		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
27826717172SLen Brown 
279e978aa7dSDeepthi Dharwar 	/* Update cpuidle counters */
280e978aa7dSDeepthi Dharwar 	dev->last_residency = (int)usec_delta;
281e978aa7dSDeepthi Dharwar 
282e978aa7dSDeepthi Dharwar 	return index;
28326717172SLen Brown }
28426717172SLen Brown 
2852a2d31c8SShaohua Li static void __setup_broadcast_timer(void *arg)
2862a2d31c8SShaohua Li {
2872a2d31c8SShaohua Li 	unsigned long reason = (unsigned long)arg;
2882a2d31c8SShaohua Li 	int cpu = smp_processor_id();
2892a2d31c8SShaohua Li 
2902a2d31c8SShaohua Li 	reason = reason ?
2912a2d31c8SShaohua Li 		CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
2922a2d31c8SShaohua Li 
2932a2d31c8SShaohua Li 	clockevents_notify(reason, &cpu);
2942a2d31c8SShaohua Li }
2952a2d31c8SShaohua Li 
296ec30f343SShaohua Li static int setup_broadcast_cpuhp_notify(struct notifier_block *n,
2972a2d31c8SShaohua Li 		unsigned long action, void *hcpu)
2982a2d31c8SShaohua Li {
2992a2d31c8SShaohua Li 	int hotcpu = (unsigned long)hcpu;
3002a2d31c8SShaohua Li 
3012a2d31c8SShaohua Li 	switch (action & 0xf) {
3022a2d31c8SShaohua Li 	case CPU_ONLINE:
3032a2d31c8SShaohua Li 		smp_call_function_single(hotcpu, __setup_broadcast_timer,
3042a2d31c8SShaohua Li 			(void *)true, 1);
3052a2d31c8SShaohua Li 		break;
3062a2d31c8SShaohua Li 	}
3072a2d31c8SShaohua Li 	return NOTIFY_OK;
3082a2d31c8SShaohua Li }
3092a2d31c8SShaohua Li 
310ec30f343SShaohua Li static struct notifier_block setup_broadcast_notifier = {
3112a2d31c8SShaohua Li 	.notifier_call = setup_broadcast_cpuhp_notify,
3122a2d31c8SShaohua Li };
3132a2d31c8SShaohua Li 
31414796fcaSLen Brown static void auto_demotion_disable(void *dummy)
31514796fcaSLen Brown {
31614796fcaSLen Brown 	unsigned long long msr_bits;
31714796fcaSLen Brown 
31814796fcaSLen Brown 	rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
31914796fcaSLen Brown 	msr_bits &= ~auto_demotion_disable_flags;
32014796fcaSLen Brown 	wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
32114796fcaSLen Brown }
32214796fcaSLen Brown 
32326717172SLen Brown /*
32426717172SLen Brown  * intel_idle_probe()
32526717172SLen Brown  */
32626717172SLen Brown static int intel_idle_probe(void)
32726717172SLen Brown {
328c4236282SLen Brown 	unsigned int eax, ebx, ecx;
32926717172SLen Brown 
33026717172SLen Brown 	if (max_cstate == 0) {
33126717172SLen Brown 		pr_debug(PREFIX "disabled\n");
33226717172SLen Brown 		return -EPERM;
33326717172SLen Brown 	}
33426717172SLen Brown 
33526717172SLen Brown 	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
33626717172SLen Brown 		return -ENODEV;
33726717172SLen Brown 
33826717172SLen Brown 	if (!boot_cpu_has(X86_FEATURE_MWAIT))
33926717172SLen Brown 		return -ENODEV;
34026717172SLen Brown 
34126717172SLen Brown 	if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
34226717172SLen Brown 		return -ENODEV;
34326717172SLen Brown 
344c4236282SLen Brown 	cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
34526717172SLen Brown 
34626717172SLen Brown 	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
34726717172SLen Brown 		!(ecx & CPUID5_ECX_INTERRUPT_BREAK))
34826717172SLen Brown 			return -ENODEV;
34926717172SLen Brown 
350c4236282SLen Brown 	pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
35126717172SLen Brown 
35226717172SLen Brown 
35326717172SLen Brown 	if (boot_cpu_data.x86 != 6)	/* family 6 */
35426717172SLen Brown 		return -ENODEV;
35526717172SLen Brown 
35626717172SLen Brown 	switch (boot_cpu_data.x86_model) {
35726717172SLen Brown 
35826717172SLen Brown 	case 0x1A:	/* Core i7, Xeon 5500 series */
35926717172SLen Brown 	case 0x1E:	/* Core i7 and i5 Processor - Lynnfield Jasper Forest */
36026717172SLen Brown 	case 0x1F:	/* Core i7 and i5 Processor - Nehalem */
36126717172SLen Brown 	case 0x2E:	/* Nehalem-EX Xeon */
362ec67a2baSLen Brown 	case 0x2F:	/* Westmere-EX Xeon */
36326717172SLen Brown 	case 0x25:	/* Westmere */
36426717172SLen Brown 	case 0x2C:	/* Westmere */
36526717172SLen Brown 		cpuidle_state_table = nehalem_cstates;
36614796fcaSLen Brown 		auto_demotion_disable_flags =
36714796fcaSLen Brown 			(NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE);
36826717172SLen Brown 		break;
36926717172SLen Brown 
37026717172SLen Brown 	case 0x1C:	/* 28 - Atom Processor */
371bfb53ccfSLen Brown 		cpuidle_state_table = atom_cstates;
372bfb53ccfSLen Brown 		break;
373bfb53ccfSLen Brown 
3744725fd3cSArjan van de Ven 	case 0x26:	/* 38 - Lincroft Atom Processor */
37526717172SLen Brown 		cpuidle_state_table = atom_cstates;
376bfb53ccfSLen Brown 		auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE;
37726717172SLen Brown 		break;
378d13780d4SLen Brown 
379d13780d4SLen Brown 	case 0x2A:	/* SNB */
380d13780d4SLen Brown 	case 0x2D:	/* SNB Xeon */
381d13780d4SLen Brown 		cpuidle_state_table = snb_cstates;
382d13780d4SLen Brown 		break;
38326717172SLen Brown 
38426717172SLen Brown 	default:
38526717172SLen Brown 		pr_debug(PREFIX "does not run on family %d model %d\n",
38626717172SLen Brown 			boot_cpu_data.x86, boot_cpu_data.x86_model);
38726717172SLen Brown 		return -ENODEV;
38826717172SLen Brown 	}
38926717172SLen Brown 
39056b9aea3SLen Brown 	if (boot_cpu_has(X86_FEATURE_ARAT))	/* Always Reliable APIC Timer */
3912a2d31c8SShaohua Li 		lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
3922a2d31c8SShaohua Li 	else {
3932a2d31c8SShaohua Li 		smp_call_function(__setup_broadcast_timer, (void *)true, 1);
3942a2d31c8SShaohua Li 		register_cpu_notifier(&setup_broadcast_notifier);
3952a2d31c8SShaohua Li 	}
39656b9aea3SLen Brown 
39726717172SLen Brown 	pr_debug(PREFIX "v" INTEL_IDLE_VERSION
39826717172SLen Brown 		" model 0x%X\n", boot_cpu_data.x86_model);
39926717172SLen Brown 
40026717172SLen Brown 	pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
40126717172SLen Brown 		lapic_timer_reliable_states);
40226717172SLen Brown 	return 0;
40326717172SLen Brown }
40426717172SLen Brown 
40526717172SLen Brown /*
40626717172SLen Brown  * intel_idle_cpuidle_devices_uninit()
40726717172SLen Brown  * unregister, free cpuidle_devices
40826717172SLen Brown  */
40926717172SLen Brown static void intel_idle_cpuidle_devices_uninit(void)
41026717172SLen Brown {
41126717172SLen Brown 	int i;
41226717172SLen Brown 	struct cpuidle_device *dev;
41326717172SLen Brown 
41426717172SLen Brown 	for_each_online_cpu(i) {
41526717172SLen Brown 		dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
41626717172SLen Brown 		cpuidle_unregister_device(dev);
41726717172SLen Brown 	}
41826717172SLen Brown 
41926717172SLen Brown 	free_percpu(intel_idle_cpuidle_devices);
42026717172SLen Brown 	return;
42126717172SLen Brown }
42226717172SLen Brown /*
42326717172SLen Brown  * intel_idle_cpuidle_devices_init()
42426717172SLen Brown  * allocate, initialize, register cpuidle_devices
42526717172SLen Brown  */
42626717172SLen Brown static int intel_idle_cpuidle_devices_init(void)
42726717172SLen Brown {
42826717172SLen Brown 	int i, cstate;
42926717172SLen Brown 	struct cpuidle_device *dev;
43026717172SLen Brown 
43126717172SLen Brown 	intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
43226717172SLen Brown 	if (intel_idle_cpuidle_devices == NULL)
43326717172SLen Brown 		return -ENOMEM;
43426717172SLen Brown 
43526717172SLen Brown 	for_each_online_cpu(i) {
43626717172SLen Brown 		dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
43726717172SLen Brown 
43826717172SLen Brown 		dev->state_count = 1;
43926717172SLen Brown 
44026717172SLen Brown 		for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
44126717172SLen Brown 			int num_substates;
44226717172SLen Brown 
44326717172SLen Brown 			if (cstate > max_cstate) {
44426717172SLen Brown 				printk(PREFIX "max_cstate %d reached\n",
44526717172SLen Brown 					max_cstate);
44626717172SLen Brown 				break;
44726717172SLen Brown 			}
44826717172SLen Brown 
44926717172SLen Brown 			/* does the state exist in CPUID.MWAIT? */
450c4236282SLen Brown 			num_substates = (mwait_substates >> ((cstate) * 4))
45126717172SLen Brown 						& MWAIT_SUBSTATE_MASK;
45226717172SLen Brown 			if (num_substates == 0)
45326717172SLen Brown 				continue;
45426717172SLen Brown 			/* is the state not enabled? */
45526717172SLen Brown 			if (cpuidle_state_table[cstate].enter == NULL) {
45626717172SLen Brown 				/* does the driver not know about the state? */
45726717172SLen Brown 				if (*cpuidle_state_table[cstate].name == '\0')
45826717172SLen Brown 					pr_debug(PREFIX "unaware of model 0x%x"
45926717172SLen Brown 						" MWAIT %d please"
46026717172SLen Brown 						" contact lenb@kernel.org",
46126717172SLen Brown 					boot_cpu_data.x86_model, cstate);
46226717172SLen Brown 				continue;
46326717172SLen Brown 			}
46426717172SLen Brown 
46526717172SLen Brown 			if ((cstate > 2) &&
46626717172SLen Brown 				!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
46726717172SLen Brown 				mark_tsc_unstable("TSC halts in idle"
46826717172SLen Brown 					" states deeper than C2");
46926717172SLen Brown 
47026717172SLen Brown 			dev->states[dev->state_count] =	/* structure copy */
47126717172SLen Brown 				cpuidle_state_table[cstate];
47226717172SLen Brown 
4734202735eSDeepthi Dharwar 			dev->states_usage[dev->state_count].driver_data =
4744202735eSDeepthi Dharwar 				(void *)get_driver_data(cstate);
4754202735eSDeepthi Dharwar 
47626717172SLen Brown 			dev->state_count += 1;
47726717172SLen Brown 		}
47826717172SLen Brown 
47926717172SLen Brown 		dev->cpu = i;
48026717172SLen Brown 		if (cpuidle_register_device(dev)) {
48126717172SLen Brown 			pr_debug(PREFIX "cpuidle_register_device %d failed!\n",
48226717172SLen Brown 				 i);
48326717172SLen Brown 			intel_idle_cpuidle_devices_uninit();
48426717172SLen Brown 			return -EIO;
48526717172SLen Brown 		}
48626717172SLen Brown 	}
48714796fcaSLen Brown 	if (auto_demotion_disable_flags)
48814796fcaSLen Brown 		smp_call_function(auto_demotion_disable, NULL, 1);
48926717172SLen Brown 
49026717172SLen Brown 	return 0;
49126717172SLen Brown }
49226717172SLen Brown 
49326717172SLen Brown 
49426717172SLen Brown static int __init intel_idle_init(void)
49526717172SLen Brown {
49626717172SLen Brown 	int retval;
49726717172SLen Brown 
498d1896049SThomas Renninger 	/* Do not load intel_idle at all for now if idle= is passed */
499d1896049SThomas Renninger 	if (boot_option_idle_override != IDLE_NO_OVERRIDE)
500d1896049SThomas Renninger 		return -ENODEV;
501d1896049SThomas Renninger 
50226717172SLen Brown 	retval = intel_idle_probe();
50326717172SLen Brown 	if (retval)
50426717172SLen Brown 		return retval;
50526717172SLen Brown 
50626717172SLen Brown 	retval = cpuidle_register_driver(&intel_idle_driver);
50726717172SLen Brown 	if (retval) {
50826717172SLen Brown 		printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
50926717172SLen Brown 			cpuidle_get_driver()->name);
51026717172SLen Brown 		return retval;
51126717172SLen Brown 	}
51226717172SLen Brown 
51326717172SLen Brown 	retval = intel_idle_cpuidle_devices_init();
51426717172SLen Brown 	if (retval) {
51526717172SLen Brown 		cpuidle_unregister_driver(&intel_idle_driver);
51626717172SLen Brown 		return retval;
51726717172SLen Brown 	}
51826717172SLen Brown 
51926717172SLen Brown 	return 0;
52026717172SLen Brown }
52126717172SLen Brown 
52226717172SLen Brown static void __exit intel_idle_exit(void)
52326717172SLen Brown {
52426717172SLen Brown 	intel_idle_cpuidle_devices_uninit();
52526717172SLen Brown 	cpuidle_unregister_driver(&intel_idle_driver);
52626717172SLen Brown 
5272a2d31c8SShaohua Li 	if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE) {
5282a2d31c8SShaohua Li 		smp_call_function(__setup_broadcast_timer, (void *)false, 1);
5292a2d31c8SShaohua Li 		unregister_cpu_notifier(&setup_broadcast_notifier);
5302a2d31c8SShaohua Li 	}
5312a2d31c8SShaohua Li 
53226717172SLen Brown 	return;
53326717172SLen Brown }
53426717172SLen Brown 
53526717172SLen Brown module_init(intel_idle_init);
53626717172SLen Brown module_exit(intel_idle_exit);
53726717172SLen Brown 
53826717172SLen Brown module_param(max_cstate, int, 0444);
53926717172SLen Brown 
54026717172SLen Brown MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
54126717172SLen Brown MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
54226717172SLen Brown MODULE_LICENSE("GPL");
543