xref: /openbmc/linux/drivers/i2c/busses/i2c-piix4.c (revision 0fe16195)
11da177e4SLinus Torvalds /*
21da177e4SLinus Torvalds     Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
31da177e4SLinus Torvalds     Philip Edelbrock <phil@netroedge.com>
41da177e4SLinus Torvalds 
51da177e4SLinus Torvalds     This program is free software; you can redistribute it and/or modify
61da177e4SLinus Torvalds     it under the terms of the GNU General Public License as published by
71da177e4SLinus Torvalds     the Free Software Foundation; either version 2 of the License, or
81da177e4SLinus Torvalds     (at your option) any later version.
91da177e4SLinus Torvalds 
101da177e4SLinus Torvalds     This program is distributed in the hope that it will be useful,
111da177e4SLinus Torvalds     but WITHOUT ANY WARRANTY; without even the implied warranty of
121da177e4SLinus Torvalds     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
131da177e4SLinus Torvalds     GNU General Public License for more details.
141da177e4SLinus Torvalds */
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds /*
171da177e4SLinus Torvalds    Supports:
181da177e4SLinus Torvalds 	Intel PIIX4, 440MX
19506a8b6cSFlavio Leitner 	Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100
202a2f7404SAndrew Armenia 	ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800
21032f708bSShane Huang 	AMD Hudson-2, ML, CZ
221da177e4SLinus Torvalds 	SMSC Victory66
231da177e4SLinus Torvalds 
242a2f7404SAndrew Armenia    Note: we assume there can only be one device, with one or more
252a2f7404SAndrew Armenia    SMBus interfaces.
262fee61d2SChristian Fetzer    The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS).
272fee61d2SChristian Fetzer    For devices supporting multiple ports the i2c_adapter should provide
282fee61d2SChristian Fetzer    an i2c_algorithm to access them.
291da177e4SLinus Torvalds */
301da177e4SLinus Torvalds 
311da177e4SLinus Torvalds #include <linux/module.h>
321da177e4SLinus Torvalds #include <linux/moduleparam.h>
331da177e4SLinus Torvalds #include <linux/pci.h>
341da177e4SLinus Torvalds #include <linux/kernel.h>
351da177e4SLinus Torvalds #include <linux/delay.h>
361da177e4SLinus Torvalds #include <linux/stddef.h>
371da177e4SLinus Torvalds #include <linux/ioport.h>
381da177e4SLinus Torvalds #include <linux/i2c.h>
39c415b303SDaniel J Blueman #include <linux/slab.h>
401da177e4SLinus Torvalds #include <linux/dmi.h>
4154fb4a05SJean Delvare #include <linux/acpi.h>
4221782180SH Hartley Sweeten #include <linux/io.h>
432fee61d2SChristian Fetzer #include <linux/mutex.h>
441da177e4SLinus Torvalds 
451da177e4SLinus Torvalds 
461da177e4SLinus Torvalds /* PIIX4 SMBus address offsets */
471da177e4SLinus Torvalds #define SMBHSTSTS	(0 + piix4_smba)
481da177e4SLinus Torvalds #define SMBHSLVSTS	(1 + piix4_smba)
491da177e4SLinus Torvalds #define SMBHSTCNT	(2 + piix4_smba)
501da177e4SLinus Torvalds #define SMBHSTCMD	(3 + piix4_smba)
511da177e4SLinus Torvalds #define SMBHSTADD	(4 + piix4_smba)
521da177e4SLinus Torvalds #define SMBHSTDAT0	(5 + piix4_smba)
531da177e4SLinus Torvalds #define SMBHSTDAT1	(6 + piix4_smba)
541da177e4SLinus Torvalds #define SMBBLKDAT	(7 + piix4_smba)
551da177e4SLinus Torvalds #define SMBSLVCNT	(8 + piix4_smba)
561da177e4SLinus Torvalds #define SMBSHDWCMD	(9 + piix4_smba)
571da177e4SLinus Torvalds #define SMBSLVEVT	(0xA + piix4_smba)
581da177e4SLinus Torvalds #define SMBSLVDAT	(0xC + piix4_smba)
591da177e4SLinus Torvalds 
601da177e4SLinus Torvalds /* count for request_region */
61f43128c7SRicardo Ribalda #define SMBIOSIZE	9
621da177e4SLinus Torvalds 
631da177e4SLinus Torvalds /* PCI Address Constants */
641da177e4SLinus Torvalds #define SMBBA		0x090
651da177e4SLinus Torvalds #define SMBHSTCFG	0x0D2
661da177e4SLinus Torvalds #define SMBSLVC		0x0D3
671da177e4SLinus Torvalds #define SMBSHDW1	0x0D4
681da177e4SLinus Torvalds #define SMBSHDW2	0x0D5
691da177e4SLinus Torvalds #define SMBREV		0x0D6
701da177e4SLinus Torvalds 
711da177e4SLinus Torvalds /* Other settings */
721da177e4SLinus Torvalds #define MAX_TIMEOUT	500
731da177e4SLinus Torvalds #define  ENABLE_INT9	0
741da177e4SLinus Torvalds 
751da177e4SLinus Torvalds /* PIIX4 constants */
761da177e4SLinus Torvalds #define PIIX4_QUICK		0x00
771da177e4SLinus Torvalds #define PIIX4_BYTE		0x04
781da177e4SLinus Torvalds #define PIIX4_BYTE_DATA		0x08
791da177e4SLinus Torvalds #define PIIX4_WORD_DATA		0x0C
801da177e4SLinus Torvalds #define PIIX4_BLOCK_DATA	0x14
811da177e4SLinus Torvalds 
82ca2061e1SChristian Fetzer /* Multi-port constants */
83ca2061e1SChristian Fetzer #define PIIX4_MAX_ADAPTERS 4
84ca2061e1SChristian Fetzer 
852fee61d2SChristian Fetzer /* SB800 constants */
862fee61d2SChristian Fetzer #define SB800_PIIX4_SMB_IDX		0xcd6
872fee61d2SChristian Fetzer 
886befa3fdSJean Delvare /*
896befa3fdSJean Delvare  * SB800 port is selected by bits 2:1 of the smb_en register (0x2c)
906befa3fdSJean Delvare  * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f.
916befa3fdSJean Delvare  * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f.
926befa3fdSJean Delvare  */
932fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX		0x2c
946befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_ALT	0x2e
956befa3fdSJean Delvare #define SB800_PIIX4_PORT_IDX_SEL	0x2f
962fee61d2SChristian Fetzer #define SB800_PIIX4_PORT_IDX_MASK	0x06
970fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT	1
980fe16195SGuenter Roeck 
990fe16195SGuenter Roeck /* On kerncz, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */
1000fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_KERNCZ		0x02
1010fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_MASK_KERNCZ	0x18
1020fe16195SGuenter Roeck #define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ	3
1032fee61d2SChristian Fetzer 
1041da177e4SLinus Torvalds /* insmod parameters */
1051da177e4SLinus Torvalds 
1061da177e4SLinus Torvalds /* If force is set to anything different from 0, we forcibly enable the
1071da177e4SLinus Torvalds    PIIX4. DANGEROUS! */
10860507095SJean Delvare static int force;
1091da177e4SLinus Torvalds module_param (force, int, 0);
1101da177e4SLinus Torvalds MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
1111da177e4SLinus Torvalds 
1121da177e4SLinus Torvalds /* If force_addr is set to anything different from 0, we forcibly enable
1131da177e4SLinus Torvalds    the PIIX4 at the given address. VERY DANGEROUS! */
11460507095SJean Delvare static int force_addr;
115c78babccSDavid Howells module_param_hw(force_addr, int, ioport, 0);
1161da177e4SLinus Torvalds MODULE_PARM_DESC(force_addr,
1171da177e4SLinus Torvalds 		 "Forcibly enable the PIIX4 at the given address. "
1181da177e4SLinus Torvalds 		 "EXTREMELY DANGEROUS!");
1191da177e4SLinus Torvalds 
120b1c1759cSDavid Milburn static int srvrworks_csb5_delay;
121d6072f84SJean Delvare static struct pci_driver piix4_driver;
1221da177e4SLinus Torvalds 
1230b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_blacklist[] = {
124c2fc54fcSJean Delvare 	{
125c2fc54fcSJean Delvare 		.ident = "Sapphire AM2RD790",
126c2fc54fcSJean Delvare 		.matches = {
127c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."),
128c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"),
129c2fc54fcSJean Delvare 		},
130c2fc54fcSJean Delvare 	},
131c2fc54fcSJean Delvare 	{
132c2fc54fcSJean Delvare 		.ident = "DFI Lanparty UT 790FX",
133c2fc54fcSJean Delvare 		.matches = {
134c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."),
135c2fc54fcSJean Delvare 			DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"),
136c2fc54fcSJean Delvare 		},
137c2fc54fcSJean Delvare 	},
138c2fc54fcSJean Delvare 	{ }
139c2fc54fcSJean Delvare };
140c2fc54fcSJean Delvare 
141c2fc54fcSJean Delvare /* The IBM entry is in a separate table because we only check it
142c2fc54fcSJean Delvare    on Intel-based systems */
1430b255e92SBill Pemberton static const struct dmi_system_id piix4_dmi_ibm[] = {
1441da177e4SLinus Torvalds 	{
1451da177e4SLinus Torvalds 		.ident = "IBM",
1461da177e4SLinus Torvalds 		.matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
1471da177e4SLinus Torvalds 	},
1481da177e4SLinus Torvalds 	{ },
1491da177e4SLinus Torvalds };
1501da177e4SLinus Torvalds 
1516befa3fdSJean Delvare /*
1526befa3fdSJean Delvare  * SB800 globals
1536befa3fdSJean Delvare  * piix4_mutex_sb800 protects piix4_port_sel_sb800 and the pair
1546befa3fdSJean Delvare  * of I/O ports at SB800_PIIX4_SMB_IDX.
1556befa3fdSJean Delvare  */
156a28e3517SJean Delvare static DEFINE_MUTEX(piix4_mutex_sb800);
1576befa3fdSJean Delvare static u8 piix4_port_sel_sb800;
1580fe16195SGuenter Roeck static u8 piix4_port_mask_sb800;
1590fe16195SGuenter Roeck static u8 piix4_port_shift_sb800;
160725d2e3fSChristian Fetzer static const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = {
16152795f6fSJean Delvare 	" port 0", " port 2", " port 3", " port 4"
162725d2e3fSChristian Fetzer };
16352795f6fSJean Delvare static const char *piix4_aux_port_name_sb800 = " port 1";
164725d2e3fSChristian Fetzer 
16514a8086dSAndrew Armenia struct i2c_piix4_adapdata {
16614a8086dSAndrew Armenia 	unsigned short smba;
1672fee61d2SChristian Fetzer 
1682fee61d2SChristian Fetzer 	/* SB800 */
1692fee61d2SChristian Fetzer 	bool sb800_main;
17033f5ccc3SJean Delvare 	u8 port;		/* Port number, shifted */
17114a8086dSAndrew Armenia };
17214a8086dSAndrew Armenia 
1730b255e92SBill Pemberton static int piix4_setup(struct pci_dev *PIIX4_dev,
1741da177e4SLinus Torvalds 		       const struct pci_device_id *id)
1751da177e4SLinus Torvalds {
1761da177e4SLinus Torvalds 	unsigned char temp;
17714a8086dSAndrew Armenia 	unsigned short piix4_smba;
1781da177e4SLinus Torvalds 
179b1c1759cSDavid Milburn 	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) &&
180b1c1759cSDavid Milburn 	    (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5))
181b1c1759cSDavid Milburn 		srvrworks_csb5_delay = 1;
182b1c1759cSDavid Milburn 
183c2fc54fcSJean Delvare 	/* On some motherboards, it was reported that accessing the SMBus
184c2fc54fcSJean Delvare 	   caused severe hardware problems */
185c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_blacklist)) {
186c2fc54fcSJean Delvare 		dev_err(&PIIX4_dev->dev,
187c2fc54fcSJean Delvare 			"Accessing the SMBus on this system is unsafe!\n");
188c2fc54fcSJean Delvare 		return -EPERM;
189c2fc54fcSJean Delvare 	}
190c2fc54fcSJean Delvare 
1911da177e4SLinus Torvalds 	/* Don't access SMBus on IBM systems which get corrupted eeproms */
192c2fc54fcSJean Delvare 	if (dmi_check_system(piix4_dmi_ibm) &&
1931da177e4SLinus Torvalds 			PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
194f9ba6c04SJean Delvare 		dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
1951da177e4SLinus Torvalds 			"may corrupt your serial eeprom! Refusing to load "
1961da177e4SLinus Torvalds 			"module!\n");
1971da177e4SLinus Torvalds 		return -EPERM;
1981da177e4SLinus Torvalds 	}
1991da177e4SLinus Torvalds 
2001da177e4SLinus Torvalds 	/* Determine the address of the SMBus areas */
2011da177e4SLinus Torvalds 	if (force_addr) {
2021da177e4SLinus Torvalds 		piix4_smba = force_addr & 0xfff0;
2031da177e4SLinus Torvalds 		force = 0;
2041da177e4SLinus Torvalds 	} else {
2051da177e4SLinus Torvalds 		pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
2061da177e4SLinus Torvalds 		piix4_smba &= 0xfff0;
2071da177e4SLinus Torvalds 		if(piix4_smba == 0) {
208fa63cd56SJean Delvare 			dev_err(&PIIX4_dev->dev, "SMBus base address "
2091da177e4SLinus Torvalds 				"uninitialized - upgrade BIOS or use "
2101da177e4SLinus Torvalds 				"force_addr=0xaddr\n");
2111da177e4SLinus Torvalds 			return -ENODEV;
2121da177e4SLinus Torvalds 		}
2131da177e4SLinus Torvalds 	}
2141da177e4SLinus Torvalds 
21554fb4a05SJean Delvare 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
21618669eabSJean Delvare 		return -ENODEV;
21754fb4a05SJean Delvare 
218d6072f84SJean Delvare 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
219fa63cd56SJean Delvare 		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
2201da177e4SLinus Torvalds 			piix4_smba);
221fa63cd56SJean Delvare 		return -EBUSY;
2221da177e4SLinus Torvalds 	}
2231da177e4SLinus Torvalds 
2241da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
2251da177e4SLinus Torvalds 
2261da177e4SLinus Torvalds 	/* If force_addr is set, we program the new address here. Just to make
2271da177e4SLinus Torvalds 	   sure, we disable the PIIX4 first. */
2281da177e4SLinus Torvalds 	if (force_addr) {
2291da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
2301da177e4SLinus Torvalds 		pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
2311da177e4SLinus Torvalds 		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
2321da177e4SLinus Torvalds 		dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
2331da177e4SLinus Torvalds 			"new address %04x!\n", piix4_smba);
2341da177e4SLinus Torvalds 	} else if ((temp & 1) == 0) {
2351da177e4SLinus Torvalds 		if (force) {
2361da177e4SLinus Torvalds 			/* This should never need to be done, but has been
2371da177e4SLinus Torvalds 			 * noted that many Dell machines have the SMBus
2381da177e4SLinus Torvalds 			 * interface on the PIIX4 disabled!? NOTE: This assumes
2391da177e4SLinus Torvalds 			 * I/O space and other allocations WERE done by the
2401da177e4SLinus Torvalds 			 * Bios!  Don't complain if your hardware does weird
2411da177e4SLinus Torvalds 			 * things after enabling this. :') Check for Bios
2421da177e4SLinus Torvalds 			 * updates before resorting to this.
2431da177e4SLinus Torvalds 			 */
2441da177e4SLinus Torvalds 			pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
2451da177e4SLinus Torvalds 					      temp | 1);
2468117e41eSJoe Perches 			dev_notice(&PIIX4_dev->dev,
2478117e41eSJoe Perches 				   "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n");
2481da177e4SLinus Torvalds 		} else {
2491da177e4SLinus Torvalds 			dev_err(&PIIX4_dev->dev,
25066f8a8ffSJean Delvare 				"SMBus Host Controller not enabled!\n");
2511da177e4SLinus Torvalds 			release_region(piix4_smba, SMBIOSIZE);
2521da177e4SLinus Torvalds 			return -ENODEV;
2531da177e4SLinus Torvalds 		}
2541da177e4SLinus Torvalds 	}
2551da177e4SLinus Torvalds 
25654aaa1caSRudolf Marek 	if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
25766f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
2581da177e4SLinus Torvalds 	else if ((temp & 0x0E) == 0)
25966f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
2601da177e4SLinus Torvalds 	else
2611da177e4SLinus Torvalds 		dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
2621da177e4SLinus Torvalds 			"(or code out of date)!\n");
2631da177e4SLinus Torvalds 
2641da177e4SLinus Torvalds 	pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
265fa63cd56SJean Delvare 	dev_info(&PIIX4_dev->dev,
266fa63cd56SJean Delvare 		 "SMBus Host Controller at 0x%x, revision %d\n",
267fa63cd56SJean Delvare 		 piix4_smba, temp);
2681da177e4SLinus Torvalds 
26914a8086dSAndrew Armenia 	return piix4_smba;
2701da177e4SLinus Torvalds }
2711da177e4SLinus Torvalds 
2720b255e92SBill Pemberton static int piix4_setup_sb800(struct pci_dev *PIIX4_dev,
273a94dd00fSRudolf Marek 			     const struct pci_device_id *id, u8 aux)
27487e1960eSShane Huang {
27514a8086dSAndrew Armenia 	unsigned short piix4_smba;
2766befa3fdSJean Delvare 	u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status, port_sel;
277032f708bSShane Huang 	u8 i2ccfg, i2ccfg_offset = 0x10;
27887e1960eSShane Huang 
2793806e94bSCrane Cai 	/* SB800 and later SMBus does not support forcing address */
28087e1960eSShane Huang 	if (force || force_addr) {
2813806e94bSCrane Cai 		dev_err(&PIIX4_dev->dev, "SMBus does not support "
28287e1960eSShane Huang 			"forcing address!\n");
28387e1960eSShane Huang 		return -EINVAL;
28487e1960eSShane Huang 	}
28587e1960eSShane Huang 
28687e1960eSShane Huang 	/* Determine the address of the SMBus areas */
287032f708bSShane Huang 	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
288032f708bSShane Huang 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
289032f708bSShane Huang 	     PIIX4_dev->revision >= 0x41) ||
290032f708bSShane Huang 	    (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
291bcb29994SVincent Wan 	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS &&
292032f708bSShane Huang 	     PIIX4_dev->revision >= 0x49))
293032f708bSShane Huang 		smb_en = 0x00;
294032f708bSShane Huang 	else
295a94dd00fSRudolf Marek 		smb_en = (aux) ? 0x28 : 0x2c;
296a94dd00fSRudolf Marek 
297a28e3517SJean Delvare 	mutex_lock(&piix4_mutex_sb800);
2982fee61d2SChristian Fetzer 	outb_p(smb_en, SB800_PIIX4_SMB_IDX);
2992fee61d2SChristian Fetzer 	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
3002fee61d2SChristian Fetzer 	outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX);
3012fee61d2SChristian Fetzer 	smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1);
302a28e3517SJean Delvare 	mutex_unlock(&piix4_mutex_sb800);
30387e1960eSShane Huang 
304032f708bSShane Huang 	if (!smb_en) {
305032f708bSShane Huang 		smb_en_status = smba_en_lo & 0x10;
306032f708bSShane Huang 		piix4_smba = smba_en_hi << 8;
307032f708bSShane Huang 		if (aux)
308032f708bSShane Huang 			piix4_smba |= 0x20;
309032f708bSShane Huang 	} else {
310032f708bSShane Huang 		smb_en_status = smba_en_lo & 0x01;
311032f708bSShane Huang 		piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0;
312032f708bSShane Huang 	}
313032f708bSShane Huang 
314032f708bSShane Huang 	if (!smb_en_status) {
31587e1960eSShane Huang 		dev_err(&PIIX4_dev->dev,
31666f8a8ffSJean Delvare 			"SMBus Host Controller not enabled!\n");
31787e1960eSShane Huang 		return -ENODEV;
31887e1960eSShane Huang 	}
31987e1960eSShane Huang 
32087e1960eSShane Huang 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
32118669eabSJean Delvare 		return -ENODEV;
32287e1960eSShane Huang 
32387e1960eSShane Huang 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
32487e1960eSShane Huang 		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
32587e1960eSShane Huang 			piix4_smba);
32687e1960eSShane Huang 		return -EBUSY;
32787e1960eSShane Huang 	}
32887e1960eSShane Huang 
329a94dd00fSRudolf Marek 	/* Aux SMBus does not support IRQ information */
330a94dd00fSRudolf Marek 	if (aux) {
331a94dd00fSRudolf Marek 		dev_info(&PIIX4_dev->dev,
33285fd0fe6SShane Huang 			 "Auxiliary SMBus Host Controller at 0x%x\n",
33385fd0fe6SShane Huang 			 piix4_smba);
334a94dd00fSRudolf Marek 		return piix4_smba;
335a94dd00fSRudolf Marek 	}
336a94dd00fSRudolf Marek 
33787e1960eSShane Huang 	/* Request the SMBus I2C bus config region */
33887e1960eSShane Huang 	if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) {
33987e1960eSShane Huang 		dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region "
34087e1960eSShane Huang 			"0x%x already in use!\n", piix4_smba + i2ccfg_offset);
34187e1960eSShane Huang 		release_region(piix4_smba, SMBIOSIZE);
34287e1960eSShane Huang 		return -EBUSY;
34387e1960eSShane Huang 	}
34487e1960eSShane Huang 	i2ccfg = inb_p(piix4_smba + i2ccfg_offset);
34587e1960eSShane Huang 	release_region(piix4_smba + i2ccfg_offset, 1);
34687e1960eSShane Huang 
34787e1960eSShane Huang 	if (i2ccfg & 1)
34866f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
34987e1960eSShane Huang 	else
35066f8a8ffSJean Delvare 		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
35187e1960eSShane Huang 
35287e1960eSShane Huang 	dev_info(&PIIX4_dev->dev,
35387e1960eSShane Huang 		 "SMBus Host Controller at 0x%x, revision %d\n",
35487e1960eSShane Huang 		 piix4_smba, i2ccfg >> 4);
35587e1960eSShane Huang 
3566befa3fdSJean Delvare 	/* Find which register is used for port selection */
3576befa3fdSJean Delvare 	if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD) {
3580fe16195SGuenter Roeck 		switch (PIIX4_dev->device) {
3590fe16195SGuenter Roeck 		case PCI_DEVICE_ID_AMD_KERNCZ_SMBUS:
3600fe16195SGuenter Roeck 			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ;
3610fe16195SGuenter Roeck 			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ;
3620fe16195SGuenter Roeck 			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ;
3630fe16195SGuenter Roeck 			break;
3640fe16195SGuenter Roeck 		case PCI_DEVICE_ID_AMD_HUDSON2_SMBUS:
3650fe16195SGuenter Roeck 		default:
3666befa3fdSJean Delvare 			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT;
3670fe16195SGuenter Roeck 			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
3680fe16195SGuenter Roeck 			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
3690fe16195SGuenter Roeck 			break;
3700fe16195SGuenter Roeck 		}
3716befa3fdSJean Delvare 	} else {
3726befa3fdSJean Delvare 		mutex_lock(&piix4_mutex_sb800);
3736befa3fdSJean Delvare 		outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX);
3746befa3fdSJean Delvare 		port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1);
3756befa3fdSJean Delvare 		piix4_port_sel_sb800 = (port_sel & 0x01) ?
3766befa3fdSJean Delvare 				       SB800_PIIX4_PORT_IDX_ALT :
3776befa3fdSJean Delvare 				       SB800_PIIX4_PORT_IDX;
3780fe16195SGuenter Roeck 		piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
3790fe16195SGuenter Roeck 		piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
3806befa3fdSJean Delvare 		mutex_unlock(&piix4_mutex_sb800);
3816befa3fdSJean Delvare 	}
3826befa3fdSJean Delvare 
3836befa3fdSJean Delvare 	dev_info(&PIIX4_dev->dev,
3846befa3fdSJean Delvare 		 "Using register 0x%02x for SMBus port selection\n",
3856befa3fdSJean Delvare 		 (unsigned int)piix4_port_sel_sb800);
3866befa3fdSJean Delvare 
38714a8086dSAndrew Armenia 	return piix4_smba;
38887e1960eSShane Huang }
38987e1960eSShane Huang 
3900b255e92SBill Pemberton static int piix4_setup_aux(struct pci_dev *PIIX4_dev,
3912a2f7404SAndrew Armenia 			   const struct pci_device_id *id,
3922a2f7404SAndrew Armenia 			   unsigned short base_reg_addr)
3932a2f7404SAndrew Armenia {
3942a2f7404SAndrew Armenia 	/* Set up auxiliary SMBus controllers found on some
3952a2f7404SAndrew Armenia 	 * AMD chipsets e.g. SP5100 (SB700 derivative) */
3962a2f7404SAndrew Armenia 
3972a2f7404SAndrew Armenia 	unsigned short piix4_smba;
3982a2f7404SAndrew Armenia 
3992a2f7404SAndrew Armenia 	/* Read address of auxiliary SMBus controller */
4002a2f7404SAndrew Armenia 	pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba);
4012a2f7404SAndrew Armenia 	if ((piix4_smba & 1) == 0) {
4022a2f7404SAndrew Armenia 		dev_dbg(&PIIX4_dev->dev,
4032a2f7404SAndrew Armenia 			"Auxiliary SMBus controller not enabled\n");
4042a2f7404SAndrew Armenia 		return -ENODEV;
4052a2f7404SAndrew Armenia 	}
4062a2f7404SAndrew Armenia 
4072a2f7404SAndrew Armenia 	piix4_smba &= 0xfff0;
4082a2f7404SAndrew Armenia 	if (piix4_smba == 0) {
4092a2f7404SAndrew Armenia 		dev_dbg(&PIIX4_dev->dev,
4102a2f7404SAndrew Armenia 			"Auxiliary SMBus base address uninitialized\n");
4112a2f7404SAndrew Armenia 		return -ENODEV;
4122a2f7404SAndrew Armenia 	}
4132a2f7404SAndrew Armenia 
4142a2f7404SAndrew Armenia 	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
4152a2f7404SAndrew Armenia 		return -ENODEV;
4162a2f7404SAndrew Armenia 
4172a2f7404SAndrew Armenia 	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
4182a2f7404SAndrew Armenia 		dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x "
4192a2f7404SAndrew Armenia 			"already in use!\n", piix4_smba);
4202a2f7404SAndrew Armenia 		return -EBUSY;
4212a2f7404SAndrew Armenia 	}
4222a2f7404SAndrew Armenia 
4232a2f7404SAndrew Armenia 	dev_info(&PIIX4_dev->dev,
4242a2f7404SAndrew Armenia 		 "Auxiliary SMBus Host Controller at 0x%x\n",
4252a2f7404SAndrew Armenia 		 piix4_smba);
4262a2f7404SAndrew Armenia 
4272a2f7404SAndrew Armenia 	return piix4_smba;
4282a2f7404SAndrew Armenia }
4292a2f7404SAndrew Armenia 
430e154bf6fSAndrew Armenia static int piix4_transaction(struct i2c_adapter *piix4_adapter)
4311da177e4SLinus Torvalds {
432e154bf6fSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter);
433e154bf6fSAndrew Armenia 	unsigned short piix4_smba = adapdata->smba;
4341da177e4SLinus Torvalds 	int temp;
4351da177e4SLinus Torvalds 	int result = 0;
4361da177e4SLinus Torvalds 	int timeout = 0;
4371da177e4SLinus Torvalds 
438e154bf6fSAndrew Armenia 	dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
4391da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
4401da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
4411da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
4421da177e4SLinus Torvalds 
4431da177e4SLinus Torvalds 	/* Make sure the SMBus host is ready to start transmitting */
4441da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
445e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). "
4461da177e4SLinus Torvalds 			"Resetting...\n", temp);
4471da177e4SLinus Torvalds 		outb_p(temp, SMBHSTSTS);
4481da177e4SLinus Torvalds 		if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
449e154bf6fSAndrew Armenia 			dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp);
45097140342SDavid Brownell 			return -EBUSY;
4511da177e4SLinus Torvalds 		} else {
452e154bf6fSAndrew Armenia 			dev_dbg(&piix4_adapter->dev, "Successful!\n");
4531da177e4SLinus Torvalds 		}
4541da177e4SLinus Torvalds 	}
4551da177e4SLinus Torvalds 
4561da177e4SLinus Torvalds 	/* start the transaction by setting bit 6 */
4571da177e4SLinus Torvalds 	outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
4581da177e4SLinus Torvalds 
4591da177e4SLinus Torvalds 	/* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
460b1c1759cSDavid Milburn 	if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */
461b1c1759cSDavid Milburn 		msleep(2);
462b1c1759cSDavid Milburn 	else
4631da177e4SLinus Torvalds 		msleep(1);
464b1c1759cSDavid Milburn 
465b6a31950SRoel Kluin 	while ((++timeout < MAX_TIMEOUT) &&
466b1c1759cSDavid Milburn 	       ((temp = inb_p(SMBHSTSTS)) & 0x01))
467b1c1759cSDavid Milburn 		msleep(1);
4681da177e4SLinus Torvalds 
4691da177e4SLinus Torvalds 	/* If the SMBus is still busy, we give up */
470b6a31950SRoel Kluin 	if (timeout == MAX_TIMEOUT) {
471e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "SMBus Timeout!\n");
47297140342SDavid Brownell 		result = -ETIMEDOUT;
4731da177e4SLinus Torvalds 	}
4741da177e4SLinus Torvalds 
4751da177e4SLinus Torvalds 	if (temp & 0x10) {
47697140342SDavid Brownell 		result = -EIO;
477e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n");
4781da177e4SLinus Torvalds 	}
4791da177e4SLinus Torvalds 
4801da177e4SLinus Torvalds 	if (temp & 0x08) {
48197140342SDavid Brownell 		result = -EIO;
482e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be "
4831da177e4SLinus Torvalds 			"locked until next hard reset. (sorry!)\n");
4841da177e4SLinus Torvalds 		/* Clock stops and slave is stuck in mid-transmission */
4851da177e4SLinus Torvalds 	}
4861da177e4SLinus Torvalds 
4871da177e4SLinus Torvalds 	if (temp & 0x04) {
48897140342SDavid Brownell 		result = -ENXIO;
489e154bf6fSAndrew Armenia 		dev_dbg(&piix4_adapter->dev, "Error: no response!\n");
4901da177e4SLinus Torvalds 	}
4911da177e4SLinus Torvalds 
4921da177e4SLinus Torvalds 	if (inb_p(SMBHSTSTS) != 0x00)
4931da177e4SLinus Torvalds 		outb_p(inb(SMBHSTSTS), SMBHSTSTS);
4941da177e4SLinus Torvalds 
4951da177e4SLinus Torvalds 	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
496e154bf6fSAndrew Armenia 		dev_err(&piix4_adapter->dev, "Failed reset at end of "
4971da177e4SLinus Torvalds 			"transaction (%02x)\n", temp);
4981da177e4SLinus Torvalds 	}
499e154bf6fSAndrew Armenia 	dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, "
5001da177e4SLinus Torvalds 		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
5011da177e4SLinus Torvalds 		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
5021da177e4SLinus Torvalds 		inb_p(SMBHSTDAT1));
5031da177e4SLinus Torvalds 	return result;
5041da177e4SLinus Torvalds }
5051da177e4SLinus Torvalds 
50697140342SDavid Brownell /* Return negative errno on error. */
5071da177e4SLinus Torvalds static s32 piix4_access(struct i2c_adapter * adap, u16 addr,
5081da177e4SLinus Torvalds 		 unsigned short flags, char read_write,
5091da177e4SLinus Torvalds 		 u8 command, int size, union i2c_smbus_data * data)
5101da177e4SLinus Torvalds {
51114a8086dSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
51214a8086dSAndrew Armenia 	unsigned short piix4_smba = adapdata->smba;
5131da177e4SLinus Torvalds 	int i, len;
51497140342SDavid Brownell 	int status;
5151da177e4SLinus Torvalds 
5161da177e4SLinus Torvalds 	switch (size) {
5171da177e4SLinus Torvalds 	case I2C_SMBUS_QUICK:
518fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5191da177e4SLinus Torvalds 		       SMBHSTADD);
5201da177e4SLinus Torvalds 		size = PIIX4_QUICK;
5211da177e4SLinus Torvalds 		break;
5221da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE:
523fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5241da177e4SLinus Torvalds 		       SMBHSTADD);
5251da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
5261da177e4SLinus Torvalds 			outb_p(command, SMBHSTCMD);
5271da177e4SLinus Torvalds 		size = PIIX4_BYTE;
5281da177e4SLinus Torvalds 		break;
5291da177e4SLinus Torvalds 	case I2C_SMBUS_BYTE_DATA:
530fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5311da177e4SLinus Torvalds 		       SMBHSTADD);
5321da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5331da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE)
5341da177e4SLinus Torvalds 			outb_p(data->byte, SMBHSTDAT0);
5351da177e4SLinus Torvalds 		size = PIIX4_BYTE_DATA;
5361da177e4SLinus Torvalds 		break;
5371da177e4SLinus Torvalds 	case I2C_SMBUS_WORD_DATA:
538fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5391da177e4SLinus Torvalds 		       SMBHSTADD);
5401da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5411da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
5421da177e4SLinus Torvalds 			outb_p(data->word & 0xff, SMBHSTDAT0);
5431da177e4SLinus Torvalds 			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
5441da177e4SLinus Torvalds 		}
5451da177e4SLinus Torvalds 		size = PIIX4_WORD_DATA;
5461da177e4SLinus Torvalds 		break;
5471da177e4SLinus Torvalds 	case I2C_SMBUS_BLOCK_DATA:
548fa63cd56SJean Delvare 		outb_p((addr << 1) | read_write,
5491da177e4SLinus Torvalds 		       SMBHSTADD);
5501da177e4SLinus Torvalds 		outb_p(command, SMBHSTCMD);
5511da177e4SLinus Torvalds 		if (read_write == I2C_SMBUS_WRITE) {
5521da177e4SLinus Torvalds 			len = data->block[0];
553fa63cd56SJean Delvare 			if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
554fa63cd56SJean Delvare 				return -EINVAL;
5551da177e4SLinus Torvalds 			outb_p(len, SMBHSTDAT0);
556d7a4c763SWolfram Sang 			inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
5571da177e4SLinus Torvalds 			for (i = 1; i <= len; i++)
5581da177e4SLinus Torvalds 				outb_p(data->block[i], SMBBLKDAT);
5591da177e4SLinus Torvalds 		}
5601da177e4SLinus Torvalds 		size = PIIX4_BLOCK_DATA;
5611da177e4SLinus Torvalds 		break;
562ac7fc4fbSJean Delvare 	default:
563ac7fc4fbSJean Delvare 		dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
564ac7fc4fbSJean Delvare 		return -EOPNOTSUPP;
5651da177e4SLinus Torvalds 	}
5661da177e4SLinus Torvalds 
5671da177e4SLinus Torvalds 	outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
5681da177e4SLinus Torvalds 
569e154bf6fSAndrew Armenia 	status = piix4_transaction(adap);
57097140342SDavid Brownell 	if (status)
57197140342SDavid Brownell 		return status;
5721da177e4SLinus Torvalds 
5731da177e4SLinus Torvalds 	if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
5741da177e4SLinus Torvalds 		return 0;
5751da177e4SLinus Torvalds 
5761da177e4SLinus Torvalds 
5771da177e4SLinus Torvalds 	switch (size) {
5783578a075SJean Delvare 	case PIIX4_BYTE:
5791da177e4SLinus Torvalds 	case PIIX4_BYTE_DATA:
5801da177e4SLinus Torvalds 		data->byte = inb_p(SMBHSTDAT0);
5811da177e4SLinus Torvalds 		break;
5821da177e4SLinus Torvalds 	case PIIX4_WORD_DATA:
5831da177e4SLinus Torvalds 		data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
5841da177e4SLinus Torvalds 		break;
5851da177e4SLinus Torvalds 	case PIIX4_BLOCK_DATA:
5861da177e4SLinus Torvalds 		data->block[0] = inb_p(SMBHSTDAT0);
587fa63cd56SJean Delvare 		if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX)
588fa63cd56SJean Delvare 			return -EPROTO;
589d7a4c763SWolfram Sang 		inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
5901da177e4SLinus Torvalds 		for (i = 1; i <= data->block[0]; i++)
5911da177e4SLinus Torvalds 			data->block[i] = inb_p(SMBBLKDAT);
5921da177e4SLinus Torvalds 		break;
5931da177e4SLinus Torvalds 	}
5941da177e4SLinus Torvalds 	return 0;
5951da177e4SLinus Torvalds }
5961da177e4SLinus Torvalds 
5972fee61d2SChristian Fetzer /*
5982fee61d2SChristian Fetzer  * Handles access to multiple SMBus ports on the SB800.
5992fee61d2SChristian Fetzer  * The port is selected by bits 2:1 of the smb_en register (0x2c).
6002fee61d2SChristian Fetzer  * Returns negative errno on error.
6012fee61d2SChristian Fetzer  *
6022fee61d2SChristian Fetzer  * Note: The selected port must be returned to the initial selection to avoid
6032fee61d2SChristian Fetzer  * problems on certain systems.
6042fee61d2SChristian Fetzer  */
6052fee61d2SChristian Fetzer static s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr,
6062fee61d2SChristian Fetzer 		 unsigned short flags, char read_write,
6072fee61d2SChristian Fetzer 		 u8 command, int size, union i2c_smbus_data *data)
6082fee61d2SChristian Fetzer {
6092fee61d2SChristian Fetzer 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
610701dc207SRicardo Ribalda 	unsigned short piix4_smba = adapdata->smba;
611701dc207SRicardo Ribalda 	int retries = MAX_TIMEOUT;
612701dc207SRicardo Ribalda 	int smbslvcnt;
6132fee61d2SChristian Fetzer 	u8 smba_en_lo;
6142fee61d2SChristian Fetzer 	u8 port;
6152fee61d2SChristian Fetzer 	int retval;
6162fee61d2SChristian Fetzer 
617bbb27fc3SRicardo Ribalda 	mutex_lock(&piix4_mutex_sb800);
618bbb27fc3SRicardo Ribalda 
619701dc207SRicardo Ribalda 	/* Request the SMBUS semaphore, avoid conflicts with the IMC */
620701dc207SRicardo Ribalda 	smbslvcnt  = inb_p(SMBSLVCNT);
621701dc207SRicardo Ribalda 	do {
622701dc207SRicardo Ribalda 		outb_p(smbslvcnt | 0x10, SMBSLVCNT);
623701dc207SRicardo Ribalda 
624701dc207SRicardo Ribalda 		/* Check the semaphore status */
625701dc207SRicardo Ribalda 		smbslvcnt  = inb_p(SMBSLVCNT);
626701dc207SRicardo Ribalda 		if (smbslvcnt & 0x10)
627701dc207SRicardo Ribalda 			break;
628701dc207SRicardo Ribalda 
629701dc207SRicardo Ribalda 		usleep_range(1000, 2000);
630701dc207SRicardo Ribalda 	} while (--retries);
631701dc207SRicardo Ribalda 	/* SMBus is still owned by the IMC, we give up */
632bbb27fc3SRicardo Ribalda 	if (!retries) {
633bbb27fc3SRicardo Ribalda 		mutex_unlock(&piix4_mutex_sb800);
634701dc207SRicardo Ribalda 		return -EBUSY;
635bbb27fc3SRicardo Ribalda 	}
6362fee61d2SChristian Fetzer 
6376befa3fdSJean Delvare 	outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX);
6382fee61d2SChristian Fetzer 	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
6392fee61d2SChristian Fetzer 
6402fee61d2SChristian Fetzer 	port = adapdata->port;
6410fe16195SGuenter Roeck 	if ((smba_en_lo & piix4_port_mask_sb800) != port)
6420fe16195SGuenter Roeck 		outb_p((smba_en_lo & ~piix4_port_mask_sb800) | port,
6432fee61d2SChristian Fetzer 		       SB800_PIIX4_SMB_IDX + 1);
6442fee61d2SChristian Fetzer 
6452fee61d2SChristian Fetzer 	retval = piix4_access(adap, addr, flags, read_write,
6462fee61d2SChristian Fetzer 			      command, size, data);
6472fee61d2SChristian Fetzer 
6482fee61d2SChristian Fetzer 	outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1);
6492fee61d2SChristian Fetzer 
650701dc207SRicardo Ribalda 	/* Release the semaphore */
651701dc207SRicardo Ribalda 	outb_p(smbslvcnt | 0x20, SMBSLVCNT);
652701dc207SRicardo Ribalda 
653bbb27fc3SRicardo Ribalda 	mutex_unlock(&piix4_mutex_sb800);
654bbb27fc3SRicardo Ribalda 
6552fee61d2SChristian Fetzer 	return retval;
6562fee61d2SChristian Fetzer }
6572fee61d2SChristian Fetzer 
6581da177e4SLinus Torvalds static u32 piix4_func(struct i2c_adapter *adapter)
6591da177e4SLinus Torvalds {
6601da177e4SLinus Torvalds 	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
6611da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
6621da177e4SLinus Torvalds 	    I2C_FUNC_SMBUS_BLOCK_DATA;
6631da177e4SLinus Torvalds }
6641da177e4SLinus Torvalds 
6658f9082c5SJean Delvare static const struct i2c_algorithm smbus_algorithm = {
6661da177e4SLinus Torvalds 	.smbus_xfer	= piix4_access,
6671da177e4SLinus Torvalds 	.functionality	= piix4_func,
6681da177e4SLinus Torvalds };
6691da177e4SLinus Torvalds 
6702fee61d2SChristian Fetzer static const struct i2c_algorithm piix4_smbus_algorithm_sb800 = {
6712fee61d2SChristian Fetzer 	.smbus_xfer	= piix4_access_sb800,
6722fee61d2SChristian Fetzer 	.functionality	= piix4_func,
6732fee61d2SChristian Fetzer };
6742fee61d2SChristian Fetzer 
675392debf1SJingoo Han static const struct pci_device_id piix4_ids[] = {
6769b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
6779b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
6789b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
6799b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
6809b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
6819b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
6829b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
6833806e94bSCrane Cai 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) },
684bcb29994SVincent Wan 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
6859b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
6869b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_OSB4) },
6879b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
6889b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB5) },
6899b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
6909b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_CSB6) },
6919b7389c0SJean Delvare 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
6929b7389c0SJean Delvare 		     PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
693506a8b6cSFlavio Leitner 	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
694506a8b6cSFlavio Leitner 		     PCI_DEVICE_ID_SERVERWORKS_HT1100LD) },
6951da177e4SLinus Torvalds 	{ 0, }
6961da177e4SLinus Torvalds };
6971da177e4SLinus Torvalds 
6981da177e4SLinus Torvalds MODULE_DEVICE_TABLE (pci, piix4_ids);
6991da177e4SLinus Torvalds 
700ca2061e1SChristian Fetzer static struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS];
7012a2f7404SAndrew Armenia static struct i2c_adapter *piix4_aux_adapter;
702e154bf6fSAndrew Armenia 
7030b255e92SBill Pemberton static int piix4_add_adapter(struct pci_dev *dev, unsigned short smba,
70462194e86SJean Delvare 			     bool sb800_main, u8 port,
705725d2e3fSChristian Fetzer 			     const char *name, struct i2c_adapter **padap)
706e154bf6fSAndrew Armenia {
707e154bf6fSAndrew Armenia 	struct i2c_adapter *adap;
708e154bf6fSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata;
709e154bf6fSAndrew Armenia 	int retval;
710e154bf6fSAndrew Armenia 
711e154bf6fSAndrew Armenia 	adap = kzalloc(sizeof(*adap), GFP_KERNEL);
712e154bf6fSAndrew Armenia 	if (adap == NULL) {
713e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
714e154bf6fSAndrew Armenia 		return -ENOMEM;
715e154bf6fSAndrew Armenia 	}
716e154bf6fSAndrew Armenia 
717e154bf6fSAndrew Armenia 	adap->owner = THIS_MODULE;
718e154bf6fSAndrew Armenia 	adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
71983c60158SJean Delvare 	adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800
72083c60158SJean Delvare 				: &smbus_algorithm;
721e154bf6fSAndrew Armenia 
722e154bf6fSAndrew Armenia 	adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL);
723e154bf6fSAndrew Armenia 	if (adapdata == NULL) {
724e154bf6fSAndrew Armenia 		kfree(adap);
725e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
726e154bf6fSAndrew Armenia 		return -ENOMEM;
727e154bf6fSAndrew Armenia 	}
728e154bf6fSAndrew Armenia 
729e154bf6fSAndrew Armenia 	adapdata->smba = smba;
73083c60158SJean Delvare 	adapdata->sb800_main = sb800_main;
7310fe16195SGuenter Roeck 	adapdata->port = port << piix4_port_shift_sb800;
732e154bf6fSAndrew Armenia 
733e154bf6fSAndrew Armenia 	/* set up the sysfs linkage to our parent device */
734e154bf6fSAndrew Armenia 	adap->dev.parent = &dev->dev;
735e154bf6fSAndrew Armenia 
736e154bf6fSAndrew Armenia 	snprintf(adap->name, sizeof(adap->name),
737725d2e3fSChristian Fetzer 		"SMBus PIIX4 adapter%s at %04x", name, smba);
738e154bf6fSAndrew Armenia 
739e154bf6fSAndrew Armenia 	i2c_set_adapdata(adap, adapdata);
740e154bf6fSAndrew Armenia 
741e154bf6fSAndrew Armenia 	retval = i2c_add_adapter(adap);
742e154bf6fSAndrew Armenia 	if (retval) {
743e154bf6fSAndrew Armenia 		kfree(adapdata);
744e154bf6fSAndrew Armenia 		kfree(adap);
745e154bf6fSAndrew Armenia 		release_region(smba, SMBIOSIZE);
746e154bf6fSAndrew Armenia 		return retval;
747e154bf6fSAndrew Armenia 	}
748e154bf6fSAndrew Armenia 
749e154bf6fSAndrew Armenia 	*padap = adap;
750e154bf6fSAndrew Armenia 	return 0;
751e154bf6fSAndrew Armenia }
752e154bf6fSAndrew Armenia 
7532fee61d2SChristian Fetzer static int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba)
7542fee61d2SChristian Fetzer {
7552fee61d2SChristian Fetzer 	struct i2c_piix4_adapdata *adapdata;
7562fee61d2SChristian Fetzer 	int port;
7572fee61d2SChristian Fetzer 	int retval;
7582fee61d2SChristian Fetzer 
7592fee61d2SChristian Fetzer 	for (port = 0; port < PIIX4_MAX_ADAPTERS; port++) {
76083c60158SJean Delvare 		retval = piix4_add_adapter(dev, smba, true, port,
761725d2e3fSChristian Fetzer 					   piix4_main_port_names_sb800[port],
7622fee61d2SChristian Fetzer 					   &piix4_main_adapters[port]);
7632fee61d2SChristian Fetzer 		if (retval < 0)
7642fee61d2SChristian Fetzer 			goto error;
7652fee61d2SChristian Fetzer 	}
7662fee61d2SChristian Fetzer 
7672fee61d2SChristian Fetzer 	return retval;
7682fee61d2SChristian Fetzer 
7692fee61d2SChristian Fetzer error:
7702fee61d2SChristian Fetzer 	dev_err(&dev->dev,
7712fee61d2SChristian Fetzer 		"Error setting up SB800 adapters. Unregistering!\n");
7722fee61d2SChristian Fetzer 	while (--port >= 0) {
7732fee61d2SChristian Fetzer 		adapdata = i2c_get_adapdata(piix4_main_adapters[port]);
7742fee61d2SChristian Fetzer 		if (adapdata->smba) {
7752fee61d2SChristian Fetzer 			i2c_del_adapter(piix4_main_adapters[port]);
7762fee61d2SChristian Fetzer 			kfree(adapdata);
7772fee61d2SChristian Fetzer 			kfree(piix4_main_adapters[port]);
7782fee61d2SChristian Fetzer 			piix4_main_adapters[port] = NULL;
7792fee61d2SChristian Fetzer 		}
7802fee61d2SChristian Fetzer 	}
7812fee61d2SChristian Fetzer 
7822fee61d2SChristian Fetzer 	return retval;
7832fee61d2SChristian Fetzer }
7842fee61d2SChristian Fetzer 
7850b255e92SBill Pemberton static int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id)
7861da177e4SLinus Torvalds {
7871da177e4SLinus Torvalds 	int retval;
78852795f6fSJean Delvare 	bool is_sb800 = false;
7891da177e4SLinus Torvalds 
79076b3e28fSCrane Cai 	if ((dev->vendor == PCI_VENDOR_ID_ATI &&
79176b3e28fSCrane Cai 	     dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS &&
79276b3e28fSCrane Cai 	     dev->revision >= 0x40) ||
7932fee61d2SChristian Fetzer 	    dev->vendor == PCI_VENDOR_ID_AMD) {
79452795f6fSJean Delvare 		is_sb800 = true;
79552795f6fSJean Delvare 
7962fee61d2SChristian Fetzer 		if (!request_region(SB800_PIIX4_SMB_IDX, 2, "smba_idx")) {
7972fee61d2SChristian Fetzer 			dev_err(&dev->dev,
7982fee61d2SChristian Fetzer 			"SMBus base address index region 0x%x already in use!\n",
7992fee61d2SChristian Fetzer 			SB800_PIIX4_SMB_IDX);
8002fee61d2SChristian Fetzer 			return -EBUSY;
8012fee61d2SChristian Fetzer 		}
8022fee61d2SChristian Fetzer 
80387e1960eSShane Huang 		/* base address location etc changed in SB800 */
804a94dd00fSRudolf Marek 		retval = piix4_setup_sb800(dev, id, 0);
8052fee61d2SChristian Fetzer 		if (retval < 0) {
8062fee61d2SChristian Fetzer 			release_region(SB800_PIIX4_SMB_IDX, 2);
8072fee61d2SChristian Fetzer 			return retval;
8082fee61d2SChristian Fetzer 		}
80987e1960eSShane Huang 
8102fee61d2SChristian Fetzer 		/*
8112fee61d2SChristian Fetzer 		 * Try to register multiplexed main SMBus adapter,
8122fee61d2SChristian Fetzer 		 * give up if we can't
8132fee61d2SChristian Fetzer 		 */
8142fee61d2SChristian Fetzer 		retval = piix4_add_adapters_sb800(dev, retval);
8152fee61d2SChristian Fetzer 		if (retval < 0) {
8162fee61d2SChristian Fetzer 			release_region(SB800_PIIX4_SMB_IDX, 2);
8172fee61d2SChristian Fetzer 			return retval;
8182fee61d2SChristian Fetzer 		}
8192fee61d2SChristian Fetzer 	} else {
8202fee61d2SChristian Fetzer 		retval = piix4_setup(dev, id);
82114a8086dSAndrew Armenia 		if (retval < 0)
8221da177e4SLinus Torvalds 			return retval;
8231da177e4SLinus Torvalds 
8242a2f7404SAndrew Armenia 		/* Try to register main SMBus adapter, give up if we can't */
82552795f6fSJean Delvare 		retval = piix4_add_adapter(dev, retval, false, 0, "",
8262fee61d2SChristian Fetzer 					   &piix4_main_adapters[0]);
8272a2f7404SAndrew Armenia 		if (retval < 0)
8282a2f7404SAndrew Armenia 			return retval;
8292fee61d2SChristian Fetzer 	}
8302a2f7404SAndrew Armenia 
8312a2f7404SAndrew Armenia 	/* Check for auxiliary SMBus on some AMD chipsets */
832a94dd00fSRudolf Marek 	retval = -ENODEV;
833a94dd00fSRudolf Marek 
8342a2f7404SAndrew Armenia 	if (dev->vendor == PCI_VENDOR_ID_ATI &&
835a94dd00fSRudolf Marek 	    dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) {
836a94dd00fSRudolf Marek 		if (dev->revision < 0x40) {
8372a2f7404SAndrew Armenia 			retval = piix4_setup_aux(dev, id, 0x58);
838a94dd00fSRudolf Marek 		} else {
839a94dd00fSRudolf Marek 			/* SB800 added aux bus too */
840a94dd00fSRudolf Marek 			retval = piix4_setup_sb800(dev, id, 1);
841a94dd00fSRudolf Marek 		}
842a94dd00fSRudolf Marek 	}
843a94dd00fSRudolf Marek 
844a94dd00fSRudolf Marek 	if (dev->vendor == PCI_VENDOR_ID_AMD &&
845a94dd00fSRudolf Marek 	    dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) {
846a94dd00fSRudolf Marek 		retval = piix4_setup_sb800(dev, id, 1);
847a94dd00fSRudolf Marek 	}
848a94dd00fSRudolf Marek 
8492a2f7404SAndrew Armenia 	if (retval > 0) {
8502a2f7404SAndrew Armenia 		/* Try to add the aux adapter if it exists,
8512a2f7404SAndrew Armenia 		 * piix4_add_adapter will clean up if this fails */
85283c60158SJean Delvare 		piix4_add_adapter(dev, retval, false, 0,
85352795f6fSJean Delvare 				  is_sb800 ? piix4_aux_port_name_sb800 : "",
854725d2e3fSChristian Fetzer 				  &piix4_aux_adapter);
8552a2f7404SAndrew Armenia 	}
8562a2f7404SAndrew Armenia 
8572a2f7404SAndrew Armenia 	return 0;
8581da177e4SLinus Torvalds }
8591da177e4SLinus Torvalds 
8600b255e92SBill Pemberton static void piix4_adap_remove(struct i2c_adapter *adap)
86114a8086dSAndrew Armenia {
86214a8086dSAndrew Armenia 	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
86314a8086dSAndrew Armenia 
86414a8086dSAndrew Armenia 	if (adapdata->smba) {
86514a8086dSAndrew Armenia 		i2c_del_adapter(adap);
86633f5ccc3SJean Delvare 		if (adapdata->port == (0 << 1)) {
86714a8086dSAndrew Armenia 			release_region(adapdata->smba, SMBIOSIZE);
868a28e3517SJean Delvare 			if (adapdata->sb800_main)
8692fee61d2SChristian Fetzer 				release_region(SB800_PIIX4_SMB_IDX, 2);
8702fee61d2SChristian Fetzer 		}
871e154bf6fSAndrew Armenia 		kfree(adapdata);
872e154bf6fSAndrew Armenia 		kfree(adap);
87314a8086dSAndrew Armenia 	}
87414a8086dSAndrew Armenia }
87514a8086dSAndrew Armenia 
8760b255e92SBill Pemberton static void piix4_remove(struct pci_dev *dev)
8771da177e4SLinus Torvalds {
878ca2061e1SChristian Fetzer 	int port = PIIX4_MAX_ADAPTERS;
879ca2061e1SChristian Fetzer 
880ca2061e1SChristian Fetzer 	while (--port >= 0) {
881ca2061e1SChristian Fetzer 		if (piix4_main_adapters[port]) {
882ca2061e1SChristian Fetzer 			piix4_adap_remove(piix4_main_adapters[port]);
883ca2061e1SChristian Fetzer 			piix4_main_adapters[port] = NULL;
884ca2061e1SChristian Fetzer 		}
885e154bf6fSAndrew Armenia 	}
8862a2f7404SAndrew Armenia 
8872a2f7404SAndrew Armenia 	if (piix4_aux_adapter) {
8882a2f7404SAndrew Armenia 		piix4_adap_remove(piix4_aux_adapter);
8892a2f7404SAndrew Armenia 		piix4_aux_adapter = NULL;
8902a2f7404SAndrew Armenia 	}
8911da177e4SLinus Torvalds }
8921da177e4SLinus Torvalds 
8931da177e4SLinus Torvalds static struct pci_driver piix4_driver = {
8941da177e4SLinus Torvalds 	.name		= "piix4_smbus",
8951da177e4SLinus Torvalds 	.id_table	= piix4_ids,
8961da177e4SLinus Torvalds 	.probe		= piix4_probe,
8970b255e92SBill Pemberton 	.remove		= piix4_remove,
8981da177e4SLinus Torvalds };
8991da177e4SLinus Torvalds 
90056f21788SAxel Lin module_pci_driver(piix4_driver);
9011da177e4SLinus Torvalds 
9021da177e4SLinus Torvalds MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and "
9031da177e4SLinus Torvalds 		"Philip Edelbrock <phil@netroedge.com>");
9041da177e4SLinus Torvalds MODULE_DESCRIPTION("PIIX4 SMBus driver");
9051da177e4SLinus Torvalds MODULE_LICENSE("GPL");
906