1 #include <linux/atomic.h> 2 #include <linux/clk.h> 3 #include <linux/delay.h> 4 #include <linux/device.h> 5 #include <linux/i2c.h> 6 #include <linux/i2c-smbus.h> 7 #include <linux/io.h> 8 #include <linux/kernel.h> 9 #include <linux/pci.h> 10 11 /* Controller command patterns */ 12 #define SW_TWSI_V BIT_ULL(63) /* Valid bit */ 13 #define SW_TWSI_EIA BIT_ULL(61) /* Extended internal address */ 14 #define SW_TWSI_R BIT_ULL(56) /* Result or read bit */ 15 #define SW_TWSI_SOVR BIT_ULL(55) /* Size override */ 16 #define SW_TWSI_SIZE_SHIFT 52 17 #define SW_TWSI_ADDR_SHIFT 40 18 #define SW_TWSI_IA_SHIFT 32 /* Internal address */ 19 20 /* Controller opcode word (bits 60:57) */ 21 #define SW_TWSI_OP_SHIFT 57 22 #define SW_TWSI_OP_7 (0ULL << SW_TWSI_OP_SHIFT) 23 #define SW_TWSI_OP_7_IA (1ULL << SW_TWSI_OP_SHIFT) 24 #define SW_TWSI_OP_10 (2ULL << SW_TWSI_OP_SHIFT) 25 #define SW_TWSI_OP_10_IA (3ULL << SW_TWSI_OP_SHIFT) 26 #define SW_TWSI_OP_TWSI_CLK (4ULL << SW_TWSI_OP_SHIFT) 27 #define SW_TWSI_OP_EOP (6ULL << SW_TWSI_OP_SHIFT) /* Extended opcode */ 28 29 /* Controller extended opcode word (bits 34:32) */ 30 #define SW_TWSI_EOP_SHIFT 32 31 #define SW_TWSI_EOP_TWSI_DATA (SW_TWSI_OP_EOP | 1ULL << SW_TWSI_EOP_SHIFT) 32 #define SW_TWSI_EOP_TWSI_CTL (SW_TWSI_OP_EOP | 2ULL << SW_TWSI_EOP_SHIFT) 33 #define SW_TWSI_EOP_TWSI_CLKCTL (SW_TWSI_OP_EOP | 3ULL << SW_TWSI_EOP_SHIFT) 34 #define SW_TWSI_EOP_TWSI_STAT (SW_TWSI_OP_EOP | 3ULL << SW_TWSI_EOP_SHIFT) 35 #define SW_TWSI_EOP_TWSI_RST (SW_TWSI_OP_EOP | 7ULL << SW_TWSI_EOP_SHIFT) 36 37 /* Controller command and status bits */ 38 #define TWSI_CTL_CE 0x80 /* High level controller enable */ 39 #define TWSI_CTL_ENAB 0x40 /* Bus enable */ 40 #define TWSI_CTL_STA 0x20 /* Master-mode start, HW clears when done */ 41 #define TWSI_CTL_STP 0x10 /* Master-mode stop, HW clears when done */ 42 #define TWSI_CTL_IFLG 0x08 /* HW event, SW writes 0 to ACK */ 43 #define TWSI_CTL_AAK 0x04 /* Assert ACK */ 44 45 /* Status values */ 46 #define STAT_ERROR 0x00 47 #define STAT_START 0x08 48 #define STAT_REP_START 0x10 49 #define STAT_TXADDR_ACK 0x18 50 #define STAT_TXADDR_NAK 0x20 51 #define STAT_TXDATA_ACK 0x28 52 #define STAT_TXDATA_NAK 0x30 53 #define STAT_LOST_ARB_38 0x38 54 #define STAT_RXADDR_ACK 0x40 55 #define STAT_RXADDR_NAK 0x48 56 #define STAT_RXDATA_ACK 0x50 57 #define STAT_RXDATA_NAK 0x58 58 #define STAT_SLAVE_60 0x60 59 #define STAT_LOST_ARB_68 0x68 60 #define STAT_SLAVE_70 0x70 61 #define STAT_LOST_ARB_78 0x78 62 #define STAT_SLAVE_80 0x80 63 #define STAT_SLAVE_88 0x88 64 #define STAT_GENDATA_ACK 0x90 65 #define STAT_GENDATA_NAK 0x98 66 #define STAT_SLAVE_A0 0xA0 67 #define STAT_SLAVE_A8 0xA8 68 #define STAT_LOST_ARB_B0 0xB0 69 #define STAT_SLAVE_LOST 0xB8 70 #define STAT_SLAVE_NAK 0xC0 71 #define STAT_SLAVE_ACK 0xC8 72 #define STAT_AD2W_ACK 0xD0 73 #define STAT_AD2W_NAK 0xD8 74 #define STAT_IDLE 0xF8 75 76 /* TWSI_INT values */ 77 #define TWSI_INT_ST_INT BIT_ULL(0) 78 #define TWSI_INT_TS_INT BIT_ULL(1) 79 #define TWSI_INT_CORE_INT BIT_ULL(2) 80 #define TWSI_INT_ST_EN BIT_ULL(4) 81 #define TWSI_INT_TS_EN BIT_ULL(5) 82 #define TWSI_INT_CORE_EN BIT_ULL(6) 83 #define TWSI_INT_SDA_OVR BIT_ULL(8) 84 #define TWSI_INT_SCL_OVR BIT_ULL(9) 85 #define TWSI_INT_SDA BIT_ULL(10) 86 #define TWSI_INT_SCL BIT_ULL(11) 87 88 #define I2C_OCTEON_EVENT_WAIT 80 /* microseconds */ 89 90 /* Register offsets */ 91 struct octeon_i2c_reg_offset { 92 unsigned int sw_twsi; 93 unsigned int twsi_int; 94 unsigned int sw_twsi_ext; 95 }; 96 97 #define SW_TWSI(x) (x->roff.sw_twsi) 98 #define TWSI_INT(x) (x->roff.twsi_int) 99 #define SW_TWSI_EXT(x) (x->roff.sw_twsi_ext) 100 101 struct octeon_i2c { 102 wait_queue_head_t queue; 103 struct i2c_adapter adap; 104 struct octeon_i2c_reg_offset roff; 105 struct clk *clk; 106 int irq; 107 int hlc_irq; /* For cn7890 only */ 108 u32 twsi_freq; 109 int sys_freq; 110 void __iomem *twsi_base; 111 struct device *dev; 112 bool hlc_enabled; 113 bool broken_irq_mode; 114 bool broken_irq_check; 115 void (*int_enable)(struct octeon_i2c *); 116 void (*int_disable)(struct octeon_i2c *); 117 void (*hlc_int_enable)(struct octeon_i2c *); 118 void (*hlc_int_disable)(struct octeon_i2c *); 119 atomic_t int_enable_cnt; 120 atomic_t hlc_int_enable_cnt; 121 #if IS_ENABLED(CONFIG_I2C_THUNDERX) 122 struct msix_entry i2c_msix; 123 #endif 124 struct i2c_smbus_alert_setup alert_data; 125 struct i2c_client *ara; 126 }; 127 128 static inline void octeon_i2c_writeq_flush(u64 val, void __iomem *addr) 129 { 130 __raw_writeq(val, addr); 131 __raw_readq(addr); /* wait for write to land */ 132 } 133 134 /** 135 * octeon_i2c_reg_write - write an I2C core register 136 * @i2c: The struct octeon_i2c 137 * @eop_reg: Register selector 138 * @data: Value to be written 139 * 140 * The I2C core registers are accessed indirectly via the SW_TWSI CSR. 141 */ 142 static inline void octeon_i2c_reg_write(struct octeon_i2c *i2c, u64 eop_reg, u8 data) 143 { 144 int tries = 1000; 145 u64 tmp; 146 147 __raw_writeq(SW_TWSI_V | eop_reg | data, i2c->twsi_base + SW_TWSI(i2c)); 148 do { 149 tmp = __raw_readq(i2c->twsi_base + SW_TWSI(i2c)); 150 if (--tries < 0) 151 return; 152 } while ((tmp & SW_TWSI_V) != 0); 153 } 154 155 #define octeon_i2c_ctl_write(i2c, val) \ 156 octeon_i2c_reg_write(i2c, SW_TWSI_EOP_TWSI_CTL, val) 157 #define octeon_i2c_data_write(i2c, val) \ 158 octeon_i2c_reg_write(i2c, SW_TWSI_EOP_TWSI_DATA, val) 159 160 /** 161 * octeon_i2c_reg_read - read lower bits of an I2C core register 162 * @i2c: The struct octeon_i2c 163 * @eop_reg: Register selector 164 * 165 * Returns the data. 166 * 167 * The I2C core registers are accessed indirectly via the SW_TWSI CSR. 168 */ 169 static inline int octeon_i2c_reg_read(struct octeon_i2c *i2c, u64 eop_reg, 170 int *error) 171 { 172 int tries = 1000; 173 u64 tmp; 174 175 __raw_writeq(SW_TWSI_V | eop_reg | SW_TWSI_R, i2c->twsi_base + SW_TWSI(i2c)); 176 do { 177 tmp = __raw_readq(i2c->twsi_base + SW_TWSI(i2c)); 178 if (--tries < 0) { 179 /* signal that the returned data is invalid */ 180 if (error) 181 *error = -EIO; 182 return 0; 183 } 184 } while ((tmp & SW_TWSI_V) != 0); 185 186 return tmp & 0xFF; 187 } 188 189 #define octeon_i2c_ctl_read(i2c) \ 190 octeon_i2c_reg_read(i2c, SW_TWSI_EOP_TWSI_CTL, NULL) 191 #define octeon_i2c_data_read(i2c, error) \ 192 octeon_i2c_reg_read(i2c, SW_TWSI_EOP_TWSI_DATA, error) 193 #define octeon_i2c_stat_read(i2c) \ 194 octeon_i2c_reg_read(i2c, SW_TWSI_EOP_TWSI_STAT, NULL) 195 196 /** 197 * octeon_i2c_read_int - read the TWSI_INT register 198 * @i2c: The struct octeon_i2c 199 * 200 * Returns the value of the register. 201 */ 202 static inline u64 octeon_i2c_read_int(struct octeon_i2c *i2c) 203 { 204 return __raw_readq(i2c->twsi_base + TWSI_INT(i2c)); 205 } 206 207 /** 208 * octeon_i2c_write_int - write the TWSI_INT register 209 * @i2c: The struct octeon_i2c 210 * @data: Value to be written 211 */ 212 static inline void octeon_i2c_write_int(struct octeon_i2c *i2c, u64 data) 213 { 214 octeon_i2c_writeq_flush(data, i2c->twsi_base + TWSI_INT(i2c)); 215 } 216 217 /* Prototypes */ 218 irqreturn_t octeon_i2c_isr(int irq, void *dev_id); 219 int octeon_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num); 220 int octeon_i2c_init_lowlevel(struct octeon_i2c *i2c); 221 void octeon_i2c_set_clock(struct octeon_i2c *i2c); 222 extern struct i2c_bus_recovery_info octeon_i2c_recovery_info; 223